blob: 5794959d8beb4598e82fa6658e513b70889e9715 [file] [log] [blame]
Marc Zyngier359b7062015-03-27 13:09:23 +00001/*
2 * Contains CPU feature definitions
3 *
4 * Copyright (C) 2015 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010019#define pr_fmt(fmt) "CPU features: " fmt
Marc Zyngier359b7062015-03-27 13:09:23 +000020
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010021#include <linux/bsearch.h>
James Morse2a6dcb22016-10-18 11:27:46 +010022#include <linux/cpumask.h>
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010023#include <linux/sort.h>
James Morse2a6dcb22016-10-18 11:27:46 +010024#include <linux/stop_machine.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000025#include <linux/types.h>
Laura Abbott2077be62017-01-10 13:35:49 -080026#include <linux/mm.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000027#include <asm/cpu.h>
28#include <asm/cpufeature.h>
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010029#include <asm/cpu_ops.h>
Dave Martin2e0f2472017-10-31 15:51:10 +000030#include <asm/fpsimd.h>
Suzuki K Poulose13f417f2016-02-23 10:31:45 +000031#include <asm/mmu_context.h>
James Morse338d4f42015-07-22 19:05:54 +010032#include <asm/processor.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010033#include <asm/sysreg.h>
Suzuki K Poulose77c97b42017-01-09 17:28:31 +000034#include <asm/traps.h>
Marc Zyngierd88701b2015-01-29 11:24:05 +000035#include <asm/virt.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000036
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010037unsigned long elf_hwcap __read_mostly;
38EXPORT_SYMBOL_GPL(elf_hwcap);
39
40#ifdef CONFIG_COMPAT
41#define COMPAT_ELF_HWCAP_DEFAULT \
42 (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
43 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
44 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
45 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
46 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV|\
47 COMPAT_HWCAP_LPAE)
48unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
49unsigned int compat_elf_hwcap2 __read_mostly;
50#endif
51
52DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Catalin Marinas4b65a5d2016-07-01 16:53:00 +010053EXPORT_SYMBOL(cpu_hwcaps);
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010054
Dave Martin8f1eec52017-10-31 15:51:09 +000055/*
56 * Flag to indicate if we have computed the system wide
57 * capabilities based on the boot time active CPUs. This
58 * will be used to determine if a new booting CPU should
59 * go through the verification process to make sure that it
60 * supports the system capabilities, without using a hotplug
61 * notifier.
62 */
63static bool sys_caps_initialised;
64
65static inline void set_sys_caps_initialised(void)
66{
67 sys_caps_initialised = true;
68}
69
Mark Rutland8effeaa2017-06-21 18:11:23 +010070static int dump_cpu_hwcaps(struct notifier_block *self, unsigned long v, void *p)
71{
72 /* file-wide pr_fmt adds "CPU features: " prefix */
73 pr_emerg("0x%*pb\n", ARM64_NCAPS, &cpu_hwcaps);
74 return 0;
75}
76
77static struct notifier_block cpu_hwcaps_notifier = {
78 .notifier_call = dump_cpu_hwcaps
79};
80
81static int __init register_cpu_hwcaps_dumper(void)
82{
83 atomic_notifier_chain_register(&panic_notifier_list,
84 &cpu_hwcaps_notifier);
85 return 0;
86}
87__initcall(register_cpu_hwcaps_dumper);
88
Catalin Marinasefd9e032016-09-05 18:25:48 +010089DEFINE_STATIC_KEY_ARRAY_FALSE(cpu_hwcap_keys, ARM64_NCAPS);
90EXPORT_SYMBOL(cpu_hwcap_keys);
91
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000092#define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010093 { \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000094 .sign = SIGNED, \
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000095 .visible = VISIBLE, \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010096 .strict = STRICT, \
97 .type = TYPE, \
98 .shift = SHIFT, \
99 .width = WIDTH, \
100 .safe_val = SAFE_VAL, \
101 }
102
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000103/* Define a feature with unsigned values */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000104#define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
105 __ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +0000106
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000107/* Define a feature with a signed value */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000108#define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
109 __ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000110
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100111#define ARM64_FTR_END \
112 { \
113 .width = 0, \
114 }
115
James Morse70544192016-02-05 14:58:50 +0000116/* meta feature for alternatives */
117static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100118cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused);
119
James Morse70544192016-02-05 14:58:50 +0000120
Suzuki K Poulose4aa8a472017-01-09 17:28:32 +0000121/*
122 * NOTE: Any changes to the visibility of features should be kept in
123 * sync with the documentation of the CPU feature register ABI.
124 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100125static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000126 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_TS_SHIFT, 4, 0),
Dongjiu Geng3b3b6812017-12-13 18:13:56 +0800127 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_FHM_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100128 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_DP_SHIFT, 4, 0),
129 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM4_SHIFT, 4, 0),
130 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM3_SHIFT, 4, 0),
131 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA3_SHIFT, 4, 0),
132 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_RDM_SHIFT, 4, 0),
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000133 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0),
134 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_CRC32_SHIFT, 4, 0),
135 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA2_SHIFT, 4, 0),
136 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA1_SHIFT, 4, 0),
137 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_AES_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100138 ARM64_FTR_END,
139};
140
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000141static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100142 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_LRCPC_SHIFT, 4, 0),
143 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_FCMA_SHIFT, 4, 0),
144 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_JSCVT_SHIFT, 4, 0),
145 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_DPB_SHIFT, 4, 0),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000146 ARM64_FTR_END,
147};
148
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100149static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
Will Deacon179a56f2017-11-27 18:29:30 +0000150 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV3_SHIFT, 4, 0),
Will Deacon0f15adb2018-01-03 11:17:58 +0000151 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV2_SHIFT, 4, 0),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000152 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_DIT_SHIFT, 4, 0),
Dave Martin3fab3992017-12-14 14:03:44 +0000153 ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
154 FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_SVE_SHIFT, 4, 0),
Xie XiuQi64c02722018-01-15 19:38:56 +0000155 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_RAS_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100156 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_GIC_SHIFT, 4, 0),
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000157 S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI),
158 S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100159 /* Linux doesn't care about the EL3 */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100160 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL3_SHIFT, 4, 0),
161 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL2_SHIFT, 4, 0),
162 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY),
163 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100164 ARM64_FTR_END,
165};
166
Will Deacond71be2b2018-06-15 11:37:34 +0100167static const struct arm64_ftr_bits ftr_id_aa64pfr1[] = {
168 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_SSBS_SHIFT, 4, ID_AA64PFR1_SSBS_PSTATE_NI),
169 ARM64_FTR_END,
170};
171
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100172static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100173 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN4_SHIFT, 4, ID_AA64MMFR0_TGRAN4_NI),
174 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN64_SHIFT, 4, ID_AA64MMFR0_TGRAN64_NI),
175 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN16_SHIFT, 4, ID_AA64MMFR0_TGRAN16_NI),
176 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL0_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100177 /* Linux shouldn't care about secure memory */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100178 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_SNSMEM_SHIFT, 4, 0),
179 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL_SHIFT, 4, 0),
180 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_ASID_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100181 /*
182 * Differing PARange is fine as long as all peripherals and memory are mapped
183 * within the minimum PARange of all CPUs
184 */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000185 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_PARANGE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100186 ARM64_FTR_END,
187};
188
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100189static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000190 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_PAN_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100191 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_LOR_SHIFT, 4, 0),
192 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HPD_SHIFT, 4, 0),
193 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VHE_SHIFT, 4, 0),
194 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VMIDBITS_SHIFT, 4, 0),
195 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HADBS_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100196 ARM64_FTR_END,
197};
198
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100199static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
Marc Zyngiere48d53a2018-04-06 12:27:28 +0100200 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_FWB_SHIFT, 4, 0),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000201 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_AT_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100202 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LVA_SHIFT, 4, 0),
203 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_IESB_SHIFT, 4, 0),
204 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LSM_SHIFT, 4, 0),
205 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_UAO_SHIFT, 4, 0),
206 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_CNP_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000207 ARM64_FTR_END,
208};
209
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100210static const struct arm64_ftr_bits ftr_ctr[] = {
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -0600211 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
212 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DIC_SHIFT, 1, 1),
213 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_IDC_SHIFT, 1, 1),
214 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_CWG_SHIFT, 4, 0),
215 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_ERG_SHIFT, 4, 0),
216 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DMINLINE_SHIFT, 4, 1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100217 /*
218 * Linux can handle differing I-cache policies. Userspace JITs will
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +0100219 * make use of *minLine.
Will Deacon155433c2017-03-10 20:32:22 +0000220 * If we have differing I-cache policies, report it as the weakest - VIPT.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100221 */
Will Deacon155433c2017-03-10 20:32:22 +0000222 ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, 14, 2, ICACHE_POLICY_VIPT), /* L1Ip */
Suzuki K Poulose4c4a39d2018-07-04 23:07:45 +0100223 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_IMINLINE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100224 ARM64_FTR_END,
225};
226
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100227struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
228 .name = "SYS_CTR_EL0",
229 .ftr_bits = ftr_ctr
230};
231
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100232static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100233 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0xf), /* InnerShr */
234 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0), /* FCSE */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000235 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, 20, 4, 0), /* AuxReg */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100236 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0), /* TCM */
237 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0), /* ShareLvl */
238 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0xf), /* OuterShr */
239 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* PMSA */
240 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* VMSA */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100241 ARM64_FTR_END,
242};
243
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100244static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000245 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 36, 28, 0),
246 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_PMSVER_SHIFT, 4, 0),
247 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
248 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
249 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
Will Deaconb20d1ba2016-07-25 16:17:52 +0100250 /*
251 * We can instantiate multiple PMU instances with different levels
252 * of support.
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000253 */
254 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
255 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_TRACEVER_SHIFT, 4, 0),
256 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100257 ARM64_FTR_END,
258};
259
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100260static const struct arm64_ftr_bits ftr_mvfr2[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100261 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* FPMisc */
262 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* SIMDMisc */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100263 ARM64_FTR_END,
264};
265
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100266static const struct arm64_ftr_bits ftr_dczid[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000267 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 4, 1, 1), /* DZP */
268 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* BS */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100269 ARM64_FTR_END,
270};
271
272
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100273static const struct arm64_ftr_bits ftr_id_isar5[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100274 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_RDM_SHIFT, 4, 0),
275 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_CRC32_SHIFT, 4, 0),
276 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA2_SHIFT, 4, 0),
277 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA1_SHIFT, 4, 0),
278 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_AES_SHIFT, 4, 0),
279 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SEVL_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100280 ARM64_FTR_END,
281};
282
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100283static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100284 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* ac2 */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100285 ARM64_FTR_END,
286};
287
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100288static const struct arm64_ftr_bits ftr_id_pfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100289 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0), /* State3 */
290 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0), /* State2 */
291 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* State1 */
292 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* State0 */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100293 ARM64_FTR_END,
294};
295
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100296static const struct arm64_ftr_bits ftr_id_dfr0[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000297 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
298 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0xf), /* PerfMon */
299 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
300 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
301 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
302 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
303 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
304 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000305 ARM64_FTR_END,
306};
307
Dave Martin2e0f2472017-10-31 15:51:10 +0000308static const struct arm64_ftr_bits ftr_zcr[] = {
309 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
310 ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_SIZE, 0), /* LEN */
311 ARM64_FTR_END,
312};
313
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100314/*
315 * Common ftr bits for a 32bit register with all hidden, strict
316 * attributes, with 4bit feature fields and a default safe value of
317 * 0. Covers the following 32bit registers:
318 * id_isar[0-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
319 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100320static const struct arm64_ftr_bits ftr_generic_32bits[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000321 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
322 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
323 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
324 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
325 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
326 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
327 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
328 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100329 ARM64_FTR_END,
330};
331
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000332/* Table for a single 32bit feature value */
333static const struct arm64_ftr_bits ftr_single32[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000334 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100335 ARM64_FTR_END,
336};
337
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000338static const struct arm64_ftr_bits ftr_raz[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100339 ARM64_FTR_END,
340};
341
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100342#define ARM64_FTR_REG(id, table) { \
343 .sys_id = id, \
344 .reg = &(struct arm64_ftr_reg){ \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100345 .name = #id, \
346 .ftr_bits = &((table)[0]), \
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100347 }}
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100348
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100349static const struct __ftr_reg_entry {
350 u32 sys_id;
351 struct arm64_ftr_reg *reg;
352} arm64_ftr_regs[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100353
354 /* Op1 = 0, CRn = 0, CRm = 1 */
355 ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
356 ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_generic_32bits),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000357 ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100358 ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
359 ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
360 ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
361 ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
362
363 /* Op1 = 0, CRn = 0, CRm = 2 */
364 ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_generic_32bits),
365 ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
366 ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
367 ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
368 ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_generic_32bits),
369 ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
370 ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
371
372 /* Op1 = 0, CRn = 0, CRm = 3 */
373 ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
374 ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
375 ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
376
377 /* Op1 = 0, CRn = 0, CRm = 4 */
378 ARM64_FTR_REG(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0),
Will Deacond71be2b2018-06-15 11:37:34 +0100379 ARM64_FTR_REG(SYS_ID_AA64PFR1_EL1, ftr_id_aa64pfr1),
Dave Martin2e0f2472017-10-31 15:51:10 +0000380 ARM64_FTR_REG(SYS_ID_AA64ZFR0_EL1, ftr_raz),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100381
382 /* Op1 = 0, CRn = 0, CRm = 5 */
383 ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000384 ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100385
386 /* Op1 = 0, CRn = 0, CRm = 6 */
387 ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000388 ARM64_FTR_REG(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100389
390 /* Op1 = 0, CRn = 0, CRm = 7 */
391 ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
392 ARM64_FTR_REG(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1),
James Morse406e3082016-02-05 14:58:47 +0000393 ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100394
Dave Martin2e0f2472017-10-31 15:51:10 +0000395 /* Op1 = 0, CRn = 1, CRm = 2 */
396 ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr),
397
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100398 /* Op1 = 3, CRn = 0, CRm = 0 */
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100399 { SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100400 ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
401
402 /* Op1 = 3, CRn = 14, CRm = 0 */
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000403 ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100404};
405
406static int search_cmp_ftr_reg(const void *id, const void *regp)
407{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100408 return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100409}
410
411/*
412 * get_arm64_ftr_reg - Lookup a feature register entry using its
413 * sys_reg() encoding. With the array arm64_ftr_regs sorted in the
414 * ascending order of sys_id , we use binary search to find a matching
415 * entry.
416 *
417 * returns - Upon success, matching ftr_reg entry for id.
418 * - NULL on failure. It is upto the caller to decide
419 * the impact of a failure.
420 */
421static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
422{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100423 const struct __ftr_reg_entry *ret;
424
425 ret = bsearch((const void *)(unsigned long)sys_id,
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100426 arm64_ftr_regs,
427 ARRAY_SIZE(arm64_ftr_regs),
428 sizeof(arm64_ftr_regs[0]),
429 search_cmp_ftr_reg);
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100430 if (ret)
431 return ret->reg;
432 return NULL;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100433}
434
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100435static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
436 s64 ftr_val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100437{
438 u64 mask = arm64_ftr_mask(ftrp);
439
440 reg &= ~mask;
441 reg |= (ftr_val << ftrp->shift) & mask;
442 return reg;
443}
444
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100445static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
446 s64 cur)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100447{
448 s64 ret = 0;
449
450 switch (ftrp->type) {
451 case FTR_EXACT:
452 ret = ftrp->safe_val;
453 break;
454 case FTR_LOWER_SAFE:
455 ret = new < cur ? new : cur;
456 break;
457 case FTR_HIGHER_SAFE:
458 ret = new > cur ? new : cur;
459 break;
460 default:
461 BUG();
462 }
463
464 return ret;
465}
466
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100467static void __init sort_ftr_regs(void)
468{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100469 int i;
470
471 /* Check that the array is sorted so that we can do the binary search */
472 for (i = 1; i < ARRAY_SIZE(arm64_ftr_regs); i++)
473 BUG_ON(arm64_ftr_regs[i].sys_id < arm64_ftr_regs[i - 1].sys_id);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100474}
475
476/*
477 * Initialise the CPU feature register from Boot CPU values.
478 * Also initiliases the strict_mask for the register.
Mark Rutlandb389d792017-01-09 17:28:24 +0000479 * Any bits that are not covered by an arm64_ftr_bits entry are considered
480 * RES0 for the system-wide value, and must strictly match.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100481 */
482static void __init init_cpu_ftr_reg(u32 sys_reg, u64 new)
483{
484 u64 val = 0;
485 u64 strict_mask = ~0x0ULL;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000486 u64 user_mask = 0;
Mark Rutlandb389d792017-01-09 17:28:24 +0000487 u64 valid_mask = 0;
488
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100489 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100490 struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
491
492 BUG_ON(!reg);
493
494 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
Mark Rutlandb389d792017-01-09 17:28:24 +0000495 u64 ftr_mask = arm64_ftr_mask(ftrp);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100496 s64 ftr_new = arm64_ftr_value(ftrp, new);
497
498 val = arm64_ftr_set_value(ftrp, val, ftr_new);
Mark Rutlandb389d792017-01-09 17:28:24 +0000499
500 valid_mask |= ftr_mask;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100501 if (!ftrp->strict)
Mark Rutlandb389d792017-01-09 17:28:24 +0000502 strict_mask &= ~ftr_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000503 if (ftrp->visible)
504 user_mask |= ftr_mask;
505 else
506 reg->user_val = arm64_ftr_set_value(ftrp,
507 reg->user_val,
508 ftrp->safe_val);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100509 }
Mark Rutlandb389d792017-01-09 17:28:24 +0000510
511 val &= valid_mask;
512
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100513 reg->sys_val = val;
514 reg->strict_mask = strict_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000515 reg->user_mask = user_mask;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100516}
517
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +0100518extern const struct arm64_cpu_capabilities arm64_errata[];
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +0100519static void __init setup_boot_cpu_capabilities(void);
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +0100520
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100521void __init init_cpu_features(struct cpuinfo_arm64 *info)
522{
523 /* Before we start using the tables, make sure it is sorted */
524 sort_ftr_regs();
525
526 init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
527 init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
528 init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
529 init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
530 init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
531 init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
532 init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
533 init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
534 init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000535 init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100536 init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
537 init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
Dave Martin2e0f2472017-10-31 15:51:10 +0000538 init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100539
540 if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
541 init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
542 init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
543 init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
544 init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
545 init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
546 init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
547 init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
548 init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
549 init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
550 init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
551 init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
552 init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
553 init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
554 init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
555 init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
556 init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
557 }
558
Dave Martin2e0f2472017-10-31 15:51:10 +0000559 if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
560 init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr);
561 sve_init_vq_map();
562 }
Suzuki K Poulose5e911072018-03-26 15:12:29 +0100563
564 /*
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +0100565 * Detect and enable early CPU capabilities based on the boot CPU,
566 * after we have initialised the CPU feature infrastructure.
Suzuki K Poulose5e911072018-03-26 15:12:29 +0100567 */
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +0100568 setup_boot_cpu_capabilities();
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100569}
570
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100571static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100572{
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100573 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100574
575 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
576 s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
577 s64 ftr_new = arm64_ftr_value(ftrp, new);
578
579 if (ftr_cur == ftr_new)
580 continue;
581 /* Find a safe value */
582 ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
583 reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
584 }
585
586}
587
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100588static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100589{
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100590 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
591
592 BUG_ON(!regp);
593 update_cpu_ftr_reg(regp, val);
594 if ((boot & regp->strict_mask) == (val & regp->strict_mask))
595 return 0;
596 pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
597 regp->name, boot, cpu, val);
598 return 1;
599}
600
601/*
602 * Update system wide CPU feature registers with the values from a
603 * non-boot CPU. Also performs SANITY checks to make sure that there
604 * aren't any insane variations from that of the boot CPU.
605 */
606void update_cpu_features(int cpu,
607 struct cpuinfo_arm64 *info,
608 struct cpuinfo_arm64 *boot)
609{
610 int taint = 0;
611
612 /*
613 * The kernel can handle differing I-cache policies, but otherwise
614 * caches should look identical. Userspace JITs will make use of
615 * *minLine.
616 */
617 taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
618 info->reg_ctr, boot->reg_ctr);
619
620 /*
621 * Userspace may perform DC ZVA instructions. Mismatched block sizes
622 * could result in too much or too little memory being zeroed if a
623 * process is preempted and migrated between CPUs.
624 */
625 taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
626 info->reg_dczid, boot->reg_dczid);
627
628 /* If different, timekeeping will be broken (especially with KVM) */
629 taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
630 info->reg_cntfrq, boot->reg_cntfrq);
631
632 /*
633 * The kernel uses self-hosted debug features and expects CPUs to
634 * support identical debug features. We presently need CTX_CMPs, WRPs,
635 * and BRPs to be identical.
636 * ID_AA64DFR1 is currently RES0.
637 */
638 taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
639 info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
640 taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
641 info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
642 /*
643 * Even in big.LITTLE, processors should be identical instruction-set
644 * wise.
645 */
646 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
647 info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
648 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
649 info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
650
651 /*
652 * Differing PARange support is fine as long as all peripherals and
653 * memory are mapped within the minimum PARange of all CPUs.
654 * Linux should not care about secure memory.
655 */
656 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
657 info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
658 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
659 info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000660 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
661 info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100662
663 /*
664 * EL3 is not our concern.
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100665 */
666 taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
667 info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
668 taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
669 info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
670
Dave Martin2e0f2472017-10-31 15:51:10 +0000671 taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
672 info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
673
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100674 /*
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100675 * If we have AArch32, we care about 32-bit features for compat.
676 * If the system doesn't support AArch32, don't update them.
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100677 */
Dave Martin46823dd2017-03-23 15:14:39 +0000678 if (id_aa64pfr0_32bit_el0(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100679 id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
680
681 taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100682 info->reg_id_dfr0, boot->reg_id_dfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100683 taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100684 info->reg_id_isar0, boot->reg_id_isar0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100685 taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100686 info->reg_id_isar1, boot->reg_id_isar1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100687 taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100688 info->reg_id_isar2, boot->reg_id_isar2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100689 taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100690 info->reg_id_isar3, boot->reg_id_isar3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100691 taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100692 info->reg_id_isar4, boot->reg_id_isar4);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100693 taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100694 info->reg_id_isar5, boot->reg_id_isar5);
695
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100696 /*
697 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
698 * ACTLR formats could differ across CPUs and therefore would have to
699 * be trapped for virtualization anyway.
700 */
701 taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100702 info->reg_id_mmfr0, boot->reg_id_mmfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100703 taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100704 info->reg_id_mmfr1, boot->reg_id_mmfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100705 taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100706 info->reg_id_mmfr2, boot->reg_id_mmfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100707 taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100708 info->reg_id_mmfr3, boot->reg_id_mmfr3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100709 taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100710 info->reg_id_pfr0, boot->reg_id_pfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100711 taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100712 info->reg_id_pfr1, boot->reg_id_pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100713 taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100714 info->reg_mvfr0, boot->reg_mvfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100715 taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100716 info->reg_mvfr1, boot->reg_mvfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100717 taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100718 info->reg_mvfr2, boot->reg_mvfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100719 }
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100720
Dave Martin2e0f2472017-10-31 15:51:10 +0000721 if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
722 taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu,
723 info->reg_zcr, boot->reg_zcr);
724
725 /* Probe vector lengths, unless we already gave up on SVE */
726 if (id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
727 !sys_caps_initialised)
728 sve_update_vq_map();
729 }
730
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100731 /*
732 * Mismatched CPU features are a recipe for disaster. Don't even
733 * pretend to support them.
734 */
Will Deacon8dd0ee62017-06-05 11:40:23 +0100735 if (taint) {
736 pr_warn_once("Unsupported CPU feature variation detected.\n");
737 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
738 }
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100739}
740
Dave Martin46823dd2017-03-23 15:14:39 +0000741u64 read_sanitised_ftr_reg(u32 id)
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100742{
743 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
744
745 /* We shouldn't get a request for an unsupported register */
746 BUG_ON(!regp);
747 return regp->sys_val;
748}
Marc Zyngier359b7062015-03-27 13:09:23 +0000749
Mark Rutland965861d2017-02-02 17:32:15 +0000750#define read_sysreg_case(r) \
751 case r: return read_sysreg_s(r)
752
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100753/*
Dave Martin46823dd2017-03-23 15:14:39 +0000754 * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100755 * Read the system register on the current CPU
756 */
Dave Martin46823dd2017-03-23 15:14:39 +0000757static u64 __read_sysreg_by_encoding(u32 sys_id)
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100758{
759 switch (sys_id) {
Mark Rutland965861d2017-02-02 17:32:15 +0000760 read_sysreg_case(SYS_ID_PFR0_EL1);
761 read_sysreg_case(SYS_ID_PFR1_EL1);
762 read_sysreg_case(SYS_ID_DFR0_EL1);
763 read_sysreg_case(SYS_ID_MMFR0_EL1);
764 read_sysreg_case(SYS_ID_MMFR1_EL1);
765 read_sysreg_case(SYS_ID_MMFR2_EL1);
766 read_sysreg_case(SYS_ID_MMFR3_EL1);
767 read_sysreg_case(SYS_ID_ISAR0_EL1);
768 read_sysreg_case(SYS_ID_ISAR1_EL1);
769 read_sysreg_case(SYS_ID_ISAR2_EL1);
770 read_sysreg_case(SYS_ID_ISAR3_EL1);
771 read_sysreg_case(SYS_ID_ISAR4_EL1);
772 read_sysreg_case(SYS_ID_ISAR5_EL1);
773 read_sysreg_case(SYS_MVFR0_EL1);
774 read_sysreg_case(SYS_MVFR1_EL1);
775 read_sysreg_case(SYS_MVFR2_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100776
Mark Rutland965861d2017-02-02 17:32:15 +0000777 read_sysreg_case(SYS_ID_AA64PFR0_EL1);
778 read_sysreg_case(SYS_ID_AA64PFR1_EL1);
779 read_sysreg_case(SYS_ID_AA64DFR0_EL1);
780 read_sysreg_case(SYS_ID_AA64DFR1_EL1);
781 read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
782 read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
783 read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
784 read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
785 read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100786
Mark Rutland965861d2017-02-02 17:32:15 +0000787 read_sysreg_case(SYS_CNTFRQ_EL0);
788 read_sysreg_case(SYS_CTR_EL0);
789 read_sysreg_case(SYS_DCZID_EL0);
790
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100791 default:
792 BUG();
793 return 0;
794 }
795}
796
Marc Zyngier963fcd42015-09-30 11:50:04 +0100797#include <linux/irqchip/arm-gic-v3.h>
798
Marc Zyngier94a9e042015-06-12 12:06:36 +0100799static bool
James Morse18ffa042015-07-21 13:23:29 +0100800feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
801{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000802 int val = cpuid_feature_extract_field(reg, entry->field_pos, entry->sign);
James Morse18ffa042015-07-21 13:23:29 +0100803
804 return val >= entry->min_field_value;
805}
806
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100807static bool
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100808has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100809{
810 u64 val;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100811
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100812 WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
813 if (scope == SCOPE_SYSTEM)
Dave Martin46823dd2017-03-23 15:14:39 +0000814 val = read_sanitised_ftr_reg(entry->sys_reg);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100815 else
Dave Martin46823dd2017-03-23 15:14:39 +0000816 val = __read_sysreg_by_encoding(entry->sys_reg);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100817
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100818 return feature_matches(val, entry);
819}
James Morse338d4f42015-07-22 19:05:54 +0100820
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100821static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
Marc Zyngier963fcd42015-09-30 11:50:04 +0100822{
823 bool has_sre;
824
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100825 if (!has_cpuid_feature(entry, scope))
Marc Zyngier963fcd42015-09-30 11:50:04 +0100826 return false;
827
828 has_sre = gic_enable_sre();
829 if (!has_sre)
830 pr_warn_once("%s present but disabled by higher exception level\n",
831 entry->desc);
832
833 return has_sre;
834}
835
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100836static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
Will Deacond5370f72016-02-02 12:46:24 +0000837{
838 u32 midr = read_cpuid_id();
Will Deacond5370f72016-02-02 12:46:24 +0000839
840 /* Cavium ThunderX pass 1.x and 2.x */
Robert Richterfa5ce3d2017-01-13 14:12:09 +0100841 return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX,
842 MIDR_CPU_VAR_REV(0, 0),
843 MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK));
Will Deacond5370f72016-02-02 12:46:24 +0000844}
845
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000846static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused)
847{
Dave Martin46823dd2017-03-23 15:14:39 +0000848 u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000849
850 return cpuid_feature_extract_signed_field(pfr0,
851 ID_AA64PFR0_FP_SHIFT) < 0;
852}
853
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -0600854static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
855 int __unused)
856{
857 return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_IDC_SHIFT);
858}
859
860static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
861 int __unused)
862{
863 return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_DIC_SHIFT);
864}
865
Will Deaconea1e3de2017-11-14 14:38:19 +0000866#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
867static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
868
869static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
Suzuki K Poulosed3aec8a2018-03-26 15:12:40 +0100870 int scope)
Will Deaconea1e3de2017-11-14 14:38:19 +0000871{
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100872 /* List of CPUs that are not vulnerable and don't need KPTI */
873 static const struct midr_range kpti_safe_list[] = {
874 MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
875 MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
Mark Rutland71c751f2018-04-23 11:41:33 +0100876 { /* sentinel */ }
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100877 };
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000878 char const *str = "command line option";
Will Deacon179a56f2017-11-27 18:29:30 +0000879
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000880 /*
881 * For reasons that aren't entirely clear, enabling KPTI on Cavium
882 * ThunderX leads to apparent I-cache corruption of kernel text, which
883 * ends as well as you might imagine. Don't even try.
884 */
885 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
886 str = "ARM64_WORKAROUND_CAVIUM_27456";
887 __kpti_forced = -1;
888 }
889
890 /* Forced? */
Will Deaconea1e3de2017-11-14 14:38:19 +0000891 if (__kpti_forced) {
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000892 pr_info_once("kernel page table isolation forced %s by %s\n",
893 __kpti_forced > 0 ? "ON" : "OFF", str);
Will Deaconea1e3de2017-11-14 14:38:19 +0000894 return __kpti_forced > 0;
895 }
896
897 /* Useful for KASLR robustness */
898 if (IS_ENABLED(CONFIG_RANDOMIZE_BASE))
899 return true;
900
Jayachandran C0ba2e292018-01-19 04:22:48 -0800901 /* Don't force KPTI for CPUs that are not vulnerable */
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100902 if (is_midr_in_range_list(read_cpuid_id(), kpti_safe_list))
Jayachandran C0ba2e292018-01-19 04:22:48 -0800903 return false;
Jayachandran C0ba2e292018-01-19 04:22:48 -0800904
Will Deacon179a56f2017-11-27 18:29:30 +0000905 /* Defer to CPU feature registers */
Suzuki K Poulosed3aec8a2018-03-26 15:12:40 +0100906 return !has_cpuid_feature(entry, scope);
Will Deaconea1e3de2017-11-14 14:38:19 +0000907}
908
Dave Martinc0cda3b2018-03-26 15:12:28 +0100909static void
910kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
Will Deaconf992b4d2018-02-06 22:22:50 +0000911{
912 typedef void (kpti_remap_fn)(int, int, phys_addr_t);
913 extern kpti_remap_fn idmap_kpti_install_ng_mappings;
914 kpti_remap_fn *remap_fn;
915
916 static bool kpti_applied = false;
917 int cpu = smp_processor_id();
918
919 if (kpti_applied)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100920 return;
Will Deaconf992b4d2018-02-06 22:22:50 +0000921
922 remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
923
924 cpu_install_idmap();
925 remap_fn(cpu, num_online_cpus(), __pa_symbol(swapper_pg_dir));
926 cpu_uninstall_idmap();
927
928 if (!cpu)
929 kpti_applied = true;
930
Dave Martinc0cda3b2018-03-26 15:12:28 +0100931 return;
Will Deaconf992b4d2018-02-06 22:22:50 +0000932}
933
Will Deaconea1e3de2017-11-14 14:38:19 +0000934static int __init parse_kpti(char *str)
935{
936 bool enabled;
937 int ret = strtobool(str, &enabled);
938
939 if (ret)
940 return ret;
941
942 __kpti_forced = enabled ? 1 : -1;
943 return 0;
944}
Will Deaconb5b7dd62018-06-22 10:25:25 +0100945early_param("kpti", parse_kpti);
Will Deaconea1e3de2017-11-14 14:38:19 +0000946#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
947
Suzuki K Poulose05abb592018-03-26 15:12:48 +0100948#ifdef CONFIG_ARM64_HW_AFDBM
949static inline void __cpu_enable_hw_dbm(void)
950{
951 u64 tcr = read_sysreg(tcr_el1) | TCR_HD;
952
953 write_sysreg(tcr, tcr_el1);
954 isb();
955}
956
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100957static bool cpu_has_broken_dbm(void)
958{
959 /* List of CPUs which have broken DBM support. */
960 static const struct midr_range cpus[] = {
961#ifdef CONFIG_ARM64_ERRATUM_1024718
962 MIDR_RANGE(MIDR_CORTEX_A55, 0, 0, 1, 0), // A55 r0p0 -r1p0
963#endif
964 {},
965 };
966
967 return is_midr_in_range_list(read_cpuid_id(), cpus);
968}
969
Suzuki K Poulose05abb592018-03-26 15:12:48 +0100970static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap)
971{
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100972 return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) &&
973 !cpu_has_broken_dbm();
Suzuki K Poulose05abb592018-03-26 15:12:48 +0100974}
975
976static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap)
977{
978 if (cpu_can_use_dbm(cap))
979 __cpu_enable_hw_dbm();
980}
981
982static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap,
983 int __unused)
984{
985 static bool detected = false;
986 /*
987 * DBM is a non-conflicting feature. i.e, the kernel can safely
988 * run a mix of CPUs with and without the feature. So, we
989 * unconditionally enable the capability to allow any late CPU
990 * to use the feature. We only enable the control bits on the
991 * CPU, if it actually supports.
992 *
993 * We have to make sure we print the "feature" detection only
994 * when at least one CPU actually uses it. So check if this CPU
995 * can actually use it and print the message exactly once.
996 *
997 * This is safe as all CPUs (including secondary CPUs - due to the
998 * LOCAL_CPU scope - and the hotplugged CPUs - via verification)
999 * goes through the "matches" check exactly once. Also if a CPU
1000 * matches the criteria, it is guaranteed that the CPU will turn
1001 * the DBM on, as the capability is unconditionally enabled.
1002 */
1003 if (!detected && cpu_can_use_dbm(cap)) {
1004 detected = true;
1005 pr_info("detected: Hardware dirty bit management\n");
1006 }
1007
1008 return true;
1009}
1010
1011#endif
1012
Will Deacon12eb3692018-03-27 11:51:12 +01001013#ifdef CONFIG_ARM64_VHE
1014static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
1015{
1016 return is_kernel_in_hyp_mode();
1017}
1018
Dave Martinc0cda3b2018-03-26 15:12:28 +01001019static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
James Morse6d99b682018-01-08 15:38:06 +00001020{
1021 /*
1022 * Copy register values that aren't redirected by hardware.
1023 *
1024 * Before code patching, we only set tpidr_el1, all CPUs need to copy
1025 * this value to tpidr_el2 before we patch the code. Once we've done
1026 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
1027 * do anything here.
1028 */
1029 if (!alternatives_applied)
1030 write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
James Morse6d99b682018-01-08 15:38:06 +00001031}
Will Deacon12eb3692018-03-27 11:51:12 +01001032#endif
James Morse6d99b682018-01-08 15:38:06 +00001033
Marc Zyngiere48d53a2018-04-06 12:27:28 +01001034static void cpu_has_fwb(const struct arm64_cpu_capabilities *__unused)
1035{
1036 u64 val = read_sysreg_s(SYS_CLIDR_EL1);
1037
1038 /* Check that CLIDR_EL1.LOU{U,IS} are both 0 */
1039 WARN_ON(val & (7 << 27 | 7 << 21));
1040}
1041
Marc Zyngier359b7062015-03-27 13:09:23 +00001042static const struct arm64_cpu_capabilities arm64_features[] = {
Marc Zyngier94a9e042015-06-12 12:06:36 +01001043 {
1044 .desc = "GIC system register CPU interface",
1045 .capability = ARM64_HAS_SYSREG_GIC_CPUIF,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001046 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Marc Zyngier963fcd42015-09-30 11:50:04 +01001047 .matches = has_useable_gicv3_cpuif,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +01001048 .sys_reg = SYS_ID_AA64PFR0_EL1,
1049 .field_pos = ID_AA64PFR0_GIC_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001050 .sign = FTR_UNSIGNED,
James Morse18ffa042015-07-21 13:23:29 +01001051 .min_field_value = 1,
Marc Zyngier94a9e042015-06-12 12:06:36 +01001052 },
James Morse338d4f42015-07-22 19:05:54 +01001053#ifdef CONFIG_ARM64_PAN
1054 {
1055 .desc = "Privileged Access Never",
1056 .capability = ARM64_HAS_PAN,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001057 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +01001058 .matches = has_cpuid_feature,
1059 .sys_reg = SYS_ID_AA64MMFR1_EL1,
1060 .field_pos = ID_AA64MMFR1_PAN_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001061 .sign = FTR_UNSIGNED,
James Morse338d4f42015-07-22 19:05:54 +01001062 .min_field_value = 1,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001063 .cpu_enable = cpu_enable_pan,
James Morse338d4f42015-07-22 19:05:54 +01001064 },
1065#endif /* CONFIG_ARM64_PAN */
Will Deacon2e94da12015-07-27 16:23:58 +01001066#if defined(CONFIG_AS_LSE) && defined(CONFIG_ARM64_LSE_ATOMICS)
1067 {
1068 .desc = "LSE atomic instructions",
1069 .capability = ARM64_HAS_LSE_ATOMICS,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001070 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +01001071 .matches = has_cpuid_feature,
1072 .sys_reg = SYS_ID_AA64ISAR0_EL1,
1073 .field_pos = ID_AA64ISAR0_ATOMICS_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001074 .sign = FTR_UNSIGNED,
Will Deacon2e94da12015-07-27 16:23:58 +01001075 .min_field_value = 2,
1076 },
1077#endif /* CONFIG_AS_LSE && CONFIG_ARM64_LSE_ATOMICS */
Marc Zyngierd88701b2015-01-29 11:24:05 +00001078 {
Will Deacond5370f72016-02-02 12:46:24 +00001079 .desc = "Software prefetching using PRFM",
1080 .capability = ARM64_HAS_NO_HW_PREFETCH,
Suzuki K Poulose5c137712018-03-26 15:12:39 +01001081 .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
Will Deacond5370f72016-02-02 12:46:24 +00001082 .matches = has_no_hw_prefetch,
1083 },
James Morse57f49592016-02-05 14:58:48 +00001084#ifdef CONFIG_ARM64_UAO
1085 {
1086 .desc = "User Access Override",
1087 .capability = ARM64_HAS_UAO,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001088 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
James Morse57f49592016-02-05 14:58:48 +00001089 .matches = has_cpuid_feature,
1090 .sys_reg = SYS_ID_AA64MMFR2_EL1,
1091 .field_pos = ID_AA64MMFR2_UAO_SHIFT,
1092 .min_field_value = 1,
James Morsec8b06e32017-01-09 18:14:02 +00001093 /*
1094 * We rely on stop_machine() calling uao_thread_switch() to set
1095 * UAO immediately after patching.
1096 */
James Morse57f49592016-02-05 14:58:48 +00001097 },
1098#endif /* CONFIG_ARM64_UAO */
James Morse70544192016-02-05 14:58:50 +00001099#ifdef CONFIG_ARM64_PAN
1100 {
1101 .capability = ARM64_ALT_PAN_NOT_UAO,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001102 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
James Morse70544192016-02-05 14:58:50 +00001103 .matches = cpufeature_pan_not_uao,
1104 },
1105#endif /* CONFIG_ARM64_PAN */
Suzuki K Poulose830dcc92018-03-26 15:12:42 +01001106#ifdef CONFIG_ARM64_VHE
Linus Torvalds588ab3f2016-03-17 20:03:47 -07001107 {
Marc Zyngierd88701b2015-01-29 11:24:05 +00001108 .desc = "Virtualization Host Extensions",
1109 .capability = ARM64_HAS_VIRT_HOST_EXTN,
Suzuki K Poulose830dcc92018-03-26 15:12:42 +01001110 .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
Marc Zyngierd88701b2015-01-29 11:24:05 +00001111 .matches = runs_at_el2,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001112 .cpu_enable = cpu_copy_el2regs,
Marc Zyngierd88701b2015-01-29 11:24:05 +00001113 },
Suzuki K Poulose830dcc92018-03-26 15:12:42 +01001114#endif /* CONFIG_ARM64_VHE */
Suzuki K Poulose042446a2016-04-18 10:28:36 +01001115 {
1116 .desc = "32-bit EL0 Support",
1117 .capability = ARM64_HAS_32BIT_EL0,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001118 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K Poulose042446a2016-04-18 10:28:36 +01001119 .matches = has_cpuid_feature,
1120 .sys_reg = SYS_ID_AA64PFR0_EL1,
1121 .sign = FTR_UNSIGNED,
1122 .field_pos = ID_AA64PFR0_EL0_SHIFT,
1123 .min_field_value = ID_AA64PFR0_EL0_32BIT_64BIT,
1124 },
Will Deaconea1e3de2017-11-14 14:38:19 +00001125#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1126 {
Will Deacon179a56f2017-11-27 18:29:30 +00001127 .desc = "Kernel page table isolation (KPTI)",
Will Deaconea1e3de2017-11-14 14:38:19 +00001128 .capability = ARM64_UNMAP_KERNEL_AT_EL0,
Suzuki K Poulosed3aec8a2018-03-26 15:12:40 +01001129 .type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
1130 /*
1131 * The ID feature fields below are used to indicate that
1132 * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for
1133 * more details.
1134 */
1135 .sys_reg = SYS_ID_AA64PFR0_EL1,
1136 .field_pos = ID_AA64PFR0_CSV3_SHIFT,
1137 .min_field_value = 1,
Will Deaconea1e3de2017-11-14 14:38:19 +00001138 .matches = unmap_kernel_at_el0,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001139 .cpu_enable = kpti_install_ng_mappings,
Will Deaconea1e3de2017-11-14 14:38:19 +00001140 },
1141#endif
Suzuki K Poulose82e01912016-11-08 13:56:21 +00001142 {
1143 /* FP/SIMD is not implemented */
1144 .capability = ARM64_HAS_NO_FPSIMD,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001145 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K Poulose82e01912016-11-08 13:56:21 +00001146 .min_field_value = 0,
1147 .matches = has_no_fpsimd,
1148 },
Robin Murphyd50e0712017-07-25 11:55:42 +01001149#ifdef CONFIG_ARM64_PMEM
1150 {
1151 .desc = "Data cache clean to Point of Persistence",
1152 .capability = ARM64_HAS_DCPOP,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001153 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Robin Murphyd50e0712017-07-25 11:55:42 +01001154 .matches = has_cpuid_feature,
1155 .sys_reg = SYS_ID_AA64ISAR1_EL1,
1156 .field_pos = ID_AA64ISAR1_DPB_SHIFT,
1157 .min_field_value = 1,
1158 },
1159#endif
Dave Martin43994d82017-10-31 15:51:19 +00001160#ifdef CONFIG_ARM64_SVE
1161 {
1162 .desc = "Scalable Vector Extension",
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001163 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Dave Martin43994d82017-10-31 15:51:19 +00001164 .capability = ARM64_SVE,
Dave Martin43994d82017-10-31 15:51:19 +00001165 .sys_reg = SYS_ID_AA64PFR0_EL1,
1166 .sign = FTR_UNSIGNED,
1167 .field_pos = ID_AA64PFR0_SVE_SHIFT,
1168 .min_field_value = ID_AA64PFR0_SVE,
1169 .matches = has_cpuid_feature,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001170 .cpu_enable = sve_kernel_enable,
Dave Martin43994d82017-10-31 15:51:19 +00001171 },
1172#endif /* CONFIG_ARM64_SVE */
Xie XiuQi64c02722018-01-15 19:38:56 +00001173#ifdef CONFIG_ARM64_RAS_EXTN
1174 {
1175 .desc = "RAS Extension Support",
1176 .capability = ARM64_HAS_RAS_EXTN,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001177 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Xie XiuQi64c02722018-01-15 19:38:56 +00001178 .matches = has_cpuid_feature,
1179 .sys_reg = SYS_ID_AA64PFR0_EL1,
1180 .sign = FTR_UNSIGNED,
1181 .field_pos = ID_AA64PFR0_RAS_SHIFT,
1182 .min_field_value = ID_AA64PFR0_RAS_V1,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001183 .cpu_enable = cpu_clear_disr,
Xie XiuQi64c02722018-01-15 19:38:56 +00001184 },
1185#endif /* CONFIG_ARM64_RAS_EXTN */
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -06001186 {
1187 .desc = "Data cache clean to the PoU not required for I/D coherence",
1188 .capability = ARM64_HAS_CACHE_IDC,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001189 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -06001190 .matches = has_cache_idc,
1191 },
1192 {
1193 .desc = "Instruction cache invalidation not required for I/D coherence",
1194 .capability = ARM64_HAS_CACHE_DIC,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001195 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -06001196 .matches = has_cache_dic,
1197 },
Marc Zyngiere48d53a2018-04-06 12:27:28 +01001198 {
1199 .desc = "Stage-2 Force Write-Back",
1200 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
1201 .capability = ARM64_HAS_STAGE2_FWB,
1202 .sys_reg = SYS_ID_AA64MMFR2_EL1,
1203 .sign = FTR_UNSIGNED,
1204 .field_pos = ID_AA64MMFR2_FWB_SHIFT,
1205 .min_field_value = 1,
1206 .matches = has_cpuid_feature,
1207 .cpu_enable = cpu_has_fwb,
1208 },
Suzuki K Poulose05abb592018-03-26 15:12:48 +01001209#ifdef CONFIG_ARM64_HW_AFDBM
1210 {
1211 /*
1212 * Since we turn this on always, we don't want the user to
1213 * think that the feature is available when it may not be.
1214 * So hide the description.
1215 *
1216 * .desc = "Hardware pagetable Dirty Bit Management",
1217 *
1218 */
1219 .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
1220 .capability = ARM64_HW_DBM,
1221 .sys_reg = SYS_ID_AA64MMFR1_EL1,
1222 .sign = FTR_UNSIGNED,
1223 .field_pos = ID_AA64MMFR1_HADBS_SHIFT,
1224 .min_field_value = 2,
1225 .matches = has_hw_dbm,
1226 .cpu_enable = cpu_enable_hw_dbm,
1227 },
1228#endif
Ard Biesheuvel86d0dd32018-08-27 13:02:43 +02001229 {
1230 .desc = "CRC32 instructions",
1231 .capability = ARM64_HAS_CRC32,
1232 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
1233 .matches = has_cpuid_feature,
1234 .sys_reg = SYS_ID_AA64ISAR0_EL1,
1235 .field_pos = ID_AA64ISAR0_CRC32_SHIFT,
1236 .min_field_value = 1,
1237 },
Will Deacond71be2b2018-06-15 11:37:34 +01001238 {
1239 .desc = "Speculative Store Bypassing Safe (SSBS)",
1240 .capability = ARM64_SSBS,
1241 .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
1242 .matches = has_cpuid_feature,
1243 .sys_reg = SYS_ID_AA64PFR1_EL1,
1244 .field_pos = ID_AA64PFR1_SSBS_SHIFT,
1245 .sign = FTR_UNSIGNED,
1246 .min_field_value = ID_AA64PFR1_SSBS_PSTATE_ONLY,
1247 },
Marc Zyngier359b7062015-03-27 13:09:23 +00001248 {},
1249};
1250
Suzuki K Poulose143ba052018-03-26 15:12:31 +01001251#define HWCAP_CAP(reg, field, s, min_value, cap_type, cap) \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001252 { \
1253 .desc = #cap, \
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001254 .type = ARM64_CPUCAP_SYSTEM_FEATURE, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001255 .matches = has_cpuid_feature, \
1256 .sys_reg = reg, \
1257 .field_pos = field, \
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001258 .sign = s, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001259 .min_field_value = min_value, \
Suzuki K Poulose143ba052018-03-26 15:12:31 +01001260 .hwcap_type = cap_type, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001261 .hwcap = cap, \
1262 }
1263
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001264static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001265 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_PMULL),
1266 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_AES),
1267 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA1),
1268 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA2),
Suzuki K Poulosef5e035f2017-10-11 14:01:02 +01001269 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_SHA512),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001270 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_CRC32),
1271 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ATOMICS),
Suzuki K Poulosef92f5ce02017-01-12 16:37:28 +00001272 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_RDM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDRDM),
Suzuki K Poulosef5e035f2017-10-11 14:01:02 +01001273 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA3),
1274 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM3),
1275 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM4_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM4),
1276 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_DP_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDDP),
Dongjiu Geng3b3b6812017-12-13 18:13:56 +08001277 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_FHM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDFHM),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001278 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_TS_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FLAGM),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001279 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_FP),
Suzuki K Poulosebf500612016-01-26 15:52:46 +00001280 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_FPHP),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001281 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_ASIMD),
Suzuki K Poulosebf500612016-01-26 15:52:46 +00001282 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_ASIMDHP),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001283 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_DIT_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_DIT),
Robin Murphy7aac4052017-07-25 11:55:40 +01001284 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_DPB_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_DCPOP),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +00001285 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_JSCVT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_JSCVT),
Suzuki K Poulosecb567e72017-03-14 18:13:26 +00001286 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_FCMA_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FCMA),
Suzuki K Poulosec651aae2017-03-14 18:13:27 +00001287 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_LRCPC),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001288 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ILRCPC),
1289 HWCAP_CAP(SYS_ID_AA64MMFR2_EL1, ID_AA64MMFR2_AT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_USCAT),
Dave Martin43994d82017-10-31 15:51:19 +00001290#ifdef CONFIG_ARM64_SVE
1291 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_SVE_SHIFT, FTR_UNSIGNED, ID_AA64PFR0_SVE, CAP_HWCAP, HWCAP_SVE),
1292#endif
Will Deacond71be2b2018-06-15 11:37:34 +01001293 HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_SSBS_SHIFT, FTR_UNSIGNED, ID_AA64PFR1_SSBS_PSTATE_INSNS, CAP_HWCAP, HWCAP_SSBS),
Suzuki K Poulose75283502016-04-18 10:28:33 +01001294 {},
1295};
1296
1297static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001298#ifdef CONFIG_COMPAT
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001299 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
1300 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
1301 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
1302 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
1303 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001304#endif
1305 {},
1306};
1307
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001308static void __init cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001309{
1310 switch (cap->hwcap_type) {
1311 case CAP_HWCAP:
1312 elf_hwcap |= cap->hwcap;
1313 break;
1314#ifdef CONFIG_COMPAT
1315 case CAP_COMPAT_HWCAP:
1316 compat_elf_hwcap |= (u32)cap->hwcap;
1317 break;
1318 case CAP_COMPAT_HWCAP2:
1319 compat_elf_hwcap2 |= (u32)cap->hwcap;
1320 break;
1321#endif
1322 default:
1323 WARN_ON(1);
1324 break;
1325 }
1326}
1327
1328/* Check if we have a particular HWCAP enabled */
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001329static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001330{
1331 bool rc;
1332
1333 switch (cap->hwcap_type) {
1334 case CAP_HWCAP:
1335 rc = (elf_hwcap & cap->hwcap) != 0;
1336 break;
1337#ifdef CONFIG_COMPAT
1338 case CAP_COMPAT_HWCAP:
1339 rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
1340 break;
1341 case CAP_COMPAT_HWCAP2:
1342 rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
1343 break;
1344#endif
1345 default:
1346 WARN_ON(1);
1347 rc = false;
1348 }
1349
1350 return rc;
1351}
1352
Suzuki K Poulose75283502016-04-18 10:28:33 +01001353static void __init setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001354{
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001355 /* We support emulation of accesses to CPU ID feature registers */
1356 elf_hwcap |= HWCAP_CPUID;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001357 for (; hwcaps->matches; hwcaps++)
Suzuki K Poulose143ba052018-03-26 15:12:31 +01001358 if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001359 cap_set_elf_hwcap(hwcaps);
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001360}
1361
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001362/*
1363 * Check if the current CPU has a given feature capability.
1364 * Should be called from non-preemptible context.
1365 */
1366static bool __this_cpu_has_cap(const struct arm64_cpu_capabilities *cap_array,
1367 unsigned int cap)
1368{
1369 const struct arm64_cpu_capabilities *caps;
1370
1371 if (WARN_ON(preemptible()))
1372 return false;
1373
James Morseedf298c2018-01-15 19:38:54 +00001374 for (caps = cap_array; caps->matches; caps++)
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001375 if (caps->capability == cap)
1376 return caps->matches(caps, SCOPE_LOCAL_CPU);
1377
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001378 return false;
1379}
1380
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001381static void __update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
1382 u16 scope_mask, const char *info)
Marc Zyngier359b7062015-03-27 13:09:23 +00001383{
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001384 scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001385 for (; caps->matches; caps++) {
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001386 if (!(caps->type & scope_mask) ||
1387 !caps->matches(caps, cpucap_default_scope(caps)))
Marc Zyngier359b7062015-03-27 13:09:23 +00001388 continue;
1389
Suzuki K Poulose75283502016-04-18 10:28:33 +01001390 if (!cpus_have_cap(caps->capability) && caps->desc)
1391 pr_info("%s %s\n", info, caps->desc);
1392 cpus_set_cap(caps->capability);
Marc Zyngier359b7062015-03-27 13:09:23 +00001393 }
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001394}
James Morse1c076302015-07-21 13:23:28 +01001395
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001396static void update_cpu_capabilities(u16 scope_mask)
1397{
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001398 __update_cpu_capabilities(arm64_errata, scope_mask,
1399 "enabling workaround for");
Dirk Muellerdc0e3652018-07-25 13:10:28 +02001400 __update_cpu_capabilities(arm64_features, scope_mask, "detected:");
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001401}
1402
Dave Martinc0cda3b2018-03-26 15:12:28 +01001403static int __enable_cpu_capability(void *arg)
1404{
1405 const struct arm64_cpu_capabilities *cap = arg;
1406
1407 cap->cpu_enable(cap);
1408 return 0;
1409}
1410
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001411/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001412 * Run through the enabled capabilities and enable() it on all active
1413 * CPUs
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001414 */
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +01001415static void __init
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001416__enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
1417 u16 scope_mask)
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001418{
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001419 scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001420 for (; caps->matches; caps++) {
1421 unsigned int num = caps->capability;
1422
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001423 if (!(caps->type & scope_mask) || !cpus_have_cap(num))
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001424 continue;
1425
1426 /* Ensure cpus_have_const_cap(num) works */
1427 static_branch_enable(&cpu_hwcap_keys[num]);
1428
Dave Martinc0cda3b2018-03-26 15:12:28 +01001429 if (caps->cpu_enable) {
James Morse2a6dcb22016-10-18 11:27:46 +01001430 /*
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001431 * Capabilities with SCOPE_BOOT_CPU scope are finalised
1432 * before any secondary CPU boots. Thus, each secondary
1433 * will enable the capability as appropriate via
1434 * check_local_cpu_capabilities(). The only exception is
1435 * the boot CPU, for which the capability must be
1436 * enabled here. This approach avoids costly
1437 * stop_machine() calls for this case.
1438 *
1439 * Otherwise, use stop_machine() as it schedules the
1440 * work allowing us to modify PSTATE, instead of
1441 * on_each_cpu() which uses an IPI, giving us a PSTATE
1442 * that disappears when we return.
James Morse2a6dcb22016-10-18 11:27:46 +01001443 */
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001444 if (scope_mask & SCOPE_BOOT_CPU)
1445 caps->cpu_enable(caps);
1446 else
1447 stop_machine(__enable_cpu_capability,
1448 (void *)caps, cpu_online_mask);
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001449 }
1450 }
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001451}
1452
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001453static void __init enable_cpu_capabilities(u16 scope_mask)
1454{
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001455 __enable_cpu_capabilities(arm64_errata, scope_mask);
Dirk Muellerdc0e3652018-07-25 13:10:28 +02001456 __enable_cpu_capabilities(arm64_features, scope_mask);
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001457}
1458
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001459/*
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001460 * Run through the list of capabilities to check for conflicts.
1461 * If the system has already detected a capability, take necessary
1462 * action on this CPU.
1463 *
1464 * Returns "false" on conflicts.
1465 */
1466static bool
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001467__verify_local_cpu_caps(const struct arm64_cpu_capabilities *caps,
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001468 u16 scope_mask)
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001469{
1470 bool cpu_has_cap, system_has_cap;
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001471
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001472 scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
1473
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001474 for (; caps->matches; caps++) {
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001475 if (!(caps->type & scope_mask))
1476 continue;
1477
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001478 cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU);
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001479 system_has_cap = cpus_have_cap(caps->capability);
1480
1481 if (system_has_cap) {
1482 /*
1483 * Check if the new CPU misses an advertised feature,
1484 * which is not safe to miss.
1485 */
1486 if (!cpu_has_cap && !cpucap_late_cpu_optional(caps))
1487 break;
1488 /*
1489 * We have to issue cpu_enable() irrespective of
1490 * whether the CPU has it or not, as it is enabeld
1491 * system wide. It is upto the call back to take
1492 * appropriate action on this CPU.
1493 */
1494 if (caps->cpu_enable)
1495 caps->cpu_enable(caps);
1496 } else {
1497 /*
1498 * Check if the CPU has this capability if it isn't
1499 * safe to have when the system doesn't.
1500 */
1501 if (cpu_has_cap && !cpucap_late_cpu_permitted(caps))
1502 break;
1503 }
1504 }
1505
1506 if (caps->matches) {
1507 pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n",
1508 smp_processor_id(), caps->capability,
1509 caps->desc, system_has_cap, cpu_has_cap);
1510 return false;
1511 }
1512
1513 return true;
1514}
1515
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001516static bool verify_local_cpu_caps(u16 scope_mask)
1517{
1518 return __verify_local_cpu_caps(arm64_errata, scope_mask) &&
1519 __verify_local_cpu_caps(arm64_features, scope_mask);
1520}
1521
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001522/*
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001523 * Check for CPU features that are used in early boot
1524 * based on the Boot CPU value.
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001525 */
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001526static void check_early_cpu_features(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001527{
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001528 verify_cpu_asid_bits();
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001529 /*
1530 * Early features are used by the kernel already. If there
1531 * is a conflict, we cannot proceed further.
1532 */
1533 if (!verify_local_cpu_caps(SCOPE_BOOT_CPU))
1534 cpu_panic_kernel();
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001535}
1536
Suzuki K Poulose75283502016-04-18 10:28:33 +01001537static void
1538verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
1539{
1540
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001541 for (; caps->matches; caps++)
1542 if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001543 pr_crit("CPU%d: missing HWCAP: %s\n",
1544 smp_processor_id(), caps->desc);
1545 cpu_die_early();
1546 }
Suzuki K Poulose75283502016-04-18 10:28:33 +01001547}
1548
Dave Martin2e0f2472017-10-31 15:51:10 +00001549static void verify_sve_features(void)
1550{
1551 u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1);
1552 u64 zcr = read_zcr_features();
1553
1554 unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK;
1555 unsigned int len = zcr & ZCR_ELx_LEN_MASK;
1556
1557 if (len < safe_len || sve_verify_vq_map()) {
1558 pr_crit("CPU%d: SVE: required vector length(s) missing\n",
1559 smp_processor_id());
1560 cpu_die_early();
1561 }
1562
1563 /* Add checks on other ZCR bits here if necessary */
1564}
1565
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +01001566
1567/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001568 * Run through the enabled system capabilities and enable() it on this CPU.
1569 * The capabilities were decided based on the available CPUs at the boot time.
1570 * Any new CPU should match the system wide status of the capability. If the
1571 * new CPU doesn't have a capability which the system now has enabled, we
1572 * cannot do anything to fix it up and could cause unexpected failures. So
1573 * we park the CPU.
1574 */
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001575static void verify_local_cpu_capabilities(void)
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001576{
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001577 /*
1578 * The capabilities with SCOPE_BOOT_CPU are checked from
1579 * check_early_cpu_features(), as they need to be verified
1580 * on all secondary CPUs.
1581 */
1582 if (!verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU))
Suzuki K Poulose600b9c92018-03-26 15:12:35 +01001583 cpu_die_early();
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001584
Suzuki K Poulose75283502016-04-18 10:28:33 +01001585 verify_local_elf_hwcaps(arm64_elf_hwcaps);
Dave Martin2e0f2472017-10-31 15:51:10 +00001586
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001587 if (system_supports_32bit_el0())
1588 verify_local_elf_hwcaps(compat_elf_hwcaps);
Dave Martin2e0f2472017-10-31 15:51:10 +00001589
1590 if (system_supports_sve())
1591 verify_sve_features();
Marc Zyngier359b7062015-03-27 13:09:23 +00001592}
1593
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001594void check_local_cpu_capabilities(void)
1595{
1596 /*
1597 * All secondary CPUs should conform to the early CPU features
1598 * in use by the kernel based on boot CPU.
1599 */
1600 check_early_cpu_features();
1601
1602 /*
1603 * If we haven't finalised the system capabilities, this CPU gets
Suzuki K Poulosefbd890b2018-03-26 15:12:37 +01001604 * a chance to update the errata work arounds and local features.
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001605 * Otherwise, this CPU should verify that it has all the system
1606 * advertised capabilities.
1607 */
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001608 if (!sys_caps_initialised)
1609 update_cpu_capabilities(SCOPE_LOCAL_CPU);
1610 else
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001611 verify_local_cpu_capabilities();
1612}
1613
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001614static void __init setup_boot_cpu_capabilities(void)
1615{
1616 /* Detect capabilities with either SCOPE_BOOT_CPU or SCOPE_LOCAL_CPU */
1617 update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU);
1618 /* Enable the SCOPE_BOOT_CPU capabilities alone right away */
1619 enable_cpu_capabilities(SCOPE_BOOT_CPU);
1620}
1621
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001622DEFINE_STATIC_KEY_FALSE(arm64_const_caps_ready);
1623EXPORT_SYMBOL(arm64_const_caps_ready);
1624
1625static void __init mark_const_caps_ready(void)
1626{
1627 static_branch_enable(&arm64_const_caps_ready);
1628}
1629
Marc Zyngier8f4137582017-01-30 15:39:52 +00001630extern const struct arm64_cpu_capabilities arm64_errata[];
1631
1632bool this_cpu_has_cap(unsigned int cap)
1633{
1634 return (__this_cpu_has_cap(arm64_features, cap) ||
1635 __this_cpu_has_cap(arm64_errata, cap));
1636}
1637
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001638static void __init setup_system_capabilities(void)
1639{
1640 /*
1641 * We have finalised the system-wide safe feature
1642 * registers, finalise the capabilities that depend
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001643 * on it. Also enable all the available capabilities,
1644 * that are not enabled already.
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001645 */
1646 update_cpu_capabilities(SCOPE_SYSTEM);
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001647 enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU);
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001648}
1649
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001650void __init setup_cpu_features(void)
1651{
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001652 u32 cwg;
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001653
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001654 setup_system_capabilities();
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001655 mark_const_caps_ready();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001656 setup_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001657
1658 if (system_supports_32bit_el0())
1659 setup_elf_hwcaps(compat_elf_hwcaps);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001660
Kees Cook2e6f5492018-02-21 10:18:21 -08001661 if (system_uses_ttbr0_pan())
1662 pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
1663
Dave Martin2e0f2472017-10-31 15:51:10 +00001664 sve_setup();
Dave Martin94b07c12018-06-01 11:10:14 +01001665 minsigstksz_setup();
Dave Martin2e0f2472017-10-31 15:51:10 +00001666
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001667 /* Advertise that we have computed the system capabilities */
1668 set_sys_caps_initialised();
1669
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001670 /*
1671 * Check for sane CTR_EL0.CWG value.
1672 */
1673 cwg = cache_type_cwg();
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001674 if (!cwg)
Catalin Marinasebc7e212018-05-11 13:33:12 +01001675 pr_warn("No Cache Writeback Granule information, assuming %d\n",
1676 ARCH_DMA_MINALIGN);
Marc Zyngier359b7062015-03-27 13:09:23 +00001677}
James Morse70544192016-02-05 14:58:50 +00001678
1679static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001680cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused)
James Morse70544192016-02-05 14:58:50 +00001681{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +00001682 return (cpus_have_const_cap(ARM64_HAS_PAN) && !cpus_have_const_cap(ARM64_HAS_UAO));
James Morse70544192016-02-05 14:58:50 +00001683}
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001684
1685/*
1686 * We emulate only the following system register space.
1687 * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 4 - 7]
1688 * See Table C5-6 System instruction encodings for System register accesses,
1689 * ARMv8 ARM(ARM DDI 0487A.f) for more details.
1690 */
1691static inline bool __attribute_const__ is_emulated(u32 id)
1692{
1693 return (sys_reg_Op0(id) == 0x3 &&
1694 sys_reg_CRn(id) == 0x0 &&
1695 sys_reg_Op1(id) == 0x0 &&
1696 (sys_reg_CRm(id) == 0 ||
1697 ((sys_reg_CRm(id) >= 4) && (sys_reg_CRm(id) <= 7))));
1698}
1699
1700/*
1701 * With CRm == 0, reg should be one of :
1702 * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
1703 */
1704static inline int emulate_id_reg(u32 id, u64 *valp)
1705{
1706 switch (id) {
1707 case SYS_MIDR_EL1:
1708 *valp = read_cpuid_id();
1709 break;
1710 case SYS_MPIDR_EL1:
1711 *valp = SYS_MPIDR_SAFE_VAL;
1712 break;
1713 case SYS_REVIDR_EL1:
1714 /* IMPLEMENTATION DEFINED values are emulated with 0 */
1715 *valp = 0;
1716 break;
1717 default:
1718 return -EINVAL;
1719 }
1720
1721 return 0;
1722}
1723
1724static int emulate_sys_reg(u32 id, u64 *valp)
1725{
1726 struct arm64_ftr_reg *regp;
1727
1728 if (!is_emulated(id))
1729 return -EINVAL;
1730
1731 if (sys_reg_CRm(id) == 0)
1732 return emulate_id_reg(id, valp);
1733
1734 regp = get_arm64_ftr_reg(id);
1735 if (regp)
1736 *valp = arm64_ftr_reg_user_value(regp);
1737 else
1738 /*
1739 * The untracked registers are either IMPLEMENTATION DEFINED
1740 * (e.g, ID_AFR0_EL1) or reserved RAZ.
1741 */
1742 *valp = 0;
1743 return 0;
1744}
1745
1746static int emulate_mrs(struct pt_regs *regs, u32 insn)
1747{
1748 int rc;
1749 u32 sys_reg, dst;
1750 u64 val;
1751
1752 /*
1753 * sys_reg values are defined as used in mrs/msr instruction.
1754 * shift the imm value to get the encoding.
1755 */
1756 sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
1757 rc = emulate_sys_reg(sys_reg, &val);
1758 if (!rc) {
1759 dst = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
Mark Rutland521c6462017-02-09 15:19:20 +00001760 pt_regs_write_reg(regs, dst, val);
Julien Thierry6436bee2017-10-25 10:04:33 +01001761 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001762 }
1763
1764 return rc;
1765}
1766
1767static struct undef_hook mrs_hook = {
1768 .instr_mask = 0xfff00000,
1769 .instr_val = 0xd5300000,
Mark Rutlandd64567f2018-07-05 15:16:52 +01001770 .pstate_mask = PSR_AA32_MODE_MASK,
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001771 .pstate_val = PSR_MODE_EL0t,
1772 .fn = emulate_mrs,
1773};
1774
1775static int __init enable_mrs_emulation(void)
1776{
1777 register_undef_hook(&mrs_hook);
1778 return 0;
1779}
1780
Suzuki K Poulosec0d88322017-10-06 14:16:52 +01001781core_initcall(enable_mrs_emulation);
James Morse68ddbf02018-01-15 19:38:59 +00001782
Dave Martinc0cda3b2018-03-26 15:12:28 +01001783void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
James Morse68ddbf02018-01-15 19:38:59 +00001784{
1785 /* Firmware may have left a deferred SError in this register. */
1786 write_sysreg_s(0, SYS_DISR_EL1);
James Morse68ddbf02018-01-15 19:38:59 +00001787}