blob: de4ea6a0208efed2fff44e4cc199cd079f9e4106 [file] [log] [blame]
Marc Zyngier359b7062015-03-27 13:09:23 +00001/*
2 * Contains CPU feature definitions
3 *
4 * Copyright (C) 2015 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010019#define pr_fmt(fmt) "CPU features: " fmt
Marc Zyngier359b7062015-03-27 13:09:23 +000020
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010021#include <linux/bsearch.h>
James Morse2a6dcb22016-10-18 11:27:46 +010022#include <linux/cpumask.h>
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010023#include <linux/sort.h>
James Morse2a6dcb22016-10-18 11:27:46 +010024#include <linux/stop_machine.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000025#include <linux/types.h>
Laura Abbott2077be62017-01-10 13:35:49 -080026#include <linux/mm.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000027#include <asm/cpu.h>
28#include <asm/cpufeature.h>
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010029#include <asm/cpu_ops.h>
Dave Martin2e0f2472017-10-31 15:51:10 +000030#include <asm/fpsimd.h>
Suzuki K Poulose13f417f2016-02-23 10:31:45 +000031#include <asm/mmu_context.h>
James Morse338d4f42015-07-22 19:05:54 +010032#include <asm/processor.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010033#include <asm/sysreg.h>
Suzuki K Poulose77c97b42017-01-09 17:28:31 +000034#include <asm/traps.h>
Marc Zyngierd88701b2015-01-29 11:24:05 +000035#include <asm/virt.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000036
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010037unsigned long elf_hwcap __read_mostly;
38EXPORT_SYMBOL_GPL(elf_hwcap);
39
40#ifdef CONFIG_COMPAT
41#define COMPAT_ELF_HWCAP_DEFAULT \
42 (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
43 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
44 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
45 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
46 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV|\
47 COMPAT_HWCAP_LPAE)
48unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
49unsigned int compat_elf_hwcap2 __read_mostly;
50#endif
51
52DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Catalin Marinas4b65a5d2016-07-01 16:53:00 +010053EXPORT_SYMBOL(cpu_hwcaps);
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010054
Dave Martin8f1eec52017-10-31 15:51:09 +000055/*
56 * Flag to indicate if we have computed the system wide
57 * capabilities based on the boot time active CPUs. This
58 * will be used to determine if a new booting CPU should
59 * go through the verification process to make sure that it
60 * supports the system capabilities, without using a hotplug
61 * notifier.
62 */
63static bool sys_caps_initialised;
64
65static inline void set_sys_caps_initialised(void)
66{
67 sys_caps_initialised = true;
68}
69
Mark Rutland8effeaa2017-06-21 18:11:23 +010070static int dump_cpu_hwcaps(struct notifier_block *self, unsigned long v, void *p)
71{
72 /* file-wide pr_fmt adds "CPU features: " prefix */
73 pr_emerg("0x%*pb\n", ARM64_NCAPS, &cpu_hwcaps);
74 return 0;
75}
76
77static struct notifier_block cpu_hwcaps_notifier = {
78 .notifier_call = dump_cpu_hwcaps
79};
80
81static int __init register_cpu_hwcaps_dumper(void)
82{
83 atomic_notifier_chain_register(&panic_notifier_list,
84 &cpu_hwcaps_notifier);
85 return 0;
86}
87__initcall(register_cpu_hwcaps_dumper);
88
Catalin Marinasefd9e032016-09-05 18:25:48 +010089DEFINE_STATIC_KEY_ARRAY_FALSE(cpu_hwcap_keys, ARM64_NCAPS);
90EXPORT_SYMBOL(cpu_hwcap_keys);
91
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000092#define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010093 { \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000094 .sign = SIGNED, \
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000095 .visible = VISIBLE, \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010096 .strict = STRICT, \
97 .type = TYPE, \
98 .shift = SHIFT, \
99 .width = WIDTH, \
100 .safe_val = SAFE_VAL, \
101 }
102
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000103/* Define a feature with unsigned values */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000104#define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
105 __ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +0000106
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000107/* Define a feature with a signed value */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000108#define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
109 __ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000110
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100111#define ARM64_FTR_END \
112 { \
113 .width = 0, \
114 }
115
James Morse70544192016-02-05 14:58:50 +0000116/* meta feature for alternatives */
117static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100118cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused);
119
James Morse70544192016-02-05 14:58:50 +0000120
Suzuki K Poulose4aa8a472017-01-09 17:28:32 +0000121/*
122 * NOTE: Any changes to the visibility of features should be kept in
123 * sync with the documentation of the CPU feature register ABI.
124 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100125static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000126 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_TS_SHIFT, 4, 0),
Dongjiu Geng3b3b6812017-12-13 18:13:56 +0800127 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_FHM_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100128 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_DP_SHIFT, 4, 0),
129 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM4_SHIFT, 4, 0),
130 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM3_SHIFT, 4, 0),
131 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA3_SHIFT, 4, 0),
132 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_RDM_SHIFT, 4, 0),
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000133 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0),
134 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_CRC32_SHIFT, 4, 0),
135 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA2_SHIFT, 4, 0),
136 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA1_SHIFT, 4, 0),
137 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_AES_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100138 ARM64_FTR_END,
139};
140
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000141static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100142 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_LRCPC_SHIFT, 4, 0),
143 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_FCMA_SHIFT, 4, 0),
144 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_JSCVT_SHIFT, 4, 0),
145 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_DPB_SHIFT, 4, 0),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000146 ARM64_FTR_END,
147};
148
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100149static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
Will Deacon179a56f2017-11-27 18:29:30 +0000150 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV3_SHIFT, 4, 0),
Will Deacon0f15adb2018-01-03 11:17:58 +0000151 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV2_SHIFT, 4, 0),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000152 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_DIT_SHIFT, 4, 0),
Dave Martin3fab3992017-12-14 14:03:44 +0000153 ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
154 FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_SVE_SHIFT, 4, 0),
Xie XiuQi64c02722018-01-15 19:38:56 +0000155 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_RAS_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100156 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_GIC_SHIFT, 4, 0),
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000157 S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI),
158 S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100159 /* Linux doesn't care about the EL3 */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100160 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL3_SHIFT, 4, 0),
161 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL2_SHIFT, 4, 0),
162 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY),
163 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100164 ARM64_FTR_END,
165};
166
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100167static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100168 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN4_SHIFT, 4, ID_AA64MMFR0_TGRAN4_NI),
169 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN64_SHIFT, 4, ID_AA64MMFR0_TGRAN64_NI),
170 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN16_SHIFT, 4, ID_AA64MMFR0_TGRAN16_NI),
171 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL0_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100172 /* Linux shouldn't care about secure memory */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100173 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_SNSMEM_SHIFT, 4, 0),
174 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL_SHIFT, 4, 0),
175 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_ASID_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100176 /*
177 * Differing PARange is fine as long as all peripherals and memory are mapped
178 * within the minimum PARange of all CPUs
179 */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000180 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_PARANGE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100181 ARM64_FTR_END,
182};
183
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100184static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000185 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_PAN_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100186 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_LOR_SHIFT, 4, 0),
187 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HPD_SHIFT, 4, 0),
188 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VHE_SHIFT, 4, 0),
189 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VMIDBITS_SHIFT, 4, 0),
190 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HADBS_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100191 ARM64_FTR_END,
192};
193
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100194static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000195 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_AT_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100196 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LVA_SHIFT, 4, 0),
197 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_IESB_SHIFT, 4, 0),
198 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LSM_SHIFT, 4, 0),
199 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_UAO_SHIFT, 4, 0),
200 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_CNP_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000201 ARM64_FTR_END,
202};
203
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100204static const struct arm64_ftr_bits ftr_ctr[] = {
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -0600205 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
206 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DIC_SHIFT, 1, 1),
207 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_IDC_SHIFT, 1, 1),
208 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_CWG_SHIFT, 4, 0),
209 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_ERG_SHIFT, 4, 0),
210 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DMINLINE_SHIFT, 4, 1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100211 /*
212 * Linux can handle differing I-cache policies. Userspace JITs will
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +0100213 * make use of *minLine.
Will Deacon155433c2017-03-10 20:32:22 +0000214 * If we have differing I-cache policies, report it as the weakest - VIPT.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100215 */
Will Deacon155433c2017-03-10 20:32:22 +0000216 ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, 14, 2, ICACHE_POLICY_VIPT), /* L1Ip */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000217 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* IminLine */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100218 ARM64_FTR_END,
219};
220
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100221struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
222 .name = "SYS_CTR_EL0",
223 .ftr_bits = ftr_ctr
224};
225
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100226static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100227 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0xf), /* InnerShr */
228 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0), /* FCSE */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000229 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, 20, 4, 0), /* AuxReg */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100230 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0), /* TCM */
231 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0), /* ShareLvl */
232 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0xf), /* OuterShr */
233 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* PMSA */
234 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* VMSA */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100235 ARM64_FTR_END,
236};
237
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100238static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000239 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 36, 28, 0),
240 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_PMSVER_SHIFT, 4, 0),
241 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
242 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
243 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
Will Deaconb20d1ba2016-07-25 16:17:52 +0100244 /*
245 * We can instantiate multiple PMU instances with different levels
246 * of support.
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000247 */
248 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
249 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_TRACEVER_SHIFT, 4, 0),
250 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100251 ARM64_FTR_END,
252};
253
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100254static const struct arm64_ftr_bits ftr_mvfr2[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100255 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* FPMisc */
256 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* SIMDMisc */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100257 ARM64_FTR_END,
258};
259
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100260static const struct arm64_ftr_bits ftr_dczid[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000261 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 4, 1, 1), /* DZP */
262 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* BS */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100263 ARM64_FTR_END,
264};
265
266
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100267static const struct arm64_ftr_bits ftr_id_isar5[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100268 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_RDM_SHIFT, 4, 0),
269 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_CRC32_SHIFT, 4, 0),
270 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA2_SHIFT, 4, 0),
271 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA1_SHIFT, 4, 0),
272 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_AES_SHIFT, 4, 0),
273 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SEVL_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100274 ARM64_FTR_END,
275};
276
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100277static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100278 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* ac2 */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100279 ARM64_FTR_END,
280};
281
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100282static const struct arm64_ftr_bits ftr_id_pfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100283 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0), /* State3 */
284 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0), /* State2 */
285 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* State1 */
286 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* State0 */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100287 ARM64_FTR_END,
288};
289
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100290static const struct arm64_ftr_bits ftr_id_dfr0[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000291 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
292 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0xf), /* PerfMon */
293 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
294 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
295 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
296 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
297 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
298 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000299 ARM64_FTR_END,
300};
301
Dave Martin2e0f2472017-10-31 15:51:10 +0000302static const struct arm64_ftr_bits ftr_zcr[] = {
303 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
304 ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_SIZE, 0), /* LEN */
305 ARM64_FTR_END,
306};
307
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100308/*
309 * Common ftr bits for a 32bit register with all hidden, strict
310 * attributes, with 4bit feature fields and a default safe value of
311 * 0. Covers the following 32bit registers:
312 * id_isar[0-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
313 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100314static const struct arm64_ftr_bits ftr_generic_32bits[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000315 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
316 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
317 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
318 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
319 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
320 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
321 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
322 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100323 ARM64_FTR_END,
324};
325
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000326/* Table for a single 32bit feature value */
327static const struct arm64_ftr_bits ftr_single32[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000328 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100329 ARM64_FTR_END,
330};
331
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000332static const struct arm64_ftr_bits ftr_raz[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100333 ARM64_FTR_END,
334};
335
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100336#define ARM64_FTR_REG(id, table) { \
337 .sys_id = id, \
338 .reg = &(struct arm64_ftr_reg){ \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100339 .name = #id, \
340 .ftr_bits = &((table)[0]), \
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100341 }}
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100342
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100343static const struct __ftr_reg_entry {
344 u32 sys_id;
345 struct arm64_ftr_reg *reg;
346} arm64_ftr_regs[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100347
348 /* Op1 = 0, CRn = 0, CRm = 1 */
349 ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
350 ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_generic_32bits),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000351 ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100352 ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
353 ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
354 ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
355 ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
356
357 /* Op1 = 0, CRn = 0, CRm = 2 */
358 ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_generic_32bits),
359 ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
360 ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
361 ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
362 ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_generic_32bits),
363 ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
364 ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
365
366 /* Op1 = 0, CRn = 0, CRm = 3 */
367 ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
368 ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
369 ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
370
371 /* Op1 = 0, CRn = 0, CRm = 4 */
372 ARM64_FTR_REG(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0),
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000373 ARM64_FTR_REG(SYS_ID_AA64PFR1_EL1, ftr_raz),
Dave Martin2e0f2472017-10-31 15:51:10 +0000374 ARM64_FTR_REG(SYS_ID_AA64ZFR0_EL1, ftr_raz),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100375
376 /* Op1 = 0, CRn = 0, CRm = 5 */
377 ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000378 ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100379
380 /* Op1 = 0, CRn = 0, CRm = 6 */
381 ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000382 ARM64_FTR_REG(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100383
384 /* Op1 = 0, CRn = 0, CRm = 7 */
385 ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
386 ARM64_FTR_REG(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1),
James Morse406e3082016-02-05 14:58:47 +0000387 ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100388
Dave Martin2e0f2472017-10-31 15:51:10 +0000389 /* Op1 = 0, CRn = 1, CRm = 2 */
390 ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr),
391
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100392 /* Op1 = 3, CRn = 0, CRm = 0 */
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100393 { SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100394 ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
395
396 /* Op1 = 3, CRn = 14, CRm = 0 */
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000397 ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100398};
399
400static int search_cmp_ftr_reg(const void *id, const void *regp)
401{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100402 return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100403}
404
405/*
406 * get_arm64_ftr_reg - Lookup a feature register entry using its
407 * sys_reg() encoding. With the array arm64_ftr_regs sorted in the
408 * ascending order of sys_id , we use binary search to find a matching
409 * entry.
410 *
411 * returns - Upon success, matching ftr_reg entry for id.
412 * - NULL on failure. It is upto the caller to decide
413 * the impact of a failure.
414 */
415static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
416{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100417 const struct __ftr_reg_entry *ret;
418
419 ret = bsearch((const void *)(unsigned long)sys_id,
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100420 arm64_ftr_regs,
421 ARRAY_SIZE(arm64_ftr_regs),
422 sizeof(arm64_ftr_regs[0]),
423 search_cmp_ftr_reg);
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100424 if (ret)
425 return ret->reg;
426 return NULL;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100427}
428
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100429static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
430 s64 ftr_val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100431{
432 u64 mask = arm64_ftr_mask(ftrp);
433
434 reg &= ~mask;
435 reg |= (ftr_val << ftrp->shift) & mask;
436 return reg;
437}
438
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100439static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
440 s64 cur)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100441{
442 s64 ret = 0;
443
444 switch (ftrp->type) {
445 case FTR_EXACT:
446 ret = ftrp->safe_val;
447 break;
448 case FTR_LOWER_SAFE:
449 ret = new < cur ? new : cur;
450 break;
451 case FTR_HIGHER_SAFE:
452 ret = new > cur ? new : cur;
453 break;
454 default:
455 BUG();
456 }
457
458 return ret;
459}
460
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100461static void __init sort_ftr_regs(void)
462{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100463 int i;
464
465 /* Check that the array is sorted so that we can do the binary search */
466 for (i = 1; i < ARRAY_SIZE(arm64_ftr_regs); i++)
467 BUG_ON(arm64_ftr_regs[i].sys_id < arm64_ftr_regs[i - 1].sys_id);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100468}
469
470/*
471 * Initialise the CPU feature register from Boot CPU values.
472 * Also initiliases the strict_mask for the register.
Mark Rutlandb389d792017-01-09 17:28:24 +0000473 * Any bits that are not covered by an arm64_ftr_bits entry are considered
474 * RES0 for the system-wide value, and must strictly match.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100475 */
476static void __init init_cpu_ftr_reg(u32 sys_reg, u64 new)
477{
478 u64 val = 0;
479 u64 strict_mask = ~0x0ULL;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000480 u64 user_mask = 0;
Mark Rutlandb389d792017-01-09 17:28:24 +0000481 u64 valid_mask = 0;
482
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100483 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100484 struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
485
486 BUG_ON(!reg);
487
488 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
Mark Rutlandb389d792017-01-09 17:28:24 +0000489 u64 ftr_mask = arm64_ftr_mask(ftrp);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100490 s64 ftr_new = arm64_ftr_value(ftrp, new);
491
492 val = arm64_ftr_set_value(ftrp, val, ftr_new);
Mark Rutlandb389d792017-01-09 17:28:24 +0000493
494 valid_mask |= ftr_mask;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100495 if (!ftrp->strict)
Mark Rutlandb389d792017-01-09 17:28:24 +0000496 strict_mask &= ~ftr_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000497 if (ftrp->visible)
498 user_mask |= ftr_mask;
499 else
500 reg->user_val = arm64_ftr_set_value(ftrp,
501 reg->user_val,
502 ftrp->safe_val);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100503 }
Mark Rutlandb389d792017-01-09 17:28:24 +0000504
505 val &= valid_mask;
506
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100507 reg->sys_val = val;
508 reg->strict_mask = strict_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000509 reg->user_mask = user_mask;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100510}
511
512void __init init_cpu_features(struct cpuinfo_arm64 *info)
513{
514 /* Before we start using the tables, make sure it is sorted */
515 sort_ftr_regs();
516
517 init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
518 init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
519 init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
520 init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
521 init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
522 init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
523 init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
524 init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
525 init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000526 init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100527 init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
528 init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
Dave Martin2e0f2472017-10-31 15:51:10 +0000529 init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100530
531 if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
532 init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
533 init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
534 init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
535 init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
536 init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
537 init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
538 init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
539 init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
540 init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
541 init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
542 init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
543 init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
544 init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
545 init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
546 init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
547 init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
548 }
549
Dave Martin2e0f2472017-10-31 15:51:10 +0000550 if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
551 init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr);
552 sve_init_vq_map();
553 }
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100554}
555
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100556static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100557{
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100558 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100559
560 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
561 s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
562 s64 ftr_new = arm64_ftr_value(ftrp, new);
563
564 if (ftr_cur == ftr_new)
565 continue;
566 /* Find a safe value */
567 ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
568 reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
569 }
570
571}
572
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100573static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100574{
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100575 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
576
577 BUG_ON(!regp);
578 update_cpu_ftr_reg(regp, val);
579 if ((boot & regp->strict_mask) == (val & regp->strict_mask))
580 return 0;
581 pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
582 regp->name, boot, cpu, val);
583 return 1;
584}
585
586/*
587 * Update system wide CPU feature registers with the values from a
588 * non-boot CPU. Also performs SANITY checks to make sure that there
589 * aren't any insane variations from that of the boot CPU.
590 */
591void update_cpu_features(int cpu,
592 struct cpuinfo_arm64 *info,
593 struct cpuinfo_arm64 *boot)
594{
595 int taint = 0;
596
597 /*
598 * The kernel can handle differing I-cache policies, but otherwise
599 * caches should look identical. Userspace JITs will make use of
600 * *minLine.
601 */
602 taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
603 info->reg_ctr, boot->reg_ctr);
604
605 /*
606 * Userspace may perform DC ZVA instructions. Mismatched block sizes
607 * could result in too much or too little memory being zeroed if a
608 * process is preempted and migrated between CPUs.
609 */
610 taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
611 info->reg_dczid, boot->reg_dczid);
612
613 /* If different, timekeeping will be broken (especially with KVM) */
614 taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
615 info->reg_cntfrq, boot->reg_cntfrq);
616
617 /*
618 * The kernel uses self-hosted debug features and expects CPUs to
619 * support identical debug features. We presently need CTX_CMPs, WRPs,
620 * and BRPs to be identical.
621 * ID_AA64DFR1 is currently RES0.
622 */
623 taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
624 info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
625 taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
626 info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
627 /*
628 * Even in big.LITTLE, processors should be identical instruction-set
629 * wise.
630 */
631 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
632 info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
633 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
634 info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
635
636 /*
637 * Differing PARange support is fine as long as all peripherals and
638 * memory are mapped within the minimum PARange of all CPUs.
639 * Linux should not care about secure memory.
640 */
641 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
642 info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
643 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
644 info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000645 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
646 info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100647
648 /*
649 * EL3 is not our concern.
650 * ID_AA64PFR1 is currently RES0.
651 */
652 taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
653 info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
654 taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
655 info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
656
Dave Martin2e0f2472017-10-31 15:51:10 +0000657 taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
658 info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
659
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100660 /*
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100661 * If we have AArch32, we care about 32-bit features for compat.
662 * If the system doesn't support AArch32, don't update them.
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100663 */
Dave Martin46823dd2017-03-23 15:14:39 +0000664 if (id_aa64pfr0_32bit_el0(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100665 id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
666
667 taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100668 info->reg_id_dfr0, boot->reg_id_dfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100669 taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100670 info->reg_id_isar0, boot->reg_id_isar0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100671 taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100672 info->reg_id_isar1, boot->reg_id_isar1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100673 taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100674 info->reg_id_isar2, boot->reg_id_isar2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100675 taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100676 info->reg_id_isar3, boot->reg_id_isar3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100677 taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100678 info->reg_id_isar4, boot->reg_id_isar4);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100679 taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100680 info->reg_id_isar5, boot->reg_id_isar5);
681
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100682 /*
683 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
684 * ACTLR formats could differ across CPUs and therefore would have to
685 * be trapped for virtualization anyway.
686 */
687 taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100688 info->reg_id_mmfr0, boot->reg_id_mmfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100689 taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100690 info->reg_id_mmfr1, boot->reg_id_mmfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100691 taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100692 info->reg_id_mmfr2, boot->reg_id_mmfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100693 taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100694 info->reg_id_mmfr3, boot->reg_id_mmfr3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100695 taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100696 info->reg_id_pfr0, boot->reg_id_pfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100697 taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100698 info->reg_id_pfr1, boot->reg_id_pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100699 taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100700 info->reg_mvfr0, boot->reg_mvfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100701 taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100702 info->reg_mvfr1, boot->reg_mvfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100703 taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100704 info->reg_mvfr2, boot->reg_mvfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100705 }
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100706
Dave Martin2e0f2472017-10-31 15:51:10 +0000707 if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
708 taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu,
709 info->reg_zcr, boot->reg_zcr);
710
711 /* Probe vector lengths, unless we already gave up on SVE */
712 if (id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
713 !sys_caps_initialised)
714 sve_update_vq_map();
715 }
716
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100717 /*
718 * Mismatched CPU features are a recipe for disaster. Don't even
719 * pretend to support them.
720 */
Will Deacon8dd0ee62017-06-05 11:40:23 +0100721 if (taint) {
722 pr_warn_once("Unsupported CPU feature variation detected.\n");
723 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
724 }
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100725}
726
Dave Martin46823dd2017-03-23 15:14:39 +0000727u64 read_sanitised_ftr_reg(u32 id)
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100728{
729 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
730
731 /* We shouldn't get a request for an unsupported register */
732 BUG_ON(!regp);
733 return regp->sys_val;
734}
Marc Zyngier359b7062015-03-27 13:09:23 +0000735
Mark Rutland965861d2017-02-02 17:32:15 +0000736#define read_sysreg_case(r) \
737 case r: return read_sysreg_s(r)
738
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100739/*
Dave Martin46823dd2017-03-23 15:14:39 +0000740 * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100741 * Read the system register on the current CPU
742 */
Dave Martin46823dd2017-03-23 15:14:39 +0000743static u64 __read_sysreg_by_encoding(u32 sys_id)
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100744{
745 switch (sys_id) {
Mark Rutland965861d2017-02-02 17:32:15 +0000746 read_sysreg_case(SYS_ID_PFR0_EL1);
747 read_sysreg_case(SYS_ID_PFR1_EL1);
748 read_sysreg_case(SYS_ID_DFR0_EL1);
749 read_sysreg_case(SYS_ID_MMFR0_EL1);
750 read_sysreg_case(SYS_ID_MMFR1_EL1);
751 read_sysreg_case(SYS_ID_MMFR2_EL1);
752 read_sysreg_case(SYS_ID_MMFR3_EL1);
753 read_sysreg_case(SYS_ID_ISAR0_EL1);
754 read_sysreg_case(SYS_ID_ISAR1_EL1);
755 read_sysreg_case(SYS_ID_ISAR2_EL1);
756 read_sysreg_case(SYS_ID_ISAR3_EL1);
757 read_sysreg_case(SYS_ID_ISAR4_EL1);
758 read_sysreg_case(SYS_ID_ISAR5_EL1);
759 read_sysreg_case(SYS_MVFR0_EL1);
760 read_sysreg_case(SYS_MVFR1_EL1);
761 read_sysreg_case(SYS_MVFR2_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100762
Mark Rutland965861d2017-02-02 17:32:15 +0000763 read_sysreg_case(SYS_ID_AA64PFR0_EL1);
764 read_sysreg_case(SYS_ID_AA64PFR1_EL1);
765 read_sysreg_case(SYS_ID_AA64DFR0_EL1);
766 read_sysreg_case(SYS_ID_AA64DFR1_EL1);
767 read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
768 read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
769 read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
770 read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
771 read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100772
Mark Rutland965861d2017-02-02 17:32:15 +0000773 read_sysreg_case(SYS_CNTFRQ_EL0);
774 read_sysreg_case(SYS_CTR_EL0);
775 read_sysreg_case(SYS_DCZID_EL0);
776
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100777 default:
778 BUG();
779 return 0;
780 }
781}
782
Marc Zyngier963fcd42015-09-30 11:50:04 +0100783#include <linux/irqchip/arm-gic-v3.h>
784
Marc Zyngier94a9e042015-06-12 12:06:36 +0100785static bool
James Morse18ffa042015-07-21 13:23:29 +0100786feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
787{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000788 int val = cpuid_feature_extract_field(reg, entry->field_pos, entry->sign);
James Morse18ffa042015-07-21 13:23:29 +0100789
790 return val >= entry->min_field_value;
791}
792
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100793static bool
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100794has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100795{
796 u64 val;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100797
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100798 WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
799 if (scope == SCOPE_SYSTEM)
Dave Martin46823dd2017-03-23 15:14:39 +0000800 val = read_sanitised_ftr_reg(entry->sys_reg);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100801 else
Dave Martin46823dd2017-03-23 15:14:39 +0000802 val = __read_sysreg_by_encoding(entry->sys_reg);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100803
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100804 return feature_matches(val, entry);
805}
James Morse338d4f42015-07-22 19:05:54 +0100806
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100807static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
Marc Zyngier963fcd42015-09-30 11:50:04 +0100808{
809 bool has_sre;
810
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100811 if (!has_cpuid_feature(entry, scope))
Marc Zyngier963fcd42015-09-30 11:50:04 +0100812 return false;
813
814 has_sre = gic_enable_sre();
815 if (!has_sre)
816 pr_warn_once("%s present but disabled by higher exception level\n",
817 entry->desc);
818
819 return has_sre;
820}
821
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100822static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
Will Deacond5370f72016-02-02 12:46:24 +0000823{
824 u32 midr = read_cpuid_id();
Will Deacond5370f72016-02-02 12:46:24 +0000825
826 /* Cavium ThunderX pass 1.x and 2.x */
Robert Richterfa5ce3d2017-01-13 14:12:09 +0100827 return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX,
828 MIDR_CPU_VAR_REV(0, 0),
829 MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK));
Will Deacond5370f72016-02-02 12:46:24 +0000830}
831
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100832static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
Marc Zyngierd88701b2015-01-29 11:24:05 +0000833{
834 return is_kernel_in_hyp_mode();
835}
836
Marc Zyngierd1745912016-06-30 18:40:42 +0100837static bool hyp_offset_low(const struct arm64_cpu_capabilities *entry,
838 int __unused)
839{
Laura Abbott2077be62017-01-10 13:35:49 -0800840 phys_addr_t idmap_addr = __pa_symbol(__hyp_idmap_text_start);
Marc Zyngierd1745912016-06-30 18:40:42 +0100841
842 /*
843 * Activate the lower HYP offset only if:
844 * - the idmap doesn't clash with it,
845 * - the kernel is not running at EL2.
846 */
847 return idmap_addr > GENMASK(VA_BITS - 2, 0) && !is_kernel_in_hyp_mode();
848}
849
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000850static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused)
851{
Dave Martin46823dd2017-03-23 15:14:39 +0000852 u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000853
854 return cpuid_feature_extract_signed_field(pfr0,
855 ID_AA64PFR0_FP_SHIFT) < 0;
856}
857
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -0600858static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
859 int __unused)
860{
861 return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_IDC_SHIFT);
862}
863
864static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
865 int __unused)
866{
867 return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_DIC_SHIFT);
868}
869
Will Deaconea1e3de2017-11-14 14:38:19 +0000870#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
871static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
872
873static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
874 int __unused)
875{
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000876 char const *str = "command line option";
Will Deacon179a56f2017-11-27 18:29:30 +0000877 u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
878
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000879 /*
880 * For reasons that aren't entirely clear, enabling KPTI on Cavium
881 * ThunderX leads to apparent I-cache corruption of kernel text, which
882 * ends as well as you might imagine. Don't even try.
883 */
884 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
885 str = "ARM64_WORKAROUND_CAVIUM_27456";
886 __kpti_forced = -1;
887 }
888
889 /* Forced? */
Will Deaconea1e3de2017-11-14 14:38:19 +0000890 if (__kpti_forced) {
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000891 pr_info_once("kernel page table isolation forced %s by %s\n",
892 __kpti_forced > 0 ? "ON" : "OFF", str);
Will Deaconea1e3de2017-11-14 14:38:19 +0000893 return __kpti_forced > 0;
894 }
895
896 /* Useful for KASLR robustness */
897 if (IS_ENABLED(CONFIG_RANDOMIZE_BASE))
898 return true;
899
Jayachandran C0ba2e292018-01-19 04:22:48 -0800900 /* Don't force KPTI for CPUs that are not vulnerable */
901 switch (read_cpuid_id() & MIDR_CPU_MODEL_MASK) {
902 case MIDR_CAVIUM_THUNDERX2:
903 case MIDR_BRCM_VULCAN:
904 return false;
905 }
906
Will Deacon179a56f2017-11-27 18:29:30 +0000907 /* Defer to CPU feature registers */
908 return !cpuid_feature_extract_unsigned_field(pfr0,
909 ID_AA64PFR0_CSV3_SHIFT);
Will Deaconea1e3de2017-11-14 14:38:19 +0000910}
911
Will Deaconf992b4d2018-02-06 22:22:50 +0000912static int kpti_install_ng_mappings(void *__unused)
913{
914 typedef void (kpti_remap_fn)(int, int, phys_addr_t);
915 extern kpti_remap_fn idmap_kpti_install_ng_mappings;
916 kpti_remap_fn *remap_fn;
917
918 static bool kpti_applied = false;
919 int cpu = smp_processor_id();
920
921 if (kpti_applied)
922 return 0;
923
924 remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
925
926 cpu_install_idmap();
927 remap_fn(cpu, num_online_cpus(), __pa_symbol(swapper_pg_dir));
928 cpu_uninstall_idmap();
929
930 if (!cpu)
931 kpti_applied = true;
932
933 return 0;
934}
935
Will Deaconea1e3de2017-11-14 14:38:19 +0000936static int __init parse_kpti(char *str)
937{
938 bool enabled;
939 int ret = strtobool(str, &enabled);
940
941 if (ret)
942 return ret;
943
944 __kpti_forced = enabled ? 1 : -1;
945 return 0;
946}
947__setup("kpti=", parse_kpti);
948#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
949
James Morse6d99b682018-01-08 15:38:06 +0000950static int cpu_copy_el2regs(void *__unused)
951{
952 /*
953 * Copy register values that aren't redirected by hardware.
954 *
955 * Before code patching, we only set tpidr_el1, all CPUs need to copy
956 * this value to tpidr_el2 before we patch the code. Once we've done
957 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
958 * do anything here.
959 */
960 if (!alternatives_applied)
961 write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
962
963 return 0;
964}
965
Marc Zyngier359b7062015-03-27 13:09:23 +0000966static const struct arm64_cpu_capabilities arm64_features[] = {
Marc Zyngier94a9e042015-06-12 12:06:36 +0100967 {
968 .desc = "GIC system register CPU interface",
969 .capability = ARM64_HAS_SYSREG_GIC_CPUIF,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100970 .def_scope = SCOPE_SYSTEM,
Marc Zyngier963fcd42015-09-30 11:50:04 +0100971 .matches = has_useable_gicv3_cpuif,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100972 .sys_reg = SYS_ID_AA64PFR0_EL1,
973 .field_pos = ID_AA64PFR0_GIC_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000974 .sign = FTR_UNSIGNED,
James Morse18ffa042015-07-21 13:23:29 +0100975 .min_field_value = 1,
Marc Zyngier94a9e042015-06-12 12:06:36 +0100976 },
James Morse338d4f42015-07-22 19:05:54 +0100977#ifdef CONFIG_ARM64_PAN
978 {
979 .desc = "Privileged Access Never",
980 .capability = ARM64_HAS_PAN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100981 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100982 .matches = has_cpuid_feature,
983 .sys_reg = SYS_ID_AA64MMFR1_EL1,
984 .field_pos = ID_AA64MMFR1_PAN_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000985 .sign = FTR_UNSIGNED,
James Morse338d4f42015-07-22 19:05:54 +0100986 .min_field_value = 1,
987 .enable = cpu_enable_pan,
988 },
989#endif /* CONFIG_ARM64_PAN */
Will Deacon2e94da12015-07-27 16:23:58 +0100990#if defined(CONFIG_AS_LSE) && defined(CONFIG_ARM64_LSE_ATOMICS)
991 {
992 .desc = "LSE atomic instructions",
993 .capability = ARM64_HAS_LSE_ATOMICS,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100994 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100995 .matches = has_cpuid_feature,
996 .sys_reg = SYS_ID_AA64ISAR0_EL1,
997 .field_pos = ID_AA64ISAR0_ATOMICS_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000998 .sign = FTR_UNSIGNED,
Will Deacon2e94da12015-07-27 16:23:58 +0100999 .min_field_value = 2,
1000 },
1001#endif /* CONFIG_AS_LSE && CONFIG_ARM64_LSE_ATOMICS */
Marc Zyngierd88701b2015-01-29 11:24:05 +00001002 {
Will Deacond5370f72016-02-02 12:46:24 +00001003 .desc = "Software prefetching using PRFM",
1004 .capability = ARM64_HAS_NO_HW_PREFETCH,
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001005 .def_scope = SCOPE_SYSTEM,
Will Deacond5370f72016-02-02 12:46:24 +00001006 .matches = has_no_hw_prefetch,
1007 },
James Morse57f49592016-02-05 14:58:48 +00001008#ifdef CONFIG_ARM64_UAO
1009 {
1010 .desc = "User Access Override",
1011 .capability = ARM64_HAS_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001012 .def_scope = SCOPE_SYSTEM,
James Morse57f49592016-02-05 14:58:48 +00001013 .matches = has_cpuid_feature,
1014 .sys_reg = SYS_ID_AA64MMFR2_EL1,
1015 .field_pos = ID_AA64MMFR2_UAO_SHIFT,
1016 .min_field_value = 1,
James Morsec8b06e32017-01-09 18:14:02 +00001017 /*
1018 * We rely on stop_machine() calling uao_thread_switch() to set
1019 * UAO immediately after patching.
1020 */
James Morse57f49592016-02-05 14:58:48 +00001021 },
1022#endif /* CONFIG_ARM64_UAO */
James Morse70544192016-02-05 14:58:50 +00001023#ifdef CONFIG_ARM64_PAN
1024 {
1025 .capability = ARM64_ALT_PAN_NOT_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001026 .def_scope = SCOPE_SYSTEM,
James Morse70544192016-02-05 14:58:50 +00001027 .matches = cpufeature_pan_not_uao,
1028 },
1029#endif /* CONFIG_ARM64_PAN */
Linus Torvalds588ab3f2016-03-17 20:03:47 -07001030 {
Marc Zyngierd88701b2015-01-29 11:24:05 +00001031 .desc = "Virtualization Host Extensions",
1032 .capability = ARM64_HAS_VIRT_HOST_EXTN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001033 .def_scope = SCOPE_SYSTEM,
Marc Zyngierd88701b2015-01-29 11:24:05 +00001034 .matches = runs_at_el2,
James Morse6d99b682018-01-08 15:38:06 +00001035 .enable = cpu_copy_el2regs,
Marc Zyngierd88701b2015-01-29 11:24:05 +00001036 },
Suzuki K Poulose042446a2016-04-18 10:28:36 +01001037 {
1038 .desc = "32-bit EL0 Support",
1039 .capability = ARM64_HAS_32BIT_EL0,
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001040 .def_scope = SCOPE_SYSTEM,
Suzuki K Poulose042446a2016-04-18 10:28:36 +01001041 .matches = has_cpuid_feature,
1042 .sys_reg = SYS_ID_AA64PFR0_EL1,
1043 .sign = FTR_UNSIGNED,
1044 .field_pos = ID_AA64PFR0_EL0_SHIFT,
1045 .min_field_value = ID_AA64PFR0_EL0_32BIT_64BIT,
1046 },
Marc Zyngierd1745912016-06-30 18:40:42 +01001047 {
1048 .desc = "Reduced HYP mapping offset",
1049 .capability = ARM64_HYP_OFFSET_LOW,
1050 .def_scope = SCOPE_SYSTEM,
1051 .matches = hyp_offset_low,
1052 },
Will Deaconea1e3de2017-11-14 14:38:19 +00001053#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1054 {
Will Deacon179a56f2017-11-27 18:29:30 +00001055 .desc = "Kernel page table isolation (KPTI)",
Will Deaconea1e3de2017-11-14 14:38:19 +00001056 .capability = ARM64_UNMAP_KERNEL_AT_EL0,
1057 .def_scope = SCOPE_SYSTEM,
1058 .matches = unmap_kernel_at_el0,
Will Deaconf992b4d2018-02-06 22:22:50 +00001059 .enable = kpti_install_ng_mappings,
Will Deaconea1e3de2017-11-14 14:38:19 +00001060 },
1061#endif
Suzuki K Poulose82e01912016-11-08 13:56:21 +00001062 {
1063 /* FP/SIMD is not implemented */
1064 .capability = ARM64_HAS_NO_FPSIMD,
1065 .def_scope = SCOPE_SYSTEM,
1066 .min_field_value = 0,
1067 .matches = has_no_fpsimd,
1068 },
Robin Murphyd50e0712017-07-25 11:55:42 +01001069#ifdef CONFIG_ARM64_PMEM
1070 {
1071 .desc = "Data cache clean to Point of Persistence",
1072 .capability = ARM64_HAS_DCPOP,
1073 .def_scope = SCOPE_SYSTEM,
1074 .matches = has_cpuid_feature,
1075 .sys_reg = SYS_ID_AA64ISAR1_EL1,
1076 .field_pos = ID_AA64ISAR1_DPB_SHIFT,
1077 .min_field_value = 1,
1078 },
1079#endif
Dave Martin43994d82017-10-31 15:51:19 +00001080#ifdef CONFIG_ARM64_SVE
1081 {
1082 .desc = "Scalable Vector Extension",
1083 .capability = ARM64_SVE,
1084 .def_scope = SCOPE_SYSTEM,
1085 .sys_reg = SYS_ID_AA64PFR0_EL1,
1086 .sign = FTR_UNSIGNED,
1087 .field_pos = ID_AA64PFR0_SVE_SHIFT,
1088 .min_field_value = ID_AA64PFR0_SVE,
1089 .matches = has_cpuid_feature,
1090 .enable = sve_kernel_enable,
1091 },
1092#endif /* CONFIG_ARM64_SVE */
Xie XiuQi64c02722018-01-15 19:38:56 +00001093#ifdef CONFIG_ARM64_RAS_EXTN
1094 {
1095 .desc = "RAS Extension Support",
1096 .capability = ARM64_HAS_RAS_EXTN,
1097 .def_scope = SCOPE_SYSTEM,
1098 .matches = has_cpuid_feature,
1099 .sys_reg = SYS_ID_AA64PFR0_EL1,
1100 .sign = FTR_UNSIGNED,
1101 .field_pos = ID_AA64PFR0_RAS_SHIFT,
1102 .min_field_value = ID_AA64PFR0_RAS_V1,
James Morse68ddbf02018-01-15 19:38:59 +00001103 .enable = cpu_clear_disr,
Xie XiuQi64c02722018-01-15 19:38:56 +00001104 },
1105#endif /* CONFIG_ARM64_RAS_EXTN */
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -06001106 {
1107 .desc = "Data cache clean to the PoU not required for I/D coherence",
1108 .capability = ARM64_HAS_CACHE_IDC,
1109 .def_scope = SCOPE_SYSTEM,
1110 .matches = has_cache_idc,
1111 },
1112 {
1113 .desc = "Instruction cache invalidation not required for I/D coherence",
1114 .capability = ARM64_HAS_CACHE_DIC,
1115 .def_scope = SCOPE_SYSTEM,
1116 .matches = has_cache_dic,
1117 },
Marc Zyngier359b7062015-03-27 13:09:23 +00001118 {},
1119};
1120
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001121#define HWCAP_CAP(reg, field, s, min_value, type, cap) \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001122 { \
1123 .desc = #cap, \
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001124 .def_scope = SCOPE_SYSTEM, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001125 .matches = has_cpuid_feature, \
1126 .sys_reg = reg, \
1127 .field_pos = field, \
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001128 .sign = s, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001129 .min_field_value = min_value, \
1130 .hwcap_type = type, \
1131 .hwcap = cap, \
1132 }
1133
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001134static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001135 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_PMULL),
1136 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_AES),
1137 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA1),
1138 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA2),
Suzuki K Poulosef5e035f2017-10-11 14:01:02 +01001139 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_SHA512),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001140 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_CRC32),
1141 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ATOMICS),
Suzuki K Poulosef92f5ce02017-01-12 16:37:28 +00001142 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_RDM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDRDM),
Suzuki K Poulosef5e035f2017-10-11 14:01:02 +01001143 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA3),
1144 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM3),
1145 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM4_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM4),
1146 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_DP_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDDP),
Dongjiu Geng3b3b6812017-12-13 18:13:56 +08001147 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_FHM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDFHM),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001148 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_TS_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FLAGM),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001149 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_FP),
Suzuki K Poulosebf500612016-01-26 15:52:46 +00001150 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_FPHP),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001151 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_ASIMD),
Suzuki K Poulosebf500612016-01-26 15:52:46 +00001152 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_ASIMDHP),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001153 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_DIT_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_DIT),
Robin Murphy7aac4052017-07-25 11:55:40 +01001154 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_DPB_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_DCPOP),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +00001155 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_JSCVT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_JSCVT),
Suzuki K Poulosecb567e72017-03-14 18:13:26 +00001156 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_FCMA_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FCMA),
Suzuki K Poulosec651aae2017-03-14 18:13:27 +00001157 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_LRCPC),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001158 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ILRCPC),
1159 HWCAP_CAP(SYS_ID_AA64MMFR2_EL1, ID_AA64MMFR2_AT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_USCAT),
Dave Martin43994d82017-10-31 15:51:19 +00001160#ifdef CONFIG_ARM64_SVE
1161 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_SVE_SHIFT, FTR_UNSIGNED, ID_AA64PFR0_SVE, CAP_HWCAP, HWCAP_SVE),
1162#endif
Suzuki K Poulose75283502016-04-18 10:28:33 +01001163 {},
1164};
1165
1166static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001167#ifdef CONFIG_COMPAT
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001168 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
1169 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
1170 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
1171 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
1172 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001173#endif
1174 {},
1175};
1176
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001177static void __init cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001178{
1179 switch (cap->hwcap_type) {
1180 case CAP_HWCAP:
1181 elf_hwcap |= cap->hwcap;
1182 break;
1183#ifdef CONFIG_COMPAT
1184 case CAP_COMPAT_HWCAP:
1185 compat_elf_hwcap |= (u32)cap->hwcap;
1186 break;
1187 case CAP_COMPAT_HWCAP2:
1188 compat_elf_hwcap2 |= (u32)cap->hwcap;
1189 break;
1190#endif
1191 default:
1192 WARN_ON(1);
1193 break;
1194 }
1195}
1196
1197/* Check if we have a particular HWCAP enabled */
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001198static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001199{
1200 bool rc;
1201
1202 switch (cap->hwcap_type) {
1203 case CAP_HWCAP:
1204 rc = (elf_hwcap & cap->hwcap) != 0;
1205 break;
1206#ifdef CONFIG_COMPAT
1207 case CAP_COMPAT_HWCAP:
1208 rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
1209 break;
1210 case CAP_COMPAT_HWCAP2:
1211 rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
1212 break;
1213#endif
1214 default:
1215 WARN_ON(1);
1216 rc = false;
1217 }
1218
1219 return rc;
1220}
1221
Suzuki K Poulose75283502016-04-18 10:28:33 +01001222static void __init setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001223{
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001224 /* We support emulation of accesses to CPU ID feature registers */
1225 elf_hwcap |= HWCAP_CPUID;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001226 for (; hwcaps->matches; hwcaps++)
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001227 if (hwcaps->matches(hwcaps, hwcaps->def_scope))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001228 cap_set_elf_hwcap(hwcaps);
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001229}
1230
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001231/*
1232 * Check if the current CPU has a given feature capability.
1233 * Should be called from non-preemptible context.
1234 */
1235static bool __this_cpu_has_cap(const struct arm64_cpu_capabilities *cap_array,
1236 unsigned int cap)
1237{
1238 const struct arm64_cpu_capabilities *caps;
1239
1240 if (WARN_ON(preemptible()))
1241 return false;
1242
James Morseedf298c2018-01-15 19:38:54 +00001243 for (caps = cap_array; caps->matches; caps++)
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001244 if (caps->capability == cap &&
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001245 caps->matches(caps, SCOPE_LOCAL_CPU))
1246 return true;
1247 return false;
1248}
1249
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001250void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Marc Zyngier359b7062015-03-27 13:09:23 +00001251 const char *info)
1252{
Suzuki K Poulose75283502016-04-18 10:28:33 +01001253 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001254 if (!caps->matches(caps, caps->def_scope))
Marc Zyngier359b7062015-03-27 13:09:23 +00001255 continue;
1256
Suzuki K Poulose75283502016-04-18 10:28:33 +01001257 if (!cpus_have_cap(caps->capability) && caps->desc)
1258 pr_info("%s %s\n", info, caps->desc);
1259 cpus_set_cap(caps->capability);
Marc Zyngier359b7062015-03-27 13:09:23 +00001260 }
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001261}
James Morse1c076302015-07-21 13:23:28 +01001262
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001263/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001264 * Run through the enabled capabilities and enable() it on all active
1265 * CPUs
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001266 */
Andre Przywara8e231852016-06-28 18:07:30 +01001267void __init enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps)
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001268{
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001269 for (; caps->matches; caps++) {
1270 unsigned int num = caps->capability;
1271
1272 if (!cpus_have_cap(num))
1273 continue;
1274
1275 /* Ensure cpus_have_const_cap(num) works */
1276 static_branch_enable(&cpu_hwcap_keys[num]);
1277
1278 if (caps->enable) {
James Morse2a6dcb22016-10-18 11:27:46 +01001279 /*
1280 * Use stop_machine() as it schedules the work allowing
1281 * us to modify PSTATE, instead of on_each_cpu() which
1282 * uses an IPI, giving us a PSTATE that disappears when
1283 * we return.
1284 */
Will Deacon0a0d111d2018-01-02 21:37:25 +00001285 stop_machine(caps->enable, (void *)caps, cpu_online_mask);
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001286 }
1287 }
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001288}
1289
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001290/*
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001291 * Check for CPU features that are used in early boot
1292 * based on the Boot CPU value.
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001293 */
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001294static void check_early_cpu_features(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001295{
Suzuki K Pouloseac1ad202016-04-13 14:41:33 +01001296 verify_cpu_run_el();
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001297 verify_cpu_asid_bits();
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001298}
1299
Suzuki K Poulose75283502016-04-18 10:28:33 +01001300static void
1301verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
1302{
1303
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001304 for (; caps->matches; caps++)
1305 if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001306 pr_crit("CPU%d: missing HWCAP: %s\n",
1307 smp_processor_id(), caps->desc);
1308 cpu_die_early();
1309 }
Suzuki K Poulose75283502016-04-18 10:28:33 +01001310}
1311
1312static void
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001313verify_local_cpu_features(const struct arm64_cpu_capabilities *caps_list)
Suzuki K Poulose75283502016-04-18 10:28:33 +01001314{
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001315 const struct arm64_cpu_capabilities *caps = caps_list;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001316 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001317 if (!cpus_have_cap(caps->capability))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001318 continue;
1319 /*
1320 * If the new CPU misses an advertised feature, we cannot proceed
1321 * further, park the cpu.
1322 */
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001323 if (!__this_cpu_has_cap(caps_list, caps->capability)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001324 pr_crit("CPU%d: missing feature: %s\n",
1325 smp_processor_id(), caps->desc);
1326 cpu_die_early();
1327 }
1328 if (caps->enable)
Will Deacon0a0d111d2018-01-02 21:37:25 +00001329 caps->enable((void *)caps);
Suzuki K Poulose75283502016-04-18 10:28:33 +01001330 }
1331}
1332
Dave Martin2e0f2472017-10-31 15:51:10 +00001333static void verify_sve_features(void)
1334{
1335 u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1);
1336 u64 zcr = read_zcr_features();
1337
1338 unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK;
1339 unsigned int len = zcr & ZCR_ELx_LEN_MASK;
1340
1341 if (len < safe_len || sve_verify_vq_map()) {
1342 pr_crit("CPU%d: SVE: required vector length(s) missing\n",
1343 smp_processor_id());
1344 cpu_die_early();
1345 }
1346
1347 /* Add checks on other ZCR bits here if necessary */
1348}
1349
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001350/*
1351 * Run through the enabled system capabilities and enable() it on this CPU.
1352 * The capabilities were decided based on the available CPUs at the boot time.
1353 * Any new CPU should match the system wide status of the capability. If the
1354 * new CPU doesn't have a capability which the system now has enabled, we
1355 * cannot do anything to fix it up and could cause unexpected failures. So
1356 * we park the CPU.
1357 */
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001358static void verify_local_cpu_capabilities(void)
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001359{
Suzuki K Poulose89ba2642016-09-09 14:07:09 +01001360 verify_local_cpu_errata_workarounds();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001361 verify_local_cpu_features(arm64_features);
1362 verify_local_elf_hwcaps(arm64_elf_hwcaps);
Dave Martin2e0f2472017-10-31 15:51:10 +00001363
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001364 if (system_supports_32bit_el0())
1365 verify_local_elf_hwcaps(compat_elf_hwcaps);
Dave Martin2e0f2472017-10-31 15:51:10 +00001366
1367 if (system_supports_sve())
1368 verify_sve_features();
Marc Zyngier359b7062015-03-27 13:09:23 +00001369}
1370
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001371void check_local_cpu_capabilities(void)
1372{
1373 /*
1374 * All secondary CPUs should conform to the early CPU features
1375 * in use by the kernel based on boot CPU.
1376 */
1377 check_early_cpu_features();
1378
1379 /*
1380 * If we haven't finalised the system capabilities, this CPU gets
1381 * a chance to update the errata work arounds.
1382 * Otherwise, this CPU should verify that it has all the system
1383 * advertised capabilities.
1384 */
1385 if (!sys_caps_initialised)
1386 update_cpu_errata_workarounds();
1387 else
1388 verify_local_cpu_capabilities();
1389}
1390
Jisheng Zhanga7c61a32015-11-20 17:59:10 +08001391static void __init setup_feature_capabilities(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001392{
Kees Cooke0f6429d2018-02-21 10:18:22 -08001393 update_cpu_capabilities(arm64_features, "detected:");
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001394 enable_cpu_capabilities(arm64_features);
Marc Zyngier359b7062015-03-27 13:09:23 +00001395}
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001396
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001397DEFINE_STATIC_KEY_FALSE(arm64_const_caps_ready);
1398EXPORT_SYMBOL(arm64_const_caps_ready);
1399
1400static void __init mark_const_caps_ready(void)
1401{
1402 static_branch_enable(&arm64_const_caps_ready);
1403}
1404
Marc Zyngier8f4137582017-01-30 15:39:52 +00001405extern const struct arm64_cpu_capabilities arm64_errata[];
1406
1407bool this_cpu_has_cap(unsigned int cap)
1408{
1409 return (__this_cpu_has_cap(arm64_features, cap) ||
1410 __this_cpu_has_cap(arm64_errata, cap));
1411}
1412
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001413void __init setup_cpu_features(void)
1414{
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001415 u32 cwg;
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001416
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001417 /* Set the CPU feature capabilies */
1418 setup_feature_capabilities();
Andre Przywara8e231852016-06-28 18:07:30 +01001419 enable_errata_workarounds();
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001420 mark_const_caps_ready();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001421 setup_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001422
1423 if (system_supports_32bit_el0())
1424 setup_elf_hwcaps(compat_elf_hwcaps);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001425
Kees Cook2e6f5492018-02-21 10:18:21 -08001426 if (system_uses_ttbr0_pan())
1427 pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
1428
Dave Martin2e0f2472017-10-31 15:51:10 +00001429 sve_setup();
1430
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001431 /* Advertise that we have computed the system capabilities */
1432 set_sys_caps_initialised();
1433
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001434 /*
1435 * Check for sane CTR_EL0.CWG value.
1436 */
1437 cwg = cache_type_cwg();
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001438 if (!cwg)
Catalin Marinas1f85b422018-02-28 18:47:20 +00001439 pr_warn("No Cache Writeback Granule information, assuming %d\n",
1440 ARCH_DMA_MINALIGN);
Marc Zyngier359b7062015-03-27 13:09:23 +00001441}
James Morse70544192016-02-05 14:58:50 +00001442
1443static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001444cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused)
James Morse70544192016-02-05 14:58:50 +00001445{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +00001446 return (cpus_have_const_cap(ARM64_HAS_PAN) && !cpus_have_const_cap(ARM64_HAS_UAO));
James Morse70544192016-02-05 14:58:50 +00001447}
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001448
1449/*
1450 * We emulate only the following system register space.
1451 * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 4 - 7]
1452 * See Table C5-6 System instruction encodings for System register accesses,
1453 * ARMv8 ARM(ARM DDI 0487A.f) for more details.
1454 */
1455static inline bool __attribute_const__ is_emulated(u32 id)
1456{
1457 return (sys_reg_Op0(id) == 0x3 &&
1458 sys_reg_CRn(id) == 0x0 &&
1459 sys_reg_Op1(id) == 0x0 &&
1460 (sys_reg_CRm(id) == 0 ||
1461 ((sys_reg_CRm(id) >= 4) && (sys_reg_CRm(id) <= 7))));
1462}
1463
1464/*
1465 * With CRm == 0, reg should be one of :
1466 * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
1467 */
1468static inline int emulate_id_reg(u32 id, u64 *valp)
1469{
1470 switch (id) {
1471 case SYS_MIDR_EL1:
1472 *valp = read_cpuid_id();
1473 break;
1474 case SYS_MPIDR_EL1:
1475 *valp = SYS_MPIDR_SAFE_VAL;
1476 break;
1477 case SYS_REVIDR_EL1:
1478 /* IMPLEMENTATION DEFINED values are emulated with 0 */
1479 *valp = 0;
1480 break;
1481 default:
1482 return -EINVAL;
1483 }
1484
1485 return 0;
1486}
1487
1488static int emulate_sys_reg(u32 id, u64 *valp)
1489{
1490 struct arm64_ftr_reg *regp;
1491
1492 if (!is_emulated(id))
1493 return -EINVAL;
1494
1495 if (sys_reg_CRm(id) == 0)
1496 return emulate_id_reg(id, valp);
1497
1498 regp = get_arm64_ftr_reg(id);
1499 if (regp)
1500 *valp = arm64_ftr_reg_user_value(regp);
1501 else
1502 /*
1503 * The untracked registers are either IMPLEMENTATION DEFINED
1504 * (e.g, ID_AFR0_EL1) or reserved RAZ.
1505 */
1506 *valp = 0;
1507 return 0;
1508}
1509
1510static int emulate_mrs(struct pt_regs *regs, u32 insn)
1511{
1512 int rc;
1513 u32 sys_reg, dst;
1514 u64 val;
1515
1516 /*
1517 * sys_reg values are defined as used in mrs/msr instruction.
1518 * shift the imm value to get the encoding.
1519 */
1520 sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
1521 rc = emulate_sys_reg(sys_reg, &val);
1522 if (!rc) {
1523 dst = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
Mark Rutland521c6462017-02-09 15:19:20 +00001524 pt_regs_write_reg(regs, dst, val);
Julien Thierry6436bee2017-10-25 10:04:33 +01001525 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001526 }
1527
1528 return rc;
1529}
1530
1531static struct undef_hook mrs_hook = {
1532 .instr_mask = 0xfff00000,
1533 .instr_val = 0xd5300000,
1534 .pstate_mask = COMPAT_PSR_MODE_MASK,
1535 .pstate_val = PSR_MODE_EL0t,
1536 .fn = emulate_mrs,
1537};
1538
1539static int __init enable_mrs_emulation(void)
1540{
1541 register_undef_hook(&mrs_hook);
1542 return 0;
1543}
1544
Suzuki K Poulosec0d88322017-10-06 14:16:52 +01001545core_initcall(enable_mrs_emulation);
James Morse68ddbf02018-01-15 19:38:59 +00001546
1547int cpu_clear_disr(void *__unused)
1548{
1549 /* Firmware may have left a deferred SError in this register. */
1550 write_sysreg_s(0, SYS_DISR_EL1);
1551
1552 return 0;
1553}