blob: 381bb4077563f8a197e896c57b6942b6581ec2c8 [file] [log] [blame]
Marc Zyngier359b7062015-03-27 13:09:23 +00001/*
2 * Contains CPU feature definitions
3 *
4 * Copyright (C) 2015 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010019#define pr_fmt(fmt) "CPU features: " fmt
Marc Zyngier359b7062015-03-27 13:09:23 +000020
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010021#include <linux/bsearch.h>
James Morse2a6dcb22016-10-18 11:27:46 +010022#include <linux/cpumask.h>
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010023#include <linux/sort.h>
James Morse2a6dcb22016-10-18 11:27:46 +010024#include <linux/stop_machine.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000025#include <linux/types.h>
Laura Abbott2077be62017-01-10 13:35:49 -080026#include <linux/mm.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000027#include <asm/cpu.h>
28#include <asm/cpufeature.h>
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010029#include <asm/cpu_ops.h>
Dave Martin2e0f2472017-10-31 15:51:10 +000030#include <asm/fpsimd.h>
Suzuki K Poulose13f417f2016-02-23 10:31:45 +000031#include <asm/mmu_context.h>
James Morse338d4f42015-07-22 19:05:54 +010032#include <asm/processor.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010033#include <asm/sysreg.h>
Suzuki K Poulose77c97b42017-01-09 17:28:31 +000034#include <asm/traps.h>
Marc Zyngierd88701b2015-01-29 11:24:05 +000035#include <asm/virt.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000036
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010037unsigned long elf_hwcap __read_mostly;
38EXPORT_SYMBOL_GPL(elf_hwcap);
39
40#ifdef CONFIG_COMPAT
41#define COMPAT_ELF_HWCAP_DEFAULT \
42 (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
43 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
44 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
45 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
46 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV|\
47 COMPAT_HWCAP_LPAE)
48unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
49unsigned int compat_elf_hwcap2 __read_mostly;
50#endif
51
52DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Catalin Marinas4b65a5d2016-07-01 16:53:00 +010053EXPORT_SYMBOL(cpu_hwcaps);
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010054
Dave Martin8f1eec52017-10-31 15:51:09 +000055/*
56 * Flag to indicate if we have computed the system wide
57 * capabilities based on the boot time active CPUs. This
58 * will be used to determine if a new booting CPU should
59 * go through the verification process to make sure that it
60 * supports the system capabilities, without using a hotplug
61 * notifier.
62 */
63static bool sys_caps_initialised;
64
65static inline void set_sys_caps_initialised(void)
66{
67 sys_caps_initialised = true;
68}
69
Mark Rutland8effeaa2017-06-21 18:11:23 +010070static int dump_cpu_hwcaps(struct notifier_block *self, unsigned long v, void *p)
71{
72 /* file-wide pr_fmt adds "CPU features: " prefix */
73 pr_emerg("0x%*pb\n", ARM64_NCAPS, &cpu_hwcaps);
74 return 0;
75}
76
77static struct notifier_block cpu_hwcaps_notifier = {
78 .notifier_call = dump_cpu_hwcaps
79};
80
81static int __init register_cpu_hwcaps_dumper(void)
82{
83 atomic_notifier_chain_register(&panic_notifier_list,
84 &cpu_hwcaps_notifier);
85 return 0;
86}
87__initcall(register_cpu_hwcaps_dumper);
88
Catalin Marinasefd9e032016-09-05 18:25:48 +010089DEFINE_STATIC_KEY_ARRAY_FALSE(cpu_hwcap_keys, ARM64_NCAPS);
90EXPORT_SYMBOL(cpu_hwcap_keys);
91
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000092#define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010093 { \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000094 .sign = SIGNED, \
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000095 .visible = VISIBLE, \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010096 .strict = STRICT, \
97 .type = TYPE, \
98 .shift = SHIFT, \
99 .width = WIDTH, \
100 .safe_val = SAFE_VAL, \
101 }
102
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000103/* Define a feature with unsigned values */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000104#define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
105 __ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +0000106
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000107/* Define a feature with a signed value */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000108#define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
109 __ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000110
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100111#define ARM64_FTR_END \
112 { \
113 .width = 0, \
114 }
115
James Morse70544192016-02-05 14:58:50 +0000116/* meta feature for alternatives */
117static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100118cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused);
119
James Morse70544192016-02-05 14:58:50 +0000120
Suzuki K Poulose4aa8a472017-01-09 17:28:32 +0000121/*
122 * NOTE: Any changes to the visibility of features should be kept in
123 * sync with the documentation of the CPU feature register ABI.
124 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100125static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000126 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_TS_SHIFT, 4, 0),
Dongjiu Geng3b3b6812017-12-13 18:13:56 +0800127 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_FHM_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100128 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_DP_SHIFT, 4, 0),
129 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM4_SHIFT, 4, 0),
130 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM3_SHIFT, 4, 0),
131 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA3_SHIFT, 4, 0),
132 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_RDM_SHIFT, 4, 0),
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000133 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0),
134 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_CRC32_SHIFT, 4, 0),
135 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA2_SHIFT, 4, 0),
136 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA1_SHIFT, 4, 0),
137 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_AES_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100138 ARM64_FTR_END,
139};
140
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000141static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100142 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_LRCPC_SHIFT, 4, 0),
143 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_FCMA_SHIFT, 4, 0),
144 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_JSCVT_SHIFT, 4, 0),
145 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_DPB_SHIFT, 4, 0),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000146 ARM64_FTR_END,
147};
148
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100149static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
Will Deacon179a56f2017-11-27 18:29:30 +0000150 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV3_SHIFT, 4, 0),
Will Deacon0f15adb2018-01-03 11:17:58 +0000151 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV2_SHIFT, 4, 0),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000152 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_DIT_SHIFT, 4, 0),
Dave Martin3fab3992017-12-14 14:03:44 +0000153 ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
154 FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_SVE_SHIFT, 4, 0),
Xie XiuQi64c02722018-01-15 19:38:56 +0000155 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_RAS_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100156 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_GIC_SHIFT, 4, 0),
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000157 S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI),
158 S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100159 /* Linux doesn't care about the EL3 */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100160 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL3_SHIFT, 4, 0),
161 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL2_SHIFT, 4, 0),
162 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY),
163 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100164 ARM64_FTR_END,
165};
166
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100167static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100168 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN4_SHIFT, 4, ID_AA64MMFR0_TGRAN4_NI),
169 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN64_SHIFT, 4, ID_AA64MMFR0_TGRAN64_NI),
170 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN16_SHIFT, 4, ID_AA64MMFR0_TGRAN16_NI),
171 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL0_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100172 /* Linux shouldn't care about secure memory */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100173 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_SNSMEM_SHIFT, 4, 0),
174 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL_SHIFT, 4, 0),
175 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_ASID_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100176 /*
177 * Differing PARange is fine as long as all peripherals and memory are mapped
178 * within the minimum PARange of all CPUs
179 */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000180 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_PARANGE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100181 ARM64_FTR_END,
182};
183
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100184static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000185 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_PAN_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100186 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_LOR_SHIFT, 4, 0),
187 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HPD_SHIFT, 4, 0),
188 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VHE_SHIFT, 4, 0),
189 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VMIDBITS_SHIFT, 4, 0),
190 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HADBS_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100191 ARM64_FTR_END,
192};
193
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100194static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
Suzuki K Poulose7206dc92018-03-12 10:04:14 +0000195 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_AT_SHIFT, 4, 0),
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100196 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LVA_SHIFT, 4, 0),
197 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_IESB_SHIFT, 4, 0),
198 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LSM_SHIFT, 4, 0),
199 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_UAO_SHIFT, 4, 0),
200 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_CNP_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000201 ARM64_FTR_END,
202};
203
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100204static const struct arm64_ftr_bits ftr_ctr[] = {
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -0600205 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
206 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DIC_SHIFT, 1, 1),
207 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_IDC_SHIFT, 1, 1),
208 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_CWG_SHIFT, 4, 0),
209 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_ERG_SHIFT, 4, 0),
210 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DMINLINE_SHIFT, 4, 1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100211 /*
212 * Linux can handle differing I-cache policies. Userspace JITs will
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +0100213 * make use of *minLine.
Will Deacon155433c2017-03-10 20:32:22 +0000214 * If we have differing I-cache policies, report it as the weakest - VIPT.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100215 */
Will Deacon155433c2017-03-10 20:32:22 +0000216 ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, 14, 2, ICACHE_POLICY_VIPT), /* L1Ip */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000217 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* IminLine */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100218 ARM64_FTR_END,
219};
220
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100221struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
222 .name = "SYS_CTR_EL0",
223 .ftr_bits = ftr_ctr
224};
225
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100226static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100227 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0xf), /* InnerShr */
228 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0), /* FCSE */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000229 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, 20, 4, 0), /* AuxReg */
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100230 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0), /* TCM */
231 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0), /* ShareLvl */
232 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0xf), /* OuterShr */
233 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* PMSA */
234 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* VMSA */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100235 ARM64_FTR_END,
236};
237
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100238static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000239 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 36, 28, 0),
240 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_PMSVER_SHIFT, 4, 0),
241 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
242 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
243 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
Will Deaconb20d1ba2016-07-25 16:17:52 +0100244 /*
245 * We can instantiate multiple PMU instances with different levels
246 * of support.
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000247 */
248 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
249 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_TRACEVER_SHIFT, 4, 0),
250 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100251 ARM64_FTR_END,
252};
253
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100254static const struct arm64_ftr_bits ftr_mvfr2[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100255 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* FPMisc */
256 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* SIMDMisc */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100257 ARM64_FTR_END,
258};
259
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100260static const struct arm64_ftr_bits ftr_dczid[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000261 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 4, 1, 1), /* DZP */
262 ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* BS */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100263 ARM64_FTR_END,
264};
265
266
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100267static const struct arm64_ftr_bits ftr_id_isar5[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100268 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_RDM_SHIFT, 4, 0),
269 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_CRC32_SHIFT, 4, 0),
270 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA2_SHIFT, 4, 0),
271 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA1_SHIFT, 4, 0),
272 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_AES_SHIFT, 4, 0),
273 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SEVL_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100274 ARM64_FTR_END,
275};
276
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100277static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100278 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* ac2 */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100279 ARM64_FTR_END,
280};
281
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100282static const struct arm64_ftr_bits ftr_id_pfr0[] = {
Suzuki K Poulose5bdecb72017-10-19 16:39:02 +0100283 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0), /* State3 */
284 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0), /* State2 */
285 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), /* State1 */
286 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* State0 */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100287 ARM64_FTR_END,
288};
289
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100290static const struct arm64_ftr_bits ftr_id_dfr0[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000291 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
292 S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0xf), /* PerfMon */
293 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
294 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
295 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
296 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
297 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
298 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000299 ARM64_FTR_END,
300};
301
Dave Martin2e0f2472017-10-31 15:51:10 +0000302static const struct arm64_ftr_bits ftr_zcr[] = {
303 ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
304 ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_SIZE, 0), /* LEN */
305 ARM64_FTR_END,
306};
307
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100308/*
309 * Common ftr bits for a 32bit register with all hidden, strict
310 * attributes, with 4bit feature fields and a default safe value of
311 * 0. Covers the following 32bit registers:
312 * id_isar[0-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
313 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100314static const struct arm64_ftr_bits ftr_generic_32bits[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000315 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
316 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
317 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
318 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
319 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
320 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
321 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
322 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100323 ARM64_FTR_END,
324};
325
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000326/* Table for a single 32bit feature value */
327static const struct arm64_ftr_bits ftr_single32[] = {
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000328 ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100329 ARM64_FTR_END,
330};
331
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000332static const struct arm64_ftr_bits ftr_raz[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100333 ARM64_FTR_END,
334};
335
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100336#define ARM64_FTR_REG(id, table) { \
337 .sys_id = id, \
338 .reg = &(struct arm64_ftr_reg){ \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100339 .name = #id, \
340 .ftr_bits = &((table)[0]), \
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100341 }}
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100342
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100343static const struct __ftr_reg_entry {
344 u32 sys_id;
345 struct arm64_ftr_reg *reg;
346} arm64_ftr_regs[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100347
348 /* Op1 = 0, CRn = 0, CRm = 1 */
349 ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
350 ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_generic_32bits),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000351 ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100352 ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
353 ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
354 ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
355 ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
356
357 /* Op1 = 0, CRn = 0, CRm = 2 */
358 ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_generic_32bits),
359 ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
360 ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
361 ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
362 ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_generic_32bits),
363 ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
364 ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
365
366 /* Op1 = 0, CRn = 0, CRm = 3 */
367 ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
368 ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
369 ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
370
371 /* Op1 = 0, CRn = 0, CRm = 4 */
372 ARM64_FTR_REG(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0),
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000373 ARM64_FTR_REG(SYS_ID_AA64PFR1_EL1, ftr_raz),
Dave Martin2e0f2472017-10-31 15:51:10 +0000374 ARM64_FTR_REG(SYS_ID_AA64ZFR0_EL1, ftr_raz),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100375
376 /* Op1 = 0, CRn = 0, CRm = 5 */
377 ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000378 ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100379
380 /* Op1 = 0, CRn = 0, CRm = 6 */
381 ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000382 ARM64_FTR_REG(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100383
384 /* Op1 = 0, CRn = 0, CRm = 7 */
385 ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
386 ARM64_FTR_REG(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1),
James Morse406e3082016-02-05 14:58:47 +0000387 ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100388
Dave Martin2e0f2472017-10-31 15:51:10 +0000389 /* Op1 = 0, CRn = 1, CRm = 2 */
390 ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr),
391
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100392 /* Op1 = 3, CRn = 0, CRm = 0 */
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100393 { SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100394 ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
395
396 /* Op1 = 3, CRn = 14, CRm = 0 */
Suzuki K Pouloseeab43e82017-01-09 17:28:26 +0000397 ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100398};
399
400static int search_cmp_ftr_reg(const void *id, const void *regp)
401{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100402 return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100403}
404
405/*
406 * get_arm64_ftr_reg - Lookup a feature register entry using its
407 * sys_reg() encoding. With the array arm64_ftr_regs sorted in the
408 * ascending order of sys_id , we use binary search to find a matching
409 * entry.
410 *
411 * returns - Upon success, matching ftr_reg entry for id.
412 * - NULL on failure. It is upto the caller to decide
413 * the impact of a failure.
414 */
415static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
416{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100417 const struct __ftr_reg_entry *ret;
418
419 ret = bsearch((const void *)(unsigned long)sys_id,
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100420 arm64_ftr_regs,
421 ARRAY_SIZE(arm64_ftr_regs),
422 sizeof(arm64_ftr_regs[0]),
423 search_cmp_ftr_reg);
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100424 if (ret)
425 return ret->reg;
426 return NULL;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100427}
428
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100429static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
430 s64 ftr_val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100431{
432 u64 mask = arm64_ftr_mask(ftrp);
433
434 reg &= ~mask;
435 reg |= (ftr_val << ftrp->shift) & mask;
436 return reg;
437}
438
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100439static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
440 s64 cur)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100441{
442 s64 ret = 0;
443
444 switch (ftrp->type) {
445 case FTR_EXACT:
446 ret = ftrp->safe_val;
447 break;
448 case FTR_LOWER_SAFE:
449 ret = new < cur ? new : cur;
450 break;
451 case FTR_HIGHER_SAFE:
452 ret = new > cur ? new : cur;
453 break;
454 default:
455 BUG();
456 }
457
458 return ret;
459}
460
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100461static void __init sort_ftr_regs(void)
462{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100463 int i;
464
465 /* Check that the array is sorted so that we can do the binary search */
466 for (i = 1; i < ARRAY_SIZE(arm64_ftr_regs); i++)
467 BUG_ON(arm64_ftr_regs[i].sys_id < arm64_ftr_regs[i - 1].sys_id);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100468}
469
470/*
471 * Initialise the CPU feature register from Boot CPU values.
472 * Also initiliases the strict_mask for the register.
Mark Rutlandb389d792017-01-09 17:28:24 +0000473 * Any bits that are not covered by an arm64_ftr_bits entry are considered
474 * RES0 for the system-wide value, and must strictly match.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100475 */
476static void __init init_cpu_ftr_reg(u32 sys_reg, u64 new)
477{
478 u64 val = 0;
479 u64 strict_mask = ~0x0ULL;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000480 u64 user_mask = 0;
Mark Rutlandb389d792017-01-09 17:28:24 +0000481 u64 valid_mask = 0;
482
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100483 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100484 struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
485
486 BUG_ON(!reg);
487
488 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
Mark Rutlandb389d792017-01-09 17:28:24 +0000489 u64 ftr_mask = arm64_ftr_mask(ftrp);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100490 s64 ftr_new = arm64_ftr_value(ftrp, new);
491
492 val = arm64_ftr_set_value(ftrp, val, ftr_new);
Mark Rutlandb389d792017-01-09 17:28:24 +0000493
494 valid_mask |= ftr_mask;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100495 if (!ftrp->strict)
Mark Rutlandb389d792017-01-09 17:28:24 +0000496 strict_mask &= ~ftr_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000497 if (ftrp->visible)
498 user_mask |= ftr_mask;
499 else
500 reg->user_val = arm64_ftr_set_value(ftrp,
501 reg->user_val,
502 ftrp->safe_val);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100503 }
Mark Rutlandb389d792017-01-09 17:28:24 +0000504
505 val &= valid_mask;
506
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100507 reg->sys_val = val;
508 reg->strict_mask = strict_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000509 reg->user_mask = user_mask;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100510}
511
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +0100512extern const struct arm64_cpu_capabilities arm64_errata[];
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +0100513static void __init setup_boot_cpu_capabilities(void);
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +0100514
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100515void __init init_cpu_features(struct cpuinfo_arm64 *info)
516{
517 /* Before we start using the tables, make sure it is sorted */
518 sort_ftr_regs();
519
520 init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
521 init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
522 init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
523 init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
524 init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
525 init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
526 init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
527 init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
528 init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000529 init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100530 init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
531 init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
Dave Martin2e0f2472017-10-31 15:51:10 +0000532 init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100533
534 if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
535 init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
536 init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
537 init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
538 init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
539 init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
540 init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
541 init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
542 init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
543 init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
544 init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
545 init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
546 init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
547 init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
548 init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
549 init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
550 init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
551 }
552
Dave Martin2e0f2472017-10-31 15:51:10 +0000553 if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
554 init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr);
555 sve_init_vq_map();
556 }
Suzuki K Poulose5e911072018-03-26 15:12:29 +0100557
558 /*
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +0100559 * Detect and enable early CPU capabilities based on the boot CPU,
560 * after we have initialised the CPU feature infrastructure.
Suzuki K Poulose5e911072018-03-26 15:12:29 +0100561 */
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +0100562 setup_boot_cpu_capabilities();
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100563}
564
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100565static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100566{
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100567 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100568
569 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
570 s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
571 s64 ftr_new = arm64_ftr_value(ftrp, new);
572
573 if (ftr_cur == ftr_new)
574 continue;
575 /* Find a safe value */
576 ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
577 reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
578 }
579
580}
581
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100582static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100583{
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100584 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
585
586 BUG_ON(!regp);
587 update_cpu_ftr_reg(regp, val);
588 if ((boot & regp->strict_mask) == (val & regp->strict_mask))
589 return 0;
590 pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
591 regp->name, boot, cpu, val);
592 return 1;
593}
594
595/*
596 * Update system wide CPU feature registers with the values from a
597 * non-boot CPU. Also performs SANITY checks to make sure that there
598 * aren't any insane variations from that of the boot CPU.
599 */
600void update_cpu_features(int cpu,
601 struct cpuinfo_arm64 *info,
602 struct cpuinfo_arm64 *boot)
603{
604 int taint = 0;
605
606 /*
607 * The kernel can handle differing I-cache policies, but otherwise
608 * caches should look identical. Userspace JITs will make use of
609 * *minLine.
610 */
611 taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
612 info->reg_ctr, boot->reg_ctr);
613
614 /*
615 * Userspace may perform DC ZVA instructions. Mismatched block sizes
616 * could result in too much or too little memory being zeroed if a
617 * process is preempted and migrated between CPUs.
618 */
619 taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
620 info->reg_dczid, boot->reg_dczid);
621
622 /* If different, timekeeping will be broken (especially with KVM) */
623 taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
624 info->reg_cntfrq, boot->reg_cntfrq);
625
626 /*
627 * The kernel uses self-hosted debug features and expects CPUs to
628 * support identical debug features. We presently need CTX_CMPs, WRPs,
629 * and BRPs to be identical.
630 * ID_AA64DFR1 is currently RES0.
631 */
632 taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
633 info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
634 taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
635 info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
636 /*
637 * Even in big.LITTLE, processors should be identical instruction-set
638 * wise.
639 */
640 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
641 info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
642 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
643 info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
644
645 /*
646 * Differing PARange support is fine as long as all peripherals and
647 * memory are mapped within the minimum PARange of all CPUs.
648 * Linux should not care about secure memory.
649 */
650 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
651 info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
652 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
653 info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000654 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
655 info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100656
657 /*
658 * EL3 is not our concern.
659 * ID_AA64PFR1 is currently RES0.
660 */
661 taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
662 info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
663 taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
664 info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
665
Dave Martin2e0f2472017-10-31 15:51:10 +0000666 taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
667 info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
668
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100669 /*
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100670 * If we have AArch32, we care about 32-bit features for compat.
671 * If the system doesn't support AArch32, don't update them.
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100672 */
Dave Martin46823dd2017-03-23 15:14:39 +0000673 if (id_aa64pfr0_32bit_el0(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100674 id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
675
676 taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100677 info->reg_id_dfr0, boot->reg_id_dfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100678 taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100679 info->reg_id_isar0, boot->reg_id_isar0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100680 taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100681 info->reg_id_isar1, boot->reg_id_isar1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100682 taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100683 info->reg_id_isar2, boot->reg_id_isar2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100684 taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100685 info->reg_id_isar3, boot->reg_id_isar3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100686 taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100687 info->reg_id_isar4, boot->reg_id_isar4);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100688 taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100689 info->reg_id_isar5, boot->reg_id_isar5);
690
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100691 /*
692 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
693 * ACTLR formats could differ across CPUs and therefore would have to
694 * be trapped for virtualization anyway.
695 */
696 taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100697 info->reg_id_mmfr0, boot->reg_id_mmfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100698 taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100699 info->reg_id_mmfr1, boot->reg_id_mmfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100700 taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100701 info->reg_id_mmfr2, boot->reg_id_mmfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100702 taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100703 info->reg_id_mmfr3, boot->reg_id_mmfr3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100704 taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100705 info->reg_id_pfr0, boot->reg_id_pfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100706 taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100707 info->reg_id_pfr1, boot->reg_id_pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100708 taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100709 info->reg_mvfr0, boot->reg_mvfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100710 taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100711 info->reg_mvfr1, boot->reg_mvfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100712 taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100713 info->reg_mvfr2, boot->reg_mvfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100714 }
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100715
Dave Martin2e0f2472017-10-31 15:51:10 +0000716 if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
717 taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu,
718 info->reg_zcr, boot->reg_zcr);
719
720 /* Probe vector lengths, unless we already gave up on SVE */
721 if (id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
722 !sys_caps_initialised)
723 sve_update_vq_map();
724 }
725
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100726 /*
727 * Mismatched CPU features are a recipe for disaster. Don't even
728 * pretend to support them.
729 */
Will Deacon8dd0ee62017-06-05 11:40:23 +0100730 if (taint) {
731 pr_warn_once("Unsupported CPU feature variation detected.\n");
732 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
733 }
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100734}
735
Dave Martin46823dd2017-03-23 15:14:39 +0000736u64 read_sanitised_ftr_reg(u32 id)
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100737{
738 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
739
740 /* We shouldn't get a request for an unsupported register */
741 BUG_ON(!regp);
742 return regp->sys_val;
743}
Marc Zyngier359b7062015-03-27 13:09:23 +0000744
Mark Rutland965861d2017-02-02 17:32:15 +0000745#define read_sysreg_case(r) \
746 case r: return read_sysreg_s(r)
747
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100748/*
Dave Martin46823dd2017-03-23 15:14:39 +0000749 * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100750 * Read the system register on the current CPU
751 */
Dave Martin46823dd2017-03-23 15:14:39 +0000752static u64 __read_sysreg_by_encoding(u32 sys_id)
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100753{
754 switch (sys_id) {
Mark Rutland965861d2017-02-02 17:32:15 +0000755 read_sysreg_case(SYS_ID_PFR0_EL1);
756 read_sysreg_case(SYS_ID_PFR1_EL1);
757 read_sysreg_case(SYS_ID_DFR0_EL1);
758 read_sysreg_case(SYS_ID_MMFR0_EL1);
759 read_sysreg_case(SYS_ID_MMFR1_EL1);
760 read_sysreg_case(SYS_ID_MMFR2_EL1);
761 read_sysreg_case(SYS_ID_MMFR3_EL1);
762 read_sysreg_case(SYS_ID_ISAR0_EL1);
763 read_sysreg_case(SYS_ID_ISAR1_EL1);
764 read_sysreg_case(SYS_ID_ISAR2_EL1);
765 read_sysreg_case(SYS_ID_ISAR3_EL1);
766 read_sysreg_case(SYS_ID_ISAR4_EL1);
767 read_sysreg_case(SYS_ID_ISAR5_EL1);
768 read_sysreg_case(SYS_MVFR0_EL1);
769 read_sysreg_case(SYS_MVFR1_EL1);
770 read_sysreg_case(SYS_MVFR2_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100771
Mark Rutland965861d2017-02-02 17:32:15 +0000772 read_sysreg_case(SYS_ID_AA64PFR0_EL1);
773 read_sysreg_case(SYS_ID_AA64PFR1_EL1);
774 read_sysreg_case(SYS_ID_AA64DFR0_EL1);
775 read_sysreg_case(SYS_ID_AA64DFR1_EL1);
776 read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
777 read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
778 read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
779 read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
780 read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100781
Mark Rutland965861d2017-02-02 17:32:15 +0000782 read_sysreg_case(SYS_CNTFRQ_EL0);
783 read_sysreg_case(SYS_CTR_EL0);
784 read_sysreg_case(SYS_DCZID_EL0);
785
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100786 default:
787 BUG();
788 return 0;
789 }
790}
791
Marc Zyngier963fcd42015-09-30 11:50:04 +0100792#include <linux/irqchip/arm-gic-v3.h>
793
Marc Zyngier94a9e042015-06-12 12:06:36 +0100794static bool
James Morse18ffa042015-07-21 13:23:29 +0100795feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
796{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000797 int val = cpuid_feature_extract_field(reg, entry->field_pos, entry->sign);
James Morse18ffa042015-07-21 13:23:29 +0100798
799 return val >= entry->min_field_value;
800}
801
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100802static bool
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100803has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100804{
805 u64 val;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100806
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100807 WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
808 if (scope == SCOPE_SYSTEM)
Dave Martin46823dd2017-03-23 15:14:39 +0000809 val = read_sanitised_ftr_reg(entry->sys_reg);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100810 else
Dave Martin46823dd2017-03-23 15:14:39 +0000811 val = __read_sysreg_by_encoding(entry->sys_reg);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100812
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100813 return feature_matches(val, entry);
814}
James Morse338d4f42015-07-22 19:05:54 +0100815
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100816static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
Marc Zyngier963fcd42015-09-30 11:50:04 +0100817{
818 bool has_sre;
819
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100820 if (!has_cpuid_feature(entry, scope))
Marc Zyngier963fcd42015-09-30 11:50:04 +0100821 return false;
822
823 has_sre = gic_enable_sre();
824 if (!has_sre)
825 pr_warn_once("%s present but disabled by higher exception level\n",
826 entry->desc);
827
828 return has_sre;
829}
830
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100831static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
Will Deacond5370f72016-02-02 12:46:24 +0000832{
833 u32 midr = read_cpuid_id();
Will Deacond5370f72016-02-02 12:46:24 +0000834
835 /* Cavium ThunderX pass 1.x and 2.x */
Robert Richterfa5ce3d2017-01-13 14:12:09 +0100836 return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX,
837 MIDR_CPU_VAR_REV(0, 0),
838 MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK));
Will Deacond5370f72016-02-02 12:46:24 +0000839}
840
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100841static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
Marc Zyngierd88701b2015-01-29 11:24:05 +0000842{
843 return is_kernel_in_hyp_mode();
844}
845
Marc Zyngierd1745912016-06-30 18:40:42 +0100846static bool hyp_offset_low(const struct arm64_cpu_capabilities *entry,
847 int __unused)
848{
Laura Abbott2077be62017-01-10 13:35:49 -0800849 phys_addr_t idmap_addr = __pa_symbol(__hyp_idmap_text_start);
Marc Zyngierd1745912016-06-30 18:40:42 +0100850
851 /*
852 * Activate the lower HYP offset only if:
853 * - the idmap doesn't clash with it,
854 * - the kernel is not running at EL2.
855 */
856 return idmap_addr > GENMASK(VA_BITS - 2, 0) && !is_kernel_in_hyp_mode();
857}
858
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000859static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused)
860{
Dave Martin46823dd2017-03-23 15:14:39 +0000861 u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000862
863 return cpuid_feature_extract_signed_field(pfr0,
864 ID_AA64PFR0_FP_SHIFT) < 0;
865}
866
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -0600867static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
868 int __unused)
869{
870 return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_IDC_SHIFT);
871}
872
873static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
874 int __unused)
875{
876 return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_DIC_SHIFT);
877}
878
Will Deaconea1e3de2017-11-14 14:38:19 +0000879#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
880static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
881
882static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
Suzuki K Poulosed3aec8a2018-03-26 15:12:40 +0100883 int scope)
Will Deaconea1e3de2017-11-14 14:38:19 +0000884{
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100885 /* List of CPUs that are not vulnerable and don't need KPTI */
886 static const struct midr_range kpti_safe_list[] = {
887 MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
888 MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
889 };
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000890 char const *str = "command line option";
Will Deacon179a56f2017-11-27 18:29:30 +0000891
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000892 /*
893 * For reasons that aren't entirely clear, enabling KPTI on Cavium
894 * ThunderX leads to apparent I-cache corruption of kernel text, which
895 * ends as well as you might imagine. Don't even try.
896 */
897 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
898 str = "ARM64_WORKAROUND_CAVIUM_27456";
899 __kpti_forced = -1;
900 }
901
902 /* Forced? */
Will Deaconea1e3de2017-11-14 14:38:19 +0000903 if (__kpti_forced) {
Marc Zyngier6dc52b12018-01-29 11:59:56 +0000904 pr_info_once("kernel page table isolation forced %s by %s\n",
905 __kpti_forced > 0 ? "ON" : "OFF", str);
Will Deaconea1e3de2017-11-14 14:38:19 +0000906 return __kpti_forced > 0;
907 }
908
909 /* Useful for KASLR robustness */
910 if (IS_ENABLED(CONFIG_RANDOMIZE_BASE))
911 return true;
912
Jayachandran C0ba2e292018-01-19 04:22:48 -0800913 /* Don't force KPTI for CPUs that are not vulnerable */
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100914 if (is_midr_in_range_list(read_cpuid_id(), kpti_safe_list))
Jayachandran C0ba2e292018-01-19 04:22:48 -0800915 return false;
Jayachandran C0ba2e292018-01-19 04:22:48 -0800916
Will Deacon179a56f2017-11-27 18:29:30 +0000917 /* Defer to CPU feature registers */
Suzuki K Poulosed3aec8a2018-03-26 15:12:40 +0100918 return !has_cpuid_feature(entry, scope);
Will Deaconea1e3de2017-11-14 14:38:19 +0000919}
920
Dave Martinc0cda3b2018-03-26 15:12:28 +0100921static void
922kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
Will Deaconf992b4d2018-02-06 22:22:50 +0000923{
924 typedef void (kpti_remap_fn)(int, int, phys_addr_t);
925 extern kpti_remap_fn idmap_kpti_install_ng_mappings;
926 kpti_remap_fn *remap_fn;
927
928 static bool kpti_applied = false;
929 int cpu = smp_processor_id();
930
931 if (kpti_applied)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100932 return;
Will Deaconf992b4d2018-02-06 22:22:50 +0000933
934 remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
935
936 cpu_install_idmap();
937 remap_fn(cpu, num_online_cpus(), __pa_symbol(swapper_pg_dir));
938 cpu_uninstall_idmap();
939
940 if (!cpu)
941 kpti_applied = true;
942
Dave Martinc0cda3b2018-03-26 15:12:28 +0100943 return;
Will Deaconf992b4d2018-02-06 22:22:50 +0000944}
945
Will Deaconea1e3de2017-11-14 14:38:19 +0000946static int __init parse_kpti(char *str)
947{
948 bool enabled;
949 int ret = strtobool(str, &enabled);
950
951 if (ret)
952 return ret;
953
954 __kpti_forced = enabled ? 1 : -1;
955 return 0;
956}
957__setup("kpti=", parse_kpti);
958#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
959
Suzuki K Poulose05abb592018-03-26 15:12:48 +0100960#ifdef CONFIG_ARM64_HW_AFDBM
961static inline void __cpu_enable_hw_dbm(void)
962{
963 u64 tcr = read_sysreg(tcr_el1) | TCR_HD;
964
965 write_sysreg(tcr, tcr_el1);
966 isb();
967}
968
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100969static bool cpu_has_broken_dbm(void)
970{
971 /* List of CPUs which have broken DBM support. */
972 static const struct midr_range cpus[] = {
973#ifdef CONFIG_ARM64_ERRATUM_1024718
974 MIDR_RANGE(MIDR_CORTEX_A55, 0, 0, 1, 0), // A55 r0p0 -r1p0
975#endif
976 {},
977 };
978
979 return is_midr_in_range_list(read_cpuid_id(), cpus);
980}
981
Suzuki K Poulose05abb592018-03-26 15:12:48 +0100982static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap)
983{
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100984 return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) &&
985 !cpu_has_broken_dbm();
Suzuki K Poulose05abb592018-03-26 15:12:48 +0100986}
987
988static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap)
989{
990 if (cpu_can_use_dbm(cap))
991 __cpu_enable_hw_dbm();
992}
993
994static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap,
995 int __unused)
996{
997 static bool detected = false;
998 /*
999 * DBM is a non-conflicting feature. i.e, the kernel can safely
1000 * run a mix of CPUs with and without the feature. So, we
1001 * unconditionally enable the capability to allow any late CPU
1002 * to use the feature. We only enable the control bits on the
1003 * CPU, if it actually supports.
1004 *
1005 * We have to make sure we print the "feature" detection only
1006 * when at least one CPU actually uses it. So check if this CPU
1007 * can actually use it and print the message exactly once.
1008 *
1009 * This is safe as all CPUs (including secondary CPUs - due to the
1010 * LOCAL_CPU scope - and the hotplugged CPUs - via verification)
1011 * goes through the "matches" check exactly once. Also if a CPU
1012 * matches the criteria, it is guaranteed that the CPU will turn
1013 * the DBM on, as the capability is unconditionally enabled.
1014 */
1015 if (!detected && cpu_can_use_dbm(cap)) {
1016 detected = true;
1017 pr_info("detected: Hardware dirty bit management\n");
1018 }
1019
1020 return true;
1021}
1022
1023#endif
1024
Dave Martinc0cda3b2018-03-26 15:12:28 +01001025static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
James Morse6d99b682018-01-08 15:38:06 +00001026{
1027 /*
1028 * Copy register values that aren't redirected by hardware.
1029 *
1030 * Before code patching, we only set tpidr_el1, all CPUs need to copy
1031 * this value to tpidr_el2 before we patch the code. Once we've done
1032 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
1033 * do anything here.
1034 */
1035 if (!alternatives_applied)
1036 write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
James Morse6d99b682018-01-08 15:38:06 +00001037}
1038
Marc Zyngier359b7062015-03-27 13:09:23 +00001039static const struct arm64_cpu_capabilities arm64_features[] = {
Marc Zyngier94a9e042015-06-12 12:06:36 +01001040 {
1041 .desc = "GIC system register CPU interface",
1042 .capability = ARM64_HAS_SYSREG_GIC_CPUIF,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001043 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Marc Zyngier963fcd42015-09-30 11:50:04 +01001044 .matches = has_useable_gicv3_cpuif,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +01001045 .sys_reg = SYS_ID_AA64PFR0_EL1,
1046 .field_pos = ID_AA64PFR0_GIC_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001047 .sign = FTR_UNSIGNED,
James Morse18ffa042015-07-21 13:23:29 +01001048 .min_field_value = 1,
Marc Zyngier94a9e042015-06-12 12:06:36 +01001049 },
James Morse338d4f42015-07-22 19:05:54 +01001050#ifdef CONFIG_ARM64_PAN
1051 {
1052 .desc = "Privileged Access Never",
1053 .capability = ARM64_HAS_PAN,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001054 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +01001055 .matches = has_cpuid_feature,
1056 .sys_reg = SYS_ID_AA64MMFR1_EL1,
1057 .field_pos = ID_AA64MMFR1_PAN_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001058 .sign = FTR_UNSIGNED,
James Morse338d4f42015-07-22 19:05:54 +01001059 .min_field_value = 1,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001060 .cpu_enable = cpu_enable_pan,
James Morse338d4f42015-07-22 19:05:54 +01001061 },
1062#endif /* CONFIG_ARM64_PAN */
Will Deacon2e94da12015-07-27 16:23:58 +01001063#if defined(CONFIG_AS_LSE) && defined(CONFIG_ARM64_LSE_ATOMICS)
1064 {
1065 .desc = "LSE atomic instructions",
1066 .capability = ARM64_HAS_LSE_ATOMICS,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001067 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +01001068 .matches = has_cpuid_feature,
1069 .sys_reg = SYS_ID_AA64ISAR0_EL1,
1070 .field_pos = ID_AA64ISAR0_ATOMICS_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001071 .sign = FTR_UNSIGNED,
Will Deacon2e94da12015-07-27 16:23:58 +01001072 .min_field_value = 2,
1073 },
1074#endif /* CONFIG_AS_LSE && CONFIG_ARM64_LSE_ATOMICS */
Marc Zyngierd88701b2015-01-29 11:24:05 +00001075 {
Will Deacond5370f72016-02-02 12:46:24 +00001076 .desc = "Software prefetching using PRFM",
1077 .capability = ARM64_HAS_NO_HW_PREFETCH,
Suzuki K Poulose5c137712018-03-26 15:12:39 +01001078 .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
Will Deacond5370f72016-02-02 12:46:24 +00001079 .matches = has_no_hw_prefetch,
1080 },
James Morse57f49592016-02-05 14:58:48 +00001081#ifdef CONFIG_ARM64_UAO
1082 {
1083 .desc = "User Access Override",
1084 .capability = ARM64_HAS_UAO,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001085 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
James Morse57f49592016-02-05 14:58:48 +00001086 .matches = has_cpuid_feature,
1087 .sys_reg = SYS_ID_AA64MMFR2_EL1,
1088 .field_pos = ID_AA64MMFR2_UAO_SHIFT,
1089 .min_field_value = 1,
James Morsec8b06e32017-01-09 18:14:02 +00001090 /*
1091 * We rely on stop_machine() calling uao_thread_switch() to set
1092 * UAO immediately after patching.
1093 */
James Morse57f49592016-02-05 14:58:48 +00001094 },
1095#endif /* CONFIG_ARM64_UAO */
James Morse70544192016-02-05 14:58:50 +00001096#ifdef CONFIG_ARM64_PAN
1097 {
1098 .capability = ARM64_ALT_PAN_NOT_UAO,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001099 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
James Morse70544192016-02-05 14:58:50 +00001100 .matches = cpufeature_pan_not_uao,
1101 },
1102#endif /* CONFIG_ARM64_PAN */
Suzuki K Poulose830dcc92018-03-26 15:12:42 +01001103#ifdef CONFIG_ARM64_VHE
Linus Torvalds588ab3f2016-03-17 20:03:47 -07001104 {
Marc Zyngierd88701b2015-01-29 11:24:05 +00001105 .desc = "Virtualization Host Extensions",
1106 .capability = ARM64_HAS_VIRT_HOST_EXTN,
Suzuki K Poulose830dcc92018-03-26 15:12:42 +01001107 .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
Marc Zyngierd88701b2015-01-29 11:24:05 +00001108 .matches = runs_at_el2,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001109 .cpu_enable = cpu_copy_el2regs,
Marc Zyngierd88701b2015-01-29 11:24:05 +00001110 },
Suzuki K Poulose830dcc92018-03-26 15:12:42 +01001111#endif /* CONFIG_ARM64_VHE */
Suzuki K Poulose042446a2016-04-18 10:28:36 +01001112 {
1113 .desc = "32-bit EL0 Support",
1114 .capability = ARM64_HAS_32BIT_EL0,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001115 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K Poulose042446a2016-04-18 10:28:36 +01001116 .matches = has_cpuid_feature,
1117 .sys_reg = SYS_ID_AA64PFR0_EL1,
1118 .sign = FTR_UNSIGNED,
1119 .field_pos = ID_AA64PFR0_EL0_SHIFT,
1120 .min_field_value = ID_AA64PFR0_EL0_32BIT_64BIT,
1121 },
Marc Zyngierd1745912016-06-30 18:40:42 +01001122 {
1123 .desc = "Reduced HYP mapping offset",
1124 .capability = ARM64_HYP_OFFSET_LOW,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001125 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Marc Zyngierd1745912016-06-30 18:40:42 +01001126 .matches = hyp_offset_low,
1127 },
Will Deaconea1e3de2017-11-14 14:38:19 +00001128#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1129 {
Will Deacon179a56f2017-11-27 18:29:30 +00001130 .desc = "Kernel page table isolation (KPTI)",
Will Deaconea1e3de2017-11-14 14:38:19 +00001131 .capability = ARM64_UNMAP_KERNEL_AT_EL0,
Suzuki K Poulosed3aec8a2018-03-26 15:12:40 +01001132 .type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
1133 /*
1134 * The ID feature fields below are used to indicate that
1135 * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for
1136 * more details.
1137 */
1138 .sys_reg = SYS_ID_AA64PFR0_EL1,
1139 .field_pos = ID_AA64PFR0_CSV3_SHIFT,
1140 .min_field_value = 1,
Will Deaconea1e3de2017-11-14 14:38:19 +00001141 .matches = unmap_kernel_at_el0,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001142 .cpu_enable = kpti_install_ng_mappings,
Will Deaconea1e3de2017-11-14 14:38:19 +00001143 },
1144#endif
Suzuki K Poulose82e01912016-11-08 13:56:21 +00001145 {
1146 /* FP/SIMD is not implemented */
1147 .capability = ARM64_HAS_NO_FPSIMD,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001148 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Suzuki K Poulose82e01912016-11-08 13:56:21 +00001149 .min_field_value = 0,
1150 .matches = has_no_fpsimd,
1151 },
Robin Murphyd50e0712017-07-25 11:55:42 +01001152#ifdef CONFIG_ARM64_PMEM
1153 {
1154 .desc = "Data cache clean to Point of Persistence",
1155 .capability = ARM64_HAS_DCPOP,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001156 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Robin Murphyd50e0712017-07-25 11:55:42 +01001157 .matches = has_cpuid_feature,
1158 .sys_reg = SYS_ID_AA64ISAR1_EL1,
1159 .field_pos = ID_AA64ISAR1_DPB_SHIFT,
1160 .min_field_value = 1,
1161 },
1162#endif
Dave Martin43994d82017-10-31 15:51:19 +00001163#ifdef CONFIG_ARM64_SVE
1164 {
1165 .desc = "Scalable Vector Extension",
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001166 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Dave Martin43994d82017-10-31 15:51:19 +00001167 .capability = ARM64_SVE,
Dave Martin43994d82017-10-31 15:51:19 +00001168 .sys_reg = SYS_ID_AA64PFR0_EL1,
1169 .sign = FTR_UNSIGNED,
1170 .field_pos = ID_AA64PFR0_SVE_SHIFT,
1171 .min_field_value = ID_AA64PFR0_SVE,
1172 .matches = has_cpuid_feature,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001173 .cpu_enable = sve_kernel_enable,
Dave Martin43994d82017-10-31 15:51:19 +00001174 },
1175#endif /* CONFIG_ARM64_SVE */
Xie XiuQi64c02722018-01-15 19:38:56 +00001176#ifdef CONFIG_ARM64_RAS_EXTN
1177 {
1178 .desc = "RAS Extension Support",
1179 .capability = ARM64_HAS_RAS_EXTN,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001180 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Xie XiuQi64c02722018-01-15 19:38:56 +00001181 .matches = has_cpuid_feature,
1182 .sys_reg = SYS_ID_AA64PFR0_EL1,
1183 .sign = FTR_UNSIGNED,
1184 .field_pos = ID_AA64PFR0_RAS_SHIFT,
1185 .min_field_value = ID_AA64PFR0_RAS_V1,
Dave Martinc0cda3b2018-03-26 15:12:28 +01001186 .cpu_enable = cpu_clear_disr,
Xie XiuQi64c02722018-01-15 19:38:56 +00001187 },
1188#endif /* CONFIG_ARM64_RAS_EXTN */
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -06001189 {
1190 .desc = "Data cache clean to the PoU not required for I/D coherence",
1191 .capability = ARM64_HAS_CACHE_IDC,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001192 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -06001193 .matches = has_cache_idc,
1194 },
1195 {
1196 .desc = "Instruction cache invalidation not required for I/D coherence",
1197 .capability = ARM64_HAS_CACHE_DIC,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001198 .type = ARM64_CPUCAP_SYSTEM_FEATURE,
Shanker Donthineni6ae4b6e2018-03-07 09:00:08 -06001199 .matches = has_cache_dic,
1200 },
Suzuki K Poulose05abb592018-03-26 15:12:48 +01001201#ifdef CONFIG_ARM64_HW_AFDBM
1202 {
1203 /*
1204 * Since we turn this on always, we don't want the user to
1205 * think that the feature is available when it may not be.
1206 * So hide the description.
1207 *
1208 * .desc = "Hardware pagetable Dirty Bit Management",
1209 *
1210 */
1211 .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
1212 .capability = ARM64_HW_DBM,
1213 .sys_reg = SYS_ID_AA64MMFR1_EL1,
1214 .sign = FTR_UNSIGNED,
1215 .field_pos = ID_AA64MMFR1_HADBS_SHIFT,
1216 .min_field_value = 2,
1217 .matches = has_hw_dbm,
1218 .cpu_enable = cpu_enable_hw_dbm,
1219 },
1220#endif
Marc Zyngier359b7062015-03-27 13:09:23 +00001221 {},
1222};
1223
Suzuki K Poulose143ba052018-03-26 15:12:31 +01001224#define HWCAP_CAP(reg, field, s, min_value, cap_type, cap) \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001225 { \
1226 .desc = #cap, \
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +01001227 .type = ARM64_CPUCAP_SYSTEM_FEATURE, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001228 .matches = has_cpuid_feature, \
1229 .sys_reg = reg, \
1230 .field_pos = field, \
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001231 .sign = s, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001232 .min_field_value = min_value, \
Suzuki K Poulose143ba052018-03-26 15:12:31 +01001233 .hwcap_type = cap_type, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001234 .hwcap = cap, \
1235 }
1236
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001237static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001238 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_PMULL),
1239 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_AES),
1240 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA1),
1241 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA2),
Suzuki K Poulosef5e035f2017-10-11 14:01:02 +01001242 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_SHA512),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001243 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_CRC32),
1244 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ATOMICS),
Suzuki K Poulosef92f5ce02017-01-12 16:37:28 +00001245 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_RDM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDRDM),
Suzuki K Poulosef5e035f2017-10-11 14:01:02 +01001246 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA3),
1247 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM3),
1248 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM4_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM4),
1249 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_DP_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDDP),
Dongjiu Geng3b3b6812017-12-13 18:13:56 +08001250 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_FHM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDFHM),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001251 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_TS_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FLAGM),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001252 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_FP),
Suzuki K Poulosebf500612016-01-26 15:52:46 +00001253 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_FPHP),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001254 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_ASIMD),
Suzuki K Poulosebf500612016-01-26 15:52:46 +00001255 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_ASIMDHP),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001256 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_DIT_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_DIT),
Robin Murphy7aac4052017-07-25 11:55:40 +01001257 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_DPB_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_DCPOP),
Suzuki K Poulosec8c37982017-03-14 18:13:25 +00001258 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_JSCVT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_JSCVT),
Suzuki K Poulosecb567e72017-03-14 18:13:26 +00001259 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_FCMA_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FCMA),
Suzuki K Poulosec651aae2017-03-14 18:13:27 +00001260 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_LRCPC),
Suzuki K Poulose7206dc92018-03-12 10:04:14 +00001261 HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ILRCPC),
1262 HWCAP_CAP(SYS_ID_AA64MMFR2_EL1, ID_AA64MMFR2_AT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_USCAT),
Dave Martin43994d82017-10-31 15:51:19 +00001263#ifdef CONFIG_ARM64_SVE
1264 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_SVE_SHIFT, FTR_UNSIGNED, ID_AA64PFR0_SVE, CAP_HWCAP, HWCAP_SVE),
1265#endif
Suzuki K Poulose75283502016-04-18 10:28:33 +01001266 {},
1267};
1268
1269static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001270#ifdef CONFIG_COMPAT
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +00001271 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
1272 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
1273 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
1274 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
1275 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001276#endif
1277 {},
1278};
1279
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001280static void __init cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001281{
1282 switch (cap->hwcap_type) {
1283 case CAP_HWCAP:
1284 elf_hwcap |= cap->hwcap;
1285 break;
1286#ifdef CONFIG_COMPAT
1287 case CAP_COMPAT_HWCAP:
1288 compat_elf_hwcap |= (u32)cap->hwcap;
1289 break;
1290 case CAP_COMPAT_HWCAP2:
1291 compat_elf_hwcap2 |= (u32)cap->hwcap;
1292 break;
1293#endif
1294 default:
1295 WARN_ON(1);
1296 break;
1297 }
1298}
1299
1300/* Check if we have a particular HWCAP enabled */
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001301static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001302{
1303 bool rc;
1304
1305 switch (cap->hwcap_type) {
1306 case CAP_HWCAP:
1307 rc = (elf_hwcap & cap->hwcap) != 0;
1308 break;
1309#ifdef CONFIG_COMPAT
1310 case CAP_COMPAT_HWCAP:
1311 rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
1312 break;
1313 case CAP_COMPAT_HWCAP2:
1314 rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
1315 break;
1316#endif
1317 default:
1318 WARN_ON(1);
1319 rc = false;
1320 }
1321
1322 return rc;
1323}
1324
Suzuki K Poulose75283502016-04-18 10:28:33 +01001325static void __init setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001326{
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001327 /* We support emulation of accesses to CPU ID feature registers */
1328 elf_hwcap |= HWCAP_CPUID;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001329 for (; hwcaps->matches; hwcaps++)
Suzuki K Poulose143ba052018-03-26 15:12:31 +01001330 if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001331 cap_set_elf_hwcap(hwcaps);
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001332}
1333
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001334/*
1335 * Check if the current CPU has a given feature capability.
1336 * Should be called from non-preemptible context.
1337 */
1338static bool __this_cpu_has_cap(const struct arm64_cpu_capabilities *cap_array,
1339 unsigned int cap)
1340{
1341 const struct arm64_cpu_capabilities *caps;
1342
1343 if (WARN_ON(preemptible()))
1344 return false;
1345
James Morseedf298c2018-01-15 19:38:54 +00001346 for (caps = cap_array; caps->matches; caps++)
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001347 if (caps->capability == cap)
1348 return caps->matches(caps, SCOPE_LOCAL_CPU);
1349
Suzuki K Poulose67948af2018-01-09 16:12:18 +00001350 return false;
1351}
1352
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001353static void __update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
1354 u16 scope_mask, const char *info)
Marc Zyngier359b7062015-03-27 13:09:23 +00001355{
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001356 scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001357 for (; caps->matches; caps++) {
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001358 if (!(caps->type & scope_mask) ||
1359 !caps->matches(caps, cpucap_default_scope(caps)))
Marc Zyngier359b7062015-03-27 13:09:23 +00001360 continue;
1361
Suzuki K Poulose75283502016-04-18 10:28:33 +01001362 if (!cpus_have_cap(caps->capability) && caps->desc)
1363 pr_info("%s %s\n", info, caps->desc);
1364 cpus_set_cap(caps->capability);
Marc Zyngier359b7062015-03-27 13:09:23 +00001365 }
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001366}
James Morse1c076302015-07-21 13:23:28 +01001367
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001368static void update_cpu_capabilities(u16 scope_mask)
1369{
1370 __update_cpu_capabilities(arm64_features, scope_mask, "detected:");
1371 __update_cpu_capabilities(arm64_errata, scope_mask,
1372 "enabling workaround for");
1373}
1374
Dave Martinc0cda3b2018-03-26 15:12:28 +01001375static int __enable_cpu_capability(void *arg)
1376{
1377 const struct arm64_cpu_capabilities *cap = arg;
1378
1379 cap->cpu_enable(cap);
1380 return 0;
1381}
1382
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001383/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001384 * Run through the enabled capabilities and enable() it on all active
1385 * CPUs
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001386 */
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +01001387static void __init
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001388__enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
1389 u16 scope_mask)
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001390{
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001391 scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001392 for (; caps->matches; caps++) {
1393 unsigned int num = caps->capability;
1394
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001395 if (!(caps->type & scope_mask) || !cpus_have_cap(num))
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001396 continue;
1397
1398 /* Ensure cpus_have_const_cap(num) works */
1399 static_branch_enable(&cpu_hwcap_keys[num]);
1400
Dave Martinc0cda3b2018-03-26 15:12:28 +01001401 if (caps->cpu_enable) {
James Morse2a6dcb22016-10-18 11:27:46 +01001402 /*
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001403 * Capabilities with SCOPE_BOOT_CPU scope are finalised
1404 * before any secondary CPU boots. Thus, each secondary
1405 * will enable the capability as appropriate via
1406 * check_local_cpu_capabilities(). The only exception is
1407 * the boot CPU, for which the capability must be
1408 * enabled here. This approach avoids costly
1409 * stop_machine() calls for this case.
1410 *
1411 * Otherwise, use stop_machine() as it schedules the
1412 * work allowing us to modify PSTATE, instead of
1413 * on_each_cpu() which uses an IPI, giving us a PSTATE
1414 * that disappears when we return.
James Morse2a6dcb22016-10-18 11:27:46 +01001415 */
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001416 if (scope_mask & SCOPE_BOOT_CPU)
1417 caps->cpu_enable(caps);
1418 else
1419 stop_machine(__enable_cpu_capability,
1420 (void *)caps, cpu_online_mask);
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001421 }
1422 }
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001423}
1424
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001425static void __init enable_cpu_capabilities(u16 scope_mask)
1426{
1427 __enable_cpu_capabilities(arm64_features, scope_mask);
1428 __enable_cpu_capabilities(arm64_errata, scope_mask);
1429}
1430
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001431/*
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001432 * Run through the list of capabilities to check for conflicts.
1433 * If the system has already detected a capability, take necessary
1434 * action on this CPU.
1435 *
1436 * Returns "false" on conflicts.
1437 */
1438static bool
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001439__verify_local_cpu_caps(const struct arm64_cpu_capabilities *caps,
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001440 u16 scope_mask)
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001441{
1442 bool cpu_has_cap, system_has_cap;
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001443
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001444 scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
1445
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001446 for (; caps->matches; caps++) {
Suzuki K Poulosecce360b2018-03-26 15:12:34 +01001447 if (!(caps->type & scope_mask))
1448 continue;
1449
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +01001450 cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU);
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001451 system_has_cap = cpus_have_cap(caps->capability);
1452
1453 if (system_has_cap) {
1454 /*
1455 * Check if the new CPU misses an advertised feature,
1456 * which is not safe to miss.
1457 */
1458 if (!cpu_has_cap && !cpucap_late_cpu_optional(caps))
1459 break;
1460 /*
1461 * We have to issue cpu_enable() irrespective of
1462 * whether the CPU has it or not, as it is enabeld
1463 * system wide. It is upto the call back to take
1464 * appropriate action on this CPU.
1465 */
1466 if (caps->cpu_enable)
1467 caps->cpu_enable(caps);
1468 } else {
1469 /*
1470 * Check if the CPU has this capability if it isn't
1471 * safe to have when the system doesn't.
1472 */
1473 if (cpu_has_cap && !cpucap_late_cpu_permitted(caps))
1474 break;
1475 }
1476 }
1477
1478 if (caps->matches) {
1479 pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n",
1480 smp_processor_id(), caps->capability,
1481 caps->desc, system_has_cap, cpu_has_cap);
1482 return false;
1483 }
1484
1485 return true;
1486}
1487
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001488static bool verify_local_cpu_caps(u16 scope_mask)
1489{
1490 return __verify_local_cpu_caps(arm64_errata, scope_mask) &&
1491 __verify_local_cpu_caps(arm64_features, scope_mask);
1492}
1493
Suzuki K Pouloseeaac4d82018-03-26 15:12:33 +01001494/*
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001495 * Check for CPU features that are used in early boot
1496 * based on the Boot CPU value.
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001497 */
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001498static void check_early_cpu_features(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001499{
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001500 verify_cpu_asid_bits();
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001501 /*
1502 * Early features are used by the kernel already. If there
1503 * is a conflict, we cannot proceed further.
1504 */
1505 if (!verify_local_cpu_caps(SCOPE_BOOT_CPU))
1506 cpu_panic_kernel();
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001507}
1508
Suzuki K Poulose75283502016-04-18 10:28:33 +01001509static void
1510verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
1511{
1512
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001513 for (; caps->matches; caps++)
1514 if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001515 pr_crit("CPU%d: missing HWCAP: %s\n",
1516 smp_processor_id(), caps->desc);
1517 cpu_die_early();
1518 }
Suzuki K Poulose75283502016-04-18 10:28:33 +01001519}
1520
Dave Martin2e0f2472017-10-31 15:51:10 +00001521static void verify_sve_features(void)
1522{
1523 u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1);
1524 u64 zcr = read_zcr_features();
1525
1526 unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK;
1527 unsigned int len = zcr & ZCR_ELx_LEN_MASK;
1528
1529 if (len < safe_len || sve_verify_vq_map()) {
1530 pr_crit("CPU%d: SVE: required vector length(s) missing\n",
1531 smp_processor_id());
1532 cpu_die_early();
1533 }
1534
1535 /* Add checks on other ZCR bits here if necessary */
1536}
1537
Suzuki K Poulose1e89bae2018-03-26 15:12:30 +01001538
1539/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001540 * Run through the enabled system capabilities and enable() it on this CPU.
1541 * The capabilities were decided based on the available CPUs at the boot time.
1542 * Any new CPU should match the system wide status of the capability. If the
1543 * new CPU doesn't have a capability which the system now has enabled, we
1544 * cannot do anything to fix it up and could cause unexpected failures. So
1545 * we park the CPU.
1546 */
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001547static void verify_local_cpu_capabilities(void)
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001548{
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001549 /*
1550 * The capabilities with SCOPE_BOOT_CPU are checked from
1551 * check_early_cpu_features(), as they need to be verified
1552 * on all secondary CPUs.
1553 */
1554 if (!verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU))
Suzuki K Poulose600b9c92018-03-26 15:12:35 +01001555 cpu_die_early();
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001556
Suzuki K Poulose75283502016-04-18 10:28:33 +01001557 verify_local_elf_hwcaps(arm64_elf_hwcaps);
Dave Martin2e0f2472017-10-31 15:51:10 +00001558
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001559 if (system_supports_32bit_el0())
1560 verify_local_elf_hwcaps(compat_elf_hwcaps);
Dave Martin2e0f2472017-10-31 15:51:10 +00001561
1562 if (system_supports_sve())
1563 verify_sve_features();
Marc Zyngier359b7062015-03-27 13:09:23 +00001564}
1565
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001566void check_local_cpu_capabilities(void)
1567{
1568 /*
1569 * All secondary CPUs should conform to the early CPU features
1570 * in use by the kernel based on boot CPU.
1571 */
1572 check_early_cpu_features();
1573
1574 /*
1575 * If we haven't finalised the system capabilities, this CPU gets
Suzuki K Poulosefbd890b2018-03-26 15:12:37 +01001576 * a chance to update the errata work arounds and local features.
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001577 * Otherwise, this CPU should verify that it has all the system
1578 * advertised capabilities.
1579 */
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001580 if (!sys_caps_initialised)
1581 update_cpu_capabilities(SCOPE_LOCAL_CPU);
1582 else
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001583 verify_local_cpu_capabilities();
1584}
1585
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001586static void __init setup_boot_cpu_capabilities(void)
1587{
1588 /* Detect capabilities with either SCOPE_BOOT_CPU or SCOPE_LOCAL_CPU */
1589 update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU);
1590 /* Enable the SCOPE_BOOT_CPU capabilities alone right away */
1591 enable_cpu_capabilities(SCOPE_BOOT_CPU);
1592}
1593
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001594DEFINE_STATIC_KEY_FALSE(arm64_const_caps_ready);
1595EXPORT_SYMBOL(arm64_const_caps_ready);
1596
1597static void __init mark_const_caps_ready(void)
1598{
1599 static_branch_enable(&arm64_const_caps_ready);
1600}
1601
Marc Zyngier8f4137582017-01-30 15:39:52 +00001602extern const struct arm64_cpu_capabilities arm64_errata[];
1603
1604bool this_cpu_has_cap(unsigned int cap)
1605{
1606 return (__this_cpu_has_cap(arm64_features, cap) ||
1607 __this_cpu_has_cap(arm64_errata, cap));
1608}
1609
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001610static void __init setup_system_capabilities(void)
1611{
1612 /*
1613 * We have finalised the system-wide safe feature
1614 * registers, finalise the capabilities that depend
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001615 * on it. Also enable all the available capabilities,
1616 * that are not enabled already.
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001617 */
1618 update_cpu_capabilities(SCOPE_SYSTEM);
Suzuki K Poulosefd9d63d2018-03-26 15:12:41 +01001619 enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU);
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001620}
1621
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001622void __init setup_cpu_features(void)
1623{
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001624 u32 cwg;
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001625
Suzuki K Pouloseed478b32018-03-26 15:12:38 +01001626 setup_system_capabilities();
Mark Rutland63a1e1c2017-05-16 15:18:05 +01001627 mark_const_caps_ready();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001628 setup_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001629
1630 if (system_supports_32bit_el0())
1631 setup_elf_hwcaps(compat_elf_hwcaps);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001632
Kees Cook2e6f5492018-02-21 10:18:21 -08001633 if (system_uses_ttbr0_pan())
1634 pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
1635
Dave Martin2e0f2472017-10-31 15:51:10 +00001636 sve_setup();
1637
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001638 /* Advertise that we have computed the system capabilities */
1639 set_sys_caps_initialised();
1640
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001641 /*
1642 * Check for sane CTR_EL0.CWG value.
1643 */
1644 cwg = cache_type_cwg();
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001645 if (!cwg)
Catalin Marinas1f85b422018-02-28 18:47:20 +00001646 pr_warn("No Cache Writeback Granule information, assuming %d\n",
1647 ARCH_DMA_MINALIGN);
Marc Zyngier359b7062015-03-27 13:09:23 +00001648}
James Morse70544192016-02-05 14:58:50 +00001649
1650static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001651cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused)
James Morse70544192016-02-05 14:58:50 +00001652{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +00001653 return (cpus_have_const_cap(ARM64_HAS_PAN) && !cpus_have_const_cap(ARM64_HAS_UAO));
James Morse70544192016-02-05 14:58:50 +00001654}
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001655
1656/*
1657 * We emulate only the following system register space.
1658 * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 4 - 7]
1659 * See Table C5-6 System instruction encodings for System register accesses,
1660 * ARMv8 ARM(ARM DDI 0487A.f) for more details.
1661 */
1662static inline bool __attribute_const__ is_emulated(u32 id)
1663{
1664 return (sys_reg_Op0(id) == 0x3 &&
1665 sys_reg_CRn(id) == 0x0 &&
1666 sys_reg_Op1(id) == 0x0 &&
1667 (sys_reg_CRm(id) == 0 ||
1668 ((sys_reg_CRm(id) >= 4) && (sys_reg_CRm(id) <= 7))));
1669}
1670
1671/*
1672 * With CRm == 0, reg should be one of :
1673 * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
1674 */
1675static inline int emulate_id_reg(u32 id, u64 *valp)
1676{
1677 switch (id) {
1678 case SYS_MIDR_EL1:
1679 *valp = read_cpuid_id();
1680 break;
1681 case SYS_MPIDR_EL1:
1682 *valp = SYS_MPIDR_SAFE_VAL;
1683 break;
1684 case SYS_REVIDR_EL1:
1685 /* IMPLEMENTATION DEFINED values are emulated with 0 */
1686 *valp = 0;
1687 break;
1688 default:
1689 return -EINVAL;
1690 }
1691
1692 return 0;
1693}
1694
1695static int emulate_sys_reg(u32 id, u64 *valp)
1696{
1697 struct arm64_ftr_reg *regp;
1698
1699 if (!is_emulated(id))
1700 return -EINVAL;
1701
1702 if (sys_reg_CRm(id) == 0)
1703 return emulate_id_reg(id, valp);
1704
1705 regp = get_arm64_ftr_reg(id);
1706 if (regp)
1707 *valp = arm64_ftr_reg_user_value(regp);
1708 else
1709 /*
1710 * The untracked registers are either IMPLEMENTATION DEFINED
1711 * (e.g, ID_AFR0_EL1) or reserved RAZ.
1712 */
1713 *valp = 0;
1714 return 0;
1715}
1716
1717static int emulate_mrs(struct pt_regs *regs, u32 insn)
1718{
1719 int rc;
1720 u32 sys_reg, dst;
1721 u64 val;
1722
1723 /*
1724 * sys_reg values are defined as used in mrs/msr instruction.
1725 * shift the imm value to get the encoding.
1726 */
1727 sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
1728 rc = emulate_sys_reg(sys_reg, &val);
1729 if (!rc) {
1730 dst = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
Mark Rutland521c6462017-02-09 15:19:20 +00001731 pt_regs_write_reg(regs, dst, val);
Julien Thierry6436bee2017-10-25 10:04:33 +01001732 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Suzuki K Poulose77c97b42017-01-09 17:28:31 +00001733 }
1734
1735 return rc;
1736}
1737
1738static struct undef_hook mrs_hook = {
1739 .instr_mask = 0xfff00000,
1740 .instr_val = 0xd5300000,
1741 .pstate_mask = COMPAT_PSR_MODE_MASK,
1742 .pstate_val = PSR_MODE_EL0t,
1743 .fn = emulate_mrs,
1744};
1745
1746static int __init enable_mrs_emulation(void)
1747{
1748 register_undef_hook(&mrs_hook);
1749 return 0;
1750}
1751
Suzuki K Poulosec0d88322017-10-06 14:16:52 +01001752core_initcall(enable_mrs_emulation);
James Morse68ddbf02018-01-15 19:38:59 +00001753
Dave Martinc0cda3b2018-03-26 15:12:28 +01001754void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
James Morse68ddbf02018-01-15 19:38:59 +00001755{
1756 /* Firmware may have left a deferred SError in this register. */
1757 write_sysreg_s(0, SYS_DISR_EL1);
James Morse68ddbf02018-01-15 19:38:59 +00001758}