Thomas Gleixner | caab277 | 2019-06-03 07:44:50 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 ARM Ltd. |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 4 | */ |
| 5 | #ifndef __ASM_PGTABLE_H |
| 6 | #define __ASM_PGTABLE_H |
| 7 | |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 8 | #include <asm/bug.h> |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 9 | #include <asm/proc-fns.h> |
| 10 | |
| 11 | #include <asm/memory.h> |
| 12 | #include <asm/pgtable-hwdef.h> |
Mark Rutland | 3eca86e | 2016-02-26 14:31:32 +0000 | [diff] [blame] | 13 | #include <asm/pgtable-prot.h> |
Alex Van Brunt | 3403e56 | 2018-10-29 14:55:58 +0530 | [diff] [blame] | 14 | #include <asm/tlbflush.h> |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 15 | |
| 16 | /* |
Ard Biesheuvel | 3e1907d | 2016-03-30 16:46:00 +0200 | [diff] [blame] | 17 | * VMALLOC range. |
Catalin Marinas | 0837519 | 2014-07-16 17:42:43 +0100 | [diff] [blame] | 18 | * |
Ard Biesheuvel | f904077 | 2016-02-16 13:52:40 +0100 | [diff] [blame] | 19 | * VMALLOC_START: beginning of the kernel vmalloc space |
Ard Biesheuvel | 3e1907d | 2016-03-30 16:46:00 +0200 | [diff] [blame] | 20 | * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space |
| 21 | * and fixed mappings |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 22 | */ |
Ard Biesheuvel | f904077 | 2016-02-16 13:52:40 +0100 | [diff] [blame] | 23 | #define VMALLOC_START (MODULES_END) |
Catalin Marinas | 0837519 | 2014-07-16 17:42:43 +0100 | [diff] [blame] | 24 | #define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 25 | |
Ard Biesheuvel | 3bab79e | 2016-03-30 14:25:48 +0200 | [diff] [blame] | 26 | #define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 27 | |
Kirill A. Shutemov | d016bf7 | 2015-02-11 15:26:41 -0800 | [diff] [blame] | 28 | #define FIRST_USER_ADDRESS 0UL |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 29 | |
| 30 | #ifndef __ASSEMBLY__ |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 31 | |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 32 | #include <asm/cmpxchg.h> |
Mark Rutland | 961faac | 2016-01-25 11:45:07 +0000 | [diff] [blame] | 33 | #include <asm/fixmap.h> |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 34 | #include <linux/mmdebug.h> |
Will Deacon | 86c9e81 | 2017-12-12 10:48:54 +0000 | [diff] [blame] | 35 | #include <linux/mm_types.h> |
| 36 | #include <linux/sched.h> |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 37 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 38 | extern void __pte_error(const char *file, int line, unsigned long val); |
| 39 | extern void __pmd_error(const char *file, int line, unsigned long val); |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 40 | extern void __pud_error(const char *file, int line, unsigned long val); |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 41 | extern void __pgd_error(const char *file, int line, unsigned long val); |
| 42 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 43 | /* |
| 44 | * ZERO_PAGE is a global shared page that is always zero: used |
| 45 | * for zero-mapped memory areas etc.. |
| 46 | */ |
Mark Rutland | 5227cfa | 2016-01-25 11:44:57 +0000 | [diff] [blame] | 47 | extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)]; |
Laura Abbott | 2077be6 | 2017-01-10 13:35:49 -0800 | [diff] [blame] | 48 | #define ZERO_PAGE(vaddr) phys_to_page(__pa_symbol(empty_zero_page)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 49 | |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 50 | #define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte)) |
| 51 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 52 | /* |
| 53 | * Macros to convert between a physical address and its placement in a |
| 54 | * page table entry, taking care of 52-bit addresses. |
| 55 | */ |
| 56 | #ifdef CONFIG_ARM64_PA_BITS_52 |
| 57 | #define __pte_to_phys(pte) \ |
| 58 | ((pte_val(pte) & PTE_ADDR_LOW) | ((pte_val(pte) & PTE_ADDR_HIGH) << 36)) |
| 59 | #define __phys_to_pte_val(phys) (((phys) | ((phys) >> 36)) & PTE_ADDR_MASK) |
| 60 | #else |
| 61 | #define __pte_to_phys(pte) (pte_val(pte) & PTE_ADDR_MASK) |
| 62 | #define __phys_to_pte_val(phys) (phys) |
| 63 | #endif |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 64 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 65 | #define pte_pfn(pte) (__pte_to_phys(pte) >> PAGE_SHIFT) |
| 66 | #define pfn_pte(pfn,prot) \ |
| 67 | __pte(__phys_to_pte_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 68 | |
| 69 | #define pte_none(pte) (!pte_val(pte)) |
| 70 | #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0)) |
| 71 | #define pte_page(pte) (pfn_to_page(pte_pfn(pte))) |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 72 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 73 | /* |
| 74 | * The following only work if pte_present(). Undefined behaviour otherwise. |
| 75 | */ |
Steve Capper | 84fe682 | 2014-02-25 11:38:53 +0000 | [diff] [blame] | 76 | #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE))) |
Steve Capper | 84fe682 | 2014-02-25 11:38:53 +0000 | [diff] [blame] | 77 | #define pte_young(pte) (!!(pte_val(pte) & PTE_AF)) |
| 78 | #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL)) |
| 79 | #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE)) |
Catalin Marinas | ec663d9 | 2017-01-27 10:54:12 +0000 | [diff] [blame] | 80 | #define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN)) |
Jeremy Linton | 93ef666 | 2015-10-07 12:00:21 -0500 | [diff] [blame] | 81 | #define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT)) |
Robin Murphy | 73b20c8 | 2019-07-16 16:30:51 -0700 | [diff] [blame] | 82 | #define pte_devmap(pte) (!!(pte_val(pte) & PTE_DEVMAP)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 83 | |
Ard Biesheuvel | d27cfa1 | 2017-03-09 21:52:09 +0100 | [diff] [blame] | 84 | #define pte_cont_addr_end(addr, end) \ |
| 85 | ({ unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK; \ |
| 86 | (__boundary - 1 < (end) - 1) ? __boundary : (end); \ |
| 87 | }) |
| 88 | |
| 89 | #define pmd_cont_addr_end(addr, end) \ |
| 90 | ({ unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK; \ |
| 91 | (__boundary - 1 < (end) - 1) ? __boundary : (end); \ |
| 92 | }) |
| 93 | |
Catalin Marinas | b847415 | 2015-09-11 18:22:00 +0100 | [diff] [blame] | 94 | #define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY)) |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 95 | #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY)) |
| 96 | #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte)) |
| 97 | |
Will Deacon | 766ffb6 | 2015-07-28 16:14:03 +0100 | [diff] [blame] | 98 | #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID)) |
Catalin Marinas | ec663d9 | 2017-01-27 10:54:12 +0000 | [diff] [blame] | 99 | /* |
| 100 | * Execute-only user mappings do not have the PTE_USER bit set. All valid |
| 101 | * kernel mappings have the PTE_UXN bit set. |
| 102 | */ |
| 103 | #define pte_valid_not_user(pte) \ |
| 104 | ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN)) |
Will Deacon | 76c714b | 2015-10-30 18:56:19 +0000 | [diff] [blame] | 105 | #define pte_valid_young(pte) \ |
| 106 | ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF)) |
Catalin Marinas | 6218f96 | 2017-10-26 18:36:47 +0100 | [diff] [blame] | 107 | #define pte_valid_user(pte) \ |
| 108 | ((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER)) |
Will Deacon | 76c714b | 2015-10-30 18:56:19 +0000 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * Could the pte be present in the TLB? We must check mm_tlb_flush_pending |
| 112 | * so that we don't erroneously return false for pages that have been |
| 113 | * remapped as PROT_NONE but are yet to be flushed from the TLB. |
| 114 | */ |
| 115 | #define pte_accessible(mm, pte) \ |
| 116 | (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 117 | |
Catalin Marinas | 6218f96 | 2017-10-26 18:36:47 +0100 | [diff] [blame] | 118 | /* |
| 119 | * p??_access_permitted() is true for valid user mappings (subject to the |
| 120 | * write permission check) other than user execute-only which do not have the |
| 121 | * PTE_USER bit set. PROT_NONE mappings do not have the PTE_VALID bit set. |
| 122 | */ |
| 123 | #define pte_access_permitted(pte, write) \ |
| 124 | (pte_valid_user(pte) && (!(write) || pte_write(pte))) |
| 125 | #define pmd_access_permitted(pmd, write) \ |
| 126 | (pte_access_permitted(pmd_pte(pmd), (write))) |
| 127 | #define pud_access_permitted(pud, write) \ |
| 128 | (pte_access_permitted(pud_pte(pud), (write))) |
| 129 | |
Laura Abbott | b6d4f28 | 2014-08-19 20:41:42 +0100 | [diff] [blame] | 130 | static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot) |
| 131 | { |
| 132 | pte_val(pte) &= ~pgprot_val(prot); |
| 133 | return pte; |
| 134 | } |
| 135 | |
| 136 | static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot) |
| 137 | { |
| 138 | pte_val(pte) |= pgprot_val(prot); |
| 139 | return pte; |
| 140 | } |
| 141 | |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 142 | static inline pte_t pte_wrprotect(pte_t pte) |
| 143 | { |
Catalin Marinas | 73e86cb | 2017-07-04 19:04:18 +0100 | [diff] [blame] | 144 | pte = clear_pte_bit(pte, __pgprot(PTE_WRITE)); |
| 145 | pte = set_pte_bit(pte, __pgprot(PTE_RDONLY)); |
| 146 | return pte; |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 147 | } |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 148 | |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 149 | static inline pte_t pte_mkwrite(pte_t pte) |
| 150 | { |
Catalin Marinas | 73e86cb | 2017-07-04 19:04:18 +0100 | [diff] [blame] | 151 | pte = set_pte_bit(pte, __pgprot(PTE_WRITE)); |
| 152 | pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY)); |
| 153 | return pte; |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | static inline pte_t pte_mkclean(pte_t pte) |
| 157 | { |
Steve Capper | 8781bcbc | 2017-12-01 17:22:14 +0000 | [diff] [blame] | 158 | pte = clear_pte_bit(pte, __pgprot(PTE_DIRTY)); |
| 159 | pte = set_pte_bit(pte, __pgprot(PTE_RDONLY)); |
| 160 | |
| 161 | return pte; |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 162 | } |
| 163 | |
| 164 | static inline pte_t pte_mkdirty(pte_t pte) |
| 165 | { |
Steve Capper | 8781bcbc | 2017-12-01 17:22:14 +0000 | [diff] [blame] | 166 | pte = set_pte_bit(pte, __pgprot(PTE_DIRTY)); |
| 167 | |
| 168 | if (pte_write(pte)) |
| 169 | pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY)); |
| 170 | |
| 171 | return pte; |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | static inline pte_t pte_mkold(pte_t pte) |
| 175 | { |
Laura Abbott | b6d4f28 | 2014-08-19 20:41:42 +0100 | [diff] [blame] | 176 | return clear_pte_bit(pte, __pgprot(PTE_AF)); |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | static inline pte_t pte_mkyoung(pte_t pte) |
| 180 | { |
Laura Abbott | b6d4f28 | 2014-08-19 20:41:42 +0100 | [diff] [blame] | 181 | return set_pte_bit(pte, __pgprot(PTE_AF)); |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 182 | } |
| 183 | |
| 184 | static inline pte_t pte_mkspecial(pte_t pte) |
| 185 | { |
Laura Abbott | b6d4f28 | 2014-08-19 20:41:42 +0100 | [diff] [blame] | 186 | return set_pte_bit(pte, __pgprot(PTE_SPECIAL)); |
Steve Capper | 44b6dfc | 2014-01-15 14:07:12 +0000 | [diff] [blame] | 187 | } |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 188 | |
Jeremy Linton | 93ef666 | 2015-10-07 12:00:21 -0500 | [diff] [blame] | 189 | static inline pte_t pte_mkcont(pte_t pte) |
| 190 | { |
David Woods | 66b3923 | 2015-12-17 14:31:26 -0500 | [diff] [blame] | 191 | pte = set_pte_bit(pte, __pgprot(PTE_CONT)); |
| 192 | return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE)); |
Jeremy Linton | 93ef666 | 2015-10-07 12:00:21 -0500 | [diff] [blame] | 193 | } |
| 194 | |
| 195 | static inline pte_t pte_mknoncont(pte_t pte) |
| 196 | { |
| 197 | return clear_pte_bit(pte, __pgprot(PTE_CONT)); |
| 198 | } |
| 199 | |
James Morse | 5ebe3a4 | 2016-08-24 18:27:30 +0100 | [diff] [blame] | 200 | static inline pte_t pte_mkpresent(pte_t pte) |
| 201 | { |
| 202 | return set_pte_bit(pte, __pgprot(PTE_VALID)); |
| 203 | } |
| 204 | |
David Woods | 66b3923 | 2015-12-17 14:31:26 -0500 | [diff] [blame] | 205 | static inline pmd_t pmd_mkcont(pmd_t pmd) |
| 206 | { |
| 207 | return __pmd(pmd_val(pmd) | PMD_SECT_CONT); |
| 208 | } |
| 209 | |
Robin Murphy | 73b20c8 | 2019-07-16 16:30:51 -0700 | [diff] [blame] | 210 | static inline pte_t pte_mkdevmap(pte_t pte) |
| 211 | { |
| 212 | return set_pte_bit(pte, __pgprot(PTE_DEVMAP)); |
| 213 | } |
| 214 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 215 | static inline void set_pte(pte_t *ptep, pte_t pte) |
| 216 | { |
Will Deacon | 20a004e | 2018-02-15 11:14:56 +0000 | [diff] [blame] | 217 | WRITE_ONCE(*ptep, pte); |
Catalin Marinas | 7f0b1bf | 2014-06-09 11:55:03 +0100 | [diff] [blame] | 218 | |
| 219 | /* |
| 220 | * Only if the new pte is valid and kernel, otherwise TLB maintenance |
| 221 | * or update_mmu_cache() have the necessary barriers. |
| 222 | */ |
Will Deacon | d0b7a30 | 2019-08-22 14:58:37 +0100 | [diff] [blame^] | 223 | if (pte_valid_not_user(pte)) { |
Catalin Marinas | 7f0b1bf | 2014-06-09 11:55:03 +0100 | [diff] [blame] | 224 | dsb(ishst); |
Will Deacon | d0b7a30 | 2019-08-22 14:58:37 +0100 | [diff] [blame^] | 225 | isb(); |
| 226 | } |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 227 | } |
| 228 | |
Shaokun Zhang | 907e21c | 2018-04-17 20:03:09 +0800 | [diff] [blame] | 229 | extern void __sync_icache_dcache(pte_t pteval); |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 230 | |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 231 | /* |
| 232 | * PTE bits configuration in the presence of hardware Dirty Bit Management |
| 233 | * (PTE_WRITE == PTE_DBM): |
| 234 | * |
| 235 | * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw) |
| 236 | * 0 0 | 1 0 0 |
| 237 | * 0 1 | 1 1 0 |
| 238 | * 1 0 | 1 0 1 |
| 239 | * 1 1 | 0 1 x |
| 240 | * |
| 241 | * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via |
| 242 | * the page fault mechanism. Checking the dirty status of a pte becomes: |
| 243 | * |
Catalin Marinas | b847415 | 2015-09-11 18:22:00 +0100 | [diff] [blame] | 244 | * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY) |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 245 | */ |
Mark Rutland | 9b60472 | 2019-06-10 13:41:07 +0100 | [diff] [blame] | 246 | |
| 247 | static inline void __check_racy_pte_update(struct mm_struct *mm, pte_t *ptep, |
| 248 | pte_t pte) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 249 | { |
Will Deacon | 20a004e | 2018-02-15 11:14:56 +0000 | [diff] [blame] | 250 | pte_t old_pte; |
| 251 | |
Mark Rutland | 9b60472 | 2019-06-10 13:41:07 +0100 | [diff] [blame] | 252 | if (!IS_ENABLED(CONFIG_DEBUG_VM)) |
| 253 | return; |
| 254 | |
| 255 | old_pte = READ_ONCE(*ptep); |
| 256 | |
| 257 | if (!pte_valid(old_pte) || !pte_valid(pte)) |
| 258 | return; |
| 259 | if (mm != current->active_mm && atomic_read(&mm->mm_users) <= 1) |
| 260 | return; |
| 261 | |
| 262 | /* |
| 263 | * Check for potential race with hardware updates of the pte |
| 264 | * (ptep_set_access_flags safely changes valid ptes without going |
| 265 | * through an invalid entry). |
| 266 | */ |
| 267 | VM_WARN_ONCE(!pte_young(pte), |
| 268 | "%s: racy access flag clearing: 0x%016llx -> 0x%016llx", |
| 269 | __func__, pte_val(old_pte), pte_val(pte)); |
| 270 | VM_WARN_ONCE(pte_write(old_pte) && !pte_dirty(pte), |
| 271 | "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx", |
| 272 | __func__, pte_val(old_pte), pte_val(pte)); |
| 273 | } |
| 274 | |
| 275 | static inline void set_pte_at(struct mm_struct *mm, unsigned long addr, |
| 276 | pte_t *ptep, pte_t pte) |
| 277 | { |
Catalin Marinas | 73e86cb | 2017-07-04 19:04:18 +0100 | [diff] [blame] | 278 | if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte)) |
Shaokun Zhang | 907e21c | 2018-04-17 20:03:09 +0800 | [diff] [blame] | 279 | __sync_icache_dcache(pte); |
Will Deacon | 0252246 | 2013-01-09 11:08:10 +0000 | [diff] [blame] | 280 | |
Mark Rutland | 9b60472 | 2019-06-10 13:41:07 +0100 | [diff] [blame] | 281 | __check_racy_pte_update(mm, ptep, pte); |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 282 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 283 | set_pte(ptep, pte); |
| 284 | } |
| 285 | |
Steve Capper | 747a70e | 2016-08-03 15:15:55 +0100 | [diff] [blame] | 286 | #define __HAVE_ARCH_PTE_SAME |
| 287 | static inline int pte_same(pte_t pte_a, pte_t pte_b) |
| 288 | { |
| 289 | pteval_t lhs, rhs; |
| 290 | |
| 291 | lhs = pte_val(pte_a); |
| 292 | rhs = pte_val(pte_b); |
| 293 | |
| 294 | if (pte_present(pte_a)) |
| 295 | lhs &= ~PTE_RDONLY; |
| 296 | |
| 297 | if (pte_present(pte_b)) |
| 298 | rhs &= ~PTE_RDONLY; |
| 299 | |
| 300 | return (lhs == rhs); |
| 301 | } |
| 302 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 303 | /* |
| 304 | * Huge pte definitions. |
| 305 | */ |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 306 | #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT)) |
| 307 | |
| 308 | /* |
| 309 | * Hugetlb definitions. |
| 310 | */ |
David Woods | 66b3923 | 2015-12-17 14:31:26 -0500 | [diff] [blame] | 311 | #define HUGE_MAX_HSTATE 4 |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 312 | #define HPAGE_SHIFT PMD_SHIFT |
| 313 | #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT) |
| 314 | #define HPAGE_MASK (~(HPAGE_SIZE - 1)) |
| 315 | #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 316 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 317 | static inline pte_t pgd_pte(pgd_t pgd) |
| 318 | { |
| 319 | return __pte(pgd_val(pgd)); |
| 320 | } |
| 321 | |
Steve Capper | 29e5694 | 2014-10-09 15:29:25 -0700 | [diff] [blame] | 322 | static inline pte_t pud_pte(pud_t pud) |
| 323 | { |
| 324 | return __pte(pud_val(pud)); |
| 325 | } |
| 326 | |
Punit Agrawal | eb3f0624 | 2018-12-11 17:10:39 +0000 | [diff] [blame] | 327 | static inline pud_t pte_pud(pte_t pte) |
| 328 | { |
| 329 | return __pud(pte_val(pte)); |
| 330 | } |
| 331 | |
Steve Capper | 29e5694 | 2014-10-09 15:29:25 -0700 | [diff] [blame] | 332 | static inline pmd_t pud_pmd(pud_t pud) |
| 333 | { |
| 334 | return __pmd(pud_val(pud)); |
| 335 | } |
| 336 | |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 337 | static inline pte_t pmd_pte(pmd_t pmd) |
| 338 | { |
| 339 | return __pte(pmd_val(pmd)); |
| 340 | } |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 341 | |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 342 | static inline pmd_t pte_pmd(pte_t pte) |
| 343 | { |
| 344 | return __pmd(pte_val(pte)); |
| 345 | } |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 346 | |
Anshuman Khandual | f7f0097 | 2019-05-27 09:28:15 +0530 | [diff] [blame] | 347 | static inline pgprot_t mk_pud_sect_prot(pgprot_t prot) |
Ard Biesheuvel | 8ce837c | 2014-10-20 15:42:07 +0200 | [diff] [blame] | 348 | { |
Anshuman Khandual | f7f0097 | 2019-05-27 09:28:15 +0530 | [diff] [blame] | 349 | return __pgprot((pgprot_val(prot) & ~PUD_TABLE_BIT) | PUD_TYPE_SECT); |
| 350 | } |
| 351 | |
| 352 | static inline pgprot_t mk_pmd_sect_prot(pgprot_t prot) |
| 353 | { |
| 354 | return __pgprot((pgprot_val(prot) & ~PMD_TABLE_BIT) | PMD_TYPE_SECT); |
Ard Biesheuvel | 8ce837c | 2014-10-20 15:42:07 +0200 | [diff] [blame] | 355 | } |
| 356 | |
Ganapatrao Kulkarni | 5616623 | 2016-04-08 15:50:28 -0700 | [diff] [blame] | 357 | #ifdef CONFIG_NUMA_BALANCING |
| 358 | /* |
| 359 | * See the comment in include/asm-generic/pgtable.h |
| 360 | */ |
| 361 | static inline int pte_protnone(pte_t pte) |
| 362 | { |
| 363 | return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE; |
| 364 | } |
| 365 | |
| 366 | static inline int pmd_protnone(pmd_t pmd) |
| 367 | { |
| 368 | return pte_protnone(pmd_pte(pmd)); |
| 369 | } |
| 370 | #endif |
| 371 | |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 372 | /* |
| 373 | * THP definitions. |
| 374 | */ |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 375 | |
| 376 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE |
| 377 | #define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT)) |
Steve Capper | 29e5694 | 2014-10-09 15:29:25 -0700 | [diff] [blame] | 378 | #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 379 | |
Catalin Marinas | 5bb1cc0 | 2016-05-05 10:44:02 +0100 | [diff] [blame] | 380 | #define pmd_present(pmd) pte_present(pmd_pte(pmd)) |
Kirill A. Shutemov | c164e03 | 2014-12-10 15:44:36 -0800 | [diff] [blame] | 381 | #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd)) |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 382 | #define pmd_young(pmd) pte_young(pmd_pte(pmd)) |
Will Deacon | 0795eda | 2018-08-22 21:36:31 +0100 | [diff] [blame] | 383 | #define pmd_valid(pmd) pte_valid(pmd_pte(pmd)) |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 384 | #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd))) |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 385 | #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd))) |
| 386 | #define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd))) |
Catalin Marinas | ab4db1f | 2016-05-05 10:44:01 +0100 | [diff] [blame] | 387 | #define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd))) |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 388 | #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd))) |
| 389 | #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd))) |
Catalin Marinas | 5bb1cc0 | 2016-05-05 10:44:02 +0100 | [diff] [blame] | 390 | #define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID)) |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 391 | |
Suzuki K Poulose | 0dbd3b1 | 2016-03-15 10:46:34 +0000 | [diff] [blame] | 392 | #define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd)) |
| 393 | |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 394 | #define pmd_write(pmd) pte_write(pmd_pte(pmd)) |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 395 | |
| 396 | #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT)) |
| 397 | |
Robin Murphy | 73b20c8 | 2019-07-16 16:30:51 -0700 | [diff] [blame] | 398 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE |
| 399 | #define pmd_devmap(pmd) pte_devmap(pmd_pte(pmd)) |
| 400 | #endif |
| 401 | #define pmd_mkdevmap(pmd) pte_pmd(pte_mkdevmap(pmd_pte(pmd))) |
| 402 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 403 | #define __pmd_to_phys(pmd) __pte_to_phys(pmd_pte(pmd)) |
| 404 | #define __phys_to_pmd_val(phys) __phys_to_pte_val(phys) |
| 405 | #define pmd_pfn(pmd) ((__pmd_to_phys(pmd) & PMD_MASK) >> PAGE_SHIFT) |
| 406 | #define pfn_pmd(pfn,prot) __pmd(__phys_to_pmd_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)) |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 407 | #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot) |
| 408 | |
Punit Agrawal | 35a6396 | 2018-12-11 17:10:40 +0000 | [diff] [blame] | 409 | #define pud_young(pud) pte_young(pud_pte(pud)) |
Punit Agrawal | eb3f0624 | 2018-12-11 17:10:39 +0000 | [diff] [blame] | 410 | #define pud_mkyoung(pud) pte_pud(pte_mkyoung(pud_pte(pud))) |
Steve Capper | 29e5694 | 2014-10-09 15:29:25 -0700 | [diff] [blame] | 411 | #define pud_write(pud) pte_write(pud_pte(pud)) |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 412 | |
Punit Agrawal | b8e0ba7 | 2018-12-11 17:10:41 +0000 | [diff] [blame] | 413 | #define pud_mkhuge(pud) (__pud(pud_val(pud) & ~PUD_TABLE_BIT)) |
| 414 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 415 | #define __pud_to_phys(pud) __pte_to_phys(pud_pte(pud)) |
| 416 | #define __phys_to_pud_val(phys) __phys_to_pte_val(phys) |
| 417 | #define pud_pfn(pud) ((__pud_to_phys(pud) & PUD_MASK) >> PAGE_SHIFT) |
| 418 | #define pfn_pud(pfn,prot) __pud(__phys_to_pud_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)) |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 419 | |
Will Deacon | ceb2183 | 2014-05-27 19:11:58 +0100 | [diff] [blame] | 420 | #define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd)) |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 421 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 422 | #define __pgd_to_phys(pgd) __pte_to_phys(pgd_pte(pgd)) |
| 423 | #define __phys_to_pgd_val(phys) __phys_to_pte_val(phys) |
| 424 | |
Catalin Marinas | a501e32 | 2014-04-03 15:57:15 +0100 | [diff] [blame] | 425 | #define __pgprot_modify(prot,mask,bits) \ |
| 426 | __pgprot((pgprot_val(prot) & ~(mask)) | (bits)) |
| 427 | |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 428 | /* |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 429 | * Mark the prot value as uncacheable and unbufferable. |
| 430 | */ |
| 431 | #define pgprot_noncached(prot) \ |
Catalin Marinas | de2db74 | 2014-03-12 16:07:06 +0000 | [diff] [blame] | 432 | __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 433 | #define pgprot_writecombine(prot) \ |
Catalin Marinas | de2db74 | 2014-03-12 16:07:06 +0000 | [diff] [blame] | 434 | __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN) |
Liviu Dudau | d1e6dc9 | 2014-09-29 15:29:31 +0100 | [diff] [blame] | 435 | #define pgprot_device(prot) \ |
| 436 | __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 437 | #define __HAVE_PHYS_MEM_ACCESS_PROT |
| 438 | struct file; |
| 439 | extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, |
| 440 | unsigned long size, pgprot_t vma_prot); |
| 441 | |
| 442 | #define pmd_none(pmd) (!pmd_val(pmd)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 443 | |
Catalin Marinas | ab4db1f | 2016-05-05 10:44:01 +0100 | [diff] [blame] | 444 | #define pmd_bad(pmd) (!(pmd_val(pmd) & PMD_TABLE_BIT)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 445 | |
Marc Zyngier | 3631160 | 2012-12-07 18:35:41 +0000 | [diff] [blame] | 446 | #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \ |
| 447 | PMD_TYPE_TABLE) |
| 448 | #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \ |
| 449 | PMD_TYPE_SECT) |
| 450 | |
Catalin Marinas | cac4b8c | 2016-02-25 15:53:44 +0000 | [diff] [blame] | 451 | #if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3 |
Qian Cai | 7d4e2dc | 2019-07-31 16:05:45 -0400 | [diff] [blame] | 452 | static inline bool pud_sect(pud_t pud) { return false; } |
| 453 | static inline bool pud_table(pud_t pud) { return true; } |
Steve Capper | 206a2a7 | 2014-05-06 14:02:27 +0100 | [diff] [blame] | 454 | #else |
| 455 | #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \ |
| 456 | PUD_TYPE_SECT) |
zhichang.yuan | 523d6e9 | 2014-12-09 07:26:47 +0000 | [diff] [blame] | 457 | #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \ |
| 458 | PUD_TYPE_TABLE) |
Steve Capper | 206a2a7 | 2014-05-06 14:02:27 +0100 | [diff] [blame] | 459 | #endif |
Marc Zyngier | 3631160 | 2012-12-07 18:35:41 +0000 | [diff] [blame] | 460 | |
Jun Yao | 2330b7c | 2018-09-24 17:15:02 +0100 | [diff] [blame] | 461 | extern pgd_t init_pg_dir[PTRS_PER_PGD]; |
| 462 | extern pgd_t init_pg_end[]; |
| 463 | extern pgd_t swapper_pg_dir[PTRS_PER_PGD]; |
| 464 | extern pgd_t idmap_pg_dir[PTRS_PER_PGD]; |
| 465 | extern pgd_t tramp_pg_dir[PTRS_PER_PGD]; |
| 466 | |
| 467 | extern void set_swapper_pgd(pgd_t *pgdp, pgd_t pgd); |
| 468 | |
| 469 | static inline bool in_swapper_pgdir(void *addr) |
| 470 | { |
| 471 | return ((unsigned long)addr & PAGE_MASK) == |
| 472 | ((unsigned long)swapper_pg_dir & PAGE_MASK); |
| 473 | } |
| 474 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 475 | static inline void set_pmd(pmd_t *pmdp, pmd_t pmd) |
| 476 | { |
James Morse | e9ed821 | 2018-10-05 14:49:16 +0100 | [diff] [blame] | 477 | #ifdef __PAGETABLE_PMD_FOLDED |
| 478 | if (in_swapper_pgdir(pmdp)) { |
Jun Yao | 2330b7c | 2018-09-24 17:15:02 +0100 | [diff] [blame] | 479 | set_swapper_pgd((pgd_t *)pmdp, __pgd(pmd_val(pmd))); |
| 480 | return; |
| 481 | } |
James Morse | e9ed821 | 2018-10-05 14:49:16 +0100 | [diff] [blame] | 482 | #endif /* __PAGETABLE_PMD_FOLDED */ |
Jun Yao | 2330b7c | 2018-09-24 17:15:02 +0100 | [diff] [blame] | 483 | |
Will Deacon | 20a004e | 2018-02-15 11:14:56 +0000 | [diff] [blame] | 484 | WRITE_ONCE(*pmdp, pmd); |
Will Deacon | 0795eda | 2018-08-22 21:36:31 +0100 | [diff] [blame] | 485 | |
Will Deacon | d0b7a30 | 2019-08-22 14:58:37 +0100 | [diff] [blame^] | 486 | if (pmd_valid(pmd)) { |
Will Deacon | 0795eda | 2018-08-22 21:36:31 +0100 | [diff] [blame] | 487 | dsb(ishst); |
Will Deacon | d0b7a30 | 2019-08-22 14:58:37 +0100 | [diff] [blame^] | 488 | isb(); |
| 489 | } |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 490 | } |
| 491 | |
| 492 | static inline void pmd_clear(pmd_t *pmdp) |
| 493 | { |
| 494 | set_pmd(pmdp, __pmd(0)); |
| 495 | } |
| 496 | |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 497 | static inline phys_addr_t pmd_page_paddr(pmd_t pmd) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 498 | { |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 499 | return __pmd_to_phys(pmd); |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 500 | } |
| 501 | |
Qian Cai | 74dd022 | 2019-04-29 13:37:01 -0400 | [diff] [blame] | 502 | static inline void pte_unmap(pte_t *pte) { } |
| 503 | |
Mark Rutland | 053520f | 2016-01-25 11:45:03 +0000 | [diff] [blame] | 504 | /* Find an entry in the third-level page table. */ |
| 505 | #define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)) |
| 506 | |
Will Deacon | f069fab | 2017-09-29 11:29:55 +0100 | [diff] [blame] | 507 | #define pte_offset_phys(dir,addr) (pmd_page_paddr(READ_ONCE(*(dir))) + pte_index(addr) * sizeof(pte_t)) |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 508 | #define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr)))) |
Mark Rutland | 053520f | 2016-01-25 11:45:03 +0000 | [diff] [blame] | 509 | |
| 510 | #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr)) |
Mark Rutland | 053520f | 2016-01-25 11:45:03 +0000 | [diff] [blame] | 511 | |
Mark Rutland | 961faac | 2016-01-25 11:45:07 +0000 | [diff] [blame] | 512 | #define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr)) |
| 513 | #define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr)) |
| 514 | #define pte_clear_fixmap() clear_fixmap(FIX_PTE) |
| 515 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 516 | #define pmd_page(pmd) pfn_to_page(__phys_to_pfn(__pmd_to_phys(pmd))) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 517 | |
Ard Biesheuvel | 6533945 | 2016-02-16 13:52:37 +0100 | [diff] [blame] | 518 | /* use ONLY for statically allocated translation tables */ |
| 519 | #define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr)))) |
| 520 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 521 | /* |
| 522 | * Conversion functions: convert a page and protection to a page entry, |
| 523 | * and a page entry and page directory to the page they refer to. |
| 524 | */ |
| 525 | #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot) |
| 526 | |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 527 | #if CONFIG_PGTABLE_LEVELS > 2 |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 528 | |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 529 | #define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd)) |
| 530 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 531 | #define pud_none(pud) (!pud_val(pud)) |
Catalin Marinas | ab4db1f | 2016-05-05 10:44:01 +0100 | [diff] [blame] | 532 | #define pud_bad(pud) (!(pud_val(pud) & PUD_TABLE_BIT)) |
Punit Agrawal | f02ab08 | 2017-06-08 18:25:26 +0100 | [diff] [blame] | 533 | #define pud_present(pud) pte_present(pud_pte(pud)) |
Will Deacon | 0795eda | 2018-08-22 21:36:31 +0100 | [diff] [blame] | 534 | #define pud_valid(pud) pte_valid(pud_pte(pud)) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 535 | |
| 536 | static inline void set_pud(pud_t *pudp, pud_t pud) |
| 537 | { |
James Morse | e9ed821 | 2018-10-05 14:49:16 +0100 | [diff] [blame] | 538 | #ifdef __PAGETABLE_PUD_FOLDED |
| 539 | if (in_swapper_pgdir(pudp)) { |
Jun Yao | 2330b7c | 2018-09-24 17:15:02 +0100 | [diff] [blame] | 540 | set_swapper_pgd((pgd_t *)pudp, __pgd(pud_val(pud))); |
| 541 | return; |
| 542 | } |
James Morse | e9ed821 | 2018-10-05 14:49:16 +0100 | [diff] [blame] | 543 | #endif /* __PAGETABLE_PUD_FOLDED */ |
Jun Yao | 2330b7c | 2018-09-24 17:15:02 +0100 | [diff] [blame] | 544 | |
Will Deacon | 20a004e | 2018-02-15 11:14:56 +0000 | [diff] [blame] | 545 | WRITE_ONCE(*pudp, pud); |
Will Deacon | 0795eda | 2018-08-22 21:36:31 +0100 | [diff] [blame] | 546 | |
Will Deacon | d0b7a30 | 2019-08-22 14:58:37 +0100 | [diff] [blame^] | 547 | if (pud_valid(pud)) { |
Will Deacon | 0795eda | 2018-08-22 21:36:31 +0100 | [diff] [blame] | 548 | dsb(ishst); |
Will Deacon | d0b7a30 | 2019-08-22 14:58:37 +0100 | [diff] [blame^] | 549 | isb(); |
| 550 | } |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | static inline void pud_clear(pud_t *pudp) |
| 554 | { |
| 555 | set_pud(pudp, __pud(0)); |
| 556 | } |
| 557 | |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 558 | static inline phys_addr_t pud_page_paddr(pud_t pud) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 559 | { |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 560 | return __pud_to_phys(pud); |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 561 | } |
| 562 | |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 563 | /* Find an entry in the second-level page table. */ |
| 564 | #define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1)) |
| 565 | |
Will Deacon | 20a004e | 2018-02-15 11:14:56 +0000 | [diff] [blame] | 566 | #define pmd_offset_phys(dir, addr) (pud_page_paddr(READ_ONCE(*(dir))) + pmd_index(addr) * sizeof(pmd_t)) |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 567 | #define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr)))) |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 568 | |
Mark Rutland | 961faac | 2016-01-25 11:45:07 +0000 | [diff] [blame] | 569 | #define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr)) |
| 570 | #define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr)) |
| 571 | #define pmd_clear_fixmap() clear_fixmap(FIX_PMD) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 572 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 573 | #define pud_page(pud) pfn_to_page(__phys_to_pfn(__pud_to_phys(pud))) |
Steve Capper | 29e5694 | 2014-10-09 15:29:25 -0700 | [diff] [blame] | 574 | |
Ard Biesheuvel | 6533945 | 2016-02-16 13:52:37 +0100 | [diff] [blame] | 575 | /* use ONLY for statically allocated translation tables */ |
| 576 | #define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr)))) |
| 577 | |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 578 | #else |
| 579 | |
| 580 | #define pud_page_paddr(pud) ({ BUILD_BUG(); 0; }) |
| 581 | |
Mark Rutland | 961faac | 2016-01-25 11:45:07 +0000 | [diff] [blame] | 582 | /* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */ |
| 583 | #define pmd_set_fixmap(addr) NULL |
| 584 | #define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp) |
| 585 | #define pmd_clear_fixmap() |
| 586 | |
Ard Biesheuvel | 6533945 | 2016-02-16 13:52:37 +0100 | [diff] [blame] | 587 | #define pmd_offset_kimg(dir,addr) ((pmd_t *)dir) |
| 588 | |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 589 | #endif /* CONFIG_PGTABLE_LEVELS > 2 */ |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 590 | |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 591 | #if CONFIG_PGTABLE_LEVELS > 3 |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 592 | |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 593 | #define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud)) |
| 594 | |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 595 | #define pgd_none(pgd) (!pgd_val(pgd)) |
| 596 | #define pgd_bad(pgd) (!(pgd_val(pgd) & 2)) |
| 597 | #define pgd_present(pgd) (pgd_val(pgd)) |
| 598 | |
| 599 | static inline void set_pgd(pgd_t *pgdp, pgd_t pgd) |
| 600 | { |
Jun Yao | 2330b7c | 2018-09-24 17:15:02 +0100 | [diff] [blame] | 601 | if (in_swapper_pgdir(pgdp)) { |
| 602 | set_swapper_pgd(pgdp, pgd); |
| 603 | return; |
| 604 | } |
| 605 | |
Will Deacon | 20a004e | 2018-02-15 11:14:56 +0000 | [diff] [blame] | 606 | WRITE_ONCE(*pgdp, pgd); |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 607 | dsb(ishst); |
| 608 | } |
| 609 | |
| 610 | static inline void pgd_clear(pgd_t *pgdp) |
| 611 | { |
| 612 | set_pgd(pgdp, __pgd(0)); |
| 613 | } |
| 614 | |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 615 | static inline phys_addr_t pgd_page_paddr(pgd_t pgd) |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 616 | { |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 617 | return __pgd_to_phys(pgd); |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 618 | } |
| 619 | |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 620 | /* Find an entry in the frst-level page table. */ |
| 621 | #define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1)) |
| 622 | |
Will Deacon | 20a004e | 2018-02-15 11:14:56 +0000 | [diff] [blame] | 623 | #define pud_offset_phys(dir, addr) (pgd_page_paddr(READ_ONCE(*(dir))) + pud_index(addr) * sizeof(pud_t)) |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 624 | #define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr)))) |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 625 | |
Mark Rutland | 961faac | 2016-01-25 11:45:07 +0000 | [diff] [blame] | 626 | #define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr)) |
| 627 | #define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr)) |
| 628 | #define pud_clear_fixmap() clear_fixmap(FIX_PUD) |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 629 | |
Kristina Martsenko | 75387b9 | 2017-12-13 17:07:21 +0000 | [diff] [blame] | 630 | #define pgd_page(pgd) pfn_to_page(__phys_to_pfn(__pgd_to_phys(pgd))) |
Jungseok Lee | 5d96e0c | 2014-12-20 00:49:40 +0000 | [diff] [blame] | 631 | |
Ard Biesheuvel | 6533945 | 2016-02-16 13:52:37 +0100 | [diff] [blame] | 632 | /* use ONLY for statically allocated translation tables */ |
| 633 | #define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr)))) |
| 634 | |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 635 | #else |
| 636 | |
| 637 | #define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;}) |
| 638 | |
Mark Rutland | 961faac | 2016-01-25 11:45:07 +0000 | [diff] [blame] | 639 | /* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */ |
| 640 | #define pud_set_fixmap(addr) NULL |
| 641 | #define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp) |
| 642 | #define pud_clear_fixmap() |
| 643 | |
Ard Biesheuvel | 6533945 | 2016-02-16 13:52:37 +0100 | [diff] [blame] | 644 | #define pud_offset_kimg(dir,addr) ((pud_t *)dir) |
| 645 | |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 646 | #endif /* CONFIG_PGTABLE_LEVELS > 3 */ |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 647 | |
Catalin Marinas | 7078db4 | 2014-07-21 14:52:49 +0100 | [diff] [blame] | 648 | #define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd)) |
| 649 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 650 | /* to find an entry in a page-table-directory */ |
| 651 | #define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1)) |
| 652 | |
Mark Rutland | dca56dc | 2016-01-25 11:45:04 +0000 | [diff] [blame] | 653 | #define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr)) |
| 654 | |
| 655 | #define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr))) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 656 | |
| 657 | /* to find an entry in a kernel page-table-directory */ |
| 658 | #define pgd_offset_k(addr) pgd_offset(&init_mm, addr) |
| 659 | |
Mark Rutland | 961faac | 2016-01-25 11:45:07 +0000 | [diff] [blame] | 660 | #define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr)) |
| 661 | #define pgd_clear_fixmap() clear_fixmap(FIX_PGD) |
| 662 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 663 | static inline pte_t pte_modify(pte_t pte, pgprot_t newprot) |
| 664 | { |
Will Deacon | a6fadf7 | 2012-12-18 14:15:15 +0000 | [diff] [blame] | 665 | const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY | |
Steve Capper | 1a541b4 | 2015-10-01 13:06:07 +0100 | [diff] [blame] | 666 | PTE_PROT_NONE | PTE_VALID | PTE_WRITE; |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 667 | /* preserve the hardware dirty information */ |
| 668 | if (pte_hw_dirty(pte)) |
Catalin Marinas | 62d96c7 | 2015-09-11 18:22:01 +0100 | [diff] [blame] | 669 | pte = pte_mkdirty(pte); |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 670 | pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask); |
| 671 | return pte; |
| 672 | } |
| 673 | |
Steve Capper | 9c7e535 | 2014-02-25 10:02:13 +0000 | [diff] [blame] | 674 | static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot) |
| 675 | { |
| 676 | return pte_pmd(pte_modify(pmd_pte(pmd), newprot)); |
| 677 | } |
| 678 | |
Catalin Marinas | 66dbd6e | 2016-04-13 16:01:22 +0100 | [diff] [blame] | 679 | #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS |
| 680 | extern int ptep_set_access_flags(struct vm_area_struct *vma, |
| 681 | unsigned long address, pte_t *ptep, |
| 682 | pte_t entry, int dirty); |
| 683 | |
Catalin Marinas | 282aa70 | 2016-05-05 10:44:00 +0100 | [diff] [blame] | 684 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE |
| 685 | #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS |
| 686 | static inline int pmdp_set_access_flags(struct vm_area_struct *vma, |
| 687 | unsigned long address, pmd_t *pmdp, |
| 688 | pmd_t entry, int dirty) |
| 689 | { |
| 690 | return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty); |
| 691 | } |
Robin Murphy | 73b20c8 | 2019-07-16 16:30:51 -0700 | [diff] [blame] | 692 | |
| 693 | static inline int pud_devmap(pud_t pud) |
| 694 | { |
| 695 | return 0; |
| 696 | } |
| 697 | |
| 698 | static inline int pgd_devmap(pgd_t pgd) |
| 699 | { |
| 700 | return 0; |
| 701 | } |
Catalin Marinas | 282aa70 | 2016-05-05 10:44:00 +0100 | [diff] [blame] | 702 | #endif |
| 703 | |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 704 | /* |
| 705 | * Atomic pte/pmd modifications. |
| 706 | */ |
| 707 | #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG |
Catalin Marinas | 0648505 | 2016-04-13 17:57:37 +0100 | [diff] [blame] | 708 | static inline int __ptep_test_and_clear_young(pte_t *ptep) |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 709 | { |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 710 | pte_t old_pte, pte; |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 711 | |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 712 | pte = READ_ONCE(*ptep); |
| 713 | do { |
| 714 | old_pte = pte; |
| 715 | pte = pte_mkold(pte); |
| 716 | pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep), |
| 717 | pte_val(old_pte), pte_val(pte)); |
| 718 | } while (pte_val(pte) != pte_val(old_pte)); |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 719 | |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 720 | return pte_young(pte); |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 721 | } |
| 722 | |
Catalin Marinas | 0648505 | 2016-04-13 17:57:37 +0100 | [diff] [blame] | 723 | static inline int ptep_test_and_clear_young(struct vm_area_struct *vma, |
| 724 | unsigned long address, |
| 725 | pte_t *ptep) |
| 726 | { |
| 727 | return __ptep_test_and_clear_young(ptep); |
| 728 | } |
| 729 | |
Alex Van Brunt | 3403e56 | 2018-10-29 14:55:58 +0530 | [diff] [blame] | 730 | #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH |
| 731 | static inline int ptep_clear_flush_young(struct vm_area_struct *vma, |
| 732 | unsigned long address, pte_t *ptep) |
| 733 | { |
| 734 | int young = ptep_test_and_clear_young(vma, address, ptep); |
| 735 | |
| 736 | if (young) { |
| 737 | /* |
| 738 | * We can elide the trailing DSB here since the worst that can |
| 739 | * happen is that a CPU continues to use the young entry in its |
| 740 | * TLB and we mistakenly reclaim the associated page. The |
| 741 | * window for such an event is bounded by the next |
| 742 | * context-switch, which provides a DSB to complete the TLB |
| 743 | * invalidation. |
| 744 | */ |
| 745 | flush_tlb_page_nosync(vma, address); |
| 746 | } |
| 747 | |
| 748 | return young; |
| 749 | } |
| 750 | |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 751 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE |
| 752 | #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG |
| 753 | static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma, |
| 754 | unsigned long address, |
| 755 | pmd_t *pmdp) |
| 756 | { |
| 757 | return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp); |
| 758 | } |
| 759 | #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ |
| 760 | |
| 761 | #define __HAVE_ARCH_PTEP_GET_AND_CLEAR |
| 762 | static inline pte_t ptep_get_and_clear(struct mm_struct *mm, |
| 763 | unsigned long address, pte_t *ptep) |
| 764 | { |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 765 | return __pte(xchg_relaxed(&pte_val(*ptep), 0)); |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 766 | } |
| 767 | |
| 768 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE |
Catalin Marinas | 911f56e | 2016-05-05 10:43:59 +0100 | [diff] [blame] | 769 | #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR |
| 770 | static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm, |
| 771 | unsigned long address, pmd_t *pmdp) |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 772 | { |
| 773 | return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp)); |
| 774 | } |
| 775 | #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ |
| 776 | |
| 777 | /* |
Steve Capper | 8781bcbc | 2017-12-01 17:22:14 +0000 | [diff] [blame] | 778 | * ptep_set_wrprotect - mark read-only while trasferring potential hardware |
| 779 | * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit. |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 780 | */ |
| 781 | #define __HAVE_ARCH_PTEP_SET_WRPROTECT |
| 782 | static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep) |
| 783 | { |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 784 | pte_t old_pte, pte; |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 785 | |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 786 | pte = READ_ONCE(*ptep); |
| 787 | do { |
| 788 | old_pte = pte; |
Steve Capper | 8781bcbc | 2017-12-01 17:22:14 +0000 | [diff] [blame] | 789 | /* |
| 790 | * If hardware-dirty (PTE_WRITE/DBM bit set and PTE_RDONLY |
| 791 | * clear), set the PTE_DIRTY bit. |
| 792 | */ |
| 793 | if (pte_hw_dirty(pte)) |
| 794 | pte = pte_mkdirty(pte); |
Catalin Marinas | 3bbf715 | 2017-06-26 14:27:36 +0100 | [diff] [blame] | 795 | pte = pte_wrprotect(pte); |
| 796 | pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep), |
| 797 | pte_val(old_pte), pte_val(pte)); |
| 798 | } while (pte_val(pte) != pte_val(old_pte)); |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 799 | } |
| 800 | |
| 801 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE |
| 802 | #define __HAVE_ARCH_PMDP_SET_WRPROTECT |
| 803 | static inline void pmdp_set_wrprotect(struct mm_struct *mm, |
| 804 | unsigned long address, pmd_t *pmdp) |
| 805 | { |
| 806 | ptep_set_wrprotect(mm, address, (pte_t *)pmdp); |
| 807 | } |
Catalin Marinas | 1d78a62 | 2018-01-31 16:17:55 -0800 | [diff] [blame] | 808 | |
| 809 | #define pmdp_establish pmdp_establish |
| 810 | static inline pmd_t pmdp_establish(struct vm_area_struct *vma, |
| 811 | unsigned long address, pmd_t *pmdp, pmd_t pmd) |
| 812 | { |
| 813 | return __pmd(xchg_relaxed(&pmd_val(*pmdp), pmd_val(pmd))); |
| 814 | } |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 815 | #endif |
Catalin Marinas | 2f4b829 | 2015-07-10 17:24:28 +0100 | [diff] [blame] | 816 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 817 | /* |
| 818 | * Encode and decode a swap entry: |
Catalin Marinas | 3676f9e | 2013-11-27 16:59:27 +0000 | [diff] [blame] | 819 | * bits 0-1: present (must be zero) |
Kirill A. Shutemov | 9b3e661 | 2015-02-10 14:10:15 -0800 | [diff] [blame] | 820 | * bits 2-7: swap type |
| 821 | * bits 8-57: swap offset |
Catalin Marinas | fdc69e7 | 2016-03-09 16:31:29 +0000 | [diff] [blame] | 822 | * bit 58: PTE_PROT_NONE (must be zero) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 823 | */ |
Kirill A. Shutemov | 9b3e661 | 2015-02-10 14:10:15 -0800 | [diff] [blame] | 824 | #define __SWP_TYPE_SHIFT 2 |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 825 | #define __SWP_TYPE_BITS 6 |
Kirill A. Shutemov | 9b3e661 | 2015-02-10 14:10:15 -0800 | [diff] [blame] | 826 | #define __SWP_OFFSET_BITS 50 |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 827 | #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1) |
| 828 | #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT) |
Catalin Marinas | 3676f9e | 2013-11-27 16:59:27 +0000 | [diff] [blame] | 829 | #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 830 | |
| 831 | #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK) |
Catalin Marinas | 3676f9e | 2013-11-27 16:59:27 +0000 | [diff] [blame] | 832 | #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK) |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 833 | #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) }) |
| 834 | |
| 835 | #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) }) |
| 836 | #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val }) |
| 837 | |
| 838 | /* |
| 839 | * Ensure that there are not more swap files than can be encoded in the kernel |
Geert Uytterhoeven | aad9061 | 2014-03-11 11:23:39 +0100 | [diff] [blame] | 840 | * PTEs. |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 841 | */ |
| 842 | #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS) |
| 843 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 844 | extern int kern_addr_valid(unsigned long addr); |
| 845 | |
| 846 | #include <asm-generic/pgtable.h> |
| 847 | |
Mike Rapoport | 615c48a | 2019-06-18 10:32:29 +0300 | [diff] [blame] | 848 | static inline void pgtable_cache_init(void) { } |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 849 | |
Will Deacon | cba3574 | 2015-07-16 19:26:02 +0100 | [diff] [blame] | 850 | /* |
| 851 | * On AArch64, the cache coherency is handled via the set_pte_at() function. |
| 852 | */ |
| 853 | static inline void update_mmu_cache(struct vm_area_struct *vma, |
| 854 | unsigned long addr, pte_t *ptep) |
| 855 | { |
| 856 | /* |
Will Deacon | 120798d | 2015-10-06 18:46:30 +0100 | [diff] [blame] | 857 | * We don't do anything here, so there's a very small chance of |
| 858 | * us retaking a user fault which we just fixed up. The alternative |
| 859 | * is doing a dsb(ishst), but that penalises the fastpath. |
Will Deacon | cba3574 | 2015-07-16 19:26:02 +0100 | [diff] [blame] | 860 | */ |
Will Deacon | cba3574 | 2015-07-16 19:26:02 +0100 | [diff] [blame] | 861 | } |
| 862 | |
| 863 | #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0) |
| 864 | |
Catalin Marinas | 7db743c | 2015-10-16 14:34:50 +0100 | [diff] [blame] | 865 | #define kc_vaddr_to_offset(v) ((v) & ~VA_START) |
| 866 | #define kc_offset_to_vaddr(o) ((o) | VA_START) |
| 867 | |
Kristina Martsenko | 529c4b0 | 2017-12-13 17:07:18 +0000 | [diff] [blame] | 868 | #ifdef CONFIG_ARM64_PA_BITS_52 |
| 869 | #define phys_to_ttbr(addr) (((addr) | ((addr) >> 46)) & TTBR_BADDR_MASK_52) |
| 870 | #else |
| 871 | #define phys_to_ttbr(addr) (addr) |
| 872 | #endif |
| 873 | |
Catalin Marinas | 4f04d8f | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 874 | #endif /* !__ASSEMBLY__ */ |
| 875 | |
| 876 | #endif /* __ASM_PGTABLE_H */ |