blob: 0eef6064bf3be9f31c9aa2ca03edb048bfe0623c [file] [log] [blame]
Catalin Marinas4f04d8f2012-03-05 11:49:27 +00001/*
2 * Copyright (C) 2012 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_PGTABLE_H
17#define __ASM_PGTABLE_H
18
Catalin Marinas2f4b8292015-07-10 17:24:28 +010019#include <asm/bug.h>
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000020#include <asm/proc-fns.h>
21
22#include <asm/memory.h>
23#include <asm/pgtable-hwdef.h>
Mark Rutland3eca86e2016-02-26 14:31:32 +000024#include <asm/pgtable-prot.h>
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000025
26/*
Ard Biesheuvel3e1907d2016-03-30 16:46:00 +020027 * VMALLOC range.
Catalin Marinas08375192014-07-16 17:42:43 +010028 *
Ard Biesheuvelf9040772016-02-16 13:52:40 +010029 * VMALLOC_START: beginning of the kernel vmalloc space
Ard Biesheuvel3e1907d2016-03-30 16:46:00 +020030 * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space
31 * and fixed mappings
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000032 */
Ard Biesheuvelf9040772016-02-16 13:52:40 +010033#define VMALLOC_START (MODULES_END)
Catalin Marinas08375192014-07-16 17:42:43 +010034#define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000035
Ard Biesheuvel3bab79e2016-03-30 14:25:48 +020036#define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000037
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080038#define FIRST_USER_ADDRESS 0UL
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000039
40#ifndef __ASSEMBLY__
Catalin Marinas2f4b8292015-07-10 17:24:28 +010041
Mark Rutland961faac2016-01-25 11:45:07 +000042#include <asm/fixmap.h>
Catalin Marinas2f4b8292015-07-10 17:24:28 +010043#include <linux/mmdebug.h>
44
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000045extern void __pte_error(const char *file, int line, unsigned long val);
46extern void __pmd_error(const char *file, int line, unsigned long val);
Jungseok Leec79b954b2014-05-12 18:40:51 +090047extern void __pud_error(const char *file, int line, unsigned long val);
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000048extern void __pgd_error(const char *file, int line, unsigned long val);
49
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000050/*
51 * ZERO_PAGE is a global shared page that is always zero: used
52 * for zero-mapped memory areas etc..
53 */
Mark Rutland5227cfa2016-01-25 11:44:57 +000054extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
Laura Abbott2077be62017-01-10 13:35:49 -080055#define ZERO_PAGE(vaddr) phys_to_page(__pa_symbol(empty_zero_page))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000056
Catalin Marinas7078db42014-07-21 14:52:49 +010057#define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
58
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000059#define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
60
61#define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
62
63#define pte_none(pte) (!pte_val(pte))
64#define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
65#define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
Catalin Marinas7078db42014-07-21 14:52:49 +010066
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000067/*
68 * The following only work if pte_present(). Undefined behaviour otherwise.
69 */
Steve Capper84fe6822014-02-25 11:38:53 +000070#define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
Steve Capper84fe6822014-02-25 11:38:53 +000071#define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
72#define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
73#define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
Catalin Marinasec663d92017-01-27 10:54:12 +000074#define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN))
Jeremy Linton93ef6662015-10-07 12:00:21 -050075#define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000076
Catalin Marinas2f4b8292015-07-10 17:24:28 +010077#ifdef CONFIG_ARM64_HW_AFDBM
Catalin Marinasb8474152015-09-11 18:22:00 +010078#define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
Catalin Marinas2f4b8292015-07-10 17:24:28 +010079#else
80#define pte_hw_dirty(pte) (0)
81#endif
82#define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
83#define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
84
Will Deacon766ffb62015-07-28 16:14:03 +010085#define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
Catalin Marinasec663d92017-01-27 10:54:12 +000086/*
87 * Execute-only user mappings do not have the PTE_USER bit set. All valid
88 * kernel mappings have the PTE_UXN bit set.
89 */
90#define pte_valid_not_user(pte) \
91 ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN))
Will Deacon76c714b2015-10-30 18:56:19 +000092#define pte_valid_young(pte) \
93 ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
94
95/*
96 * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
97 * so that we don't erroneously return false for pages that have been
98 * remapped as PROT_NONE but are yet to be flushed from the TLB.
99 */
100#define pte_accessible(mm, pte) \
101 (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000102
Laura Abbottb6d4f282014-08-19 20:41:42 +0100103static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
104{
105 pte_val(pte) &= ~pgprot_val(prot);
106 return pte;
107}
108
109static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
110{
111 pte_val(pte) |= pgprot_val(prot);
112 return pte;
113}
114
Steve Capper44b6dfc2014-01-15 14:07:12 +0000115static inline pte_t pte_wrprotect(pte_t pte)
116{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100117 return clear_pte_bit(pte, __pgprot(PTE_WRITE));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000118}
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000119
Steve Capper44b6dfc2014-01-15 14:07:12 +0000120static inline pte_t pte_mkwrite(pte_t pte)
121{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100122 return set_pte_bit(pte, __pgprot(PTE_WRITE));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000123}
124
125static inline pte_t pte_mkclean(pte_t pte)
126{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100127 return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000128}
129
130static inline pte_t pte_mkdirty(pte_t pte)
131{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100132 return set_pte_bit(pte, __pgprot(PTE_DIRTY));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000133}
134
135static inline pte_t pte_mkold(pte_t pte)
136{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100137 return clear_pte_bit(pte, __pgprot(PTE_AF));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000138}
139
140static inline pte_t pte_mkyoung(pte_t pte)
141{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100142 return set_pte_bit(pte, __pgprot(PTE_AF));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000143}
144
145static inline pte_t pte_mkspecial(pte_t pte)
146{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100147 return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000148}
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000149
Jeremy Linton93ef6662015-10-07 12:00:21 -0500150static inline pte_t pte_mkcont(pte_t pte)
151{
David Woods66b39232015-12-17 14:31:26 -0500152 pte = set_pte_bit(pte, __pgprot(PTE_CONT));
153 return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
Jeremy Linton93ef6662015-10-07 12:00:21 -0500154}
155
156static inline pte_t pte_mknoncont(pte_t pte)
157{
158 return clear_pte_bit(pte, __pgprot(PTE_CONT));
159}
160
James Morse5ebe3a42016-08-24 18:27:30 +0100161static inline pte_t pte_clear_rdonly(pte_t pte)
162{
163 return clear_pte_bit(pte, __pgprot(PTE_RDONLY));
164}
165
166static inline pte_t pte_mkpresent(pte_t pte)
167{
168 return set_pte_bit(pte, __pgprot(PTE_VALID));
169}
170
David Woods66b39232015-12-17 14:31:26 -0500171static inline pmd_t pmd_mkcont(pmd_t pmd)
172{
173 return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
174}
175
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000176static inline void set_pte(pte_t *ptep, pte_t pte)
177{
178 *ptep = pte;
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100179
180 /*
181 * Only if the new pte is valid and kernel, otherwise TLB maintenance
182 * or update_mmu_cache() have the necessary barriers.
183 */
Catalin Marinasec663d92017-01-27 10:54:12 +0000184 if (pte_valid_not_user(pte)) {
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100185 dsb(ishst);
186 isb();
187 }
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000188}
189
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100190struct mm_struct;
191struct vm_area_struct;
192
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000193extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
194
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100195/*
196 * PTE bits configuration in the presence of hardware Dirty Bit Management
197 * (PTE_WRITE == PTE_DBM):
198 *
199 * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
200 * 0 0 | 1 0 0
201 * 0 1 | 1 1 0
202 * 1 0 | 1 0 1
203 * 1 1 | 0 1 x
204 *
205 * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
206 * the page fault mechanism. Checking the dirty status of a pte becomes:
207 *
Catalin Marinasb8474152015-09-11 18:22:00 +0100208 * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100209 */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000210static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
211 pte_t *ptep, pte_t pte)
212{
Catalin Marinasfdc69e72016-03-09 16:31:29 +0000213 if (pte_present(pte)) {
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100214 if (pte_sw_dirty(pte) && pte_write(pte))
Steve Capperc2c93e52014-01-15 14:07:13 +0000215 pte_val(pte) &= ~PTE_RDONLY;
216 else
217 pte_val(pte) |= PTE_RDONLY;
Catalin Marinasec663d92017-01-27 10:54:12 +0000218 if (pte_user_exec(pte) && !pte_special(pte))
Catalin Marinasac15bd62016-01-07 16:07:20 +0000219 __sync_icache_dcache(pte, addr);
Will Deacon02522462013-01-09 11:08:10 +0000220 }
221
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100222 /*
223 * If the existing pte is valid, check for potential race with
224 * hardware updates of the pte (ptep_set_access_flags safely changes
225 * valid ptes without going through an invalid entry).
226 */
Catalin Marinas82d34002015-12-08 17:39:15 +0000227 if (IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
228 pte_valid(*ptep) && pte_valid(pte)) {
229 VM_WARN_ONCE(!pte_young(pte),
230 "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
231 __func__, pte_val(*ptep), pte_val(pte));
232 VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
233 "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
234 __func__, pte_val(*ptep), pte_val(pte));
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100235 }
236
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000237 set_pte(ptep, pte);
238}
239
Steve Capper747a70e2016-08-03 15:15:55 +0100240#define __HAVE_ARCH_PTE_SAME
241static inline int pte_same(pte_t pte_a, pte_t pte_b)
242{
243 pteval_t lhs, rhs;
244
245 lhs = pte_val(pte_a);
246 rhs = pte_val(pte_b);
247
248 if (pte_present(pte_a))
249 lhs &= ~PTE_RDONLY;
250
251 if (pte_present(pte_b))
252 rhs &= ~PTE_RDONLY;
253
254 return (lhs == rhs);
255}
256
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000257/*
258 * Huge pte definitions.
259 */
Steve Capper084bd292013-04-10 13:48:00 +0100260#define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
261#define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
262
263/*
264 * Hugetlb definitions.
265 */
David Woods66b39232015-12-17 14:31:26 -0500266#define HUGE_MAX_HSTATE 4
Steve Capper084bd292013-04-10 13:48:00 +0100267#define HPAGE_SHIFT PMD_SHIFT
268#define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
269#define HPAGE_MASK (~(HPAGE_SIZE - 1))
270#define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000271
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000272#define __HAVE_ARCH_PTE_SPECIAL
273
Steve Capper29e56942014-10-09 15:29:25 -0700274static inline pte_t pud_pte(pud_t pud)
275{
276 return __pte(pud_val(pud));
277}
278
279static inline pmd_t pud_pmd(pud_t pud)
280{
281 return __pmd(pud_val(pud));
282}
283
Steve Capper9c7e5352014-02-25 10:02:13 +0000284static inline pte_t pmd_pte(pmd_t pmd)
285{
286 return __pte(pmd_val(pmd));
287}
Steve Capperaf074842013-04-19 16:23:57 +0100288
Steve Capper9c7e5352014-02-25 10:02:13 +0000289static inline pmd_t pte_pmd(pte_t pte)
290{
291 return __pmd(pte_val(pte));
292}
Steve Capperaf074842013-04-19 16:23:57 +0100293
Ard Biesheuvel8ce837c2014-10-20 15:42:07 +0200294static inline pgprot_t mk_sect_prot(pgprot_t prot)
295{
296 return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
297}
298
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -0700299#ifdef CONFIG_NUMA_BALANCING
300/*
301 * See the comment in include/asm-generic/pgtable.h
302 */
303static inline int pte_protnone(pte_t pte)
304{
305 return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
306}
307
308static inline int pmd_protnone(pmd_t pmd)
309{
310 return pte_protnone(pmd_pte(pmd));
311}
312#endif
313
Steve Capperaf074842013-04-19 16:23:57 +0100314/*
315 * THP definitions.
316 */
Steve Capperaf074842013-04-19 16:23:57 +0100317
318#ifdef CONFIG_TRANSPARENT_HUGEPAGE
319#define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
Steve Capper29e56942014-10-09 15:29:25 -0700320#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
Steve Capperaf074842013-04-19 16:23:57 +0100321
Catalin Marinas5bb1cc02016-05-05 10:44:02 +0100322#define pmd_present(pmd) pte_present(pmd_pte(pmd))
Kirill A. Shutemovc164e032014-12-10 15:44:36 -0800323#define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
Steve Capper9c7e5352014-02-25 10:02:13 +0000324#define pmd_young(pmd) pte_young(pmd_pte(pmd))
325#define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
Steve Capper9c7e5352014-02-25 10:02:13 +0000326#define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
327#define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
Catalin Marinasab4db1f2016-05-05 10:44:01 +0100328#define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
Steve Capper9c7e5352014-02-25 10:02:13 +0000329#define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
330#define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
Catalin Marinas5bb1cc02016-05-05 10:44:02 +0100331#define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
Steve Capperaf074842013-04-19 16:23:57 +0100332
Suzuki K Poulose0dbd3b12016-03-15 10:46:34 +0000333#define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd))
334
Steve Capper9c7e5352014-02-25 10:02:13 +0000335#define __HAVE_ARCH_PMD_WRITE
336#define pmd_write(pmd) pte_write(pmd_pte(pmd))
Steve Capperaf074842013-04-19 16:23:57 +0100337
338#define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
339
340#define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
341#define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
342#define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
343
Steve Capper29e56942014-10-09 15:29:25 -0700344#define pud_write(pud) pte_write(pud_pte(pud))
Steve Capper206a2a72014-05-06 14:02:27 +0100345#define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
Steve Capperaf074842013-04-19 16:23:57 +0100346
Will Deaconceb21832014-05-27 19:11:58 +0100347#define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
Steve Capperaf074842013-04-19 16:23:57 +0100348
Catalin Marinasa501e322014-04-03 15:57:15 +0100349#define __pgprot_modify(prot,mask,bits) \
350 __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
351
Steve Capperaf074842013-04-19 16:23:57 +0100352/*
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000353 * Mark the prot value as uncacheable and unbufferable.
354 */
355#define pgprot_noncached(prot) \
Catalin Marinasde2db742014-03-12 16:07:06 +0000356 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000357#define pgprot_writecombine(prot) \
Catalin Marinasde2db742014-03-12 16:07:06 +0000358 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100359#define pgprot_device(prot) \
360 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000361#define __HAVE_PHYS_MEM_ACCESS_PROT
362struct file;
363extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
364 unsigned long size, pgprot_t vma_prot);
365
366#define pmd_none(pmd) (!pmd_val(pmd))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000367
Catalin Marinasab4db1f2016-05-05 10:44:01 +0100368#define pmd_bad(pmd) (!(pmd_val(pmd) & PMD_TABLE_BIT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000369
Marc Zyngier36311602012-12-07 18:35:41 +0000370#define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
371 PMD_TYPE_TABLE)
372#define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
373 PMD_TYPE_SECT)
374
Catalin Marinascac4b8c2016-02-25 15:53:44 +0000375#if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
Steve Capper206a2a72014-05-06 14:02:27 +0100376#define pud_sect(pud) (0)
zhichang.yuan523d6e92014-12-09 07:26:47 +0000377#define pud_table(pud) (1)
Steve Capper206a2a72014-05-06 14:02:27 +0100378#else
379#define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
380 PUD_TYPE_SECT)
zhichang.yuan523d6e92014-12-09 07:26:47 +0000381#define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
382 PUD_TYPE_TABLE)
Steve Capper206a2a72014-05-06 14:02:27 +0100383#endif
Marc Zyngier36311602012-12-07 18:35:41 +0000384
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000385static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
386{
387 *pmdp = pmd;
Will Deacon98f76852014-05-02 16:24:10 +0100388 dsb(ishst);
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100389 isb();
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000390}
391
392static inline void pmd_clear(pmd_t *pmdp)
393{
394 set_pmd(pmdp, __pmd(0));
395}
396
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000397static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000398{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000399 return pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK;
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000400}
401
Mark Rutland053520f2016-01-25 11:45:03 +0000402/* Find an entry in the third-level page table. */
403#define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
404
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000405#define pte_offset_phys(dir,addr) (pmd_page_paddr(*(dir)) + pte_index(addr) * sizeof(pte_t))
406#define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
Mark Rutland053520f2016-01-25 11:45:03 +0000407
408#define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
409#define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
410#define pte_unmap(pte) do { } while (0)
411#define pte_unmap_nested(pte) do { } while (0)
412
Mark Rutland961faac2016-01-25 11:45:07 +0000413#define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
414#define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
415#define pte_clear_fixmap() clear_fixmap(FIX_PTE)
416
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000417#define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
418
Ard Biesheuvel65339452016-02-16 13:52:37 +0100419/* use ONLY for statically allocated translation tables */
420#define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
421
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000422/*
423 * Conversion functions: convert a page and protection to a page entry,
424 * and a page entry and page directory to the page they refer to.
425 */
426#define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
427
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700428#if CONFIG_PGTABLE_LEVELS > 2
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000429
Catalin Marinas7078db42014-07-21 14:52:49 +0100430#define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
431
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000432#define pud_none(pud) (!pud_val(pud))
Catalin Marinasab4db1f2016-05-05 10:44:01 +0100433#define pud_bad(pud) (!(pud_val(pud) & PUD_TABLE_BIT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000434#define pud_present(pud) (pud_val(pud))
435
436static inline void set_pud(pud_t *pudp, pud_t pud)
437{
438 *pudp = pud;
Will Deacon98f76852014-05-02 16:24:10 +0100439 dsb(ishst);
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100440 isb();
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000441}
442
443static inline void pud_clear(pud_t *pudp)
444{
445 set_pud(pudp, __pud(0));
446}
447
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000448static inline phys_addr_t pud_page_paddr(pud_t pud)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000449{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000450 return pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK;
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000451}
452
Catalin Marinas7078db42014-07-21 14:52:49 +0100453/* Find an entry in the second-level page table. */
454#define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
455
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000456#define pmd_offset_phys(dir, addr) (pud_page_paddr(*(dir)) + pmd_index(addr) * sizeof(pmd_t))
457#define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
Catalin Marinas7078db42014-07-21 14:52:49 +0100458
Mark Rutland961faac2016-01-25 11:45:07 +0000459#define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
460#define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
461#define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000462
Jungseok Lee5d96e0c2014-12-20 00:49:40 +0000463#define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
Steve Capper29e56942014-10-09 15:29:25 -0700464
Ard Biesheuvel65339452016-02-16 13:52:37 +0100465/* use ONLY for statically allocated translation tables */
466#define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
467
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000468#else
469
470#define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
471
Mark Rutland961faac2016-01-25 11:45:07 +0000472/* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
473#define pmd_set_fixmap(addr) NULL
474#define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
475#define pmd_clear_fixmap()
476
Ard Biesheuvel65339452016-02-16 13:52:37 +0100477#define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
478
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700479#endif /* CONFIG_PGTABLE_LEVELS > 2 */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000480
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700481#if CONFIG_PGTABLE_LEVELS > 3
Jungseok Leec79b954b2014-05-12 18:40:51 +0900482
Catalin Marinas7078db42014-07-21 14:52:49 +0100483#define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
484
Jungseok Leec79b954b2014-05-12 18:40:51 +0900485#define pgd_none(pgd) (!pgd_val(pgd))
486#define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
487#define pgd_present(pgd) (pgd_val(pgd))
488
489static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
490{
491 *pgdp = pgd;
492 dsb(ishst);
493}
494
495static inline void pgd_clear(pgd_t *pgdp)
496{
497 set_pgd(pgdp, __pgd(0));
498}
499
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000500static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
Jungseok Leec79b954b2014-05-12 18:40:51 +0900501{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000502 return pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK;
Jungseok Leec79b954b2014-05-12 18:40:51 +0900503}
504
Catalin Marinas7078db42014-07-21 14:52:49 +0100505/* Find an entry in the frst-level page table. */
506#define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
507
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000508#define pud_offset_phys(dir, addr) (pgd_page_paddr(*(dir)) + pud_index(addr) * sizeof(pud_t))
509#define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
Catalin Marinas7078db42014-07-21 14:52:49 +0100510
Mark Rutland961faac2016-01-25 11:45:07 +0000511#define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
512#define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
513#define pud_clear_fixmap() clear_fixmap(FIX_PUD)
Jungseok Leec79b954b2014-05-12 18:40:51 +0900514
Jungseok Lee5d96e0c2014-12-20 00:49:40 +0000515#define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
516
Ard Biesheuvel65339452016-02-16 13:52:37 +0100517/* use ONLY for statically allocated translation tables */
518#define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
519
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000520#else
521
522#define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
523
Mark Rutland961faac2016-01-25 11:45:07 +0000524/* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
525#define pud_set_fixmap(addr) NULL
526#define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
527#define pud_clear_fixmap()
528
Ard Biesheuvel65339452016-02-16 13:52:37 +0100529#define pud_offset_kimg(dir,addr) ((pud_t *)dir)
530
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700531#endif /* CONFIG_PGTABLE_LEVELS > 3 */
Jungseok Leec79b954b2014-05-12 18:40:51 +0900532
Catalin Marinas7078db42014-07-21 14:52:49 +0100533#define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
534
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000535/* to find an entry in a page-table-directory */
536#define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
537
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000538#define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
539
540#define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000541
542/* to find an entry in a kernel page-table-directory */
543#define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
544
Mark Rutland961faac2016-01-25 11:45:07 +0000545#define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
546#define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
547
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000548static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
549{
Will Deacona6fadf72012-12-18 14:15:15 +0000550 const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
Steve Capper1a541b42015-10-01 13:06:07 +0100551 PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100552 /* preserve the hardware dirty information */
553 if (pte_hw_dirty(pte))
Catalin Marinas62d96c72015-09-11 18:22:01 +0100554 pte = pte_mkdirty(pte);
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000555 pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
556 return pte;
557}
558
Steve Capper9c7e5352014-02-25 10:02:13 +0000559static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
560{
561 return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
562}
563
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100564#ifdef CONFIG_ARM64_HW_AFDBM
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100565#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
566extern int ptep_set_access_flags(struct vm_area_struct *vma,
567 unsigned long address, pte_t *ptep,
568 pte_t entry, int dirty);
569
Catalin Marinas282aa702016-05-05 10:44:00 +0100570#ifdef CONFIG_TRANSPARENT_HUGEPAGE
571#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
572static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
573 unsigned long address, pmd_t *pmdp,
574 pmd_t entry, int dirty)
575{
576 return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
577}
578#endif
579
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100580/*
581 * Atomic pte/pmd modifications.
582 */
583#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
Catalin Marinas06485052016-04-13 17:57:37 +0100584static inline int __ptep_test_and_clear_young(pte_t *ptep)
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100585{
586 pteval_t pteval;
587 unsigned int tmp, res;
588
Catalin Marinas06485052016-04-13 17:57:37 +0100589 asm volatile("// __ptep_test_and_clear_young\n"
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100590 " prfm pstl1strm, %2\n"
591 "1: ldxr %0, %2\n"
592 " ubfx %w3, %w0, %5, #1 // extract PTE_AF (young)\n"
593 " and %0, %0, %4 // clear PTE_AF\n"
594 " stxr %w1, %0, %2\n"
595 " cbnz %w1, 1b\n"
596 : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)), "=&r" (res)
597 : "L" (~PTE_AF), "I" (ilog2(PTE_AF)));
598
599 return res;
600}
601
Catalin Marinas06485052016-04-13 17:57:37 +0100602static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
603 unsigned long address,
604 pte_t *ptep)
605{
606 return __ptep_test_and_clear_young(ptep);
607}
608
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100609#ifdef CONFIG_TRANSPARENT_HUGEPAGE
610#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
611static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
612 unsigned long address,
613 pmd_t *pmdp)
614{
615 return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
616}
617#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
618
619#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
620static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
621 unsigned long address, pte_t *ptep)
622{
623 pteval_t old_pteval;
624 unsigned int tmp;
625
626 asm volatile("// ptep_get_and_clear\n"
627 " prfm pstl1strm, %2\n"
628 "1: ldxr %0, %2\n"
629 " stxr %w1, xzr, %2\n"
630 " cbnz %w1, 1b\n"
631 : "=&r" (old_pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)));
632
633 return __pte(old_pteval);
634}
635
636#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Catalin Marinas911f56e2016-05-05 10:43:59 +0100637#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
638static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
639 unsigned long address, pmd_t *pmdp)
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100640{
641 return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
642}
643#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
644
645/*
646 * ptep_set_wrprotect - mark read-only while trasferring potential hardware
647 * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
648 */
649#define __HAVE_ARCH_PTEP_SET_WRPROTECT
650static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
651{
652 pteval_t pteval;
653 unsigned long tmp;
654
655 asm volatile("// ptep_set_wrprotect\n"
656 " prfm pstl1strm, %2\n"
657 "1: ldxr %0, %2\n"
658 " tst %0, %4 // check for hw dirty (!PTE_RDONLY)\n"
659 " csel %1, %3, xzr, eq // set PTE_DIRTY|PTE_RDONLY if dirty\n"
660 " orr %0, %0, %1 // if !dirty, PTE_RDONLY is already set\n"
661 " and %0, %0, %5 // clear PTE_WRITE/PTE_DBM\n"
662 " stxr %w1, %0, %2\n"
663 " cbnz %w1, 1b\n"
664 : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep))
665 : "r" (PTE_DIRTY|PTE_RDONLY), "L" (PTE_RDONLY), "L" (~PTE_WRITE)
666 : "cc");
667}
668
669#ifdef CONFIG_TRANSPARENT_HUGEPAGE
670#define __HAVE_ARCH_PMDP_SET_WRPROTECT
671static inline void pmdp_set_wrprotect(struct mm_struct *mm,
672 unsigned long address, pmd_t *pmdp)
673{
674 ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
675}
676#endif
677#endif /* CONFIG_ARM64_HW_AFDBM */
678
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000679extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
680extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
681
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000682/*
683 * Encode and decode a swap entry:
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000684 * bits 0-1: present (must be zero)
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800685 * bits 2-7: swap type
686 * bits 8-57: swap offset
Catalin Marinasfdc69e72016-03-09 16:31:29 +0000687 * bit 58: PTE_PROT_NONE (must be zero)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000688 */
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800689#define __SWP_TYPE_SHIFT 2
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000690#define __SWP_TYPE_BITS 6
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800691#define __SWP_OFFSET_BITS 50
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000692#define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
693#define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000694#define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000695
696#define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000697#define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000698#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
699
700#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
701#define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
702
703/*
704 * Ensure that there are not more swap files than can be encoded in the kernel
Geert Uytterhoevenaad90612014-03-11 11:23:39 +0100705 * PTEs.
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000706 */
707#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
708
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000709extern int kern_addr_valid(unsigned long addr);
710
711#include <asm-generic/pgtable.h>
712
Will Deacon39b5be92016-01-05 15:36:59 +0000713void pgd_cache_init(void);
714#define pgtable_cache_init pgd_cache_init
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000715
Will Deaconcba35742015-07-16 19:26:02 +0100716/*
717 * On AArch64, the cache coherency is handled via the set_pte_at() function.
718 */
719static inline void update_mmu_cache(struct vm_area_struct *vma,
720 unsigned long addr, pte_t *ptep)
721{
722 /*
Will Deacon120798d2015-10-06 18:46:30 +0100723 * We don't do anything here, so there's a very small chance of
724 * us retaking a user fault which we just fixed up. The alternative
725 * is doing a dsb(ishst), but that penalises the fastpath.
Will Deaconcba35742015-07-16 19:26:02 +0100726 */
Will Deaconcba35742015-07-16 19:26:02 +0100727}
728
729#define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
730
Catalin Marinas7db743c2015-10-16 14:34:50 +0100731#define kc_vaddr_to_offset(v) ((v) & ~VA_START)
732#define kc_offset_to_vaddr(o) ((o) | VA_START)
733
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000734#endif /* !__ASSEMBLY__ */
735
736#endif /* __ASM_PGTABLE_H */