blob: eceab96d76f52cb1433aeb6c69dc06d9970b703a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700138 return i915_gem_obj_ggtt_bound(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700181 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700184 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100222 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200223 drm_gem_object_unreference_unlocked(&obj->base);
224 if (ret)
225 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Daniel Vetter8c599672011-12-14 13:57:31 +0100263static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100264__copy_to_user_swizzled(char __user *cpu_vaddr,
265 const char *gpu_vaddr, int gpu_offset,
266 int length)
267{
268 int ret, cpu_offset = 0;
269
270 while (length > 0) {
271 int cacheline_end = ALIGN(gpu_offset + 1, 64);
272 int this_length = min(cacheline_end - gpu_offset, length);
273 int swizzled_gpu_offset = gpu_offset ^ 64;
274
275 ret = __copy_to_user(cpu_vaddr + cpu_offset,
276 gpu_vaddr + swizzled_gpu_offset,
277 this_length);
278 if (ret)
279 return ret + length;
280
281 cpu_offset += this_length;
282 gpu_offset += this_length;
283 length -= this_length;
284 }
285
286 return 0;
287}
288
289static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700290__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
291 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100292 int length)
293{
294 int ret, cpu_offset = 0;
295
296 while (length > 0) {
297 int cacheline_end = ALIGN(gpu_offset + 1, 64);
298 int this_length = min(cacheline_end - gpu_offset, length);
299 int swizzled_gpu_offset = gpu_offset ^ 64;
300
301 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
302 cpu_vaddr + cpu_offset,
303 this_length);
304 if (ret)
305 return ret + length;
306
307 cpu_offset += this_length;
308 gpu_offset += this_length;
309 length -= this_length;
310 }
311
312 return 0;
313}
314
Daniel Vetterd174bd62012-03-25 19:47:40 +0200315/* Per-page copy function for the shmem pread fastpath.
316 * Flushes invalid cachelines before reading the target if
317 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700318static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200319shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
320 char __user *user_data,
321 bool page_do_bit17_swizzling, bool needs_clflush)
322{
323 char *vaddr;
324 int ret;
325
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200326 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327 return -EINVAL;
328
329 vaddr = kmap_atomic(page);
330 if (needs_clflush)
331 drm_clflush_virt_range(vaddr + shmem_page_offset,
332 page_length);
333 ret = __copy_to_user_inatomic(user_data,
334 vaddr + shmem_page_offset,
335 page_length);
336 kunmap_atomic(vaddr);
337
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100338 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339}
340
Daniel Vetter23c18c72012-03-25 19:47:42 +0200341static void
342shmem_clflush_swizzled_range(char *addr, unsigned long length,
343 bool swizzled)
344{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200345 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200346 unsigned long start = (unsigned long) addr;
347 unsigned long end = (unsigned long) addr + length;
348
349 /* For swizzling simply ensure that we always flush both
350 * channels. Lame, but simple and it works. Swizzled
351 * pwrite/pread is far from a hotpath - current userspace
352 * doesn't use it at all. */
353 start = round_down(start, 128);
354 end = round_up(end, 128);
355
356 drm_clflush_virt_range((void *)start, end - start);
357 } else {
358 drm_clflush_virt_range(addr, length);
359 }
360
361}
362
Daniel Vetterd174bd62012-03-25 19:47:40 +0200363/* Only difference to the fast-path function is that this can handle bit17
364 * and uses non-atomic copy and kmap functions. */
365static int
366shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
367 char __user *user_data,
368 bool page_do_bit17_swizzling, bool needs_clflush)
369{
370 char *vaddr;
371 int ret;
372
373 vaddr = kmap(page);
374 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200375 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
376 page_length,
377 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200378
379 if (page_do_bit17_swizzling)
380 ret = __copy_to_user_swizzled(user_data,
381 vaddr, shmem_page_offset,
382 page_length);
383 else
384 ret = __copy_to_user(user_data,
385 vaddr + shmem_page_offset,
386 page_length);
387 kunmap(page);
388
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100389 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200390}
391
Eric Anholteb014592009-03-10 11:44:52 -0700392static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200393i915_gem_shmem_pread(struct drm_device *dev,
394 struct drm_i915_gem_object *obj,
395 struct drm_i915_gem_pread *args,
396 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700397{
Daniel Vetter8461d222011-12-14 13:57:32 +0100398 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700399 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100400 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100401 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100402 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200403 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200404 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200405 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700406
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200407 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700408 remain = args->size;
409
Daniel Vetter8461d222011-12-14 13:57:32 +0100410 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700411
Daniel Vetter84897312012-03-25 19:47:31 +0200412 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
413 /* If we're not in the cpu read domain, set ourself into the gtt
414 * read domain and manually flush cachelines (if required). This
415 * optimizes for the case when the gpu will dirty the data
416 * anyway again before the next pread happens. */
417 if (obj->cache_level == I915_CACHE_NONE)
418 needs_clflush = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700419 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200420 ret = i915_gem_object_set_to_gtt_domain(obj, false);
421 if (ret)
422 return ret;
423 }
Daniel Vetter84897312012-03-25 19:47:31 +0200424 }
Eric Anholteb014592009-03-10 11:44:52 -0700425
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100426 ret = i915_gem_object_get_pages(obj);
427 if (ret)
428 return ret;
429
430 i915_gem_object_pin_pages(obj);
431
Eric Anholteb014592009-03-10 11:44:52 -0700432 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100433
Imre Deak67d5a502013-02-18 19:28:02 +0200434 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
435 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200436 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100437
438 if (remain <= 0)
439 break;
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 /* Operation in this page
442 *
Eric Anholteb014592009-03-10 11:44:52 -0700443 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700444 * page_length = bytes to copy for this page
445 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100446 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700447 page_length = remain;
448 if ((shmem_page_offset + page_length) > PAGE_SIZE)
449 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700450
Daniel Vetter8461d222011-12-14 13:57:32 +0100451 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
452 (page_to_phys(page) & (1 << 17)) != 0;
453
Daniel Vetterd174bd62012-03-25 19:47:40 +0200454 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
455 user_data, page_do_bit17_swizzling,
456 needs_clflush);
457 if (ret == 0)
458 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700459
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200460 mutex_unlock(&dev->struct_mutex);
461
Xiong Zhang0b74b502013-07-19 13:51:24 +0800462 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200463 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200464 /* Userspace is tricking us, but we've already clobbered
465 * its pages with the prefault and promised to write the
466 * data up to the first fault. Hence ignore any errors
467 * and just continue. */
468 (void)ret;
469 prefaulted = 1;
470 }
471
Daniel Vetterd174bd62012-03-25 19:47:40 +0200472 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
473 user_data, page_do_bit17_swizzling,
474 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700475
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200476 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100477
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200478next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100479 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100480
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100481 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100482 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100483
Eric Anholteb014592009-03-10 11:44:52 -0700484 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100485 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700486 offset += page_length;
487 }
488
Chris Wilson4f27b752010-10-14 15:26:45 +0100489out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490 i915_gem_object_unpin_pages(obj);
491
Eric Anholteb014592009-03-10 11:44:52 -0700492 return ret;
493}
494
Eric Anholt673a3942008-07-30 12:06:12 -0700495/**
496 * Reads data from the object referenced by handle.
497 *
498 * On error, the contents of *data are undefined.
499 */
500int
501i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000502 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700503{
504 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000505 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100506 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
Chris Wilson51311d02010-11-17 09:10:42 +0000508 if (args->size == 0)
509 return 0;
510
511 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200512 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000513 args->size))
514 return -EFAULT;
515
Chris Wilson4f27b752010-10-14 15:26:45 +0100516 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100517 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100518 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700519
Chris Wilson05394f32010-11-08 19:18:58 +0000520 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000521 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100522 ret = -ENOENT;
523 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 }
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson7dcd2492010-09-26 20:21:44 +0100526 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000527 if (args->offset > obj->base.size ||
528 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100529 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100530 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100531 }
532
Daniel Vetter1286ff72012-05-10 15:25:09 +0200533 /* prime objects have no backing filp to GEM pread/pwrite
534 * pages from.
535 */
536 if (!obj->base.filp) {
537 ret = -EINVAL;
538 goto out;
539 }
540
Chris Wilsondb53a302011-02-03 11:57:46 +0000541 trace_i915_gem_object_pread(obj, args->offset, args->size);
542
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200543 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson35b62a82010-09-26 20:23:38 +0100545out:
Chris Wilson05394f32010-11-08 19:18:58 +0000546 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100547unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100548 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700549 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700550}
551
Keith Packard0839ccb2008-10-30 19:38:48 -0700552/* This is the fast write path which cannot handle
553 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700554 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700555
Keith Packard0839ccb2008-10-30 19:38:48 -0700556static inline int
557fast_user_write(struct io_mapping *mapping,
558 loff_t page_base, int page_offset,
559 char __user *user_data,
560 int length)
561{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700562 void __iomem *vaddr_atomic;
563 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700564 unsigned long unwritten;
565
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700566 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700567 /* We can use the cpu mem copy function because this is X86. */
568 vaddr = (void __force*)vaddr_atomic + page_offset;
569 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700571 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100572 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700573}
574
Eric Anholt3de09aa2009-03-09 09:42:23 -0700575/**
576 * This is the fast pwrite path, where we copy the data directly from the
577 * user into the GTT, uncached.
578 */
Eric Anholt673a3942008-07-30 12:06:12 -0700579static int
Chris Wilson05394f32010-11-08 19:18:58 +0000580i915_gem_gtt_pwrite_fast(struct drm_device *dev,
581 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700582 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000583 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700584{
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700586 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700588 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200589 int page_offset, page_length, ret;
590
Chris Wilson86a1ee22012-08-11 15:41:04 +0100591 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200592 if (ret)
593 goto out;
594
595 ret = i915_gem_object_set_to_gtt_domain(obj, true);
596 if (ret)
597 goto out_unpin;
598
599 ret = i915_gem_object_put_fence(obj);
600 if (ret)
601 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700602
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200603 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700604 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700605
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700606 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
608 while (remain > 0) {
609 /* Operation in this page
610 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700611 * page_base = page offset within aperture
612 * page_offset = offset within page
613 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700614 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100615 page_base = offset & PAGE_MASK;
616 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 page_length = remain;
618 if ((page_offset + remain) > PAGE_SIZE)
619 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
Keith Packard0839ccb2008-10-30 19:38:48 -0700621 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700622 * source page isn't available. Return the error and we'll
623 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800625 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200626 page_offset, user_data, page_length)) {
627 ret = -EFAULT;
628 goto out_unpin;
629 }
Eric Anholt673a3942008-07-30 12:06:12 -0700630
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 remain -= page_length;
632 user_data += page_length;
633 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700634 }
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Daniel Vetter935aaa62012-03-25 19:47:35 +0200636out_unpin:
637 i915_gem_object_unpin(obj);
638out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700640}
641
Daniel Vetterd174bd62012-03-25 19:47:40 +0200642/* Per-page copy function for the shmem pwrite fastpath.
643 * Flushes invalid cachelines before writing to the target if
644 * needs_clflush_before is set and flushes out any written cachelines after
645 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700646static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200647shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
648 char __user *user_data,
649 bool page_do_bit17_swizzling,
650 bool needs_clflush_before,
651 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700652{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700654 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200656 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 vaddr = kmap_atomic(page);
660 if (needs_clflush_before)
661 drm_clflush_virt_range(vaddr + shmem_page_offset,
662 page_length);
663 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
664 user_data,
665 page_length);
666 if (needs_clflush_after)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670
Chris Wilson755d2212012-09-04 21:02:55 +0100671 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672}
673
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674/* Only difference to the fast-path function is that this can handle bit17
675 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700676static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
678 char __user *user_data,
679 bool page_do_bit17_swizzling,
680 bool needs_clflush_before,
681 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700682{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683 char *vaddr;
684 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700685
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200687 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200688 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
689 page_length,
690 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691 if (page_do_bit17_swizzling)
692 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100693 user_data,
694 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695 else
696 ret = __copy_from_user(vaddr + shmem_page_offset,
697 user_data,
698 page_length);
699 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200700 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
701 page_length,
702 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100704
Chris Wilson755d2212012-09-04 21:02:55 +0100705 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700706}
707
Eric Anholt40123c12009-03-09 13:42:30 -0700708static int
Daniel Vettere244a442012-03-25 19:47:28 +0200709i915_gem_shmem_pwrite(struct drm_device *dev,
710 struct drm_i915_gem_object *obj,
711 struct drm_i915_gem_pwrite *args,
712 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700713{
Eric Anholt40123c12009-03-09 13:42:30 -0700714 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100715 loff_t offset;
716 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100717 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100718 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200719 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200720 int needs_clflush_after = 0;
721 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200722 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700723
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200724 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700725 remain = args->size;
726
Daniel Vetter8c599672011-12-14 13:57:31 +0100727 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700728
Daniel Vetter58642882012-03-25 19:47:37 +0200729 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
730 /* If we're not in the cpu write domain, set ourself into the gtt
731 * write domain and manually flush cachelines (if required). This
732 * optimizes for the case when the gpu will use the data
733 * right away and we therefore have to clflush anyway. */
734 if (obj->cache_level == I915_CACHE_NONE)
735 needs_clflush_after = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700736 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200737 ret = i915_gem_object_set_to_gtt_domain(obj, true);
738 if (ret)
739 return ret;
740 }
Daniel Vetter58642882012-03-25 19:47:37 +0200741 }
742 /* Same trick applies for invalidate partially written cachelines before
743 * writing. */
744 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
745 && obj->cache_level == I915_CACHE_NONE)
746 needs_clflush_before = 1;
747
Chris Wilson755d2212012-09-04 21:02:55 +0100748 ret = i915_gem_object_get_pages(obj);
749 if (ret)
750 return ret;
751
752 i915_gem_object_pin_pages(obj);
753
Eric Anholt40123c12009-03-09 13:42:30 -0700754 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000755 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700756
Imre Deak67d5a502013-02-18 19:28:02 +0200757 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
758 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200759 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200760 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100761
Chris Wilson9da3da62012-06-01 15:20:22 +0100762 if (remain <= 0)
763 break;
764
Eric Anholt40123c12009-03-09 13:42:30 -0700765 /* Operation in this page
766 *
Eric Anholt40123c12009-03-09 13:42:30 -0700767 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700768 * page_length = bytes to copy for this page
769 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100770 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700771
772 page_length = remain;
773 if ((shmem_page_offset + page_length) > PAGE_SIZE)
774 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700775
Daniel Vetter58642882012-03-25 19:47:37 +0200776 /* If we don't overwrite a cacheline completely we need to be
777 * careful to have up-to-date data by first clflushing. Don't
778 * overcomplicate things and flush the entire patch. */
779 partial_cacheline_write = needs_clflush_before &&
780 ((shmem_page_offset | page_length)
781 & (boot_cpu_data.x86_clflush_size - 1));
782
Daniel Vetter8c599672011-12-14 13:57:31 +0100783 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
784 (page_to_phys(page) & (1 << 17)) != 0;
785
Daniel Vetterd174bd62012-03-25 19:47:40 +0200786 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
787 user_data, page_do_bit17_swizzling,
788 partial_cacheline_write,
789 needs_clflush_after);
790 if (ret == 0)
791 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700792
Daniel Vettere244a442012-03-25 19:47:28 +0200793 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200794 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200795 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
796 user_data, page_do_bit17_swizzling,
797 partial_cacheline_write,
798 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700799
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100801
Daniel Vettere244a442012-03-25 19:47:28 +0200802next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100803 set_page_dirty(page);
804 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100805
Chris Wilson755d2212012-09-04 21:02:55 +0100806 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100807 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100808
Eric Anholt40123c12009-03-09 13:42:30 -0700809 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100810 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700811 offset += page_length;
812 }
813
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100814out:
Chris Wilson755d2212012-09-04 21:02:55 +0100815 i915_gem_object_unpin_pages(obj);
816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100818 /*
819 * Fixup: Flush cpu caches in case we didn't flush the dirty
820 * cachelines in-line while writing and the object moved
821 * out of the cpu write domain while we've dropped the lock.
822 */
823 if (!needs_clflush_after &&
824 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200825 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800826 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200827 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100828 }
Eric Anholt40123c12009-03-09 13:42:30 -0700829
Daniel Vetter58642882012-03-25 19:47:37 +0200830 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800831 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200832
Eric Anholt40123c12009-03-09 13:42:30 -0700833 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700834}
835
836/**
837 * Writes data to the object referenced by handle.
838 *
839 * On error, the contents of the buffer that were to be modified are undefined.
840 */
841int
842i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100843 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700844{
845 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000847 int ret;
848
849 if (args->size == 0)
850 return 0;
851
852 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200853 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000854 args->size))
855 return -EFAULT;
856
Xiong Zhang0b74b502013-07-19 13:51:24 +0800857 if (likely(!i915_prefault_disable)) {
858 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
859 args->size);
860 if (ret)
861 return -EFAULT;
862 }
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100864 ret = i915_mutex_lock_interruptible(dev);
865 if (ret)
866 return ret;
867
Chris Wilson05394f32010-11-08 19:18:58 +0000868 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000869 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100870 ret = -ENOENT;
871 goto unlock;
872 }
Eric Anholt673a3942008-07-30 12:06:12 -0700873
Chris Wilson7dcd2492010-09-26 20:21:44 +0100874 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000875 if (args->offset > obj->base.size ||
876 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100877 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100878 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100879 }
880
Daniel Vetter1286ff72012-05-10 15:25:09 +0200881 /* prime objects have no backing filp to GEM pread/pwrite
882 * pages from.
883 */
884 if (!obj->base.filp) {
885 ret = -EINVAL;
886 goto out;
887 }
888
Chris Wilsondb53a302011-02-03 11:57:46 +0000889 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
890
Daniel Vetter935aaa62012-03-25 19:47:35 +0200891 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700892 /* We can only do the GTT pwrite on untiled buffers, as otherwise
893 * it would end up going through the fenced access, and we'll get
894 * different detiling behavior between reading and writing.
895 * pread/pwrite currently are reading and writing from the CPU
896 * perspective, requiring manual detiling by the client.
897 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100898 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100899 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100900 goto out;
901 }
902
Chris Wilson86a1ee22012-08-11 15:41:04 +0100903 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200904 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100905 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100906 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200907 /* Note that the gtt paths might fail with non-page-backed user
908 * pointers (e.g. gtt mappings when moving data between
909 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700910 }
Eric Anholt673a3942008-07-30 12:06:12 -0700911
Chris Wilson86a1ee22012-08-11 15:41:04 +0100912 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200913 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914
Chris Wilson35b62a82010-09-26 20:23:38 +0100915out:
Chris Wilson05394f32010-11-08 19:18:58 +0000916 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100917unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100918 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700919 return ret;
920}
921
Chris Wilsonb3612372012-08-24 09:35:08 +0100922int
Daniel Vetter33196de2012-11-14 17:14:05 +0100923i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100924 bool interruptible)
925{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100926 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100927 /* Non-interruptible callers can't handle -EAGAIN, hence return
928 * -EIO unconditionally for these. */
929 if (!interruptible)
930 return -EIO;
931
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100932 /* Recovery complete, but the reset failed ... */
933 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100934 return -EIO;
935
936 return -EAGAIN;
937 }
938
939 return 0;
940}
941
942/*
943 * Compare seqno against outstanding lazy request. Emit a request if they are
944 * equal.
945 */
946static int
947i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
948{
949 int ret;
950
951 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
952
953 ret = 0;
954 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300955 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100956
957 return ret;
958}
959
960/**
961 * __wait_seqno - wait until execution of seqno has finished
962 * @ring: the ring expected to report seqno
963 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100964 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100965 * @interruptible: do an interruptible wait (normally yes)
966 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
967 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * Note: It is of utmost importance that the passed in seqno and reset_counter
969 * values have been read by the caller in an smp safe manner. Where read-side
970 * locks are involved, it is sufficient to read the reset_counter before
971 * unlocking the lock that protects the seqno. For lockless tricks, the
972 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
973 * inserted.
974 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100975 * Returns 0 if the seqno was found within the alloted time. Else returns the
976 * errno with remaining time filled in timeout argument.
977 */
978static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100979 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100980 bool interruptible, struct timespec *timeout)
981{
982 drm_i915_private_t *dev_priv = ring->dev->dev_private;
983 struct timespec before, now, wait_time={1,0};
984 unsigned long timeout_jiffies;
985 long end;
986 bool wait_forever = true;
987 int ret;
988
989 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
990 return 0;
991
992 trace_i915_gem_request_wait_begin(ring, seqno);
993
994 if (timeout != NULL) {
995 wait_time = *timeout;
996 wait_forever = false;
997 }
998
Imre Deake054cc32013-05-21 20:03:19 +0300999 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001000
1001 if (WARN_ON(!ring->irq_get(ring)))
1002 return -ENODEV;
1003
1004 /* Record current time in case interrupted by signal, or wedged * */
1005 getrawmonotonic(&before);
1006
1007#define EXIT_COND \
1008 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001009 i915_reset_in_progress(&dev_priv->gpu_error) || \
1010 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001011 do {
1012 if (interruptible)
1013 end = wait_event_interruptible_timeout(ring->irq_queue,
1014 EXIT_COND,
1015 timeout_jiffies);
1016 else
1017 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1018 timeout_jiffies);
1019
Daniel Vetterf69061b2012-12-06 09:01:42 +01001020 /* We need to check whether any gpu reset happened in between
1021 * the caller grabbing the seqno and now ... */
1022 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1023 end = -EAGAIN;
1024
1025 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1026 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001027 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001028 if (ret)
1029 end = ret;
1030 } while (end == 0 && wait_forever);
1031
1032 getrawmonotonic(&now);
1033
1034 ring->irq_put(ring);
1035 trace_i915_gem_request_wait_end(ring, seqno);
1036#undef EXIT_COND
1037
1038 if (timeout) {
1039 struct timespec sleep_time = timespec_sub(now, before);
1040 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001041 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1042 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001043 }
1044
1045 switch (end) {
1046 case -EIO:
1047 case -EAGAIN: /* Wedged */
1048 case -ERESTARTSYS: /* Signal */
1049 return (int)end;
1050 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001051 return -ETIME;
1052 default: /* Completed */
1053 WARN_ON(end < 0); /* We're not aware of other errors */
1054 return 0;
1055 }
1056}
1057
1058/**
1059 * Waits for a sequence number to be signaled, and cleans up the
1060 * request and object lists appropriately for that event.
1061 */
1062int
1063i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1064{
1065 struct drm_device *dev = ring->dev;
1066 struct drm_i915_private *dev_priv = dev->dev_private;
1067 bool interruptible = dev_priv->mm.interruptible;
1068 int ret;
1069
1070 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1071 BUG_ON(seqno == 0);
1072
Daniel Vetter33196de2012-11-14 17:14:05 +01001073 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001074 if (ret)
1075 return ret;
1076
1077 ret = i915_gem_check_olr(ring, seqno);
1078 if (ret)
1079 return ret;
1080
Daniel Vetterf69061b2012-12-06 09:01:42 +01001081 return __wait_seqno(ring, seqno,
1082 atomic_read(&dev_priv->gpu_error.reset_counter),
1083 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001084}
1085
Chris Wilsond26e3af2013-06-29 22:05:26 +01001086static int
1087i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1088 struct intel_ring_buffer *ring)
1089{
1090 i915_gem_retire_requests_ring(ring);
1091
1092 /* Manually manage the write flush as we may have not yet
1093 * retired the buffer.
1094 *
1095 * Note that the last_write_seqno is always the earlier of
1096 * the two (read/write) seqno, so if we haved successfully waited,
1097 * we know we have passed the last write.
1098 */
1099 obj->last_write_seqno = 0;
1100 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1101
1102 return 0;
1103}
1104
Chris Wilsonb3612372012-08-24 09:35:08 +01001105/**
1106 * Ensures that all rendering to the object has completed and the object is
1107 * safe to unbind from the GTT or access from the CPU.
1108 */
1109static __must_check int
1110i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1111 bool readonly)
1112{
1113 struct intel_ring_buffer *ring = obj->ring;
1114 u32 seqno;
1115 int ret;
1116
1117 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1118 if (seqno == 0)
1119 return 0;
1120
1121 ret = i915_wait_seqno(ring, seqno);
1122 if (ret)
1123 return ret;
1124
Chris Wilsond26e3af2013-06-29 22:05:26 +01001125 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001126}
1127
Chris Wilson3236f572012-08-24 09:35:09 +01001128/* A nonblocking variant of the above wait. This is a highly dangerous routine
1129 * as the object state may change during this call.
1130 */
1131static __must_check int
1132i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1133 bool readonly)
1134{
1135 struct drm_device *dev = obj->base.dev;
1136 struct drm_i915_private *dev_priv = dev->dev_private;
1137 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001138 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001139 u32 seqno;
1140 int ret;
1141
1142 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1143 BUG_ON(!dev_priv->mm.interruptible);
1144
1145 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1146 if (seqno == 0)
1147 return 0;
1148
Daniel Vetter33196de2012-11-14 17:14:05 +01001149 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001150 if (ret)
1151 return ret;
1152
1153 ret = i915_gem_check_olr(ring, seqno);
1154 if (ret)
1155 return ret;
1156
Daniel Vetterf69061b2012-12-06 09:01:42 +01001157 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001158 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001159 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001160 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001161 if (ret)
1162 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001163
Chris Wilsond26e3af2013-06-29 22:05:26 +01001164 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001165}
1166
Eric Anholt673a3942008-07-30 12:06:12 -07001167/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001168 * Called when user space prepares to use an object with the CPU, either
1169 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001170 */
1171int
1172i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001173 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001174{
1175 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001176 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001177 uint32_t read_domains = args->read_domains;
1178 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001179 int ret;
1180
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001181 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001182 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 return -EINVAL;
1184
Chris Wilson21d509e2009-06-06 09:46:02 +01001185 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001186 return -EINVAL;
1187
1188 /* Having something in the write domain implies it's in the read
1189 * domain, and only that read domain. Enforce that in the request.
1190 */
1191 if (write_domain != 0 && read_domains != write_domain)
1192 return -EINVAL;
1193
Chris Wilson76c1dec2010-09-25 11:22:51 +01001194 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001195 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001196 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001197
Chris Wilson05394f32010-11-08 19:18:58 +00001198 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001199 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001200 ret = -ENOENT;
1201 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001203
Chris Wilson3236f572012-08-24 09:35:09 +01001204 /* Try to flush the object off the GPU without holding the lock.
1205 * We will repeat the flush holding the lock in the normal manner
1206 * to catch cases where we are gazumped.
1207 */
1208 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1209 if (ret)
1210 goto unref;
1211
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001212 if (read_domains & I915_GEM_DOMAIN_GTT) {
1213 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001214
1215 /* Silently promote "you're not bound, there was nothing to do"
1216 * to success, since the client was just asking us to
1217 * make sure everything was done.
1218 */
1219 if (ret == -EINVAL)
1220 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001221 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001222 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001223 }
1224
Chris Wilson3236f572012-08-24 09:35:09 +01001225unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001226 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001227unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001228 mutex_unlock(&dev->struct_mutex);
1229 return ret;
1230}
1231
1232/**
1233 * Called when user space has done writes to this buffer
1234 */
1235int
1236i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001237 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001238{
1239 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001240 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001241 int ret = 0;
1242
Chris Wilson76c1dec2010-09-25 11:22:51 +01001243 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001244 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001245 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001246
Chris Wilson05394f32010-11-08 19:18:58 +00001247 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001248 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001249 ret = -ENOENT;
1250 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001251 }
1252
Eric Anholt673a3942008-07-30 12:06:12 -07001253 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001254 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001255 i915_gem_object_flush_cpu_write_domain(obj);
1256
Chris Wilson05394f32010-11-08 19:18:58 +00001257 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001258unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001259 mutex_unlock(&dev->struct_mutex);
1260 return ret;
1261}
1262
1263/**
1264 * Maps the contents of an object, returning the address it is mapped
1265 * into.
1266 *
1267 * While the mapping holds a reference on the contents of the object, it doesn't
1268 * imply a ref on the object itself.
1269 */
1270int
1271i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001272 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001273{
1274 struct drm_i915_gem_mmap *args = data;
1275 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001276 unsigned long addr;
1277
Chris Wilson05394f32010-11-08 19:18:58 +00001278 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001279 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001280 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001281
Daniel Vetter1286ff72012-05-10 15:25:09 +02001282 /* prime objects have no backing filp to GEM mmap
1283 * pages from.
1284 */
1285 if (!obj->filp) {
1286 drm_gem_object_unreference_unlocked(obj);
1287 return -EINVAL;
1288 }
1289
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001290 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001291 PROT_READ | PROT_WRITE, MAP_SHARED,
1292 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001293 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001294 if (IS_ERR((void *)addr))
1295 return addr;
1296
1297 args->addr_ptr = (uint64_t) addr;
1298
1299 return 0;
1300}
1301
Jesse Barnesde151cf2008-11-12 10:03:55 -08001302/**
1303 * i915_gem_fault - fault a page into the GTT
1304 * vma: VMA in question
1305 * vmf: fault info
1306 *
1307 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1308 * from userspace. The fault handler takes care of binding the object to
1309 * the GTT (if needed), allocating and programming a fence register (again,
1310 * only if needed based on whether the old reg is still valid or the object
1311 * is tiled) and inserting a new PTE into the faulting process.
1312 *
1313 * Note that the faulting process may involve evicting existing objects
1314 * from the GTT and/or fence registers to make room. So performance may
1315 * suffer if the GTT working set is large or there are few fence registers
1316 * left.
1317 */
1318int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1319{
Chris Wilson05394f32010-11-08 19:18:58 +00001320 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1321 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001322 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001323 pgoff_t page_offset;
1324 unsigned long pfn;
1325 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001326 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001327
1328 /* We don't use vmf->pgoff since that has the fake offset */
1329 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1330 PAGE_SHIFT;
1331
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001332 ret = i915_mutex_lock_interruptible(dev);
1333 if (ret)
1334 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001335
Chris Wilsondb53a302011-02-03 11:57:46 +00001336 trace_i915_gem_object_fault(obj, page_offset, true, write);
1337
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001338 /* Access to snoopable pages through the GTT is incoherent. */
1339 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1340 ret = -EINVAL;
1341 goto unlock;
1342 }
1343
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001344 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001345 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001346 if (ret)
1347 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001348
Chris Wilsonc9839302012-11-20 10:45:17 +00001349 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1350 if (ret)
1351 goto unpin;
1352
1353 ret = i915_gem_object_get_fence(obj);
1354 if (ret)
1355 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001356
Chris Wilson6299f992010-11-24 12:23:44 +00001357 obj->fault_mappable = true;
1358
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001359 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1360 pfn >>= PAGE_SHIFT;
1361 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001362
1363 /* Finally, remap it using the new GTT offset */
1364 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001365unpin:
1366 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001367unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001369out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001371 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001372 /* If this -EIO is due to a gpu hang, give the reset code a
1373 * chance to clean up the mess. Otherwise return the proper
1374 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001375 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001376 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001377 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001378 /* Give the error handler a chance to run and move the
1379 * objects off the GPU active list. Next time we service the
1380 * fault, we should be able to transition the page into the
1381 * GTT without touching the GPU (and so avoid further
1382 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1383 * with coherency, just lost writes.
1384 */
Chris Wilson045e7692010-11-07 09:18:22 +00001385 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001386 case 0:
1387 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001388 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001389 case -EBUSY:
1390 /*
1391 * EBUSY is ok: this just means that another thread
1392 * already did the job.
1393 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001394 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001395 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001396 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001397 case -ENOSPC:
1398 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001400 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001401 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 }
1403}
1404
1405/**
Chris Wilson901782b2009-07-10 08:18:50 +01001406 * i915_gem_release_mmap - remove physical page mappings
1407 * @obj: obj in question
1408 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001409 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001410 * relinquish ownership of the pages back to the system.
1411 *
1412 * It is vital that we remove the page mapping if we have mapped a tiled
1413 * object through the GTT and then lose the fence register due to
1414 * resource pressure. Similarly if the object has been moved out of the
1415 * aperture, than pages mapped into userspace must be revoked. Removing the
1416 * mapping will then trigger a page fault on the next user access, allowing
1417 * fixup by i915_gem_fault().
1418 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001419void
Chris Wilson05394f32010-11-08 19:18:58 +00001420i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001421{
Chris Wilson6299f992010-11-24 12:23:44 +00001422 if (!obj->fault_mappable)
1423 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001424
Chris Wilsonf6e47882011-03-20 21:09:12 +00001425 if (obj->base.dev->dev_mapping)
1426 unmap_mapping_range(obj->base.dev->dev_mapping,
1427 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1428 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001429
Chris Wilson6299f992010-11-24 12:23:44 +00001430 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001431}
1432
Imre Deak0fa87792013-01-07 21:47:35 +02001433uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001434i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001435{
Chris Wilsone28f8712011-07-18 13:11:49 -07001436 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001437
1438 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001439 tiling_mode == I915_TILING_NONE)
1440 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441
1442 /* Previous chips need a power-of-two fence region when tiling */
1443 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001444 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001445 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001446 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 while (gtt_size < size)
1449 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452}
1453
Jesse Barnesde151cf2008-11-12 10:03:55 -08001454/**
1455 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1456 * @obj: object to check
1457 *
1458 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001459 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001460 */
Imre Deakd865110c2013-01-07 21:47:33 +02001461uint32_t
1462i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1463 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001464{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 /*
1466 * Minimum alignment is 4k (GTT page size), but might be greater
1467 * if a fence register is needed for the object.
1468 */
Imre Deakd865110c2013-01-07 21:47:33 +02001469 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001470 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 return 4096;
1472
1473 /*
1474 * Previous chips need to be aligned to the size of the smallest
1475 * fence register that can contain the object.
1476 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001477 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001478}
1479
Chris Wilsond8cb5082012-08-11 15:41:03 +01001480static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1481{
1482 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1483 int ret;
1484
1485 if (obj->base.map_list.map)
1486 return 0;
1487
Daniel Vetterda494d72012-12-20 15:11:16 +01001488 dev_priv->mm.shrinker_no_lock_stealing = true;
1489
Chris Wilsond8cb5082012-08-11 15:41:03 +01001490 ret = drm_gem_create_mmap_offset(&obj->base);
1491 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001492 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001493
1494 /* Badly fragmented mmap space? The only way we can recover
1495 * space is by destroying unwanted objects. We can't randomly release
1496 * mmap_offsets as userspace expects them to be persistent for the
1497 * lifetime of the objects. The closest we can is to release the
1498 * offsets on purgeable objects by truncating it and marking it purged,
1499 * which prevents userspace from ever using that object again.
1500 */
1501 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1502 ret = drm_gem_create_mmap_offset(&obj->base);
1503 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001504 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001505
1506 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001507 ret = drm_gem_create_mmap_offset(&obj->base);
1508out:
1509 dev_priv->mm.shrinker_no_lock_stealing = false;
1510
1511 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001512}
1513
1514static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1515{
1516 if (!obj->base.map_list.map)
1517 return;
1518
1519 drm_gem_free_mmap_offset(&obj->base);
1520}
1521
Jesse Barnesde151cf2008-11-12 10:03:55 -08001522int
Dave Airlieff72145b2011-02-07 12:16:14 +10001523i915_gem_mmap_gtt(struct drm_file *file,
1524 struct drm_device *dev,
1525 uint32_t handle,
1526 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527{
Chris Wilsonda761a62010-10-27 17:37:08 +01001528 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001529 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001530 int ret;
1531
Chris Wilson76c1dec2010-09-25 11:22:51 +01001532 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001533 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001534 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535
Dave Airlieff72145b2011-02-07 12:16:14 +10001536 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001537 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001538 ret = -ENOENT;
1539 goto unlock;
1540 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001541
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001542 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001543 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001544 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001545 }
1546
Chris Wilson05394f32010-11-08 19:18:58 +00001547 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001548 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001549 ret = -EINVAL;
1550 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001551 }
1552
Chris Wilsond8cb5082012-08-11 15:41:03 +01001553 ret = i915_gem_object_create_mmap_offset(obj);
1554 if (ret)
1555 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556
Dave Airlieff72145b2011-02-07 12:16:14 +10001557 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001558
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001559out:
Chris Wilson05394f32010-11-08 19:18:58 +00001560 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001561unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001563 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001564}
1565
Dave Airlieff72145b2011-02-07 12:16:14 +10001566/**
1567 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1568 * @dev: DRM device
1569 * @data: GTT mapping ioctl data
1570 * @file: GEM object info
1571 *
1572 * Simply returns the fake offset to userspace so it can mmap it.
1573 * The mmap call will end up in drm_gem_mmap(), which will set things
1574 * up so we can get faults in the handler above.
1575 *
1576 * The fault handler will take care of binding the object into the GTT
1577 * (since it may have been evicted to make room for something), allocating
1578 * a fence register, and mapping the appropriate aperture address into
1579 * userspace.
1580 */
1581int
1582i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1583 struct drm_file *file)
1584{
1585 struct drm_i915_gem_mmap_gtt *args = data;
1586
Dave Airlieff72145b2011-02-07 12:16:14 +10001587 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1588}
1589
Daniel Vetter225067e2012-08-20 10:23:20 +02001590/* Immediately discard the backing storage */
1591static void
1592i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001593{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001594 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001595
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001596 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001597
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001598 if (obj->base.filp == NULL)
1599 return;
1600
Daniel Vetter225067e2012-08-20 10:23:20 +02001601 /* Our goal here is to return as much of the memory as
1602 * is possible back to the system as we are called from OOM.
1603 * To do this we must instruct the shmfs to drop all of its
1604 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001605 */
Al Viro496ad9a2013-01-23 17:07:38 -05001606 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001607 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001608
Daniel Vetter225067e2012-08-20 10:23:20 +02001609 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001610}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001611
Daniel Vetter225067e2012-08-20 10:23:20 +02001612static inline int
1613i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1614{
1615 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001616}
1617
Chris Wilson5cdf5882010-09-27 15:51:07 +01001618static void
Chris Wilson05394f32010-11-08 19:18:58 +00001619i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001620{
Imre Deak90797e62013-02-18 19:28:03 +02001621 struct sg_page_iter sg_iter;
1622 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001623
Chris Wilson05394f32010-11-08 19:18:58 +00001624 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001625
Chris Wilson6c085a72012-08-20 11:40:46 +02001626 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1627 if (ret) {
1628 /* In the event of a disaster, abandon all caches and
1629 * hope for the best.
1630 */
1631 WARN_ON(ret != -EIO);
1632 i915_gem_clflush_object(obj);
1633 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1634 }
1635
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001636 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001637 i915_gem_object_save_bit_17_swizzle(obj);
1638
Chris Wilson05394f32010-11-08 19:18:58 +00001639 if (obj->madv == I915_MADV_DONTNEED)
1640 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001641
Imre Deak90797e62013-02-18 19:28:03 +02001642 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001643 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001646 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001649 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001650
Chris Wilson9da3da62012-06-01 15:20:22 +01001651 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001652 }
Chris Wilson05394f32010-11-08 19:18:58 +00001653 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001654
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 sg_free_table(obj->pages);
1656 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001657}
1658
Chris Wilsondd624af2013-01-15 12:39:35 +00001659int
Chris Wilson37e680a2012-06-07 15:38:42 +01001660i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1661{
1662 const struct drm_i915_gem_object_ops *ops = obj->ops;
1663
Chris Wilson2f745ad2012-09-04 21:02:58 +01001664 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001665 return 0;
1666
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001667 BUG_ON(i915_gem_obj_ggtt_bound(obj));
Chris Wilson37e680a2012-06-07 15:38:42 +01001668
Chris Wilsona5570172012-09-04 21:02:54 +01001669 if (obj->pages_pin_count)
1670 return -EBUSY;
1671
Chris Wilsona2165e32012-12-03 11:49:00 +00001672 /* ->put_pages might need to allocate memory for the bit17 swizzle
1673 * array, hence protect them from being reaped by removing them from gtt
1674 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001675 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001676
Chris Wilson37e680a2012-06-07 15:38:42 +01001677 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001678 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001679
Chris Wilson6c085a72012-08-20 11:40:46 +02001680 if (i915_gem_object_is_purgeable(obj))
1681 i915_gem_object_truncate(obj);
1682
1683 return 0;
1684}
1685
1686static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001687__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1688 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001689{
1690 struct drm_i915_gem_object *obj, *next;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001691 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson6c085a72012-08-20 11:40:46 +02001692 long count = 0;
1693
1694 list_for_each_entry_safe(obj, next,
1695 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001696 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001697 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001698 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001699 count += obj->base.size >> PAGE_SHIFT;
1700 if (count >= target)
1701 return count;
1702 }
1703 }
1704
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001705 list_for_each_entry_safe(obj, next, &vm->inactive_list, mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001706 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001707 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001708 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001709 count += obj->base.size >> PAGE_SHIFT;
1710 if (count >= target)
1711 return count;
1712 }
1713 }
1714
1715 return count;
1716}
1717
Daniel Vetter93927ca2013-01-10 18:03:00 +01001718static long
1719i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1720{
1721 return __i915_gem_shrink(dev_priv, target, true);
1722}
1723
Chris Wilson6c085a72012-08-20 11:40:46 +02001724static void
1725i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1726{
1727 struct drm_i915_gem_object *obj, *next;
1728
1729 i915_gem_evict_everything(dev_priv->dev);
1730
Ben Widawsky35c20a62013-05-31 11:28:48 -07001731 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1732 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001733 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001734}
1735
Chris Wilson37e680a2012-06-07 15:38:42 +01001736static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001737i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001738{
Chris Wilson6c085a72012-08-20 11:40:46 +02001739 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001740 int page_count, i;
1741 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001742 struct sg_table *st;
1743 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001744 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001745 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001746 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001747 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001748
Chris Wilson6c085a72012-08-20 11:40:46 +02001749 /* Assert that the object is not currently in any GPU domain. As it
1750 * wasn't in the GTT, there shouldn't be any way it could have been in
1751 * a GPU cache
1752 */
1753 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1754 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1755
Chris Wilson9da3da62012-06-01 15:20:22 +01001756 st = kmalloc(sizeof(*st), GFP_KERNEL);
1757 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001758 return -ENOMEM;
1759
Chris Wilson9da3da62012-06-01 15:20:22 +01001760 page_count = obj->base.size / PAGE_SIZE;
1761 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1762 sg_free_table(st);
1763 kfree(st);
1764 return -ENOMEM;
1765 }
1766
1767 /* Get the list of pages out of our struct file. They'll be pinned
1768 * at this point until we release them.
1769 *
1770 * Fail silently without starting the shrinker
1771 */
Al Viro496ad9a2013-01-23 17:07:38 -05001772 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001773 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001774 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001775 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001776 sg = st->sgl;
1777 st->nents = 0;
1778 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1780 if (IS_ERR(page)) {
1781 i915_gem_purge(dev_priv, page_count);
1782 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1783 }
1784 if (IS_ERR(page)) {
1785 /* We've tried hard to allocate the memory by reaping
1786 * our own buffer, now let the real VM do its job and
1787 * go down in flames if truly OOM.
1788 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001789 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001790 gfp |= __GFP_IO | __GFP_WAIT;
1791
1792 i915_gem_shrink_all(dev_priv);
1793 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1794 if (IS_ERR(page))
1795 goto err_pages;
1796
Linus Torvaldscaf49192012-12-10 10:51:16 -08001797 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001798 gfp &= ~(__GFP_IO | __GFP_WAIT);
1799 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001800#ifdef CONFIG_SWIOTLB
1801 if (swiotlb_nr_tbl()) {
1802 st->nents++;
1803 sg_set_page(sg, page, PAGE_SIZE, 0);
1804 sg = sg_next(sg);
1805 continue;
1806 }
1807#endif
Imre Deak90797e62013-02-18 19:28:03 +02001808 if (!i || page_to_pfn(page) != last_pfn + 1) {
1809 if (i)
1810 sg = sg_next(sg);
1811 st->nents++;
1812 sg_set_page(sg, page, PAGE_SIZE, 0);
1813 } else {
1814 sg->length += PAGE_SIZE;
1815 }
1816 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001817 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001818#ifdef CONFIG_SWIOTLB
1819 if (!swiotlb_nr_tbl())
1820#endif
1821 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001822 obj->pages = st;
1823
Eric Anholt673a3942008-07-30 12:06:12 -07001824 if (i915_gem_object_needs_bit17_swizzle(obj))
1825 i915_gem_object_do_bit_17_swizzle(obj);
1826
1827 return 0;
1828
1829err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001830 sg_mark_end(sg);
1831 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001832 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001833 sg_free_table(st);
1834 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001835 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001836}
1837
Chris Wilson37e680a2012-06-07 15:38:42 +01001838/* Ensure that the associated pages are gathered from the backing storage
1839 * and pinned into our object. i915_gem_object_get_pages() may be called
1840 * multiple times before they are released by a single call to
1841 * i915_gem_object_put_pages() - once the pages are no longer referenced
1842 * either as a result of memory pressure (reaping pages under the shrinker)
1843 * or as the object is itself released.
1844 */
1845int
1846i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1847{
1848 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1849 const struct drm_i915_gem_object_ops *ops = obj->ops;
1850 int ret;
1851
Chris Wilson2f745ad2012-09-04 21:02:58 +01001852 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001853 return 0;
1854
Chris Wilson43e28f02013-01-08 10:53:09 +00001855 if (obj->madv != I915_MADV_WILLNEED) {
1856 DRM_ERROR("Attempting to obtain a purgeable object\n");
1857 return -EINVAL;
1858 }
1859
Chris Wilsona5570172012-09-04 21:02:54 +01001860 BUG_ON(obj->pages_pin_count);
1861
Chris Wilson37e680a2012-06-07 15:38:42 +01001862 ret = ops->get_pages(obj);
1863 if (ret)
1864 return ret;
1865
Ben Widawsky35c20a62013-05-31 11:28:48 -07001866 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001867 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001868}
1869
Chris Wilson54cf91d2010-11-25 18:00:26 +00001870void
Chris Wilson05394f32010-11-08 19:18:58 +00001871i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001872 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001873{
Chris Wilson05394f32010-11-08 19:18:58 +00001874 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001875 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001876 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson9d7730912012-11-27 16:22:52 +00001877 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001878
Zou Nan hai852835f2010-05-21 09:08:56 +08001879 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001880 if (obj->ring != ring && obj->last_write_seqno) {
1881 /* Keep the seqno relative to the current ring */
1882 obj->last_write_seqno = seqno;
1883 }
Chris Wilson05394f32010-11-08 19:18:58 +00001884 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001885
1886 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001887 if (!obj->active) {
1888 drm_gem_object_reference(&obj->base);
1889 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001890 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001891
Eric Anholt673a3942008-07-30 12:06:12 -07001892 /* Move from whatever list we were on to the tail of execution. */
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001893 list_move_tail(&obj->mm_list, &vm->active_list);
Chris Wilson05394f32010-11-08 19:18:58 +00001894 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895
Chris Wilson0201f1e2012-07-20 12:41:01 +01001896 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001897
Chris Wilsoncaea7472010-11-12 13:53:37 +00001898 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900
Chris Wilson7dd49062012-03-21 10:48:18 +00001901 /* Bump MRU to take account of the delayed flush */
1902 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1903 struct drm_i915_fence_reg *reg;
1904
1905 reg = &dev_priv->fence_regs[obj->fence_reg];
1906 list_move_tail(&reg->lru_list,
1907 &dev_priv->mm.fence_list);
1908 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001909 }
1910}
1911
1912static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1914{
1915 struct drm_device *dev = obj->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001917 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001918
Chris Wilson65ce3022012-07-20 12:41:02 +01001919 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001921
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001922 list_move_tail(&obj->mm_list, &vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001923
Chris Wilson65ce3022012-07-20 12:41:02 +01001924 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001925 obj->ring = NULL;
1926
Chris Wilson65ce3022012-07-20 12:41:02 +01001927 obj->last_read_seqno = 0;
1928 obj->last_write_seqno = 0;
1929 obj->base.write_domain = 0;
1930
1931 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001932 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001933
1934 obj->active = 0;
1935 drm_gem_object_unreference(&obj->base);
1936
1937 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001938}
Eric Anholt673a3942008-07-30 12:06:12 -07001939
Chris Wilson9d7730912012-11-27 16:22:52 +00001940static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001941i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001942{
Chris Wilson9d7730912012-11-27 16:22:52 +00001943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 struct intel_ring_buffer *ring;
1945 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001946
Chris Wilson107f27a52012-12-10 13:56:17 +02001947 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001948 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001949 ret = intel_ring_idle(ring);
1950 if (ret)
1951 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001952 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001953 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001954
1955 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001956 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001957 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001958
Chris Wilson9d7730912012-11-27 16:22:52 +00001959 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1960 ring->sync_seqno[j] = 0;
1961 }
1962
1963 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001964}
1965
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001966int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1967{
1968 struct drm_i915_private *dev_priv = dev->dev_private;
1969 int ret;
1970
1971 if (seqno == 0)
1972 return -EINVAL;
1973
1974 /* HWS page needs to be set less than what we
1975 * will inject to ring
1976 */
1977 ret = i915_gem_init_seqno(dev, seqno - 1);
1978 if (ret)
1979 return ret;
1980
1981 /* Carefully set the last_seqno value so that wrap
1982 * detection still works
1983 */
1984 dev_priv->next_seqno = seqno;
1985 dev_priv->last_seqno = seqno - 1;
1986 if (dev_priv->last_seqno == 0)
1987 dev_priv->last_seqno--;
1988
1989 return 0;
1990}
1991
Chris Wilson9d7730912012-11-27 16:22:52 +00001992int
1993i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001994{
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001996
Chris Wilson9d7730912012-11-27 16:22:52 +00001997 /* reserve 0 for non-seqno */
1998 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001999 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002000 if (ret)
2001 return ret;
2002
2003 dev_priv->next_seqno = 1;
2004 }
2005
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002006 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002007 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002008}
2009
Mika Kuoppala0025c072013-06-12 12:35:30 +03002010int __i915_add_request(struct intel_ring_buffer *ring,
2011 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002012 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002013 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002014{
Chris Wilsondb53a302011-02-03 11:57:46 +00002015 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002016 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002017 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002018 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002019 int ret;
2020
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002021 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002022 /*
2023 * Emit any outstanding flushes - execbuf can fail to emit the flush
2024 * after having emitted the batchbuffer command. Hence we need to fix
2025 * things up similar to emitting the lazy request. The difference here
2026 * is that the flush _must_ happen before the next request, no matter
2027 * what.
2028 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002029 ret = intel_ring_flush_all_caches(ring);
2030 if (ret)
2031 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002032
Chris Wilsonacb868d2012-09-26 13:47:30 +01002033 request = kmalloc(sizeof(*request), GFP_KERNEL);
2034 if (request == NULL)
2035 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002036
Eric Anholt673a3942008-07-30 12:06:12 -07002037
Chris Wilsona71d8d92012-02-15 11:25:36 +00002038 /* Record the position of the start of the request so that
2039 * should we detect the updated seqno part-way through the
2040 * GPU processing the request, we never over-estimate the
2041 * position of the head.
2042 */
2043 request_ring_position = intel_ring_get_tail(ring);
2044
Chris Wilson9d7730912012-11-27 16:22:52 +00002045 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002046 if (ret) {
2047 kfree(request);
2048 return ret;
2049 }
Eric Anholt673a3942008-07-30 12:06:12 -07002050
Chris Wilson9d7730912012-11-27 16:22:52 +00002051 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002052 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002053 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002054 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002055 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002056 request->batch_obj = obj;
2057
2058 /* Whilst this request exists, batch_obj will be on the
2059 * active_list, and so will hold the active reference. Only when this
2060 * request is retired will the the batch_obj be moved onto the
2061 * inactive_list and lose its active reference. Hence we do not need
2062 * to explicitly hold another reference here.
2063 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002064
2065 if (request->ctx)
2066 i915_gem_context_reference(request->ctx);
2067
Eric Anholt673a3942008-07-30 12:06:12 -07002068 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002069 was_empty = list_empty(&ring->request_list);
2070 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002071 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002072
Chris Wilsondb53a302011-02-03 11:57:46 +00002073 if (file) {
2074 struct drm_i915_file_private *file_priv = file->driver_priv;
2075
Chris Wilson1c255952010-09-26 11:03:27 +01002076 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002077 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002078 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002079 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002080 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002081 }
Eric Anholt673a3942008-07-30 12:06:12 -07002082
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002084 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002085
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002086 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002087 i915_queue_hangcheck(ring->dev);
2088
Chris Wilsonf047e392012-07-21 12:31:41 +01002089 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002090 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002091 &dev_priv->mm.retire_work,
2092 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002093 intel_mark_busy(dev_priv->dev);
2094 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002095 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002096
Chris Wilsonacb868d2012-09-26 13:47:30 +01002097 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002098 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002099 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002100}
2101
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002102static inline void
2103i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002104{
Chris Wilson1c255952010-09-26 11:03:27 +01002105 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002106
Chris Wilson1c255952010-09-26 11:03:27 +01002107 if (!file_priv)
2108 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002109
Chris Wilson1c255952010-09-26 11:03:27 +01002110 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002111 if (request->file_priv) {
2112 list_del(&request->client_list);
2113 request->file_priv = NULL;
2114 }
Chris Wilson1c255952010-09-26 11:03:27 +01002115 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002116}
2117
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002118static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
2119{
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002120 if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
2121 acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002122 return true;
2123
2124 return false;
2125}
2126
2127static bool i915_head_inside_request(const u32 acthd_unmasked,
2128 const u32 request_start,
2129 const u32 request_end)
2130{
2131 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2132
2133 if (request_start < request_end) {
2134 if (acthd >= request_start && acthd < request_end)
2135 return true;
2136 } else if (request_start > request_end) {
2137 if (acthd >= request_start || acthd < request_end)
2138 return true;
2139 }
2140
2141 return false;
2142}
2143
2144static bool i915_request_guilty(struct drm_i915_gem_request *request,
2145 const u32 acthd, bool *inside)
2146{
2147 /* There is a possibility that unmasked head address
2148 * pointing inside the ring, matches the batch_obj address range.
2149 * However this is extremely unlikely.
2150 */
2151
2152 if (request->batch_obj) {
2153 if (i915_head_inside_object(acthd, request->batch_obj)) {
2154 *inside = true;
2155 return true;
2156 }
2157 }
2158
2159 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2160 *inside = false;
2161 return true;
2162 }
2163
2164 return false;
2165}
2166
2167static void i915_set_reset_status(struct intel_ring_buffer *ring,
2168 struct drm_i915_gem_request *request,
2169 u32 acthd)
2170{
2171 struct i915_ctx_hang_stats *hs = NULL;
2172 bool inside, guilty;
2173
2174 /* Innocent until proven guilty */
2175 guilty = false;
2176
2177 if (ring->hangcheck.action != wait &&
2178 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002179 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002180 ring->name,
2181 inside ? "inside" : "flushing",
2182 request->batch_obj ?
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002183 i915_gem_obj_ggtt_offset(request->batch_obj) : 0,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002184 request->ctx ? request->ctx->id : 0,
2185 acthd);
2186
2187 guilty = true;
2188 }
2189
2190 /* If contexts are disabled or this is the default context, use
2191 * file_priv->reset_state
2192 */
2193 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2194 hs = &request->ctx->hang_stats;
2195 else if (request->file_priv)
2196 hs = &request->file_priv->hang_stats;
2197
2198 if (hs) {
2199 if (guilty)
2200 hs->batch_active++;
2201 else
2202 hs->batch_pending++;
2203 }
2204}
2205
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002206static void i915_gem_free_request(struct drm_i915_gem_request *request)
2207{
2208 list_del(&request->list);
2209 i915_gem_request_remove_from_client(request);
2210
2211 if (request->ctx)
2212 i915_gem_context_unreference(request->ctx);
2213
2214 kfree(request);
2215}
2216
Chris Wilsondfaae392010-09-22 10:31:52 +01002217static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2218 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002219{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002220 u32 completed_seqno;
2221 u32 acthd;
2222
2223 acthd = intel_ring_get_active_head(ring);
2224 completed_seqno = ring->get_seqno(ring, false);
2225
Chris Wilsondfaae392010-09-22 10:31:52 +01002226 while (!list_empty(&ring->request_list)) {
2227 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002228
Chris Wilsondfaae392010-09-22 10:31:52 +01002229 request = list_first_entry(&ring->request_list,
2230 struct drm_i915_gem_request,
2231 list);
2232
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002233 if (request->seqno > completed_seqno)
2234 i915_set_reset_status(ring, request, acthd);
2235
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002236 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002237 }
2238
2239 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002240 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Chris Wilson05394f32010-11-08 19:18:58 +00002242 obj = list_first_entry(&ring->active_list,
2243 struct drm_i915_gem_object,
2244 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002245
Chris Wilson05394f32010-11-08 19:18:58 +00002246 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002247 }
Eric Anholt673a3942008-07-30 12:06:12 -07002248}
2249
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002250void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002251{
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 int i;
2254
Daniel Vetter4b9de732011-10-09 21:52:02 +02002255 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002256 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002257
Daniel Vetter94a335d2013-07-17 14:51:28 +02002258 /*
2259 * Commit delayed tiling changes if we have an object still
2260 * attached to the fence, otherwise just clear the fence.
2261 */
2262 if (reg->obj) {
2263 i915_gem_object_update_fence(reg->obj, reg,
2264 reg->obj->tiling_mode);
2265 } else {
2266 i915_gem_write_fence(dev, i, NULL);
2267 }
Chris Wilson312817a2010-11-22 11:50:11 +00002268 }
2269}
2270
Chris Wilson069efc12010-09-30 16:53:18 +01002271void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002272{
Chris Wilsondfaae392010-09-22 10:31:52 +01002273 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07002274 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson05394f32010-11-08 19:18:58 +00002275 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002276 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002277 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002278
Chris Wilsonb4519512012-05-11 14:29:30 +01002279 for_each_ring(ring, dev_priv, i)
2280 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002281
Chris Wilsondfaae392010-09-22 10:31:52 +01002282 /* Move everything out of the GPU domains to ensure we do any
2283 * necessary invalidation upon reuse.
2284 */
Ben Widawsky5cef07e2013-07-16 16:50:08 -07002285 list_for_each_entry(obj, &vm->inactive_list, mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00002286 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson069efc12010-09-30 16:53:18 +01002287
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002288 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002289}
2290
2291/**
2292 * This function clears the request list as sequence numbers are passed.
2293 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002294void
Chris Wilsondb53a302011-02-03 11:57:46 +00002295i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002296{
Eric Anholt673a3942008-07-30 12:06:12 -07002297 uint32_t seqno;
2298
Chris Wilsondb53a302011-02-03 11:57:46 +00002299 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002300 return;
2301
Chris Wilsondb53a302011-02-03 11:57:46 +00002302 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002303
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002304 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002305
Zou Nan hai852835f2010-05-21 09:08:56 +08002306 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002307 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002308
Zou Nan hai852835f2010-05-21 09:08:56 +08002309 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002310 struct drm_i915_gem_request,
2311 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002312
Chris Wilsondfaae392010-09-22 10:31:52 +01002313 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002314 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002315
Chris Wilsondb53a302011-02-03 11:57:46 +00002316 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002317 /* We know the GPU must have read the request to have
2318 * sent us the seqno + interrupt, so use the position
2319 * of tail of the request to update the last known position
2320 * of the GPU head.
2321 */
2322 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002323
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002324 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002325 }
2326
2327 /* Move any buffers on the active list that are no longer referenced
2328 * by the ringbuffer to the flushing/inactive lists as appropriate.
2329 */
2330 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002331 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002332
Akshay Joshi0206e352011-08-16 15:34:10 -04002333 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002334 struct drm_i915_gem_object,
2335 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002336
Chris Wilson0201f1e2012-07-20 12:41:01 +01002337 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002338 break;
2339
Chris Wilson65ce3022012-07-20 12:41:02 +01002340 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002341 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002342
Chris Wilsondb53a302011-02-03 11:57:46 +00002343 if (unlikely(ring->trace_irq_seqno &&
2344 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002345 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002346 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002347 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002348
Chris Wilsondb53a302011-02-03 11:57:46 +00002349 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002350}
2351
2352void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002353i915_gem_retire_requests(struct drm_device *dev)
2354{
2355 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002356 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002357 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002358
Chris Wilsonb4519512012-05-11 14:29:30 +01002359 for_each_ring(ring, dev_priv, i)
2360 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002361}
2362
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002363static void
Eric Anholt673a3942008-07-30 12:06:12 -07002364i915_gem_retire_work_handler(struct work_struct *work)
2365{
2366 drm_i915_private_t *dev_priv;
2367 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002368 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002369 bool idle;
2370 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002371
2372 dev_priv = container_of(work, drm_i915_private_t,
2373 mm.retire_work.work);
2374 dev = dev_priv->dev;
2375
Chris Wilson891b48c2010-09-29 12:26:37 +01002376 /* Come back later if the device is busy... */
2377 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002378 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2379 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002380 return;
2381 }
2382
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002383 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002384
Chris Wilson0a587052011-01-09 21:05:44 +00002385 /* Send a periodic flush down the ring so we don't hold onto GEM
2386 * objects indefinitely.
2387 */
2388 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002389 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002390 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002391 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002392
2393 idle &= list_empty(&ring->request_list);
2394 }
2395
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002396 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002397 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2398 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002399 if (idle)
2400 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002401
Eric Anholt673a3942008-07-30 12:06:12 -07002402 mutex_unlock(&dev->struct_mutex);
2403}
2404
Ben Widawsky5816d642012-04-11 11:18:19 -07002405/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002406 * Ensures that an object will eventually get non-busy by flushing any required
2407 * write domains, emitting any outstanding lazy request and retiring and
2408 * completed requests.
2409 */
2410static int
2411i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2412{
2413 int ret;
2414
2415 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002416 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002417 if (ret)
2418 return ret;
2419
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002420 i915_gem_retire_requests_ring(obj->ring);
2421 }
2422
2423 return 0;
2424}
2425
2426/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002427 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2428 * @DRM_IOCTL_ARGS: standard ioctl arguments
2429 *
2430 * Returns 0 if successful, else an error is returned with the remaining time in
2431 * the timeout parameter.
2432 * -ETIME: object is still busy after timeout
2433 * -ERESTARTSYS: signal interrupted the wait
2434 * -ENONENT: object doesn't exist
2435 * Also possible, but rare:
2436 * -EAGAIN: GPU wedged
2437 * -ENOMEM: damn
2438 * -ENODEV: Internal IRQ fail
2439 * -E?: The add request failed
2440 *
2441 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2442 * non-zero timeout parameter the wait ioctl will wait for the given number of
2443 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2444 * without holding struct_mutex the object may become re-busied before this
2445 * function completes. A similar but shorter * race condition exists in the busy
2446 * ioctl
2447 */
2448int
2449i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2450{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002451 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002452 struct drm_i915_gem_wait *args = data;
2453 struct drm_i915_gem_object *obj;
2454 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002455 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002456 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002457 u32 seqno = 0;
2458 int ret = 0;
2459
Ben Widawskyeac1f142012-06-05 15:24:24 -07002460 if (args->timeout_ns >= 0) {
2461 timeout_stack = ns_to_timespec(args->timeout_ns);
2462 timeout = &timeout_stack;
2463 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002464
2465 ret = i915_mutex_lock_interruptible(dev);
2466 if (ret)
2467 return ret;
2468
2469 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2470 if (&obj->base == NULL) {
2471 mutex_unlock(&dev->struct_mutex);
2472 return -ENOENT;
2473 }
2474
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002475 /* Need to make sure the object gets inactive eventually. */
2476 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002477 if (ret)
2478 goto out;
2479
2480 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002481 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002482 ring = obj->ring;
2483 }
2484
2485 if (seqno == 0)
2486 goto out;
2487
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002488 /* Do this after OLR check to make sure we make forward progress polling
2489 * on this IOCTL with a 0 timeout (like busy ioctl)
2490 */
2491 if (!args->timeout_ns) {
2492 ret = -ETIME;
2493 goto out;
2494 }
2495
2496 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002497 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002498 mutex_unlock(&dev->struct_mutex);
2499
Daniel Vetterf69061b2012-12-06 09:01:42 +01002500 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002501 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002502 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002503 return ret;
2504
2505out:
2506 drm_gem_object_unreference(&obj->base);
2507 mutex_unlock(&dev->struct_mutex);
2508 return ret;
2509}
2510
2511/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002512 * i915_gem_object_sync - sync an object to a ring.
2513 *
2514 * @obj: object which may be in use on another ring.
2515 * @to: ring we wish to use the object on. May be NULL.
2516 *
2517 * This code is meant to abstract object synchronization with the GPU.
2518 * Calling with NULL implies synchronizing the object with the CPU
2519 * rather than a particular GPU ring.
2520 *
2521 * Returns 0 if successful, else propagates up the lower layer error.
2522 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002523int
2524i915_gem_object_sync(struct drm_i915_gem_object *obj,
2525 struct intel_ring_buffer *to)
2526{
2527 struct intel_ring_buffer *from = obj->ring;
2528 u32 seqno;
2529 int ret, idx;
2530
2531 if (from == NULL || to == from)
2532 return 0;
2533
Ben Widawsky5816d642012-04-11 11:18:19 -07002534 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002535 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002536
2537 idx = intel_ring_sync_index(from, to);
2538
Chris Wilson0201f1e2012-07-20 12:41:01 +01002539 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002540 if (seqno <= from->sync_seqno[idx])
2541 return 0;
2542
Ben Widawskyb4aca012012-04-25 20:50:12 -07002543 ret = i915_gem_check_olr(obj->ring, seqno);
2544 if (ret)
2545 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002546
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002547 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002548 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002549 /* We use last_read_seqno because sync_to()
2550 * might have just caused seqno wrap under
2551 * the radar.
2552 */
2553 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002554
Ben Widawskye3a5a222012-04-11 11:18:20 -07002555 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002556}
2557
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002558static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2559{
2560 u32 old_write_domain, old_read_domains;
2561
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002562 /* Force a pagefault for domain tracking on next user access */
2563 i915_gem_release_mmap(obj);
2564
Keith Packardb97c3d92011-06-24 21:02:59 -07002565 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2566 return;
2567
Chris Wilson97c809fd2012-10-09 19:24:38 +01002568 /* Wait for any direct GTT access to complete */
2569 mb();
2570
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002571 old_read_domains = obj->base.read_domains;
2572 old_write_domain = obj->base.write_domain;
2573
2574 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2575 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2576
2577 trace_i915_gem_object_change_domain(obj,
2578 old_read_domains,
2579 old_write_domain);
2580}
2581
Eric Anholt673a3942008-07-30 12:06:12 -07002582/**
2583 * Unbinds an object from the GTT aperture.
2584 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002585int
Chris Wilson05394f32010-11-08 19:18:58 +00002586i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002587{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002588 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Ben Widawsky2f633152013-07-17 12:19:03 -07002589 struct i915_vma *vma;
Chris Wilson43e28f02013-01-08 10:53:09 +00002590 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002591
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002592 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt673a3942008-07-30 12:06:12 -07002593 return 0;
2594
Chris Wilson31d8d652012-05-24 19:11:20 +01002595 if (obj->pin_count)
2596 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002597
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002598 BUG_ON(obj->pages == NULL);
2599
Chris Wilsona8198ee2011-04-13 22:04:09 +01002600 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002601 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002602 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002603 /* Continue on if we fail due to EIO, the GPU is hung so we
2604 * should be safe and we need to cleanup or else we might
2605 * cause memory corruption through use-after-free.
2606 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002607
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002608 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002609
Daniel Vetter96b47b62009-12-15 17:50:00 +01002610 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002611 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002612 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002613 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002614
Chris Wilsondb53a302011-02-03 11:57:46 +00002615 trace_i915_gem_object_unbind(obj);
2616
Daniel Vetter74898d72012-02-15 23:50:22 +01002617 if (obj->has_global_gtt_mapping)
2618 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002619 if (obj->has_aliasing_ppgtt_mapping) {
2620 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2621 obj->has_aliasing_ppgtt_mapping = 0;
2622 }
Daniel Vetter74163902012-02-15 23:50:21 +01002623 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002624 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002625
Chris Wilson6c085a72012-08-20 11:40:46 +02002626 list_del(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002627 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002628 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002629
Ben Widawsky2f633152013-07-17 12:19:03 -07002630 vma = __i915_gem_obj_to_vma(obj);
2631 list_del(&vma->vma_link);
2632 drm_mm_remove_node(&vma->node);
2633 i915_gem_vma_destroy(vma);
2634
2635 /* Since the unbound list is global, only move to that list if
2636 * no more VMAs exist.
2637 * NB: Until we have real VMAs there will only ever be one */
2638 WARN_ON(!list_empty(&obj->vma_list));
2639 if (list_empty(&obj->vma_list))
2640 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002641
Chris Wilson88241782011-01-07 17:09:48 +00002642 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002643}
2644
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002645int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002646{
2647 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002648 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002649 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002650
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002651 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002652 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002653 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2654 if (ret)
2655 return ret;
2656
Chris Wilson3e960502012-11-27 16:22:54 +00002657 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002658 if (ret)
2659 return ret;
2660 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002661
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002662 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002663}
2664
Chris Wilson9ce079e2012-04-17 15:31:30 +01002665static void i965_write_fence_reg(struct drm_device *dev, int reg,
2666 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002667{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002668 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002669 int fence_reg;
2670 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002671
Imre Deak56c844e2013-01-07 21:47:34 +02002672 if (INTEL_INFO(dev)->gen >= 6) {
2673 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2674 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2675 } else {
2676 fence_reg = FENCE_REG_965_0;
2677 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2678 }
2679
Chris Wilsond18b9612013-07-10 13:36:23 +01002680 fence_reg += reg * 8;
2681
2682 /* To w/a incoherency with non-atomic 64-bit register updates,
2683 * we split the 64-bit update into two 32-bit writes. In order
2684 * for a partial fence not to be evaluated between writes, we
2685 * precede the update with write to turn off the fence register,
2686 * and only enable the fence as the last step.
2687 *
2688 * For extra levels of paranoia, we make sure each step lands
2689 * before applying the next step.
2690 */
2691 I915_WRITE(fence_reg, 0);
2692 POSTING_READ(fence_reg);
2693
Chris Wilson9ce079e2012-04-17 15:31:30 +01002694 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002695 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002696 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002697
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002698 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002699 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002700 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002701 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002702 if (obj->tiling_mode == I915_TILING_Y)
2703 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2704 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002705
Chris Wilsond18b9612013-07-10 13:36:23 +01002706 I915_WRITE(fence_reg + 4, val >> 32);
2707 POSTING_READ(fence_reg + 4);
2708
2709 I915_WRITE(fence_reg + 0, val);
2710 POSTING_READ(fence_reg);
2711 } else {
2712 I915_WRITE(fence_reg + 4, 0);
2713 POSTING_READ(fence_reg + 4);
2714 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002715}
2716
Chris Wilson9ce079e2012-04-17 15:31:30 +01002717static void i915_write_fence_reg(struct drm_device *dev, int reg,
2718 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002719{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002720 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002721 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002722
Chris Wilson9ce079e2012-04-17 15:31:30 +01002723 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002724 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002725 int pitch_val;
2726 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002727
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002728 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002729 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002730 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2731 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2732 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002733
2734 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2735 tile_width = 128;
2736 else
2737 tile_width = 512;
2738
2739 /* Note: pitch better be a power of two tile widths */
2740 pitch_val = obj->stride / tile_width;
2741 pitch_val = ffs(pitch_val) - 1;
2742
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002743 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002744 if (obj->tiling_mode == I915_TILING_Y)
2745 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2746 val |= I915_FENCE_SIZE_BITS(size);
2747 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2748 val |= I830_FENCE_REG_VALID;
2749 } else
2750 val = 0;
2751
2752 if (reg < 8)
2753 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002754 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002755 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002756
Chris Wilson9ce079e2012-04-17 15:31:30 +01002757 I915_WRITE(reg, val);
2758 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002759}
2760
Chris Wilson9ce079e2012-04-17 15:31:30 +01002761static void i830_write_fence_reg(struct drm_device *dev, int reg,
2762 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002763{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002764 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002765 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002766
Chris Wilson9ce079e2012-04-17 15:31:30 +01002767 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002768 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002769 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002770
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002771 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002772 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002773 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2774 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2775 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002776
Chris Wilson9ce079e2012-04-17 15:31:30 +01002777 pitch_val = obj->stride / 128;
2778 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002779
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002780 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002781 if (obj->tiling_mode == I915_TILING_Y)
2782 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2783 val |= I830_FENCE_SIZE_BITS(size);
2784 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2785 val |= I830_FENCE_REG_VALID;
2786 } else
2787 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002788
Chris Wilson9ce079e2012-04-17 15:31:30 +01002789 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2790 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2791}
2792
Chris Wilsond0a57782012-10-09 19:24:37 +01002793inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2794{
2795 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2796}
2797
Chris Wilson9ce079e2012-04-17 15:31:30 +01002798static void i915_gem_write_fence(struct drm_device *dev, int reg,
2799 struct drm_i915_gem_object *obj)
2800{
Chris Wilsond0a57782012-10-09 19:24:37 +01002801 struct drm_i915_private *dev_priv = dev->dev_private;
2802
2803 /* Ensure that all CPU reads are completed before installing a fence
2804 * and all writes before removing the fence.
2805 */
2806 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2807 mb();
2808
Daniel Vetter94a335d2013-07-17 14:51:28 +02002809 WARN(obj && (!obj->stride || !obj->tiling_mode),
2810 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2811 obj->stride, obj->tiling_mode);
2812
Chris Wilson9ce079e2012-04-17 15:31:30 +01002813 switch (INTEL_INFO(dev)->gen) {
2814 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002815 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002816 case 5:
2817 case 4: i965_write_fence_reg(dev, reg, obj); break;
2818 case 3: i915_write_fence_reg(dev, reg, obj); break;
2819 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002820 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002821 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002822
2823 /* And similarly be paranoid that no direct access to this region
2824 * is reordered to before the fence is installed.
2825 */
2826 if (i915_gem_object_needs_mb(obj))
2827 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002828}
2829
Chris Wilson61050802012-04-17 15:31:31 +01002830static inline int fence_number(struct drm_i915_private *dev_priv,
2831 struct drm_i915_fence_reg *fence)
2832{
2833 return fence - dev_priv->fence_regs;
2834}
2835
2836static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2837 struct drm_i915_fence_reg *fence,
2838 bool enable)
2839{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002840 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002841 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002842
Chris Wilson46a0b632013-07-10 13:36:24 +01002843 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002844
2845 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002846 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002847 fence->obj = obj;
2848 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2849 } else {
2850 obj->fence_reg = I915_FENCE_REG_NONE;
2851 fence->obj = NULL;
2852 list_del_init(&fence->lru_list);
2853 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002854 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002855}
2856
Chris Wilsond9e86c02010-11-10 16:40:20 +00002857static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002858i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002859{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002860 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002861 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002862 if (ret)
2863 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002864
2865 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002866 }
2867
Chris Wilson86d5bc32012-07-20 12:41:04 +01002868 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002869 return 0;
2870}
2871
2872int
2873i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2874{
Chris Wilson61050802012-04-17 15:31:31 +01002875 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002876 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002877 int ret;
2878
Chris Wilsond0a57782012-10-09 19:24:37 +01002879 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002880 if (ret)
2881 return ret;
2882
Chris Wilson61050802012-04-17 15:31:31 +01002883 if (obj->fence_reg == I915_FENCE_REG_NONE)
2884 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002885
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002886 fence = &dev_priv->fence_regs[obj->fence_reg];
2887
Chris Wilson61050802012-04-17 15:31:31 +01002888 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002889 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002890
2891 return 0;
2892}
2893
2894static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002895i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002896{
Daniel Vetterae3db242010-02-19 11:51:58 +01002897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002898 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002899 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002900
2901 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002902 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002903 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2904 reg = &dev_priv->fence_regs[i];
2905 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002906 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002907
Chris Wilson1690e1e2011-12-14 13:57:08 +01002908 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002909 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002910 }
2911
Chris Wilsond9e86c02010-11-10 16:40:20 +00002912 if (avail == NULL)
2913 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002914
2915 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002916 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002917 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002918 continue;
2919
Chris Wilson8fe301a2012-04-17 15:31:28 +01002920 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002921 }
2922
Chris Wilson8fe301a2012-04-17 15:31:28 +01002923 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002924}
2925
Jesse Barnesde151cf2008-11-12 10:03:55 -08002926/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002927 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002928 * @obj: object to map through a fence reg
2929 *
2930 * When mapping objects through the GTT, userspace wants to be able to write
2931 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002932 * This function walks the fence regs looking for a free one for @obj,
2933 * stealing one if it can't find any.
2934 *
2935 * It then sets up the reg based on the object's properties: address, pitch
2936 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002937 *
2938 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002939 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002940int
Chris Wilson06d98132012-04-17 15:31:24 +01002941i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002942{
Chris Wilson05394f32010-11-08 19:18:58 +00002943 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002945 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002946 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002947 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002948
Chris Wilson14415742012-04-17 15:31:33 +01002949 /* Have we updated the tiling parameters upon the object and so
2950 * will need to serialise the write to the associated fence register?
2951 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002952 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002953 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002954 if (ret)
2955 return ret;
2956 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002957
Chris Wilsond9e86c02010-11-10 16:40:20 +00002958 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002959 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2960 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002961 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002962 list_move_tail(&reg->lru_list,
2963 &dev_priv->mm.fence_list);
2964 return 0;
2965 }
2966 } else if (enable) {
2967 reg = i915_find_fence_reg(dev);
2968 if (reg == NULL)
2969 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002970
Chris Wilson14415742012-04-17 15:31:33 +01002971 if (reg->obj) {
2972 struct drm_i915_gem_object *old = reg->obj;
2973
Chris Wilsond0a57782012-10-09 19:24:37 +01002974 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002975 if (ret)
2976 return ret;
2977
Chris Wilson14415742012-04-17 15:31:33 +01002978 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002979 }
Chris Wilson14415742012-04-17 15:31:33 +01002980 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002981 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002982
Chris Wilson14415742012-04-17 15:31:33 +01002983 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01002984
Chris Wilson9ce079e2012-04-17 15:31:30 +01002985 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002986}
2987
Chris Wilson42d6ab42012-07-26 11:49:32 +01002988static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2989 struct drm_mm_node *gtt_space,
2990 unsigned long cache_level)
2991{
2992 struct drm_mm_node *other;
2993
2994 /* On non-LLC machines we have to be careful when putting differing
2995 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002996 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002997 */
2998 if (HAS_LLC(dev))
2999 return true;
3000
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003001 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003002 return true;
3003
3004 if (list_empty(&gtt_space->node_list))
3005 return true;
3006
3007 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3008 if (other->allocated && !other->hole_follows && other->color != cache_level)
3009 return false;
3010
3011 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3012 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3013 return false;
3014
3015 return true;
3016}
3017
3018static void i915_gem_verify_gtt(struct drm_device *dev)
3019{
3020#if WATCH_GTT
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 struct drm_i915_gem_object *obj;
3023 int err = 0;
3024
Ben Widawsky35c20a62013-05-31 11:28:48 -07003025 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003026 if (obj->gtt_space == NULL) {
3027 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3028 err++;
3029 continue;
3030 }
3031
3032 if (obj->cache_level != obj->gtt_space->color) {
3033 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003034 i915_gem_obj_ggtt_offset(obj),
3035 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003036 obj->cache_level,
3037 obj->gtt_space->color);
3038 err++;
3039 continue;
3040 }
3041
3042 if (!i915_gem_valid_gtt_space(dev,
3043 obj->gtt_space,
3044 obj->cache_level)) {
3045 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003046 i915_gem_obj_ggtt_offset(obj),
3047 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003048 obj->cache_level);
3049 err++;
3050 continue;
3051 }
3052 }
3053
3054 WARN_ON(err);
3055#endif
3056}
3057
Jesse Barnesde151cf2008-11-12 10:03:55 -08003058/**
Eric Anholt673a3942008-07-30 12:06:12 -07003059 * Finds free space in the GTT aperture and binds the object there.
3060 */
3061static int
Chris Wilson05394f32010-11-08 19:18:58 +00003062i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02003063 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003064 bool map_and_fenceable,
3065 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003066{
Chris Wilson05394f32010-11-08 19:18:58 +00003067 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003068 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003069 struct i915_address_space *vm = &dev_priv->gtt.base;
Daniel Vetter5e783302010-11-14 22:32:36 +01003070 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003071 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003072 size_t gtt_max = map_and_fenceable ?
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003073 dev_priv->gtt.mappable_end : dev_priv->gtt.base.total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003074 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003075 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003076
Ben Widawsky2f633152013-07-17 12:19:03 -07003077 if (WARN_ON(!list_empty(&obj->vma_list)))
3078 return -EBUSY;
3079
Chris Wilsone28f8712011-07-18 13:11:49 -07003080 fence_size = i915_gem_get_gtt_size(dev,
3081 obj->base.size,
3082 obj->tiling_mode);
3083 fence_alignment = i915_gem_get_gtt_alignment(dev,
3084 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003085 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003086 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003087 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003088 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003089 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003090
Eric Anholt673a3942008-07-30 12:06:12 -07003091 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003092 alignment = map_and_fenceable ? fence_alignment :
3093 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003094 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003095 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3096 return -EINVAL;
3097 }
3098
Chris Wilson05394f32010-11-08 19:18:58 +00003099 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003100
Chris Wilson654fc602010-05-27 13:18:21 +01003101 /* If the object is bigger than the entire aperture, reject it early
3102 * before evicting everything in a vain attempt to find space.
3103 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003104 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003105 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003106 obj->base.size,
3107 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003108 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003109 return -E2BIG;
3110 }
3111
Chris Wilson37e680a2012-06-07 15:38:42 +01003112 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003113 if (ret)
3114 return ret;
3115
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003116 i915_gem_object_pin_pages(obj);
3117
Ben Widawsky2f633152013-07-17 12:19:03 -07003118 vma = i915_gem_vma_create(obj, &dev_priv->gtt.base);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003119 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003120 ret = PTR_ERR(vma);
3121 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003122 }
3123
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003124search_free:
Ben Widawsky93bd8642013-07-16 16:50:06 -07003125 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
Ben Widawsky2f633152013-07-17 12:19:03 -07003126 &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003127 size, alignment,
3128 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003129 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003130 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003131 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003132 map_and_fenceable,
3133 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003134 if (ret == 0)
3135 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003136
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003137 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003138 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003139 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003140 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003141 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003142 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003143 }
3144
Daniel Vetter74163902012-02-15 23:50:21 +01003145 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003146 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003147 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003148
Ben Widawsky35c20a62013-05-31 11:28:48 -07003149 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003150 list_add_tail(&obj->mm_list, &vm->inactive_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003151 list_add(&vma->vma_link, &obj->vma_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003152
Daniel Vetter75e9e912010-11-04 17:11:09 +01003153 fenceable =
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003154 i915_gem_obj_ggtt_size(obj) == fence_size &&
3155 (i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003156
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003157 mappable = i915_gem_obj_ggtt_offset(obj) + obj->base.size <=
3158 dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003159
Chris Wilson05394f32010-11-08 19:18:58 +00003160 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003161
Chris Wilsondb53a302011-02-03 11:57:46 +00003162 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003163 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003164 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003165
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003166err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003167 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003168err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003169 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003170err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003171 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003172 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003173}
3174
3175void
Chris Wilson05394f32010-11-08 19:18:58 +00003176i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003177{
Eric Anholt673a3942008-07-30 12:06:12 -07003178 /* If we don't have a page list set up, then we're not pinned
3179 * to GPU, and we can ignore the cache flush because it'll happen
3180 * again at bind time.
3181 */
Chris Wilson05394f32010-11-08 19:18:58 +00003182 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003183 return;
3184
Imre Deak769ce462013-02-13 21:56:05 +02003185 /*
3186 * Stolen memory is always coherent with the GPU as it is explicitly
3187 * marked as wc by the system, or the system is cache-coherent.
3188 */
3189 if (obj->stolen)
3190 return;
3191
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003192 /* If the GPU is snooping the contents of the CPU cache,
3193 * we do not need to manually clear the CPU cache lines. However,
3194 * the caches are only snooped when the render cache is
3195 * flushed/invalidated. As we always have to emit invalidations
3196 * and flushes when moving into and out of the RENDER domain, correct
3197 * snooping behaviour occurs naturally as the result of our domain
3198 * tracking.
3199 */
3200 if (obj->cache_level != I915_CACHE_NONE)
3201 return;
3202
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003203 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003204
Chris Wilson9da3da62012-06-01 15:20:22 +01003205 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003206}
3207
3208/** Flushes the GTT write domain for the object if it's dirty. */
3209static void
Chris Wilson05394f32010-11-08 19:18:58 +00003210i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003211{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003212 uint32_t old_write_domain;
3213
Chris Wilson05394f32010-11-08 19:18:58 +00003214 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003215 return;
3216
Chris Wilson63256ec2011-01-04 18:42:07 +00003217 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003218 * to it immediately go to main memory as far as we know, so there's
3219 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003220 *
3221 * However, we do have to enforce the order so that all writes through
3222 * the GTT land before any writes to the device, such as updates to
3223 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003224 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003225 wmb();
3226
Chris Wilson05394f32010-11-08 19:18:58 +00003227 old_write_domain = obj->base.write_domain;
3228 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003229
3230 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003231 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003232 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003233}
3234
3235/** Flushes the CPU write domain for the object if it's dirty. */
3236static void
Chris Wilson05394f32010-11-08 19:18:58 +00003237i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003238{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003239 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003240
Chris Wilson05394f32010-11-08 19:18:58 +00003241 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003242 return;
3243
3244 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003245 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003246 old_write_domain = obj->base.write_domain;
3247 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003248
3249 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003250 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003251 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003252}
3253
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003254/**
3255 * Moves a single object to the GTT read, and possibly write domain.
3256 *
3257 * This function returns when the move is complete, including waiting on
3258 * flushes to occur.
3259 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003260int
Chris Wilson20217462010-11-23 15:26:33 +00003261i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003262{
Chris Wilson8325a092012-04-24 15:52:35 +01003263 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003264 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003265 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003266
Eric Anholt02354392008-11-26 13:58:13 -08003267 /* Not valid to be called on unbound objects. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003268 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003269 return -EINVAL;
3270
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003271 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3272 return 0;
3273
Chris Wilson0201f1e2012-07-20 12:41:01 +01003274 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003275 if (ret)
3276 return ret;
3277
Chris Wilson72133422010-09-13 23:56:38 +01003278 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003279
Chris Wilsond0a57782012-10-09 19:24:37 +01003280 /* Serialise direct access to this object with the barriers for
3281 * coherent writes from the GPU, by effectively invalidating the
3282 * GTT domain upon first access.
3283 */
3284 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3285 mb();
3286
Chris Wilson05394f32010-11-08 19:18:58 +00003287 old_write_domain = obj->base.write_domain;
3288 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003289
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003290 /* It should now be out of any other write domains, and we can update
3291 * the domain values for our changes.
3292 */
Chris Wilson05394f32010-11-08 19:18:58 +00003293 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3294 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003295 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003296 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3297 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3298 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003299 }
3300
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003301 trace_i915_gem_object_change_domain(obj,
3302 old_read_domains,
3303 old_write_domain);
3304
Chris Wilson8325a092012-04-24 15:52:35 +01003305 /* And bump the LRU for this access */
3306 if (i915_gem_object_is_inactive(obj))
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003307 list_move_tail(&obj->mm_list,
3308 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003309
Eric Anholte47c68e2008-11-14 13:35:19 -08003310 return 0;
3311}
3312
Chris Wilsone4ffd172011-04-04 09:44:39 +01003313int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3314 enum i915_cache_level cache_level)
3315{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003316 struct drm_device *dev = obj->base.dev;
3317 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky2f633152013-07-17 12:19:03 -07003318 struct i915_vma *vma = __i915_gem_obj_to_vma(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003319 int ret;
3320
3321 if (obj->cache_level == cache_level)
3322 return 0;
3323
3324 if (obj->pin_count) {
3325 DRM_DEBUG("can not change the cache level of pinned objects\n");
3326 return -EBUSY;
3327 }
3328
Ben Widawsky2f633152013-07-17 12:19:03 -07003329 if (vma && !i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003330 ret = i915_gem_object_unbind(obj);
3331 if (ret)
3332 return ret;
3333 }
3334
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003335 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003336 ret = i915_gem_object_finish_gpu(obj);
3337 if (ret)
3338 return ret;
3339
3340 i915_gem_object_finish_gtt(obj);
3341
3342 /* Before SandyBridge, you could not use tiling or fence
3343 * registers with snooped memory, so relinquish any fences
3344 * currently pointing to our region in the aperture.
3345 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003346 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003347 ret = i915_gem_object_put_fence(obj);
3348 if (ret)
3349 return ret;
3350 }
3351
Daniel Vetter74898d72012-02-15 23:50:22 +01003352 if (obj->has_global_gtt_mapping)
3353 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003354 if (obj->has_aliasing_ppgtt_mapping)
3355 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3356 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003357
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003358 i915_gem_obj_ggtt_set_color(obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003359 }
3360
3361 if (cache_level == I915_CACHE_NONE) {
3362 u32 old_read_domains, old_write_domain;
3363
3364 /* If we're coming from LLC cached, then we haven't
3365 * actually been tracking whether the data is in the
3366 * CPU cache or not, since we only allow one bit set
3367 * in obj->write_domain and have been skipping the clflushes.
3368 * Just set it to the CPU cache for now.
3369 */
3370 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3371 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3372
3373 old_read_domains = obj->base.read_domains;
3374 old_write_domain = obj->base.write_domain;
3375
3376 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3377 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3378
3379 trace_i915_gem_object_change_domain(obj,
3380 old_read_domains,
3381 old_write_domain);
3382 }
3383
3384 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003385 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003386 return 0;
3387}
3388
Ben Widawsky199adf42012-09-21 17:01:20 -07003389int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3390 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003391{
Ben Widawsky199adf42012-09-21 17:01:20 -07003392 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003393 struct drm_i915_gem_object *obj;
3394 int ret;
3395
3396 ret = i915_mutex_lock_interruptible(dev);
3397 if (ret)
3398 return ret;
3399
3400 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3401 if (&obj->base == NULL) {
3402 ret = -ENOENT;
3403 goto unlock;
3404 }
3405
Ben Widawsky199adf42012-09-21 17:01:20 -07003406 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003407
3408 drm_gem_object_unreference(&obj->base);
3409unlock:
3410 mutex_unlock(&dev->struct_mutex);
3411 return ret;
3412}
3413
Ben Widawsky199adf42012-09-21 17:01:20 -07003414int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3415 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003416{
Ben Widawsky199adf42012-09-21 17:01:20 -07003417 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003418 struct drm_i915_gem_object *obj;
3419 enum i915_cache_level level;
3420 int ret;
3421
Ben Widawsky199adf42012-09-21 17:01:20 -07003422 switch (args->caching) {
3423 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003424 level = I915_CACHE_NONE;
3425 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003426 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003427 level = I915_CACHE_LLC;
3428 break;
3429 default:
3430 return -EINVAL;
3431 }
3432
Ben Widawsky3bc29132012-09-26 16:15:20 -07003433 ret = i915_mutex_lock_interruptible(dev);
3434 if (ret)
3435 return ret;
3436
Chris Wilsone6994ae2012-07-10 10:27:08 +01003437 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3438 if (&obj->base == NULL) {
3439 ret = -ENOENT;
3440 goto unlock;
3441 }
3442
3443 ret = i915_gem_object_set_cache_level(obj, level);
3444
3445 drm_gem_object_unreference(&obj->base);
3446unlock:
3447 mutex_unlock(&dev->struct_mutex);
3448 return ret;
3449}
3450
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003451/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003452 * Prepare buffer for display plane (scanout, cursors, etc).
3453 * Can be called from an uninterruptible phase (modesetting) and allows
3454 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003455 */
3456int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003457i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3458 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003459 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003460{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003461 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003462 int ret;
3463
Chris Wilson0be73282010-12-06 14:36:27 +00003464 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003465 ret = i915_gem_object_sync(obj, pipelined);
3466 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003467 return ret;
3468 }
3469
Eric Anholta7ef0642011-03-29 16:59:54 -07003470 /* The display engine is not coherent with the LLC cache on gen6. As
3471 * a result, we make sure that the pinning that is about to occur is
3472 * done with uncached PTEs. This is lowest common denominator for all
3473 * chipsets.
3474 *
3475 * However for gen6+, we could do better by using the GFDT bit instead
3476 * of uncaching, which would allow us to flush all the LLC-cached data
3477 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3478 */
3479 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3480 if (ret)
3481 return ret;
3482
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003483 /* As the user may map the buffer once pinned in the display plane
3484 * (e.g. libkms for the bootup splash), we have to ensure that we
3485 * always use map_and_fenceable for all scanout buffers.
3486 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003487 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003488 if (ret)
3489 return ret;
3490
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003491 i915_gem_object_flush_cpu_write_domain(obj);
3492
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003493 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003494 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003495
3496 /* It should now be out of any other write domains, and we can update
3497 * the domain values for our changes.
3498 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003499 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003500 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003501
3502 trace_i915_gem_object_change_domain(obj,
3503 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003504 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003505
3506 return 0;
3507}
3508
Chris Wilson85345512010-11-13 09:49:11 +00003509int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003510i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003511{
Chris Wilson88241782011-01-07 17:09:48 +00003512 int ret;
3513
Chris Wilsona8198ee2011-04-13 22:04:09 +01003514 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003515 return 0;
3516
Chris Wilson0201f1e2012-07-20 12:41:01 +01003517 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003518 if (ret)
3519 return ret;
3520
Chris Wilsona8198ee2011-04-13 22:04:09 +01003521 /* Ensure that we invalidate the GPU's caches and TLBs. */
3522 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003523 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003524}
3525
Eric Anholte47c68e2008-11-14 13:35:19 -08003526/**
3527 * Moves a single object to the CPU read, and possibly write domain.
3528 *
3529 * This function returns when the move is complete, including waiting on
3530 * flushes to occur.
3531 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003532int
Chris Wilson919926a2010-11-12 13:42:53 +00003533i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003534{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003535 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003536 int ret;
3537
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003538 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3539 return 0;
3540
Chris Wilson0201f1e2012-07-20 12:41:01 +01003541 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003542 if (ret)
3543 return ret;
3544
Eric Anholte47c68e2008-11-14 13:35:19 -08003545 i915_gem_object_flush_gtt_write_domain(obj);
3546
Chris Wilson05394f32010-11-08 19:18:58 +00003547 old_write_domain = obj->base.write_domain;
3548 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003549
Eric Anholte47c68e2008-11-14 13:35:19 -08003550 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003551 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003552 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003553
Chris Wilson05394f32010-11-08 19:18:58 +00003554 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 }
3556
3557 /* It should now be out of any other write domains, and we can update
3558 * the domain values for our changes.
3559 */
Chris Wilson05394f32010-11-08 19:18:58 +00003560 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003561
3562 /* If we're writing through the CPU, then the GPU read domains will
3563 * need to be invalidated at next use.
3564 */
3565 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003566 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3567 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003568 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003569
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003570 trace_i915_gem_object_change_domain(obj,
3571 old_read_domains,
3572 old_write_domain);
3573
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003574 return 0;
3575}
3576
Eric Anholt673a3942008-07-30 12:06:12 -07003577/* Throttle our rendering by waiting until the ring has completed our requests
3578 * emitted over 20 msec ago.
3579 *
Eric Anholtb9624422009-06-03 07:27:35 +00003580 * Note that if we were to use the current jiffies each time around the loop,
3581 * we wouldn't escape the function with any frames outstanding if the time to
3582 * render a frame was over 20ms.
3583 *
Eric Anholt673a3942008-07-30 12:06:12 -07003584 * This should get us reasonable parallelism between CPU and GPU but also
3585 * relatively low latency when blocking on a particular request to finish.
3586 */
3587static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003588i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003589{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003590 struct drm_i915_private *dev_priv = dev->dev_private;
3591 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003592 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003593 struct drm_i915_gem_request *request;
3594 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003595 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003596 u32 seqno = 0;
3597 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003598
Daniel Vetter308887a2012-11-14 17:14:06 +01003599 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3600 if (ret)
3601 return ret;
3602
3603 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3604 if (ret)
3605 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003606
Chris Wilson1c255952010-09-26 11:03:27 +01003607 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003608 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003609 if (time_after_eq(request->emitted_jiffies, recent_enough))
3610 break;
3611
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003612 ring = request->ring;
3613 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003614 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003615 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003616 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003617
3618 if (seqno == 0)
3619 return 0;
3620
Daniel Vetterf69061b2012-12-06 09:01:42 +01003621 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003622 if (ret == 0)
3623 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003624
Eric Anholt673a3942008-07-30 12:06:12 -07003625 return ret;
3626}
3627
Eric Anholt673a3942008-07-30 12:06:12 -07003628int
Chris Wilson05394f32010-11-08 19:18:58 +00003629i915_gem_object_pin(struct drm_i915_gem_object *obj,
3630 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003631 bool map_and_fenceable,
3632 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003633{
Eric Anholt673a3942008-07-30 12:06:12 -07003634 int ret;
3635
Chris Wilson7e81a422012-09-15 09:41:57 +01003636 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3637 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003638
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003639 if (i915_gem_obj_ggtt_bound(obj)) {
3640 if ((alignment && i915_gem_obj_ggtt_offset(obj) & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003641 (map_and_fenceable && !obj->map_and_fenceable)) {
3642 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003643 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003644 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003645 " obj->map_and_fenceable=%d\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003646 i915_gem_obj_ggtt_offset(obj), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003647 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003648 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003649 ret = i915_gem_object_unbind(obj);
3650 if (ret)
3651 return ret;
3652 }
3653 }
3654
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003655 if (!i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson87422672012-11-21 13:04:03 +00003656 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3657
Chris Wilsona00b10c2010-09-24 21:15:47 +01003658 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003659 map_and_fenceable,
3660 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003661 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003662 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003663
3664 if (!dev_priv->mm.aliasing_ppgtt)
3665 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003666 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003667
Daniel Vetter74898d72012-02-15 23:50:22 +01003668 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3669 i915_gem_gtt_bind_object(obj, obj->cache_level);
3670
Chris Wilson1b502472012-04-24 15:47:30 +01003671 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003672 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003673
3674 return 0;
3675}
3676
3677void
Chris Wilson05394f32010-11-08 19:18:58 +00003678i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003679{
Chris Wilson05394f32010-11-08 19:18:58 +00003680 BUG_ON(obj->pin_count == 0);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003681 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003682
Chris Wilson1b502472012-04-24 15:47:30 +01003683 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003684 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003685}
3686
3687int
3688i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003689 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003690{
3691 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003692 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003693 int ret;
3694
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003695 ret = i915_mutex_lock_interruptible(dev);
3696 if (ret)
3697 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003698
Chris Wilson05394f32010-11-08 19:18:58 +00003699 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003700 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003701 ret = -ENOENT;
3702 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003703 }
Eric Anholt673a3942008-07-30 12:06:12 -07003704
Chris Wilson05394f32010-11-08 19:18:58 +00003705 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003706 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003707 ret = -EINVAL;
3708 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003709 }
3710
Chris Wilson05394f32010-11-08 19:18:58 +00003711 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003712 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3713 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003714 ret = -EINVAL;
3715 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003716 }
3717
Chris Wilson93be8782013-01-02 10:31:22 +00003718 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003719 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003720 if (ret)
3721 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003722 }
3723
Chris Wilson93be8782013-01-02 10:31:22 +00003724 obj->user_pin_count++;
3725 obj->pin_filp = file;
3726
Eric Anholt673a3942008-07-30 12:06:12 -07003727 /* XXX - flush the CPU caches for pinned objects
3728 * as the X server doesn't manage domains yet
3729 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003730 i915_gem_object_flush_cpu_write_domain(obj);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003731 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003732out:
Chris Wilson05394f32010-11-08 19:18:58 +00003733 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003734unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003735 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003736 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003737}
3738
3739int
3740i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003741 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003742{
3743 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003744 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003745 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003746
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003747 ret = i915_mutex_lock_interruptible(dev);
3748 if (ret)
3749 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003750
Chris Wilson05394f32010-11-08 19:18:58 +00003751 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003752 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003753 ret = -ENOENT;
3754 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003755 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003756
Chris Wilson05394f32010-11-08 19:18:58 +00003757 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003758 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3759 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003760 ret = -EINVAL;
3761 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003762 }
Chris Wilson05394f32010-11-08 19:18:58 +00003763 obj->user_pin_count--;
3764 if (obj->user_pin_count == 0) {
3765 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003766 i915_gem_object_unpin(obj);
3767 }
Eric Anholt673a3942008-07-30 12:06:12 -07003768
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003769out:
Chris Wilson05394f32010-11-08 19:18:58 +00003770 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003771unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003772 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003773 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003774}
3775
3776int
3777i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003778 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003779{
3780 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003781 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003782 int ret;
3783
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003784 ret = i915_mutex_lock_interruptible(dev);
3785 if (ret)
3786 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003787
Chris Wilson05394f32010-11-08 19:18:58 +00003788 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003789 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003790 ret = -ENOENT;
3791 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003792 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003793
Chris Wilson0be555b2010-08-04 15:36:30 +01003794 /* Count all active objects as busy, even if they are currently not used
3795 * by the gpu. Users of this interface expect objects to eventually
3796 * become non-busy without any further actions, therefore emit any
3797 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003798 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003799 ret = i915_gem_object_flush_active(obj);
3800
Chris Wilson05394f32010-11-08 19:18:58 +00003801 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003802 if (obj->ring) {
3803 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3804 args->busy |= intel_ring_flag(obj->ring) << 16;
3805 }
Eric Anholt673a3942008-07-30 12:06:12 -07003806
Chris Wilson05394f32010-11-08 19:18:58 +00003807 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003808unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003809 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003810 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003811}
3812
3813int
3814i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3815 struct drm_file *file_priv)
3816{
Akshay Joshi0206e352011-08-16 15:34:10 -04003817 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003818}
3819
Chris Wilson3ef94da2009-09-14 16:50:29 +01003820int
3821i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3822 struct drm_file *file_priv)
3823{
3824 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003825 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003826 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003827
3828 switch (args->madv) {
3829 case I915_MADV_DONTNEED:
3830 case I915_MADV_WILLNEED:
3831 break;
3832 default:
3833 return -EINVAL;
3834 }
3835
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003836 ret = i915_mutex_lock_interruptible(dev);
3837 if (ret)
3838 return ret;
3839
Chris Wilson05394f32010-11-08 19:18:58 +00003840 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003841 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003842 ret = -ENOENT;
3843 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003844 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003845
Chris Wilson05394f32010-11-08 19:18:58 +00003846 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003847 ret = -EINVAL;
3848 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003849 }
3850
Chris Wilson05394f32010-11-08 19:18:58 +00003851 if (obj->madv != __I915_MADV_PURGED)
3852 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003853
Chris Wilson6c085a72012-08-20 11:40:46 +02003854 /* if the object is no longer attached, discard its backing storage */
3855 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003856 i915_gem_object_truncate(obj);
3857
Chris Wilson05394f32010-11-08 19:18:58 +00003858 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003859
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003860out:
Chris Wilson05394f32010-11-08 19:18:58 +00003861 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003862unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003863 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003864 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003865}
3866
Chris Wilson37e680a2012-06-07 15:38:42 +01003867void i915_gem_object_init(struct drm_i915_gem_object *obj,
3868 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003869{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003870 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003871 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003872 INIT_LIST_HEAD(&obj->ring_list);
3873 INIT_LIST_HEAD(&obj->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003874 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003875
Chris Wilson37e680a2012-06-07 15:38:42 +01003876 obj->ops = ops;
3877
Chris Wilson0327d6b2012-08-11 15:41:06 +01003878 obj->fence_reg = I915_FENCE_REG_NONE;
3879 obj->madv = I915_MADV_WILLNEED;
3880 /* Avoid an unnecessary call to unbind on the first bind. */
3881 obj->map_and_fenceable = true;
3882
3883 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3884}
3885
Chris Wilson37e680a2012-06-07 15:38:42 +01003886static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3887 .get_pages = i915_gem_object_get_pages_gtt,
3888 .put_pages = i915_gem_object_put_pages_gtt,
3889};
3890
Chris Wilson05394f32010-11-08 19:18:58 +00003891struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3892 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003893{
Daniel Vetterc397b902010-04-09 19:05:07 +00003894 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003895 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003896 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003897
Chris Wilson42dcedd2012-11-15 11:32:30 +00003898 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003899 if (obj == NULL)
3900 return NULL;
3901
3902 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003903 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003904 return NULL;
3905 }
3906
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003907 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3908 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3909 /* 965gm cannot relocate objects above 4GiB. */
3910 mask &= ~__GFP_HIGHMEM;
3911 mask |= __GFP_DMA32;
3912 }
3913
Al Viro496ad9a2013-01-23 17:07:38 -05003914 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003915 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003916
Chris Wilson37e680a2012-06-07 15:38:42 +01003917 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003918
Daniel Vetterc397b902010-04-09 19:05:07 +00003919 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3920 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3921
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003922 if (HAS_LLC(dev)) {
3923 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003924 * cache) for about a 10% performance improvement
3925 * compared to uncached. Graphics requests other than
3926 * display scanout are coherent with the CPU in
3927 * accessing this cache. This means in this mode we
3928 * don't need to clflush on the CPU side, and on the
3929 * GPU side we only need to flush internal caches to
3930 * get data visible to the CPU.
3931 *
3932 * However, we maintain the display planes as UC, and so
3933 * need to rebind when first used as such.
3934 */
3935 obj->cache_level = I915_CACHE_LLC;
3936 } else
3937 obj->cache_level = I915_CACHE_NONE;
3938
Daniel Vetterd861e332013-07-24 23:25:03 +02003939 trace_i915_gem_object_create(obj);
3940
Chris Wilson05394f32010-11-08 19:18:58 +00003941 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003942}
3943
Eric Anholt673a3942008-07-30 12:06:12 -07003944int i915_gem_init_object(struct drm_gem_object *obj)
3945{
Daniel Vetterc397b902010-04-09 19:05:07 +00003946 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003947
Eric Anholt673a3942008-07-30 12:06:12 -07003948 return 0;
3949}
3950
Chris Wilson1488fc02012-04-24 15:47:31 +01003951void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003952{
Chris Wilson1488fc02012-04-24 15:47:31 +01003953 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003954 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003955 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003956
Chris Wilson26e12f82011-03-20 11:20:19 +00003957 trace_i915_gem_object_destroy(obj);
3958
Chris Wilson1488fc02012-04-24 15:47:31 +01003959 if (obj->phys_obj)
3960 i915_gem_detach_phys_object(dev, obj);
3961
3962 obj->pin_count = 0;
3963 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3964 bool was_interruptible;
3965
3966 was_interruptible = dev_priv->mm.interruptible;
3967 dev_priv->mm.interruptible = false;
3968
3969 WARN_ON(i915_gem_object_unbind(obj));
3970
3971 dev_priv->mm.interruptible = was_interruptible;
3972 }
3973
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003974 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3975 * before progressing. */
3976 if (obj->stolen)
3977 i915_gem_object_unpin_pages(obj);
3978
Ben Widawsky401c29f2013-05-31 11:28:47 -07003979 if (WARN_ON(obj->pages_pin_count))
3980 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003981 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003982 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003983 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003984
Chris Wilson9da3da62012-06-01 15:20:22 +01003985 BUG_ON(obj->pages);
3986
Chris Wilson2f745ad2012-09-04 21:02:58 +01003987 if (obj->base.import_attach)
3988 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003989
Chris Wilson05394f32010-11-08 19:18:58 +00003990 drm_gem_object_release(&obj->base);
3991 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003992
Chris Wilson05394f32010-11-08 19:18:58 +00003993 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003994 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003995}
3996
Ben Widawsky2f633152013-07-17 12:19:03 -07003997struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
3998 struct i915_address_space *vm)
3999{
4000 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4001 if (vma == NULL)
4002 return ERR_PTR(-ENOMEM);
4003
4004 INIT_LIST_HEAD(&vma->vma_link);
4005 vma->vm = vm;
4006 vma->obj = obj;
4007
4008 return vma;
4009}
4010
4011void i915_gem_vma_destroy(struct i915_vma *vma)
4012{
4013 WARN_ON(vma->node.allocated);
4014 kfree(vma);
4015}
4016
Jesse Barnes5669fca2009-02-17 15:13:31 -08004017int
Eric Anholt673a3942008-07-30 12:06:12 -07004018i915_gem_idle(struct drm_device *dev)
4019{
4020 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004021 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004022
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004023 if (dev_priv->ums.mm_suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004024 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004025 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004026 }
Eric Anholt673a3942008-07-30 12:06:12 -07004027
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004028 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004029 if (ret) {
4030 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004031 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004032 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004033 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004034
Chris Wilson29105cc2010-01-07 10:39:13 +00004035 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004036 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004037 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004038
Daniel Vetter99584db2012-11-14 17:14:04 +01004039 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004040
4041 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004042 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004043
Chris Wilson29105cc2010-01-07 10:39:13 +00004044 /* Cancel the retire work handler, which should be idle now. */
4045 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4046
Eric Anholt673a3942008-07-30 12:06:12 -07004047 return 0;
4048}
4049
Ben Widawskyb9524a12012-05-25 16:56:24 -07004050void i915_gem_l3_remap(struct drm_device *dev)
4051{
4052 drm_i915_private_t *dev_priv = dev->dev_private;
4053 u32 misccpctl;
4054 int i;
4055
Daniel Vettereb32e452013-02-14 19:46:07 +01004056 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004057 return;
4058
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004059 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004060 return;
4061
4062 misccpctl = I915_READ(GEN7_MISCCPCTL);
4063 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4064 POSTING_READ(GEN7_MISCCPCTL);
4065
4066 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4067 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004068 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004069 DRM_DEBUG("0x%x was already programmed to %x\n",
4070 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004071 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004072 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004073 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004074 }
4075
4076 /* Make sure all the writes land before disabling dop clock gating */
4077 POSTING_READ(GEN7_L3LOG_BASE);
4078
4079 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4080}
4081
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004082void i915_gem_init_swizzling(struct drm_device *dev)
4083{
4084 drm_i915_private_t *dev_priv = dev->dev_private;
4085
Daniel Vetter11782b02012-01-31 16:47:55 +01004086 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004087 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4088 return;
4089
4090 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4091 DISP_TILE_SURFACE_SWIZZLING);
4092
Daniel Vetter11782b02012-01-31 16:47:55 +01004093 if (IS_GEN5(dev))
4094 return;
4095
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004096 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4097 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004098 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004099 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004100 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004101 else
4102 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004103}
Daniel Vettere21af882012-02-09 20:53:27 +01004104
Chris Wilson67b1b572012-07-05 23:49:40 +01004105static bool
4106intel_enable_blt(struct drm_device *dev)
4107{
4108 if (!HAS_BLT(dev))
4109 return false;
4110
4111 /* The blitter was dysfunctional on early prototypes */
4112 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4113 DRM_INFO("BLT not supported on this pre-production hardware;"
4114 " graphics performance will be degraded.\n");
4115 return false;
4116 }
4117
4118 return true;
4119}
4120
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004121static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004122{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004123 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004124 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004125
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004126 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004127 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004128 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004129
4130 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004131 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004132 if (ret)
4133 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004134 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004135
Chris Wilson67b1b572012-07-05 23:49:40 +01004136 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004137 ret = intel_init_blt_ring_buffer(dev);
4138 if (ret)
4139 goto cleanup_bsd_ring;
4140 }
4141
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004142 if (HAS_VEBOX(dev)) {
4143 ret = intel_init_vebox_ring_buffer(dev);
4144 if (ret)
4145 goto cleanup_blt_ring;
4146 }
4147
4148
Mika Kuoppala99433932013-01-22 14:12:17 +02004149 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4150 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004151 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004152
4153 return 0;
4154
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004155cleanup_vebox_ring:
4156 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004157cleanup_blt_ring:
4158 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4159cleanup_bsd_ring:
4160 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4161cleanup_render_ring:
4162 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4163
4164 return ret;
4165}
4166
4167int
4168i915_gem_init_hw(struct drm_device *dev)
4169{
4170 drm_i915_private_t *dev_priv = dev->dev_private;
4171 int ret;
4172
4173 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4174 return -EIO;
4175
Ben Widawsky59124502013-07-04 11:02:05 -07004176 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004177 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004178
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004179 if (HAS_PCH_NOP(dev)) {
4180 u32 temp = I915_READ(GEN7_MSG_CTL);
4181 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4182 I915_WRITE(GEN7_MSG_CTL, temp);
4183 }
4184
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004185 i915_gem_l3_remap(dev);
4186
4187 i915_gem_init_swizzling(dev);
4188
4189 ret = i915_gem_init_rings(dev);
4190 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004191 return ret;
4192
Ben Widawsky254f9652012-06-04 14:42:42 -07004193 /*
4194 * XXX: There was some w/a described somewhere suggesting loading
4195 * contexts before PPGTT.
4196 */
4197 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004198 if (dev_priv->mm.aliasing_ppgtt) {
4199 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4200 if (ret) {
4201 i915_gem_cleanup_aliasing_ppgtt(dev);
4202 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4203 }
4204 }
Daniel Vettere21af882012-02-09 20:53:27 +01004205
Chris Wilson68f95ba2010-05-27 13:18:22 +01004206 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004207}
4208
Chris Wilson1070a422012-04-24 15:47:41 +01004209int i915_gem_init(struct drm_device *dev)
4210{
4211 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004212 int ret;
4213
Chris Wilson1070a422012-04-24 15:47:41 +01004214 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004215
4216 if (IS_VALLEYVIEW(dev)) {
4217 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4218 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4219 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4220 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4221 }
4222
Ben Widawskyd7e50082012-12-18 10:31:25 -08004223 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004224
Chris Wilson1070a422012-04-24 15:47:41 +01004225 ret = i915_gem_init_hw(dev);
4226 mutex_unlock(&dev->struct_mutex);
4227 if (ret) {
4228 i915_gem_cleanup_aliasing_ppgtt(dev);
4229 return ret;
4230 }
4231
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004232 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4233 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4234 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004235 return 0;
4236}
4237
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004238void
4239i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4240{
4241 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004242 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004243 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004244
Chris Wilsonb4519512012-05-11 14:29:30 +01004245 for_each_ring(ring, dev_priv, i)
4246 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004247}
4248
4249int
Eric Anholt673a3942008-07-30 12:06:12 -07004250i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4251 struct drm_file *file_priv)
4252{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004254 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004255
Jesse Barnes79e53942008-11-07 14:24:08 -08004256 if (drm_core_check_feature(dev, DRIVER_MODESET))
4257 return 0;
4258
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004259 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004260 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004261 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004262 }
4263
Eric Anholt673a3942008-07-30 12:06:12 -07004264 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004265 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004266
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004267 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004268 if (ret != 0) {
4269 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004270 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004271 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004272
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004273 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004274 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004275
Chris Wilson5f353082010-06-07 14:03:03 +01004276 ret = drm_irq_install(dev);
4277 if (ret)
4278 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004279
Eric Anholt673a3942008-07-30 12:06:12 -07004280 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004281
4282cleanup_ringbuffer:
4283 mutex_lock(&dev->struct_mutex);
4284 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004285 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004286 mutex_unlock(&dev->struct_mutex);
4287
4288 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004289}
4290
4291int
4292i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4293 struct drm_file *file_priv)
4294{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004295 struct drm_i915_private *dev_priv = dev->dev_private;
4296 int ret;
4297
Jesse Barnes79e53942008-11-07 14:24:08 -08004298 if (drm_core_check_feature(dev, DRIVER_MODESET))
4299 return 0;
4300
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004301 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004302
4303 mutex_lock(&dev->struct_mutex);
4304 ret = i915_gem_idle(dev);
4305
4306 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4307 * We need to replace this with a semaphore, or something.
4308 * And not confound ums.mm_suspended!
4309 */
4310 if (ret != 0)
4311 dev_priv->ums.mm_suspended = 1;
4312 mutex_unlock(&dev->struct_mutex);
4313
4314 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004315}
4316
4317void
4318i915_gem_lastclose(struct drm_device *dev)
4319{
4320 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004321
Eric Anholte806b492009-01-22 09:56:58 -08004322 if (drm_core_check_feature(dev, DRIVER_MODESET))
4323 return;
4324
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004325 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004326 ret = i915_gem_idle(dev);
4327 if (ret)
4328 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004329 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004330}
4331
Chris Wilson64193402010-10-24 12:38:05 +01004332static void
4333init_ring_lists(struct intel_ring_buffer *ring)
4334{
4335 INIT_LIST_HEAD(&ring->active_list);
4336 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004337}
4338
Eric Anholt673a3942008-07-30 12:06:12 -07004339void
4340i915_gem_load(struct drm_device *dev)
4341{
4342 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004343 int i;
4344
4345 dev_priv->slab =
4346 kmem_cache_create("i915_gem_object",
4347 sizeof(struct drm_i915_gem_object), 0,
4348 SLAB_HWCACHE_ALIGN,
4349 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004350
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004351 INIT_LIST_HEAD(&dev_priv->gtt.base.active_list);
4352 INIT_LIST_HEAD(&dev_priv->gtt.base.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004353 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4354 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004355 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004356 for (i = 0; i < I915_NUM_RINGS; i++)
4357 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004358 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004359 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004360 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4361 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004362 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004363
Dave Airlie94400122010-07-20 13:15:31 +10004364 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4365 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004366 I915_WRITE(MI_ARB_STATE,
4367 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004368 }
4369
Chris Wilson72bfa192010-12-19 11:42:05 +00004370 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4371
Jesse Barnesde151cf2008-11-12 10:03:55 -08004372 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004373 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4374 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004375
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004376 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4377 dev_priv->num_fence_regs = 32;
4378 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004379 dev_priv->num_fence_regs = 16;
4380 else
4381 dev_priv->num_fence_regs = 8;
4382
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004383 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004384 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4385 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004386
Eric Anholt673a3942008-07-30 12:06:12 -07004387 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004388 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004389
Chris Wilsonce453d82011-02-21 14:43:56 +00004390 dev_priv->mm.interruptible = true;
4391
Chris Wilson17250b72010-10-28 12:51:39 +01004392 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4393 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4394 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004395}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004396
4397/*
4398 * Create a physically contiguous memory object for this object
4399 * e.g. for cursor + overlay regs
4400 */
Chris Wilson995b6762010-08-20 13:23:26 +01004401static int i915_gem_init_phys_object(struct drm_device *dev,
4402 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004403{
4404 drm_i915_private_t *dev_priv = dev->dev_private;
4405 struct drm_i915_gem_phys_object *phys_obj;
4406 int ret;
4407
4408 if (dev_priv->mm.phys_objs[id - 1] || !size)
4409 return 0;
4410
Eric Anholt9a298b22009-03-24 12:23:04 -07004411 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004412 if (!phys_obj)
4413 return -ENOMEM;
4414
4415 phys_obj->id = id;
4416
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004417 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004418 if (!phys_obj->handle) {
4419 ret = -ENOMEM;
4420 goto kfree_obj;
4421 }
4422#ifdef CONFIG_X86
4423 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4424#endif
4425
4426 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4427
4428 return 0;
4429kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004430 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004431 return ret;
4432}
4433
Chris Wilson995b6762010-08-20 13:23:26 +01004434static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004435{
4436 drm_i915_private_t *dev_priv = dev->dev_private;
4437 struct drm_i915_gem_phys_object *phys_obj;
4438
4439 if (!dev_priv->mm.phys_objs[id - 1])
4440 return;
4441
4442 phys_obj = dev_priv->mm.phys_objs[id - 1];
4443 if (phys_obj->cur_obj) {
4444 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4445 }
4446
4447#ifdef CONFIG_X86
4448 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4449#endif
4450 drm_pci_free(dev, phys_obj->handle);
4451 kfree(phys_obj);
4452 dev_priv->mm.phys_objs[id - 1] = NULL;
4453}
4454
4455void i915_gem_free_all_phys_object(struct drm_device *dev)
4456{
4457 int i;
4458
Dave Airlie260883c2009-01-22 17:58:49 +10004459 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004460 i915_gem_free_phys_object(dev, i);
4461}
4462
4463void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004464 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004465{
Al Viro496ad9a2013-01-23 17:07:38 -05004466 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004467 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004468 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004469 int page_count;
4470
Chris Wilson05394f32010-11-08 19:18:58 +00004471 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004472 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004473 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004474
Chris Wilson05394f32010-11-08 19:18:58 +00004475 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004476 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004477 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004478 if (!IS_ERR(page)) {
4479 char *dst = kmap_atomic(page);
4480 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4481 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004482
Chris Wilsone5281cc2010-10-28 13:45:36 +01004483 drm_clflush_pages(&page, 1);
4484
4485 set_page_dirty(page);
4486 mark_page_accessed(page);
4487 page_cache_release(page);
4488 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004489 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004490 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004491
Chris Wilson05394f32010-11-08 19:18:58 +00004492 obj->phys_obj->cur_obj = NULL;
4493 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004494}
4495
4496int
4497i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004498 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004499 int id,
4500 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004501{
Al Viro496ad9a2013-01-23 17:07:38 -05004502 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004503 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004504 int ret = 0;
4505 int page_count;
4506 int i;
4507
4508 if (id > I915_MAX_PHYS_OBJECT)
4509 return -EINVAL;
4510
Chris Wilson05394f32010-11-08 19:18:58 +00004511 if (obj->phys_obj) {
4512 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004513 return 0;
4514 i915_gem_detach_phys_object(dev, obj);
4515 }
4516
Dave Airlie71acb5e2008-12-30 20:31:46 +10004517 /* create a new object */
4518 if (!dev_priv->mm.phys_objs[id - 1]) {
4519 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004520 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004521 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004522 DRM_ERROR("failed to init phys object %d size: %zu\n",
4523 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004524 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004525 }
4526 }
4527
4528 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004529 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4530 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004531
Chris Wilson05394f32010-11-08 19:18:58 +00004532 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004533
4534 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004535 struct page *page;
4536 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004537
Hugh Dickins5949eac2011-06-27 16:18:18 -07004538 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004539 if (IS_ERR(page))
4540 return PTR_ERR(page);
4541
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004542 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004543 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004544 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004545 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004546
4547 mark_page_accessed(page);
4548 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004549 }
4550
4551 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004552}
4553
4554static int
Chris Wilson05394f32010-11-08 19:18:58 +00004555i915_gem_phys_pwrite(struct drm_device *dev,
4556 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004557 struct drm_i915_gem_pwrite *args,
4558 struct drm_file *file_priv)
4559{
Chris Wilson05394f32010-11-08 19:18:58 +00004560 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004561 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004562
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004563 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4564 unsigned long unwritten;
4565
4566 /* The physical object once assigned is fixed for the lifetime
4567 * of the obj, so we can safely drop the lock and continue
4568 * to access vaddr.
4569 */
4570 mutex_unlock(&dev->struct_mutex);
4571 unwritten = copy_from_user(vaddr, user_data, args->size);
4572 mutex_lock(&dev->struct_mutex);
4573 if (unwritten)
4574 return -EFAULT;
4575 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004576
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004577 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004578 return 0;
4579}
Eric Anholtb9624422009-06-03 07:27:35 +00004580
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004581void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004582{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004583 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004584
4585 /* Clean up our request list when the client is going away, so that
4586 * later retire_requests won't dereference our soon-to-be-gone
4587 * file_priv.
4588 */
Chris Wilson1c255952010-09-26 11:03:27 +01004589 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004590 while (!list_empty(&file_priv->mm.request_list)) {
4591 struct drm_i915_gem_request *request;
4592
4593 request = list_first_entry(&file_priv->mm.request_list,
4594 struct drm_i915_gem_request,
4595 client_list);
4596 list_del(&request->client_list);
4597 request->file_priv = NULL;
4598 }
Chris Wilson1c255952010-09-26 11:03:27 +01004599 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004600}
Chris Wilson31169712009-09-14 16:50:28 +01004601
Chris Wilson57745062012-11-21 13:04:04 +00004602static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4603{
4604 if (!mutex_is_locked(mutex))
4605 return false;
4606
4607#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4608 return mutex->owner == task;
4609#else
4610 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4611 return false;
4612#endif
4613}
4614
Chris Wilson31169712009-09-14 16:50:28 +01004615static int
Ying Han1495f232011-05-24 17:12:27 -07004616i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004617{
Chris Wilson17250b72010-10-28 12:51:39 +01004618 struct drm_i915_private *dev_priv =
4619 container_of(shrinker,
4620 struct drm_i915_private,
4621 mm.inactive_shrinker);
4622 struct drm_device *dev = dev_priv->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004623 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson6c085a72012-08-20 11:40:46 +02004624 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004625 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004626 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004627 int cnt;
4628
Chris Wilson57745062012-11-21 13:04:04 +00004629 if (!mutex_trylock(&dev->struct_mutex)) {
4630 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4631 return 0;
4632
Daniel Vetter677feac2012-12-19 14:33:45 +01004633 if (dev_priv->mm.shrinker_no_lock_stealing)
4634 return 0;
4635
Chris Wilson57745062012-11-21 13:04:04 +00004636 unlock = false;
4637 }
Chris Wilson31169712009-09-14 16:50:28 +01004638
Chris Wilson6c085a72012-08-20 11:40:46 +02004639 if (nr_to_scan) {
4640 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4641 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004642 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4643 false);
4644 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004645 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004646 }
4647
Chris Wilson17250b72010-10-28 12:51:39 +01004648 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004649 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004650 if (obj->pages_pin_count == 0)
4651 cnt += obj->base.size >> PAGE_SHIFT;
Daniel Vettercb54b532013-07-25 09:41:59 +02004652 list_for_each_entry(obj, &vm->inactive_list, mm_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004653 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004654 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004655
Chris Wilson57745062012-11-21 13:04:04 +00004656 if (unlock)
4657 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004658 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004659}