blob: 0b2e167d2bce856c9b9ef55ea73e22174abf7d2f [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037
Chris Wilson88241782011-01-07 17:09:48 +000038static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
42 bool write);
43static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
44 uint64_t offset,
45 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000047static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
48 unsigned alignment,
49 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000050static void i915_gem_clear_fence_reg(struct drm_device *dev,
51 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
56static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070057
Chris Wilson17250b72010-10-28 12:51:39 +010058static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070059 struct shrink_control *sc);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson73aa8082010-09-30 11:46:12 +010061/* some bookkeeping */
62static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
63 size_t size)
64{
65 dev_priv->mm.object_count++;
66 dev_priv->mm.object_memory += size;
67}
68
69static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
70 size_t size)
71{
72 dev_priv->mm.object_count--;
73 dev_priv->mm.object_memory -= size;
74}
75
Chris Wilson21dd3732011-01-26 15:55:56 +000076static int
77i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010078{
79 struct drm_i915_private *dev_priv = dev->dev_private;
80 struct completion *x = &dev_priv->error_completion;
81 unsigned long flags;
82 int ret;
83
84 if (!atomic_read(&dev_priv->mm.wedged))
85 return 0;
86
87 ret = wait_for_completion_interruptible(x);
88 if (ret)
89 return ret;
90
Chris Wilson21dd3732011-01-26 15:55:56 +000091 if (atomic_read(&dev_priv->mm.wedged)) {
92 /* GPU is hung, bump the completion count to account for
93 * the token we just consumed so that we never hit zero and
94 * end up waiting upon a subsequent completion event that
95 * will never happen.
96 */
97 spin_lock_irqsave(&x->wait.lock, flags);
98 x->done++;
99 spin_unlock_irqrestore(&x->wait.lock, flags);
100 }
101 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102}
103
Chris Wilson54cf91d2010-11-25 18:00:26 +0000104int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100105{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100106 int ret;
107
Chris Wilson21dd3732011-01-26 15:55:56 +0000108 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100109 if (ret)
110 return ret;
111
112 ret = mutex_lock_interruptible(&dev->struct_mutex);
113 if (ret)
114 return ret;
115
Chris Wilson23bc5982010-09-29 16:10:57 +0100116 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100117 return 0;
118}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119
Chris Wilson7d1c4802010-08-07 21:45:03 +0100120static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000121i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100122{
Chris Wilson05394f32010-11-08 19:18:58 +0000123 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100124}
125
Chris Wilson20217462010-11-23 15:26:33 +0000126void i915_gem_do_init(struct drm_device *dev,
127 unsigned long start,
128 unsigned long mappable_end,
129 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800130{
131 drm_i915_private_t *dev_priv = dev->dev_private;
132
Chris Wilsonbee4a182011-01-21 10:54:32 +0000133 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Chris Wilsonbee4a182011-01-21 10:54:32 +0000135 dev_priv->mm.gtt_start = start;
136 dev_priv->mm.gtt_mappable_end = mappable_end;
137 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100138 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200139 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000140
141 /* Take over this portion of the GTT */
142 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800143}
Keith Packard6dbe2772008-10-14 21:41:13 -0700144
Eric Anholt673a3942008-07-30 12:06:12 -0700145int
146i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000147 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700148{
Eric Anholt673a3942008-07-30 12:06:12 -0700149 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000150
151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
155 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000156 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700157 mutex_unlock(&dev->struct_mutex);
158
Chris Wilson20217462010-11-23 15:26:33 +0000159 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700160}
161
Eric Anholt5a125c32008-10-22 21:40:13 -0700162int
163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
171 if (!(dev->driver->driver_features & DRIVER_GEM))
172 return -ENODEV;
173
Chris Wilson6299f992010-11-24 12:23:44 +0000174 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100175 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000176 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
177 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700179
Chris Wilson6299f992010-11-24 12:23:44 +0000180 args->aper_size = dev_priv->mm.gtt_total;
181 args->aper_available_size = args->aper_size -pinned;
182
Eric Anholt5a125c32008-10-22 21:40:13 -0700183 return 0;
184}
185
Dave Airlieff72145b2011-02-07 12:16:14 +1000186static int
187i915_gem_create(struct drm_file *file,
188 struct drm_device *dev,
189 uint64_t size,
190 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700191{
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300193 int ret;
194 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196 size = roundup(size, PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -0700197
198 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000199 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700200 if (obj == NULL)
201 return -ENOMEM;
202
Chris Wilson05394f32010-11-08 19:18:58 +0000203 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100204 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000205 drm_gem_object_release(&obj->base);
206 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100207 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700208 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100209 }
210
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000212 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100213 trace_i915_gem_object_create(obj);
214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700216 return 0;
217}
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219int
220i915_gem_dumb_create(struct drm_file *file,
221 struct drm_device *dev,
222 struct drm_mode_create_dumb *args)
223{
224 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000225 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 args->size = args->pitch * args->height;
227 return i915_gem_create(file, dev,
228 args->size, &args->handle);
229}
230
231int i915_gem_dumb_destroy(struct drm_file *file,
232 struct drm_device *dev,
233 uint32_t handle)
234{
235 return drm_gem_handle_delete(file, handle);
236}
237
238/**
239 * Creates a new mm object and returns a handle to it.
240 */
241int
242i915_gem_create_ioctl(struct drm_device *dev, void *data,
243 struct drm_file *file)
244{
245 struct drm_i915_gem_create *args = data;
246 return i915_gem_create(file, dev,
247 args->size, &args->handle);
248}
249
Chris Wilson05394f32010-11-08 19:18:58 +0000250static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700251{
Chris Wilson05394f32010-11-08 19:18:58 +0000252 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700253
254 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000255 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700256}
257
Chris Wilson99a03df2010-05-27 14:15:34 +0100258static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700259slow_shmem_copy(struct page *dst_page,
260 int dst_offset,
261 struct page *src_page,
262 int src_offset,
263 int length)
264{
265 char *dst_vaddr, *src_vaddr;
266
Chris Wilson99a03df2010-05-27 14:15:34 +0100267 dst_vaddr = kmap(dst_page);
268 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700269
270 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
271
Chris Wilson99a03df2010-05-27 14:15:34 +0100272 kunmap(src_page);
273 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700274}
275
Chris Wilson99a03df2010-05-27 14:15:34 +0100276static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700277slow_shmem_bit17_copy(struct page *gpu_page,
278 int gpu_offset,
279 struct page *cpu_page,
280 int cpu_offset,
281 int length,
282 int is_read)
283{
284 char *gpu_vaddr, *cpu_vaddr;
285
286 /* Use the unswizzled path if this page isn't affected. */
287 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
288 if (is_read)
289 return slow_shmem_copy(cpu_page, cpu_offset,
290 gpu_page, gpu_offset, length);
291 else
292 return slow_shmem_copy(gpu_page, gpu_offset,
293 cpu_page, cpu_offset, length);
294 }
295
Chris Wilson99a03df2010-05-27 14:15:34 +0100296 gpu_vaddr = kmap(gpu_page);
297 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700298
299 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
300 * XORing with the other bits (A9 for Y, A9 and A10 for X)
301 */
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 if (is_read) {
308 memcpy(cpu_vaddr + cpu_offset,
309 gpu_vaddr + swizzled_gpu_offset,
310 this_length);
311 } else {
312 memcpy(gpu_vaddr + swizzled_gpu_offset,
313 cpu_vaddr + cpu_offset,
314 this_length);
315 }
316 cpu_offset += this_length;
317 gpu_offset += this_length;
318 length -= this_length;
319 }
320
Chris Wilson99a03df2010-05-27 14:15:34 +0100321 kunmap(cpu_page);
322 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700323}
324
Eric Anholt673a3942008-07-30 12:06:12 -0700325/**
Eric Anholteb014592009-03-10 11:44:52 -0700326 * This is the fast shmem pread path, which attempts to copy_from_user directly
327 * from the backing pages of the object to the user's address space. On a
328 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
329 */
330static int
Chris Wilson05394f32010-11-08 19:18:58 +0000331i915_gem_shmem_pread_fast(struct drm_device *dev,
332 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700333 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000334 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700335{
Chris Wilson05394f32010-11-08 19:18:58 +0000336 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700337 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100338 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700339 char __user *user_data;
340 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700341
342 user_data = (char __user *) (uintptr_t) args->data_ptr;
343 remain = args->size;
344
Eric Anholteb014592009-03-10 11:44:52 -0700345 offset = args->offset;
346
347 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100348 struct page *page;
349 char *vaddr;
350 int ret;
351
Eric Anholteb014592009-03-10 11:44:52 -0700352 /* Operation in this page
353 *
Eric Anholteb014592009-03-10 11:44:52 -0700354 * page_offset = offset within page
355 * page_length = bytes to copy for this page
356 */
Eric Anholteb014592009-03-10 11:44:52 -0700357 page_offset = offset & (PAGE_SIZE-1);
358 page_length = remain;
359 if ((page_offset + remain) > PAGE_SIZE)
360 page_length = PAGE_SIZE - page_offset;
361
Chris Wilsone5281cc2010-10-28 13:45:36 +0100362 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
363 GFP_HIGHUSER | __GFP_RECLAIMABLE);
364 if (IS_ERR(page))
365 return PTR_ERR(page);
366
367 vaddr = kmap_atomic(page);
368 ret = __copy_to_user_inatomic(user_data,
369 vaddr + page_offset,
370 page_length);
371 kunmap_atomic(vaddr);
372
373 mark_page_accessed(page);
374 page_cache_release(page);
375 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100376 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700377
378 remain -= page_length;
379 user_data += page_length;
380 offset += page_length;
381 }
382
Chris Wilson4f27b752010-10-14 15:26:45 +0100383 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700384}
385
386/**
387 * This is the fallback shmem pread path, which allocates temporary storage
388 * in kernel space to copy_to_user into outside of the struct_mutex, so we
389 * can copy out of the object's backing pages while holding the struct mutex
390 * and not take page faults.
391 */
392static int
Chris Wilson05394f32010-11-08 19:18:58 +0000393i915_gem_shmem_pread_slow(struct drm_device *dev,
394 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700395 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700397{
Chris Wilson05394f32010-11-08 19:18:58 +0000398 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700399 struct mm_struct *mm = current->mm;
400 struct page **user_pages;
401 ssize_t remain;
402 loff_t offset, pinned_pages, i;
403 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100404 int shmem_page_offset;
405 int data_page_index, data_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700406 int page_length;
407 int ret;
408 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700409 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700410
411 remain = args->size;
412
413 /* Pin the user pages containing the data. We can't fault while
414 * holding the struct mutex, yet we want to hold it while
415 * dereferencing the user data.
416 */
417 first_data_page = data_ptr / PAGE_SIZE;
418 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
419 num_pages = last_data_page - first_data_page + 1;
420
Chris Wilson4f27b752010-10-14 15:26:45 +0100421 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700422 if (user_pages == NULL)
423 return -ENOMEM;
424
Chris Wilson4f27b752010-10-14 15:26:45 +0100425 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700426 down_read(&mm->mmap_sem);
427 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700428 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700429 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100430 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700431 if (pinned_pages < num_pages) {
432 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100433 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700434 }
435
Chris Wilson4f27b752010-10-14 15:26:45 +0100436 ret = i915_gem_object_set_cpu_read_domain_range(obj,
437 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700438 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100439 if (ret)
440 goto out;
441
442 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700443
Eric Anholteb014592009-03-10 11:44:52 -0700444 offset = args->offset;
445
446 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100447 struct page *page;
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 /* Operation in this page
450 *
Eric Anholteb014592009-03-10 11:44:52 -0700451 * shmem_page_offset = offset within page in shmem file
452 * data_page_index = page number in get_user_pages return
453 * data_page_offset = offset with data_page_index page.
454 * page_length = bytes to copy for this page
455 */
Eric Anholteb014592009-03-10 11:44:52 -0700456 shmem_page_offset = offset & ~PAGE_MASK;
457 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
458 data_page_offset = data_ptr & ~PAGE_MASK;
459
460 page_length = remain;
461 if ((shmem_page_offset + page_length) > PAGE_SIZE)
462 page_length = PAGE_SIZE - shmem_page_offset;
463 if ((data_page_offset + page_length) > PAGE_SIZE)
464 page_length = PAGE_SIZE - data_page_offset;
465
Chris Wilsone5281cc2010-10-28 13:45:36 +0100466 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
467 GFP_HIGHUSER | __GFP_RECLAIMABLE);
468 if (IS_ERR(page))
469 return PTR_ERR(page);
470
Eric Anholt280b7132009-03-12 16:56:27 -0700471 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100472 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700473 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100474 user_pages[data_page_index],
475 data_page_offset,
476 page_length,
477 1);
478 } else {
479 slow_shmem_copy(user_pages[data_page_index],
480 data_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100481 page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100482 shmem_page_offset,
483 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700484 }
Eric Anholteb014592009-03-10 11:44:52 -0700485
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486 mark_page_accessed(page);
487 page_cache_release(page);
488
Eric Anholteb014592009-03-10 11:44:52 -0700489 remain -= page_length;
490 data_ptr += page_length;
491 offset += page_length;
492 }
493
Chris Wilson4f27b752010-10-14 15:26:45 +0100494out:
Eric Anholteb014592009-03-10 11:44:52 -0700495 for (i = 0; i < pinned_pages; i++) {
496 SetPageDirty(user_pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497 mark_page_accessed(user_pages[i]);
Eric Anholteb014592009-03-10 11:44:52 -0700498 page_cache_release(user_pages[i]);
499 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700500 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700501
502 return ret;
503}
504
Eric Anholt673a3942008-07-30 12:06:12 -0700505/**
506 * Reads data from the object referenced by handle.
507 *
508 * On error, the contents of *data are undefined.
509 */
510int
511i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000512 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700513{
514 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000515 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100516 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700517
Chris Wilson51311d02010-11-17 09:10:42 +0000518 if (args->size == 0)
519 return 0;
520
521 if (!access_ok(VERIFY_WRITE,
522 (char __user *)(uintptr_t)args->data_ptr,
523 args->size))
524 return -EFAULT;
525
526 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
527 args->size);
528 if (ret)
529 return -EFAULT;
530
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100532 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson05394f32010-11-08 19:18:58 +0000535 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000536 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 ret = -ENOENT;
538 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100539 }
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson7dcd2492010-09-26 20:21:44 +0100541 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000542 if (args->offset > obj->base.size ||
543 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100545 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 }
547
Chris Wilsondb53a302011-02-03 11:57:46 +0000548 trace_i915_gem_object_pread(obj, args->offset, args->size);
549
Chris Wilson4f27b752010-10-14 15:26:45 +0100550 ret = i915_gem_object_set_cpu_read_domain_range(obj,
551 args->offset,
552 args->size);
553 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100554 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100555
556 ret = -EFAULT;
557 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000558 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100559 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000560 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
579 char *vaddr_atomic;
580 unsigned long unwritten;
581
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700582 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
584 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700585 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100586 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700587}
588
589/* Here's the write path which can sleep for
590 * page faults
591 */
592
Chris Wilsonab34c222010-05-27 14:15:35 +0100593static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700594slow_kernel_write(struct io_mapping *mapping,
595 loff_t gtt_base, int gtt_offset,
596 struct page *user_page, int user_offset,
597 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700598{
Chris Wilsonab34c222010-05-27 14:15:35 +0100599 char __iomem *dst_vaddr;
600 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700601
Chris Wilsonab34c222010-05-27 14:15:35 +0100602 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
603 src_vaddr = kmap(user_page);
604
605 memcpy_toio(dst_vaddr + gtt_offset,
606 src_vaddr + user_offset,
607 length);
608
609 kunmap(user_page);
610 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700611}
612
Eric Anholt3de09aa2009-03-09 09:42:23 -0700613/**
614 * This is the fast pwrite path, where we copy the data directly from the
615 * user into the GTT, uncached.
616 */
Eric Anholt673a3942008-07-30 12:06:12 -0700617static int
Chris Wilson05394f32010-11-08 19:18:58 +0000618i915_gem_gtt_pwrite_fast(struct drm_device *dev,
619 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700620 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000621 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700622{
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700624 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700625 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700626 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700628
629 user_data = (char __user *) (uintptr_t) args->data_ptr;
630 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700631
Chris Wilson05394f32010-11-08 19:18:58 +0000632 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700633
634 while (remain > 0) {
635 /* Operation in this page
636 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 * page_base = page offset within aperture
638 * page_offset = offset within page
639 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700640 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 page_base = (offset & ~(PAGE_SIZE-1));
642 page_offset = offset & (PAGE_SIZE-1);
643 page_length = remain;
644 if ((page_offset + remain) > PAGE_SIZE)
645 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700646
Keith Packard0839ccb2008-10-30 19:38:48 -0700647 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700648 * source page isn't available. Return the error and we'll
649 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100651 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
652 page_offset, user_data, page_length))
653
654 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Keith Packard0839ccb2008-10-30 19:38:48 -0700656 remain -= page_length;
657 user_data += page_length;
658 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700659 }
Eric Anholt673a3942008-07-30 12:06:12 -0700660
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100661 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700662}
663
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664/**
665 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
666 * the memory and maps it using kmap_atomic for copying.
667 *
668 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
669 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
670 */
Eric Anholt3043c602008-10-02 12:24:47 -0700671static int
Chris Wilson05394f32010-11-08 19:18:58 +0000672i915_gem_gtt_pwrite_slow(struct drm_device *dev,
673 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000675 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700676{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677 drm_i915_private_t *dev_priv = dev->dev_private;
678 ssize_t remain;
679 loff_t gtt_page_base, offset;
680 loff_t first_data_page, last_data_page, num_pages;
681 loff_t pinned_pages, i;
682 struct page **user_pages;
683 struct mm_struct *mm = current->mm;
684 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700685 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700686 uint64_t data_ptr = args->data_ptr;
687
688 remain = args->size;
689
690 /* Pin the user pages containing the data. We can't fault while
691 * holding the struct mutex, and all of the pwrite implementations
692 * want to hold it while dereferencing the user data.
693 */
694 first_data_page = data_ptr / PAGE_SIZE;
695 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
696 num_pages = last_data_page - first_data_page + 1;
697
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100698 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700699 if (user_pages == NULL)
700 return -ENOMEM;
701
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100702 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700703 down_read(&mm->mmap_sem);
704 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
705 num_pages, 0, 0, user_pages, NULL);
706 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100707 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700708 if (pinned_pages < num_pages) {
709 ret = -EFAULT;
710 goto out_unpin_pages;
711 }
712
Chris Wilsond9e86c02010-11-10 16:40:20 +0000713 ret = i915_gem_object_set_to_gtt_domain(obj, true);
714 if (ret)
715 goto out_unpin_pages;
716
717 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700718 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100719 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700720
Chris Wilson05394f32010-11-08 19:18:58 +0000721 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700722
723 while (remain > 0) {
724 /* Operation in this page
725 *
726 * gtt_page_base = page offset within aperture
727 * gtt_page_offset = offset within page in aperture
728 * data_page_index = page number in get_user_pages return
729 * data_page_offset = offset with data_page_index page.
730 * page_length = bytes to copy for this page
731 */
732 gtt_page_base = offset & PAGE_MASK;
733 gtt_page_offset = offset & ~PAGE_MASK;
734 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
735 data_page_offset = data_ptr & ~PAGE_MASK;
736
737 page_length = remain;
738 if ((gtt_page_offset + page_length) > PAGE_SIZE)
739 page_length = PAGE_SIZE - gtt_page_offset;
740 if ((data_page_offset + page_length) > PAGE_SIZE)
741 page_length = PAGE_SIZE - data_page_offset;
742
Chris Wilsonab34c222010-05-27 14:15:35 +0100743 slow_kernel_write(dev_priv->mm.gtt_mapping,
744 gtt_page_base, gtt_page_offset,
745 user_pages[data_page_index],
746 data_page_offset,
747 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700748
749 remain -= page_length;
750 offset += page_length;
751 data_ptr += page_length;
752 }
753
Eric Anholt3de09aa2009-03-09 09:42:23 -0700754out_unpin_pages:
755 for (i = 0; i < pinned_pages; i++)
756 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700757 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758
759 return ret;
760}
761
Eric Anholt40123c12009-03-09 13:42:30 -0700762/**
763 * This is the fast shmem pwrite path, which attempts to directly
764 * copy_from_user into the kmapped pages backing the object.
765 */
Eric Anholt673a3942008-07-30 12:06:12 -0700766static int
Chris Wilson05394f32010-11-08 19:18:58 +0000767i915_gem_shmem_pwrite_fast(struct drm_device *dev,
768 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700769 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000770 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700771{
Chris Wilson05394f32010-11-08 19:18:58 +0000772 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700773 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700775 char __user *user_data;
776 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 user_data = (char __user *) (uintptr_t) args->data_ptr;
779 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700780
Eric Anholt673a3942008-07-30 12:06:12 -0700781 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000782 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700783
Eric Anholt40123c12009-03-09 13:42:30 -0700784 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100785 struct page *page;
786 char *vaddr;
787 int ret;
788
Eric Anholt40123c12009-03-09 13:42:30 -0700789 /* Operation in this page
790 *
Eric Anholt40123c12009-03-09 13:42:30 -0700791 * page_offset = offset within page
792 * page_length = bytes to copy for this page
793 */
Eric Anholt40123c12009-03-09 13:42:30 -0700794 page_offset = offset & (PAGE_SIZE-1);
795 page_length = remain;
796 if ((page_offset + remain) > PAGE_SIZE)
797 page_length = PAGE_SIZE - page_offset;
798
Chris Wilsone5281cc2010-10-28 13:45:36 +0100799 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
800 GFP_HIGHUSER | __GFP_RECLAIMABLE);
801 if (IS_ERR(page))
802 return PTR_ERR(page);
803
804 vaddr = kmap_atomic(page, KM_USER0);
805 ret = __copy_from_user_inatomic(vaddr + page_offset,
806 user_data,
807 page_length);
808 kunmap_atomic(vaddr, KM_USER0);
809
810 set_page_dirty(page);
811 mark_page_accessed(page);
812 page_cache_release(page);
813
814 /* If we get a fault while copying data, then (presumably) our
815 * source page isn't available. Return the error and we'll
816 * retry in the slow path.
817 */
818 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100819 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700820
821 remain -= page_length;
822 user_data += page_length;
823 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700824 }
825
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100826 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700827}
828
829/**
830 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
831 * the memory and maps it using kmap_atomic for copying.
832 *
833 * This avoids taking mmap_sem for faulting on the user's address while the
834 * struct_mutex is held.
835 */
836static int
Chris Wilson05394f32010-11-08 19:18:58 +0000837i915_gem_shmem_pwrite_slow(struct drm_device *dev,
838 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700839 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000840 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700841{
Chris Wilson05394f32010-11-08 19:18:58 +0000842 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700843 struct mm_struct *mm = current->mm;
844 struct page **user_pages;
845 ssize_t remain;
846 loff_t offset, pinned_pages, i;
847 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100848 int shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700849 int data_page_index, data_page_offset;
850 int page_length;
851 int ret;
852 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700853 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700854
855 remain = args->size;
856
857 /* Pin the user pages containing the data. We can't fault while
858 * holding the struct mutex, and all of the pwrite implementations
859 * want to hold it while dereferencing the user data.
860 */
861 first_data_page = data_ptr / PAGE_SIZE;
862 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
863 num_pages = last_data_page - first_data_page + 1;
864
Chris Wilson4f27b752010-10-14 15:26:45 +0100865 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700866 if (user_pages == NULL)
867 return -ENOMEM;
868
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100869 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700870 down_read(&mm->mmap_sem);
871 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
872 num_pages, 0, 0, user_pages, NULL);
873 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100874 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700875 if (pinned_pages < num_pages) {
876 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100877 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700878 }
879
Eric Anholt40123c12009-03-09 13:42:30 -0700880 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100881 if (ret)
882 goto out;
883
884 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700885
Eric Anholt40123c12009-03-09 13:42:30 -0700886 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000887 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700888
889 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100890 struct page *page;
891
Eric Anholt40123c12009-03-09 13:42:30 -0700892 /* Operation in this page
893 *
Eric Anholt40123c12009-03-09 13:42:30 -0700894 * shmem_page_offset = offset within page in shmem file
895 * data_page_index = page number in get_user_pages return
896 * data_page_offset = offset with data_page_index page.
897 * page_length = bytes to copy for this page
898 */
Eric Anholt40123c12009-03-09 13:42:30 -0700899 shmem_page_offset = offset & ~PAGE_MASK;
900 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
901 data_page_offset = data_ptr & ~PAGE_MASK;
902
903 page_length = remain;
904 if ((shmem_page_offset + page_length) > PAGE_SIZE)
905 page_length = PAGE_SIZE - shmem_page_offset;
906 if ((data_page_offset + page_length) > PAGE_SIZE)
907 page_length = PAGE_SIZE - data_page_offset;
908
Chris Wilsone5281cc2010-10-28 13:45:36 +0100909 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
910 GFP_HIGHUSER | __GFP_RECLAIMABLE);
911 if (IS_ERR(page)) {
912 ret = PTR_ERR(page);
913 goto out;
914 }
915
Eric Anholt280b7132009-03-12 16:56:27 -0700916 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100917 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700918 shmem_page_offset,
919 user_pages[data_page_index],
920 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100921 page_length,
922 0);
923 } else {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100924 slow_shmem_copy(page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100925 shmem_page_offset,
926 user_pages[data_page_index],
927 data_page_offset,
928 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700929 }
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Chris Wilsone5281cc2010-10-28 13:45:36 +0100931 set_page_dirty(page);
932 mark_page_accessed(page);
933 page_cache_release(page);
934
Eric Anholt40123c12009-03-09 13:42:30 -0700935 remain -= page_length;
936 data_ptr += page_length;
937 offset += page_length;
938 }
939
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100940out:
Eric Anholt40123c12009-03-09 13:42:30 -0700941 for (i = 0; i < pinned_pages; i++)
942 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700943 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700944
945 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700946}
947
948/**
949 * Writes data to the object referenced by handle.
950 *
951 * On error, the contents of the buffer that were to be modified are undefined.
952 */
953int
954i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100955 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700956{
957 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000958 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000959 int ret;
960
961 if (args->size == 0)
962 return 0;
963
964 if (!access_ok(VERIFY_READ,
965 (char __user *)(uintptr_t)args->data_ptr,
966 args->size))
967 return -EFAULT;
968
969 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
970 args->size);
971 if (ret)
972 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700973
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100974 ret = i915_mutex_lock_interruptible(dev);
975 if (ret)
976 return ret;
977
Chris Wilson05394f32010-11-08 19:18:58 +0000978 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000979 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100980 ret = -ENOENT;
981 goto unlock;
982 }
Eric Anholt673a3942008-07-30 12:06:12 -0700983
Chris Wilson7dcd2492010-09-26 20:21:44 +0100984 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000985 if (args->offset > obj->base.size ||
986 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100987 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100988 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100989 }
990
Chris Wilsondb53a302011-02-03 11:57:46 +0000991 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
992
Eric Anholt673a3942008-07-30 12:06:12 -0700993 /* We can only do the GTT pwrite on untiled buffers, as otherwise
994 * it would end up going through the fenced access, and we'll get
995 * different detiling behavior between reading and writing.
996 * pread/pwrite currently are reading and writing from the CPU
997 * perspective, requiring manual detiling by the client.
998 */
Chris Wilson05394f32010-11-08 19:18:58 +0000999 if (obj->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001000 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001001 else if (obj->gtt_space &&
Chris Wilson05394f32010-11-08 19:18:58 +00001002 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001003 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001004 if (ret)
1005 goto out;
1006
Chris Wilsond9e86c02010-11-10 16:40:20 +00001007 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1008 if (ret)
1009 goto out_unpin;
1010
1011 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012 if (ret)
1013 goto out_unpin;
1014
1015 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1016 if (ret == -EFAULT)
1017 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1018
1019out_unpin:
1020 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001021 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001022 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1023 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001024 goto out;
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001025
1026 ret = -EFAULT;
1027 if (!i915_gem_object_needs_bit17_swizzle(obj))
1028 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1029 if (ret == -EFAULT)
1030 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
Eric Anholt40123c12009-03-09 13:42:30 -07001031 }
Eric Anholt673a3942008-07-30 12:06:12 -07001032
Chris Wilson35b62a82010-09-26 20:23:38 +01001033out:
Chris Wilson05394f32010-11-08 19:18:58 +00001034 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001035unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001036 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001037 return ret;
1038}
1039
1040/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001041 * Called when user space prepares to use an object with the CPU, either
1042 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001043 */
1044int
1045i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001047{
1048 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001049 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001050 uint32_t read_domains = args->read_domains;
1051 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001052 int ret;
1053
1054 if (!(dev->driver->driver_features & DRIVER_GEM))
1055 return -ENODEV;
1056
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001057 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001058 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001059 return -EINVAL;
1060
Chris Wilson21d509e2009-06-06 09:46:02 +01001061 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001062 return -EINVAL;
1063
1064 /* Having something in the write domain implies it's in the read
1065 * domain, and only that read domain. Enforce that in the request.
1066 */
1067 if (write_domain != 0 && read_domains != write_domain)
1068 return -EINVAL;
1069
Chris Wilson76c1dec2010-09-25 11:22:51 +01001070 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001071 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001072 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001073
Chris Wilson05394f32010-11-08 19:18:58 +00001074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001075 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001076 ret = -ENOENT;
1077 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001078 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001079
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001080 if (read_domains & I915_GEM_DOMAIN_GTT) {
1081 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001082
1083 /* Silently promote "you're not bound, there was nothing to do"
1084 * to success, since the client was just asking us to
1085 * make sure everything was done.
1086 */
1087 if (ret == -EINVAL)
1088 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001089 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001090 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001091 }
1092
Chris Wilson05394f32010-11-08 19:18:58 +00001093 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001094unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001095 mutex_unlock(&dev->struct_mutex);
1096 return ret;
1097}
1098
1099/**
1100 * Called when user space has done writes to this buffer
1101 */
1102int
1103i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001104 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001105{
1106 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001107 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001108 int ret = 0;
1109
1110 if (!(dev->driver->driver_features & DRIVER_GEM))
1111 return -ENODEV;
1112
Chris Wilson76c1dec2010-09-25 11:22:51 +01001113 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001114 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001115 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001116
Chris Wilson05394f32010-11-08 19:18:58 +00001117 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001118 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001119 ret = -ENOENT;
1120 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001121 }
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001124 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001125 i915_gem_object_flush_cpu_write_domain(obj);
1126
Chris Wilson05394f32010-11-08 19:18:58 +00001127 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001128unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001129 mutex_unlock(&dev->struct_mutex);
1130 return ret;
1131}
1132
1133/**
1134 * Maps the contents of an object, returning the address it is mapped
1135 * into.
1136 *
1137 * While the mapping holds a reference on the contents of the object, it doesn't
1138 * imply a ref on the object itself.
1139 */
1140int
1141i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001142 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001143{
Chris Wilsonda761a62010-10-27 17:37:08 +01001144 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001145 struct drm_i915_gem_mmap *args = data;
1146 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001147 unsigned long addr;
1148
1149 if (!(dev->driver->driver_features & DRIVER_GEM))
1150 return -ENODEV;
1151
Chris Wilson05394f32010-11-08 19:18:58 +00001152 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001153 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001154 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001155
Chris Wilsonda761a62010-10-27 17:37:08 +01001156 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1157 drm_gem_object_unreference_unlocked(obj);
1158 return -E2BIG;
1159 }
1160
Eric Anholt673a3942008-07-30 12:06:12 -07001161 down_write(&current->mm->mmap_sem);
1162 addr = do_mmap(obj->filp, 0, args->size,
1163 PROT_READ | PROT_WRITE, MAP_SHARED,
1164 args->offset);
1165 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001166 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001167 if (IS_ERR((void *)addr))
1168 return addr;
1169
1170 args->addr_ptr = (uint64_t) addr;
1171
1172 return 0;
1173}
1174
Jesse Barnesde151cf2008-11-12 10:03:55 -08001175/**
1176 * i915_gem_fault - fault a page into the GTT
1177 * vma: VMA in question
1178 * vmf: fault info
1179 *
1180 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1181 * from userspace. The fault handler takes care of binding the object to
1182 * the GTT (if needed), allocating and programming a fence register (again,
1183 * only if needed based on whether the old reg is still valid or the object
1184 * is tiled) and inserting a new PTE into the faulting process.
1185 *
1186 * Note that the faulting process may involve evicting existing objects
1187 * from the GTT and/or fence registers to make room. So performance may
1188 * suffer if the GTT working set is large or there are few fence registers
1189 * left.
1190 */
1191int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1192{
Chris Wilson05394f32010-11-08 19:18:58 +00001193 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1194 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001195 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001196 pgoff_t page_offset;
1197 unsigned long pfn;
1198 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001199 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001200
1201 /* We don't use vmf->pgoff since that has the fake offset */
1202 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1203 PAGE_SHIFT;
1204
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001205 ret = i915_mutex_lock_interruptible(dev);
1206 if (ret)
1207 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001208
Chris Wilsondb53a302011-02-03 11:57:46 +00001209 trace_i915_gem_object_fault(obj, page_offset, true, write);
1210
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001211 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001212 if (!obj->map_and_fenceable) {
1213 ret = i915_gem_object_unbind(obj);
1214 if (ret)
1215 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001216 }
Chris Wilson05394f32010-11-08 19:18:58 +00001217 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001218 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001219 if (ret)
1220 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001221 }
1222
Chris Wilson4a684a42010-10-28 14:44:08 +01001223 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1224 if (ret)
1225 goto unlock;
1226
Chris Wilsond9e86c02010-11-10 16:40:20 +00001227 if (obj->tiling_mode == I915_TILING_NONE)
1228 ret = i915_gem_object_put_fence(obj);
1229 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001230 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001231 if (ret)
1232 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001233
Chris Wilson05394f32010-11-08 19:18:58 +00001234 if (i915_gem_object_is_inactive(obj))
1235 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001236
Chris Wilson6299f992010-11-24 12:23:44 +00001237 obj->fault_mappable = true;
1238
Chris Wilson05394f32010-11-08 19:18:58 +00001239 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001240 page_offset;
1241
1242 /* Finally, remap it using the new GTT offset */
1243 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001244unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001245 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001246out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001247 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001248 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001249 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001250 /* Give the error handler a chance to run and move the
1251 * objects off the GPU active list. Next time we service the
1252 * fault, we should be able to transition the page into the
1253 * GTT without touching the GPU (and so avoid further
1254 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1255 * with coherency, just lost writes.
1256 */
Chris Wilson045e7692010-11-07 09:18:22 +00001257 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001258 case 0:
1259 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001260 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001261 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001262 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001263 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001265 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001266 }
1267}
1268
1269/**
1270 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1271 * @obj: obj in question
1272 *
1273 * GEM memory mapping works by handing back to userspace a fake mmap offset
1274 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1275 * up the object based on the offset and sets up the various memory mapping
1276 * structures.
1277 *
1278 * This routine allocates and attaches a fake offset for @obj.
1279 */
1280static int
Chris Wilson05394f32010-11-08 19:18:58 +00001281i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001282{
Chris Wilson05394f32010-11-08 19:18:58 +00001283 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001284 struct drm_gem_mm *mm = dev->mm_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001285 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001286 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001287 int ret = 0;
1288
1289 /* Set the object up for mmap'ing */
Chris Wilson05394f32010-11-08 19:18:58 +00001290 list = &obj->base.map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001291 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001292 if (!list->map)
1293 return -ENOMEM;
1294
1295 map = list->map;
1296 map->type = _DRM_GEM;
Chris Wilson05394f32010-11-08 19:18:58 +00001297 map->size = obj->base.size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001298 map->handle = obj;
1299
1300 /* Get a DRM GEM mmap offset allocated... */
1301 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
Chris Wilson05394f32010-11-08 19:18:58 +00001302 obj->base.size / PAGE_SIZE,
1303 0, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001304 if (!list->file_offset_node) {
Chris Wilson05394f32010-11-08 19:18:58 +00001305 DRM_ERROR("failed to allocate offset for bo %d\n",
1306 obj->base.name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001307 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308 goto out_free_list;
1309 }
1310
1311 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
Chris Wilson05394f32010-11-08 19:18:58 +00001312 obj->base.size / PAGE_SIZE,
1313 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001314 if (!list->file_offset_node) {
1315 ret = -ENOMEM;
1316 goto out_free_list;
1317 }
1318
1319 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001320 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1321 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001322 DRM_ERROR("failed to add to map hash\n");
1323 goto out_free_mm;
1324 }
1325
Jesse Barnesde151cf2008-11-12 10:03:55 -08001326 return 0;
1327
1328out_free_mm:
1329 drm_mm_put_block(list->file_offset_node);
1330out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001331 kfree(list->map);
Chris Wilson39a01d12010-10-28 13:03:06 +01001332 list->map = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 return ret;
1335}
1336
Chris Wilson901782b2009-07-10 08:18:50 +01001337/**
1338 * i915_gem_release_mmap - remove physical page mappings
1339 * @obj: obj in question
1340 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001341 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001342 * relinquish ownership of the pages back to the system.
1343 *
1344 * It is vital that we remove the page mapping if we have mapped a tiled
1345 * object through the GTT and then lose the fence register due to
1346 * resource pressure. Similarly if the object has been moved out of the
1347 * aperture, than pages mapped into userspace must be revoked. Removing the
1348 * mapping will then trigger a page fault on the next user access, allowing
1349 * fixup by i915_gem_fault().
1350 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001351void
Chris Wilson05394f32010-11-08 19:18:58 +00001352i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001353{
Chris Wilson6299f992010-11-24 12:23:44 +00001354 if (!obj->fault_mappable)
1355 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001356
Chris Wilsonf6e47882011-03-20 21:09:12 +00001357 if (obj->base.dev->dev_mapping)
1358 unmap_mapping_range(obj->base.dev->dev_mapping,
1359 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1360 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001361
Chris Wilson6299f992010-11-24 12:23:44 +00001362 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001363}
1364
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001365static void
Chris Wilson05394f32010-11-08 19:18:58 +00001366i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001367{
Chris Wilson05394f32010-11-08 19:18:58 +00001368 struct drm_device *dev = obj->base.dev;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001369 struct drm_gem_mm *mm = dev->mm_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001370 struct drm_map_list *list = &obj->base.map_list;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001371
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001372 drm_ht_remove_item(&mm->offset_hash, &list->hash);
Chris Wilson39a01d12010-10-28 13:03:06 +01001373 drm_mm_put_block(list->file_offset_node);
1374 kfree(list->map);
1375 list->map = NULL;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001376}
1377
Chris Wilson92b88ae2010-11-09 11:47:32 +00001378static uint32_t
1379i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
1380{
1381 struct drm_device *dev = obj->base.dev;
1382 uint32_t size;
1383
1384 if (INTEL_INFO(dev)->gen >= 4 ||
1385 obj->tiling_mode == I915_TILING_NONE)
1386 return obj->base.size;
1387
1388 /* Previous chips need a power-of-two fence region when tiling */
1389 if (INTEL_INFO(dev)->gen == 3)
1390 size = 1024*1024;
1391 else
1392 size = 512*1024;
1393
1394 while (size < obj->base.size)
1395 size <<= 1;
1396
1397 return size;
1398}
1399
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400/**
1401 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1402 * @obj: object to check
1403 *
1404 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001405 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 */
1407static uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001408i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409{
Chris Wilson05394f32010-11-08 19:18:58 +00001410 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411
1412 /*
1413 * Minimum alignment is 4k (GTT page size), but might be greater
1414 * if a fence register is needed for the object.
1415 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001416 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilson05394f32010-11-08 19:18:58 +00001417 obj->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001418 return 4096;
1419
1420 /*
1421 * Previous chips need to be aligned to the size of the smallest
1422 * fence register that can contain the object.
1423 */
Chris Wilson05394f32010-11-08 19:18:58 +00001424 return i915_gem_get_gtt_size(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001425}
1426
Daniel Vetter5e783302010-11-14 22:32:36 +01001427/**
1428 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1429 * unfenced object
1430 * @obj: object to check
1431 *
1432 * Return the required GTT alignment for an object, only taking into account
1433 * unfenced tiled surface requirements.
1434 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001435uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001436i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
Daniel Vetter5e783302010-11-14 22:32:36 +01001437{
Chris Wilson05394f32010-11-08 19:18:58 +00001438 struct drm_device *dev = obj->base.dev;
Daniel Vetter5e783302010-11-14 22:32:36 +01001439 int tile_height;
1440
1441 /*
1442 * Minimum alignment is 4k (GTT page size) for sane hw.
1443 */
1444 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001445 obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001446 return 4096;
1447
1448 /*
1449 * Older chips need unfenced tiled buffers to be aligned to the left
1450 * edge of an even tile row (where tile rows are counted as if the bo is
1451 * placed in a fenced gtt region).
1452 */
1453 if (IS_GEN2(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001454 (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Daniel Vetter5e783302010-11-14 22:32:36 +01001455 tile_height = 32;
1456 else
1457 tile_height = 8;
1458
Chris Wilson05394f32010-11-08 19:18:58 +00001459 return tile_height * obj->stride * 2;
Daniel Vetter5e783302010-11-14 22:32:36 +01001460}
1461
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462int
Dave Airlieff72145b2011-02-07 12:16:14 +10001463i915_gem_mmap_gtt(struct drm_file *file,
1464 struct drm_device *dev,
1465 uint32_t handle,
1466 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467{
Chris Wilsonda761a62010-10-27 17:37:08 +01001468 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001469 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470 int ret;
1471
1472 if (!(dev->driver->driver_features & DRIVER_GEM))
1473 return -ENODEV;
1474
Chris Wilson76c1dec2010-09-25 11:22:51 +01001475 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001476 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001477 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001478
Dave Airlieff72145b2011-02-07 12:16:14 +10001479 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001480 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001481 ret = -ENOENT;
1482 goto unlock;
1483 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001484
Chris Wilson05394f32010-11-08 19:18:58 +00001485 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001486 ret = -E2BIG;
1487 goto unlock;
1488 }
1489
Chris Wilson05394f32010-11-08 19:18:58 +00001490 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001491 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001492 ret = -EINVAL;
1493 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001494 }
1495
Chris Wilson05394f32010-11-08 19:18:58 +00001496 if (!obj->base.map_list.map) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001497 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001498 if (ret)
1499 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001500 }
1501
Dave Airlieff72145b2011-02-07 12:16:14 +10001502 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001503
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001504out:
Chris Wilson05394f32010-11-08 19:18:58 +00001505 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001506unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001507 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001508 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001509}
1510
Dave Airlieff72145b2011-02-07 12:16:14 +10001511/**
1512 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1513 * @dev: DRM device
1514 * @data: GTT mapping ioctl data
1515 * @file: GEM object info
1516 *
1517 * Simply returns the fake offset to userspace so it can mmap it.
1518 * The mmap call will end up in drm_gem_mmap(), which will set things
1519 * up so we can get faults in the handler above.
1520 *
1521 * The fault handler will take care of binding the object into the GTT
1522 * (since it may have been evicted to make room for something), allocating
1523 * a fence register, and mapping the appropriate aperture address into
1524 * userspace.
1525 */
1526int
1527i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file)
1529{
1530 struct drm_i915_gem_mmap_gtt *args = data;
1531
1532 if (!(dev->driver->driver_features & DRIVER_GEM))
1533 return -ENODEV;
1534
1535 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1536}
1537
1538
Chris Wilsone5281cc2010-10-28 13:45:36 +01001539static int
Chris Wilson05394f32010-11-08 19:18:58 +00001540i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001541 gfp_t gfpmask)
1542{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001543 int page_count, i;
1544 struct address_space *mapping;
1545 struct inode *inode;
1546 struct page *page;
1547
1548 /* Get the list of pages out of our struct file. They'll be pinned
1549 * at this point until we release them.
1550 */
Chris Wilson05394f32010-11-08 19:18:58 +00001551 page_count = obj->base.size / PAGE_SIZE;
1552 BUG_ON(obj->pages != NULL);
1553 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1554 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001555 return -ENOMEM;
1556
Chris Wilson05394f32010-11-08 19:18:58 +00001557 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001558 mapping = inode->i_mapping;
1559 for (i = 0; i < page_count; i++) {
1560 page = read_cache_page_gfp(mapping, i,
1561 GFP_HIGHUSER |
1562 __GFP_COLD |
1563 __GFP_RECLAIMABLE |
1564 gfpmask);
1565 if (IS_ERR(page))
1566 goto err_pages;
1567
Chris Wilson05394f32010-11-08 19:18:58 +00001568 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001569 }
1570
Chris Wilson05394f32010-11-08 19:18:58 +00001571 if (obj->tiling_mode != I915_TILING_NONE)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001572 i915_gem_object_do_bit_17_swizzle(obj);
1573
1574 return 0;
1575
1576err_pages:
1577 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001578 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001579
Chris Wilson05394f32010-11-08 19:18:58 +00001580 drm_free_large(obj->pages);
1581 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001582 return PTR_ERR(page);
1583}
1584
Chris Wilson5cdf5882010-09-27 15:51:07 +01001585static void
Chris Wilson05394f32010-11-08 19:18:58 +00001586i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001587{
Chris Wilson05394f32010-11-08 19:18:58 +00001588 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001589 int i;
1590
Chris Wilson05394f32010-11-08 19:18:58 +00001591 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001592
Chris Wilson05394f32010-11-08 19:18:58 +00001593 if (obj->tiling_mode != I915_TILING_NONE)
Eric Anholt280b7132009-03-12 16:56:27 -07001594 i915_gem_object_save_bit_17_swizzle(obj);
1595
Chris Wilson05394f32010-11-08 19:18:58 +00001596 if (obj->madv == I915_MADV_DONTNEED)
1597 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001598
1599 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001600 if (obj->dirty)
1601 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001602
Chris Wilson05394f32010-11-08 19:18:58 +00001603 if (obj->madv == I915_MADV_WILLNEED)
1604 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001605
Chris Wilson05394f32010-11-08 19:18:58 +00001606 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001607 }
Chris Wilson05394f32010-11-08 19:18:58 +00001608 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001609
Chris Wilson05394f32010-11-08 19:18:58 +00001610 drm_free_large(obj->pages);
1611 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001612}
1613
Chris Wilson54cf91d2010-11-25 18:00:26 +00001614void
Chris Wilson05394f32010-11-08 19:18:58 +00001615i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001616 struct intel_ring_buffer *ring,
1617 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001618{
Chris Wilson05394f32010-11-08 19:18:58 +00001619 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001620 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001621
Zou Nan hai852835f2010-05-21 09:08:56 +08001622 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001623 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001624
1625 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001626 if (!obj->active) {
1627 drm_gem_object_reference(&obj->base);
1628 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001629 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001630
Eric Anholt673a3942008-07-30 12:06:12 -07001631 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001632 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1633 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001634
Chris Wilson05394f32010-11-08 19:18:58 +00001635 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001636 if (obj->fenced_gpu_access) {
1637 struct drm_i915_fence_reg *reg;
1638
1639 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1640
1641 obj->last_fenced_seqno = seqno;
1642 obj->last_fenced_ring = ring;
1643
1644 reg = &dev_priv->fence_regs[obj->fence_reg];
1645 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1646 }
1647}
1648
1649static void
1650i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1651{
1652 list_del_init(&obj->ring_list);
1653 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001654}
1655
Eric Anholtce44b0e2008-11-06 16:00:31 -08001656static void
Chris Wilson05394f32010-11-08 19:18:58 +00001657i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001658{
Chris Wilson05394f32010-11-08 19:18:58 +00001659 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001660 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001661
Chris Wilson05394f32010-11-08 19:18:58 +00001662 BUG_ON(!obj->active);
1663 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001664
1665 i915_gem_object_move_off_active(obj);
1666}
1667
1668static void
1669i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1670{
1671 struct drm_device *dev = obj->base.dev;
1672 struct drm_i915_private *dev_priv = dev->dev_private;
1673
1674 if (obj->pin_count != 0)
1675 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1676 else
1677 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1678
1679 BUG_ON(!list_empty(&obj->gpu_write_list));
1680 BUG_ON(!obj->active);
1681 obj->ring = NULL;
1682
1683 i915_gem_object_move_off_active(obj);
1684 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001685
1686 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001687 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001688 drm_gem_object_unreference(&obj->base);
1689
1690 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001691}
Eric Anholt673a3942008-07-30 12:06:12 -07001692
Chris Wilson963b4832009-09-20 23:03:54 +01001693/* Immediately discard the backing storage */
1694static void
Chris Wilson05394f32010-11-08 19:18:58 +00001695i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001696{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001697 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001698
Chris Wilsonae9fed62010-08-07 11:01:30 +01001699 /* Our goal here is to return as much of the memory as
1700 * is possible back to the system as we are called from OOM.
1701 * To do this we must instruct the shmfs to drop all of its
1702 * backing pages, *now*. Here we mirror the actions taken
1703 * when by shmem_delete_inode() to release the backing store.
1704 */
Chris Wilson05394f32010-11-08 19:18:58 +00001705 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001706 truncate_inode_pages(inode->i_mapping, 0);
1707 if (inode->i_op->truncate_range)
1708 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001709
Chris Wilson05394f32010-11-08 19:18:58 +00001710 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001711}
1712
1713static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001714i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001715{
Chris Wilson05394f32010-11-08 19:18:58 +00001716 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001717}
1718
Eric Anholt673a3942008-07-30 12:06:12 -07001719static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001720i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1721 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001722{
Chris Wilson05394f32010-11-08 19:18:58 +00001723 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001724
Chris Wilson05394f32010-11-08 19:18:58 +00001725 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001726 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001727 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001728 if (obj->base.write_domain & flush_domains) {
1729 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001730
Chris Wilson05394f32010-11-08 19:18:58 +00001731 obj->base.write_domain = 0;
1732 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001733 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001734 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001735
Daniel Vetter63560392010-02-19 11:51:59 +01001736 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001737 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001738 old_write_domain);
1739 }
1740 }
1741}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001742
Chris Wilson3cce4692010-10-27 16:11:02 +01001743int
Chris Wilsondb53a302011-02-03 11:57:46 +00001744i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001745 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001746 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001747{
Chris Wilsondb53a302011-02-03 11:57:46 +00001748 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 uint32_t seqno;
1750 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001751 int ret;
1752
1753 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001754
Chris Wilson3cce4692010-10-27 16:11:02 +01001755 ret = ring->add_request(ring, &seqno);
1756 if (ret)
1757 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001758
Chris Wilsondb53a302011-02-03 11:57:46 +00001759 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001760
1761 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001762 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001763 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001764 was_empty = list_empty(&ring->request_list);
1765 list_add_tail(&request->list, &ring->request_list);
1766
Chris Wilsondb53a302011-02-03 11:57:46 +00001767 if (file) {
1768 struct drm_i915_file_private *file_priv = file->driver_priv;
1769
Chris Wilson1c255952010-09-26 11:03:27 +01001770 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001771 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001772 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001773 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001774 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001775 }
Eric Anholt673a3942008-07-30 12:06:12 -07001776
Chris Wilsondb53a302011-02-03 11:57:46 +00001777 ring->outstanding_lazy_request = false;
1778
Ben Gamarif65d9422009-09-14 17:48:44 -04001779 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001780 mod_timer(&dev_priv->hangcheck_timer,
1781 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001782 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001783 queue_delayed_work(dev_priv->wq,
1784 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001785 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001786 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001787}
1788
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001789static inline void
1790i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001791{
Chris Wilson1c255952010-09-26 11:03:27 +01001792 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001793
Chris Wilson1c255952010-09-26 11:03:27 +01001794 if (!file_priv)
1795 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001796
Chris Wilson1c255952010-09-26 11:03:27 +01001797 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001798 if (request->file_priv) {
1799 list_del(&request->client_list);
1800 request->file_priv = NULL;
1801 }
Chris Wilson1c255952010-09-26 11:03:27 +01001802 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001803}
1804
Chris Wilsondfaae392010-09-22 10:31:52 +01001805static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1806 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001807{
Chris Wilsondfaae392010-09-22 10:31:52 +01001808 while (!list_empty(&ring->request_list)) {
1809 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001810
Chris Wilsondfaae392010-09-22 10:31:52 +01001811 request = list_first_entry(&ring->request_list,
1812 struct drm_i915_gem_request,
1813 list);
1814
1815 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001816 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001817 kfree(request);
1818 }
1819
1820 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001821 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001822
Chris Wilson05394f32010-11-08 19:18:58 +00001823 obj = list_first_entry(&ring->active_list,
1824 struct drm_i915_gem_object,
1825 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001826
Chris Wilson05394f32010-11-08 19:18:58 +00001827 obj->base.write_domain = 0;
1828 list_del_init(&obj->gpu_write_list);
1829 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001830 }
Eric Anholt673a3942008-07-30 12:06:12 -07001831}
1832
Chris Wilson312817a2010-11-22 11:50:11 +00001833static void i915_gem_reset_fences(struct drm_device *dev)
1834{
1835 struct drm_i915_private *dev_priv = dev->dev_private;
1836 int i;
1837
1838 for (i = 0; i < 16; i++) {
1839 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001840 struct drm_i915_gem_object *obj = reg->obj;
1841
1842 if (!obj)
1843 continue;
1844
1845 if (obj->tiling_mode)
1846 i915_gem_release_mmap(obj);
1847
Chris Wilsond9e86c02010-11-10 16:40:20 +00001848 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1849 reg->obj->fenced_gpu_access = false;
1850 reg->obj->last_fenced_seqno = 0;
1851 reg->obj->last_fenced_ring = NULL;
1852 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001853 }
1854}
1855
Chris Wilson069efc12010-09-30 16:53:18 +01001856void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001857{
Chris Wilsondfaae392010-09-22 10:31:52 +01001858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001859 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001860 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001861
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001862 for (i = 0; i < I915_NUM_RINGS; i++)
1863 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001864
1865 /* Remove anything from the flushing lists. The GPU cache is likely
1866 * to be lost on reset along with the data, so simply move the
1867 * lost bo to the inactive list.
1868 */
1869 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001870 obj= list_first_entry(&dev_priv->mm.flushing_list,
1871 struct drm_i915_gem_object,
1872 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001873
Chris Wilson05394f32010-11-08 19:18:58 +00001874 obj->base.write_domain = 0;
1875 list_del_init(&obj->gpu_write_list);
1876 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001877 }
Chris Wilson9375e442010-09-19 12:21:28 +01001878
Chris Wilsondfaae392010-09-22 10:31:52 +01001879 /* Move everything out of the GPU domains to ensure we do any
1880 * necessary invalidation upon reuse.
1881 */
Chris Wilson05394f32010-11-08 19:18:58 +00001882 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001883 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001884 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001885 {
Chris Wilson05394f32010-11-08 19:18:58 +00001886 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001887 }
Chris Wilson069efc12010-09-30 16:53:18 +01001888
1889 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001890 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001891}
1892
1893/**
1894 * This function clears the request list as sequence numbers are passed.
1895 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001896static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001897i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001898{
Eric Anholt673a3942008-07-30 12:06:12 -07001899 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001900 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001901
Chris Wilsondb53a302011-02-03 11:57:46 +00001902 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001903 return;
1904
Chris Wilsondb53a302011-02-03 11:57:46 +00001905 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001906
Chris Wilson78501ea2010-10-27 12:18:21 +01001907 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001908
Chris Wilson076e2c02011-01-21 10:07:18 +00001909 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001910 if (seqno >= ring->sync_seqno[i])
1911 ring->sync_seqno[i] = 0;
1912
Zou Nan hai852835f2010-05-21 09:08:56 +08001913 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001914 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001915
Zou Nan hai852835f2010-05-21 09:08:56 +08001916 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001917 struct drm_i915_gem_request,
1918 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001919
Chris Wilsondfaae392010-09-22 10:31:52 +01001920 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001921 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001922
Chris Wilsondb53a302011-02-03 11:57:46 +00001923 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001924
1925 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001926 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001927 kfree(request);
1928 }
1929
1930 /* Move any buffers on the active list that are no longer referenced
1931 * by the ringbuffer to the flushing/inactive lists as appropriate.
1932 */
1933 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001934 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001935
Chris Wilson05394f32010-11-08 19:18:58 +00001936 obj= list_first_entry(&ring->active_list,
1937 struct drm_i915_gem_object,
1938 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001939
Chris Wilson05394f32010-11-08 19:18:58 +00001940 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001941 break;
1942
Chris Wilson05394f32010-11-08 19:18:58 +00001943 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001944 i915_gem_object_move_to_flushing(obj);
1945 else
1946 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001947 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001948
Chris Wilsondb53a302011-02-03 11:57:46 +00001949 if (unlikely(ring->trace_irq_seqno &&
1950 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001951 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001952 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001953 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001954
Chris Wilsondb53a302011-02-03 11:57:46 +00001955 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001956}
1957
1958void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001959i915_gem_retire_requests(struct drm_device *dev)
1960{
1961 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001962 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001963
Chris Wilsonbe726152010-07-23 23:18:50 +01001964 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001965 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001966
1967 /* We must be careful that during unbind() we do not
1968 * accidentally infinitely recurse into retire requests.
1969 * Currently:
1970 * retire -> free -> unbind -> wait -> retire_ring
1971 */
Chris Wilson05394f32010-11-08 19:18:58 +00001972 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001973 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001974 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001975 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001976 }
1977
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001978 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001979 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001980}
1981
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001982static void
Eric Anholt673a3942008-07-30 12:06:12 -07001983i915_gem_retire_work_handler(struct work_struct *work)
1984{
1985 drm_i915_private_t *dev_priv;
1986 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001987 bool idle;
1988 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001989
1990 dev_priv = container_of(work, drm_i915_private_t,
1991 mm.retire_work.work);
1992 dev = dev_priv->dev;
1993
Chris Wilson891b48c2010-09-29 12:26:37 +01001994 /* Come back later if the device is busy... */
1995 if (!mutex_trylock(&dev->struct_mutex)) {
1996 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1997 return;
1998 }
1999
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002000 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002001
Chris Wilson0a587052011-01-09 21:05:44 +00002002 /* Send a periodic flush down the ring so we don't hold onto GEM
2003 * objects indefinitely.
2004 */
2005 idle = true;
2006 for (i = 0; i < I915_NUM_RINGS; i++) {
2007 struct intel_ring_buffer *ring = &dev_priv->ring[i];
2008
2009 if (!list_empty(&ring->gpu_write_list)) {
2010 struct drm_i915_gem_request *request;
2011 int ret;
2012
Chris Wilsondb53a302011-02-03 11:57:46 +00002013 ret = i915_gem_flush_ring(ring,
2014 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00002015 request = kzalloc(sizeof(*request), GFP_KERNEL);
2016 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00002017 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00002018 kfree(request);
2019 }
2020
2021 idle &= list_empty(&ring->request_list);
2022 }
2023
2024 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002025 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00002026
Eric Anholt673a3942008-07-30 12:06:12 -07002027 mutex_unlock(&dev->struct_mutex);
2028}
2029
Chris Wilsondb53a302011-02-03 11:57:46 +00002030/**
2031 * Waits for a sequence number to be signaled, and cleans up the
2032 * request and object lists appropriately for that event.
2033 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002034int
Chris Wilsondb53a302011-02-03 11:57:46 +00002035i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002036 uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002037{
Chris Wilsondb53a302011-02-03 11:57:46 +00002038 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002039 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002040 int ret = 0;
2041
2042 BUG_ON(seqno == 0);
2043
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002044 if (atomic_read(&dev_priv->mm.wedged)) {
2045 struct completion *x = &dev_priv->error_completion;
2046 bool recovery_complete;
2047 unsigned long flags;
2048
2049 /* Give the error handler a chance to run. */
2050 spin_lock_irqsave(&x->wait.lock, flags);
2051 recovery_complete = x->done > 0;
2052 spin_unlock_irqrestore(&x->wait.lock, flags);
2053
2054 return recovery_complete ? -EIO : -EAGAIN;
2055 }
Ben Gamariffed1d02009-09-14 17:48:41 -04002056
Chris Wilson5d97eb62010-11-10 20:40:02 +00002057 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01002058 struct drm_i915_gem_request *request;
2059
2060 request = kzalloc(sizeof(*request), GFP_KERNEL);
2061 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002062 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01002063
Chris Wilsondb53a302011-02-03 11:57:46 +00002064 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01002065 if (ret) {
2066 kfree(request);
2067 return ret;
2068 }
2069
2070 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002071 }
2072
Chris Wilson78501ea2010-10-27 12:18:21 +01002073 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002074 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002075 ier = I915_READ(DEIER) | I915_READ(GTIER);
2076 else
2077 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002078 if (!ier) {
2079 DRM_ERROR("something (likely vbetool) disabled "
2080 "interrupts, re-enabling\n");
Chris Wilsondb53a302011-02-03 11:57:46 +00002081 i915_driver_irq_preinstall(ring->dev);
2082 i915_driver_irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002083 }
2084
Chris Wilsondb53a302011-02-03 11:57:46 +00002085 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002086
Chris Wilsonb2223492010-10-27 15:27:33 +01002087 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002088 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002089 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002090 ret = wait_event_interruptible(ring->irq_queue,
2091 i915_seqno_passed(ring->get_seqno(ring), seqno)
2092 || atomic_read(&dev_priv->mm.wedged));
2093 else
2094 wait_event(ring->irq_queue,
2095 i915_seqno_passed(ring->get_seqno(ring), seqno)
2096 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002097
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002098 ring->irq_put(ring);
Chris Wilsonb5ba1772010-12-14 12:17:15 +00002099 } else if (wait_for(i915_seqno_passed(ring->get_seqno(ring),
2100 seqno) ||
2101 atomic_read(&dev_priv->mm.wedged), 3000))
2102 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01002103 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002104
Chris Wilsondb53a302011-02-03 11:57:46 +00002105 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002106 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002107 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002108 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002109
2110 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002111 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002112 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002113 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002114
2115 /* Directly dispatch request retiring. While we have the work queue
2116 * to handle this, the waiter on a request often wants an associated
2117 * buffer to have made it to the inactive list, and we would need
2118 * a separate wait queue to handle that.
2119 */
2120 if (ret == 0)
Chris Wilsondb53a302011-02-03 11:57:46 +00002121 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002122
2123 return ret;
2124}
2125
Daniel Vetter48764bf2009-09-15 22:57:32 +02002126/**
Eric Anholt673a3942008-07-30 12:06:12 -07002127 * Ensures that all rendering to the object has completed and the object is
2128 * safe to unbind from the GTT or access from the CPU.
2129 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002130int
Chris Wilsonce453d82011-02-21 14:43:56 +00002131i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002132{
Eric Anholt673a3942008-07-30 12:06:12 -07002133 int ret;
2134
Eric Anholte47c68e2008-11-14 13:35:19 -08002135 /* This function only exists to support waiting for existing rendering,
2136 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002137 */
Chris Wilson05394f32010-11-08 19:18:58 +00002138 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002139
2140 /* If there is rendering queued on the buffer being evicted, wait for
2141 * it.
2142 */
Chris Wilson05394f32010-11-08 19:18:58 +00002143 if (obj->active) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002144 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002145 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002146 return ret;
2147 }
2148
2149 return 0;
2150}
2151
2152/**
2153 * Unbinds an object from the GTT aperture.
2154 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002155int
Chris Wilson05394f32010-11-08 19:18:58 +00002156i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002157{
Eric Anholt673a3942008-07-30 12:06:12 -07002158 int ret = 0;
2159
Chris Wilson05394f32010-11-08 19:18:58 +00002160 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002161 return 0;
2162
Chris Wilson05394f32010-11-08 19:18:58 +00002163 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002164 DRM_ERROR("Attempting to unbind pinned buffer\n");
2165 return -EINVAL;
2166 }
2167
Eric Anholt5323fd02009-09-09 11:50:45 -07002168 /* blow away mappings if mapped through GTT */
2169 i915_gem_release_mmap(obj);
2170
Eric Anholt673a3942008-07-30 12:06:12 -07002171 /* Move the object to the CPU domain to ensure that
2172 * any possible CPU writes while it's not in the GTT
2173 * are flushed when we go to remap it. This will
2174 * also ensure that all pending GPU writes are finished
2175 * before we unbind.
2176 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002177 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002178 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002179 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002180 /* Continue on if we fail due to EIO, the GPU is hung so we
2181 * should be safe and we need to cleanup or else we might
2182 * cause memory corruption through use-after-free.
2183 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002184 if (ret) {
2185 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002186 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002187 }
Eric Anholt673a3942008-07-30 12:06:12 -07002188
Daniel Vetter96b47b62009-12-15 17:50:00 +01002189 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002190 ret = i915_gem_object_put_fence(obj);
2191 if (ret == -ERESTARTSYS)
2192 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002193
Chris Wilsondb53a302011-02-03 11:57:46 +00002194 trace_i915_gem_object_unbind(obj);
2195
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002196 i915_gem_gtt_unbind_object(obj);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002197 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002198
Chris Wilson6299f992010-11-24 12:23:44 +00002199 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002200 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002201 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002202 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002203
Chris Wilson05394f32010-11-08 19:18:58 +00002204 drm_mm_put_block(obj->gtt_space);
2205 obj->gtt_space = NULL;
2206 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002207
Chris Wilson05394f32010-11-08 19:18:58 +00002208 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002209 i915_gem_object_truncate(obj);
2210
Chris Wilson8dc17752010-07-23 23:18:51 +01002211 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002212}
2213
Chris Wilson88241782011-01-07 17:09:48 +00002214int
Chris Wilsondb53a302011-02-03 11:57:46 +00002215i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002216 uint32_t invalidate_domains,
2217 uint32_t flush_domains)
2218{
Chris Wilson88241782011-01-07 17:09:48 +00002219 int ret;
2220
Chris Wilson36d527d2011-03-19 22:26:49 +00002221 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2222 return 0;
2223
Chris Wilsondb53a302011-02-03 11:57:46 +00002224 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2225
Chris Wilson88241782011-01-07 17:09:48 +00002226 ret = ring->flush(ring, invalidate_domains, flush_domains);
2227 if (ret)
2228 return ret;
2229
Chris Wilson36d527d2011-03-19 22:26:49 +00002230 if (flush_domains & I915_GEM_GPU_DOMAINS)
2231 i915_gem_process_flushing_list(ring, flush_domains);
2232
Chris Wilson88241782011-01-07 17:09:48 +00002233 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002234}
2235
Chris Wilsondb53a302011-02-03 11:57:46 +00002236static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002237{
Chris Wilson88241782011-01-07 17:09:48 +00002238 int ret;
2239
Chris Wilson395b70b2010-10-28 21:28:46 +01002240 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002241 return 0;
2242
Chris Wilson88241782011-01-07 17:09:48 +00002243 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002244 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002245 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002246 if (ret)
2247 return ret;
2248 }
2249
Chris Wilsonce453d82011-02-21 14:43:56 +00002250 return i915_wait_request(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002251}
2252
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002253int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002254i915_gpu_idle(struct drm_device *dev)
2255{
2256 drm_i915_private_t *dev_priv = dev->dev_private;
2257 bool lists_empty;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002258 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002259
Zou Nan haid1b851f2010-05-21 09:08:57 +08002260 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01002261 list_empty(&dev_priv->mm.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002262 if (lists_empty)
2263 return 0;
2264
2265 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002266 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002267 ret = i915_ring_idle(&dev_priv->ring[i]);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002268 if (ret)
2269 return ret;
2270 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002271
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002272 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002273}
2274
Daniel Vetterc6642782010-11-12 13:46:18 +00002275static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2276 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002277{
Chris Wilson05394f32010-11-08 19:18:58 +00002278 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002279 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002280 u32 size = obj->gtt_space->size;
2281 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002282 uint64_t val;
2283
Chris Wilson05394f32010-11-08 19:18:58 +00002284 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002285 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002286 val |= obj->gtt_offset & 0xfffff000;
2287 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002288 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2289
Chris Wilson05394f32010-11-08 19:18:58 +00002290 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002291 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2292 val |= I965_FENCE_REG_VALID;
2293
Daniel Vetterc6642782010-11-12 13:46:18 +00002294 if (pipelined) {
2295 int ret = intel_ring_begin(pipelined, 6);
2296 if (ret)
2297 return ret;
2298
2299 intel_ring_emit(pipelined, MI_NOOP);
2300 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2301 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2302 intel_ring_emit(pipelined, (u32)val);
2303 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2304 intel_ring_emit(pipelined, (u32)(val >> 32));
2305 intel_ring_advance(pipelined);
2306 } else
2307 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2308
2309 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002310}
2311
Daniel Vetterc6642782010-11-12 13:46:18 +00002312static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2313 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002314{
Chris Wilson05394f32010-11-08 19:18:58 +00002315 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002316 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002317 u32 size = obj->gtt_space->size;
2318 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002319 uint64_t val;
2320
Chris Wilson05394f32010-11-08 19:18:58 +00002321 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002322 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002323 val |= obj->gtt_offset & 0xfffff000;
2324 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2325 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002326 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2327 val |= I965_FENCE_REG_VALID;
2328
Daniel Vetterc6642782010-11-12 13:46:18 +00002329 if (pipelined) {
2330 int ret = intel_ring_begin(pipelined, 6);
2331 if (ret)
2332 return ret;
2333
2334 intel_ring_emit(pipelined, MI_NOOP);
2335 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2336 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2337 intel_ring_emit(pipelined, (u32)val);
2338 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2339 intel_ring_emit(pipelined, (u32)(val >> 32));
2340 intel_ring_advance(pipelined);
2341 } else
2342 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2343
2344 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002345}
2346
Daniel Vetterc6642782010-11-12 13:46:18 +00002347static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2348 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002349{
Chris Wilson05394f32010-11-08 19:18:58 +00002350 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002351 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002352 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002353 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002354 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002355
Daniel Vetterc6642782010-11-12 13:46:18 +00002356 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2357 (size & -size) != size ||
2358 (obj->gtt_offset & (size - 1)),
2359 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2360 obj->gtt_offset, obj->map_and_fenceable, size))
2361 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002362
Daniel Vetterc6642782010-11-12 13:46:18 +00002363 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002364 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002365 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002366 tile_width = 512;
2367
2368 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002369 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002370 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002371
Chris Wilson05394f32010-11-08 19:18:58 +00002372 val = obj->gtt_offset;
2373 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002374 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002375 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002376 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2377 val |= I830_FENCE_REG_VALID;
2378
Chris Wilson05394f32010-11-08 19:18:58 +00002379 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002380 if (fence_reg < 8)
2381 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002382 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002383 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002384
2385 if (pipelined) {
2386 int ret = intel_ring_begin(pipelined, 4);
2387 if (ret)
2388 return ret;
2389
2390 intel_ring_emit(pipelined, MI_NOOP);
2391 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2392 intel_ring_emit(pipelined, fence_reg);
2393 intel_ring_emit(pipelined, val);
2394 intel_ring_advance(pipelined);
2395 } else
2396 I915_WRITE(fence_reg, val);
2397
2398 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002399}
2400
Daniel Vetterc6642782010-11-12 13:46:18 +00002401static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2402 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002403{
Chris Wilson05394f32010-11-08 19:18:58 +00002404 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002405 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002406 u32 size = obj->gtt_space->size;
2407 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002408 uint32_t val;
2409 uint32_t pitch_val;
2410
Daniel Vetterc6642782010-11-12 13:46:18 +00002411 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2412 (size & -size) != size ||
2413 (obj->gtt_offset & (size - 1)),
2414 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2415 obj->gtt_offset, size))
2416 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002417
Chris Wilson05394f32010-11-08 19:18:58 +00002418 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002419 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002420
Chris Wilson05394f32010-11-08 19:18:58 +00002421 val = obj->gtt_offset;
2422 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002423 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002424 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002425 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2426 val |= I830_FENCE_REG_VALID;
2427
Daniel Vetterc6642782010-11-12 13:46:18 +00002428 if (pipelined) {
2429 int ret = intel_ring_begin(pipelined, 4);
2430 if (ret)
2431 return ret;
2432
2433 intel_ring_emit(pipelined, MI_NOOP);
2434 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2435 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2436 intel_ring_emit(pipelined, val);
2437 intel_ring_advance(pipelined);
2438 } else
2439 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2440
2441 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002442}
2443
Chris Wilsond9e86c02010-11-10 16:40:20 +00002444static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2445{
2446 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2447}
2448
2449static int
2450i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002451 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002452{
2453 int ret;
2454
2455 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002456 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002457 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002458 0, obj->base.write_domain);
2459 if (ret)
2460 return ret;
2461 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002462
2463 obj->fenced_gpu_access = false;
2464 }
2465
2466 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2467 if (!ring_passed_seqno(obj->last_fenced_ring,
2468 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002469 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002470 obj->last_fenced_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002471 if (ret)
2472 return ret;
2473 }
2474
2475 obj->last_fenced_seqno = 0;
2476 obj->last_fenced_ring = NULL;
2477 }
2478
Chris Wilson63256ec2011-01-04 18:42:07 +00002479 /* Ensure that all CPU reads are completed before installing a fence
2480 * and all writes before removing the fence.
2481 */
2482 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2483 mb();
2484
Chris Wilsond9e86c02010-11-10 16:40:20 +00002485 return 0;
2486}
2487
2488int
2489i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2490{
2491 int ret;
2492
2493 if (obj->tiling_mode)
2494 i915_gem_release_mmap(obj);
2495
Chris Wilsonce453d82011-02-21 14:43:56 +00002496 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002497 if (ret)
2498 return ret;
2499
2500 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2501 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2502 i915_gem_clear_fence_reg(obj->base.dev,
2503 &dev_priv->fence_regs[obj->fence_reg]);
2504
2505 obj->fence_reg = I915_FENCE_REG_NONE;
2506 }
2507
2508 return 0;
2509}
2510
2511static struct drm_i915_fence_reg *
2512i915_find_fence_reg(struct drm_device *dev,
2513 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002514{
Daniel Vetterae3db242010-02-19 11:51:58 +01002515 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002516 struct drm_i915_fence_reg *reg, *first, *avail;
2517 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002518
2519 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002520 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002521 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2522 reg = &dev_priv->fence_regs[i];
2523 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002524 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002525
Chris Wilson05394f32010-11-08 19:18:58 +00002526 if (!reg->obj->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002527 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002528 }
2529
Chris Wilsond9e86c02010-11-10 16:40:20 +00002530 if (avail == NULL)
2531 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002532
2533 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002534 avail = first = NULL;
2535 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2536 if (reg->obj->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002537 continue;
2538
Chris Wilsond9e86c02010-11-10 16:40:20 +00002539 if (first == NULL)
2540 first = reg;
2541
2542 if (!pipelined ||
2543 !reg->obj->last_fenced_ring ||
2544 reg->obj->last_fenced_ring == pipelined) {
2545 avail = reg;
2546 break;
2547 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002548 }
2549
Chris Wilsond9e86c02010-11-10 16:40:20 +00002550 if (avail == NULL)
2551 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002552
Chris Wilsona00b10c2010-09-24 21:15:47 +01002553 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002554}
2555
Jesse Barnesde151cf2008-11-12 10:03:55 -08002556/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002557 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002558 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002559 * @pipelined: ring on which to queue the change, or NULL for CPU access
2560 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002561 *
2562 * When mapping objects through the GTT, userspace wants to be able to write
2563 * to them without having to worry about swizzling if the object is tiled.
2564 *
2565 * This function walks the fence regs looking for a free one for @obj,
2566 * stealing one if it can't find any.
2567 *
2568 * It then sets up the reg based on the object's properties: address, pitch
2569 * and tiling format.
2570 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002571int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002572i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002573 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002574{
Chris Wilson05394f32010-11-08 19:18:58 +00002575 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002576 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002577 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002578 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002579
Chris Wilson6bda10d2010-12-05 21:04:18 +00002580 /* XXX disable pipelining. There are bugs. Shocking. */
2581 pipelined = NULL;
2582
Chris Wilsond9e86c02010-11-10 16:40:20 +00002583 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002584 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2585 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002586 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002587
Chris Wilson29c5a582011-03-17 15:23:22 +00002588 if (obj->tiling_changed) {
2589 ret = i915_gem_object_flush_fence(obj, pipelined);
2590 if (ret)
2591 return ret;
2592
2593 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2594 pipelined = NULL;
2595
2596 if (pipelined) {
2597 reg->setup_seqno =
2598 i915_gem_next_request_seqno(pipelined);
2599 obj->last_fenced_seqno = reg->setup_seqno;
2600 obj->last_fenced_ring = pipelined;
2601 }
2602
2603 goto update;
2604 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002605
2606 if (!pipelined) {
2607 if (reg->setup_seqno) {
2608 if (!ring_passed_seqno(obj->last_fenced_ring,
2609 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002610 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002611 reg->setup_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002612 if (ret)
2613 return ret;
2614 }
2615
2616 reg->setup_seqno = 0;
2617 }
2618 } else if (obj->last_fenced_ring &&
2619 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002620 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002621 if (ret)
2622 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002623 }
2624
Eric Anholta09ba7f2009-08-29 12:49:51 -07002625 return 0;
2626 }
2627
Chris Wilsond9e86c02010-11-10 16:40:20 +00002628 reg = i915_find_fence_reg(dev, pipelined);
2629 if (reg == NULL)
2630 return -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002631
Chris Wilsonce453d82011-02-21 14:43:56 +00002632 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002633 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002634 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002635
Chris Wilsond9e86c02010-11-10 16:40:20 +00002636 if (reg->obj) {
2637 struct drm_i915_gem_object *old = reg->obj;
2638
2639 drm_gem_object_reference(&old->base);
2640
2641 if (old->tiling_mode)
2642 i915_gem_release_mmap(old);
2643
Chris Wilsonce453d82011-02-21 14:43:56 +00002644 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002645 if (ret) {
2646 drm_gem_object_unreference(&old->base);
2647 return ret;
2648 }
2649
2650 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2651 pipelined = NULL;
2652
2653 old->fence_reg = I915_FENCE_REG_NONE;
2654 old->last_fenced_ring = pipelined;
2655 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002656 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002657
2658 drm_gem_object_unreference(&old->base);
2659 } else if (obj->last_fenced_seqno == 0)
2660 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002661
Jesse Barnesde151cf2008-11-12 10:03:55 -08002662 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002663 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2664 obj->fence_reg = reg - dev_priv->fence_regs;
2665 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002666
Chris Wilsond9e86c02010-11-10 16:40:20 +00002667 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002668 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002669 obj->last_fenced_seqno = reg->setup_seqno;
2670
2671update:
2672 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002673 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002674 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002675 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002676 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002677 break;
2678 case 5:
2679 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002680 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002681 break;
2682 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002683 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002684 break;
2685 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002686 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002687 break;
2688 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002689
Daniel Vetterc6642782010-11-12 13:46:18 +00002690 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002691}
2692
2693/**
2694 * i915_gem_clear_fence_reg - clear out fence register info
2695 * @obj: object to clear
2696 *
2697 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002698 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002699 */
2700static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002701i915_gem_clear_fence_reg(struct drm_device *dev,
2702 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002703{
Jesse Barnes79e53942008-11-07 14:24:08 -08002704 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002705 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002706
Chris Wilsone259bef2010-09-17 00:32:02 +01002707 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002708 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002709 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002710 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002711 break;
2712 case 5:
2713 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002714 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002715 break;
2716 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002717 if (fence_reg >= 8)
2718 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002719 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002720 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002721 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002722
2723 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002724 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002725 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002726
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002727 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002728 reg->obj = NULL;
2729 reg->setup_seqno = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002730}
2731
2732/**
Eric Anholt673a3942008-07-30 12:06:12 -07002733 * Finds free space in the GTT aperture and binds the object there.
2734 */
2735static int
Chris Wilson05394f32010-11-08 19:18:58 +00002736i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002737 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002738 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002739{
Chris Wilson05394f32010-11-08 19:18:58 +00002740 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002741 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002742 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002743 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002744 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002745 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002746 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002747
Chris Wilson05394f32010-11-08 19:18:58 +00002748 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002749 DRM_ERROR("Attempting to bind a purgeable object\n");
2750 return -EINVAL;
2751 }
2752
Chris Wilson05394f32010-11-08 19:18:58 +00002753 fence_size = i915_gem_get_gtt_size(obj);
2754 fence_alignment = i915_gem_get_gtt_alignment(obj);
2755 unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002756
Eric Anholt673a3942008-07-30 12:06:12 -07002757 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002758 alignment = map_and_fenceable ? fence_alignment :
2759 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002760 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002761 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2762 return -EINVAL;
2763 }
2764
Chris Wilson05394f32010-11-08 19:18:58 +00002765 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002766
Chris Wilson654fc602010-05-27 13:18:21 +01002767 /* If the object is bigger than the entire aperture, reject it early
2768 * before evicting everything in a vain attempt to find space.
2769 */
Chris Wilson05394f32010-11-08 19:18:58 +00002770 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002771 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002772 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2773 return -E2BIG;
2774 }
2775
Eric Anholt673a3942008-07-30 12:06:12 -07002776 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002777 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002778 free_space =
2779 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002780 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002781 dev_priv->mm.gtt_mappable_end,
2782 0);
2783 else
2784 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002785 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002786
2787 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002788 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002789 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002790 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002791 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002792 dev_priv->mm.gtt_mappable_end,
2793 0);
2794 else
Chris Wilson05394f32010-11-08 19:18:58 +00002795 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002796 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002797 }
Chris Wilson05394f32010-11-08 19:18:58 +00002798 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002799 /* If the gtt is empty and we're still having trouble
2800 * fitting our object in, we're out of memory.
2801 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002802 ret = i915_gem_evict_something(dev, size, alignment,
2803 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002804 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002805 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002806
Eric Anholt673a3942008-07-30 12:06:12 -07002807 goto search_free;
2808 }
2809
Chris Wilsone5281cc2010-10-28 13:45:36 +01002810 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002811 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002812 drm_mm_put_block(obj->gtt_space);
2813 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002814
2815 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002816 /* first try to reclaim some memory by clearing the GTT */
2817 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002818 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002819 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002820 if (gfpmask) {
2821 gfpmask = 0;
2822 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002823 }
2824
Chris Wilson809b6332011-01-10 17:33:15 +00002825 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002826 }
2827
2828 goto search_free;
2829 }
2830
Eric Anholt673a3942008-07-30 12:06:12 -07002831 return ret;
2832 }
2833
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002834 ret = i915_gem_gtt_bind_object(obj);
2835 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002836 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002837 drm_mm_put_block(obj->gtt_space);
2838 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002839
Chris Wilson809b6332011-01-10 17:33:15 +00002840 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002841 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002842
2843 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002844 }
Eric Anholt673a3942008-07-30 12:06:12 -07002845
Chris Wilson6299f992010-11-24 12:23:44 +00002846 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002847 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002848
Eric Anholt673a3942008-07-30 12:06:12 -07002849 /* Assert that the object is not currently in any GPU domain. As it
2850 * wasn't in the GTT, there shouldn't be any way it could have been in
2851 * a GPU cache
2852 */
Chris Wilson05394f32010-11-08 19:18:58 +00002853 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2854 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002855
Chris Wilson6299f992010-11-24 12:23:44 +00002856 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002857
Daniel Vetter75e9e912010-11-04 17:11:09 +01002858 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002859 obj->gtt_space->size == fence_size &&
2860 (obj->gtt_space->start & (fence_alignment -1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002861
Daniel Vetter75e9e912010-11-04 17:11:09 +01002862 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002863 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002864
Chris Wilson05394f32010-11-08 19:18:58 +00002865 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002866
Chris Wilsondb53a302011-02-03 11:57:46 +00002867 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002868 return 0;
2869}
2870
2871void
Chris Wilson05394f32010-11-08 19:18:58 +00002872i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002873{
Eric Anholt673a3942008-07-30 12:06:12 -07002874 /* If we don't have a page list set up, then we're not pinned
2875 * to GPU, and we can ignore the cache flush because it'll happen
2876 * again at bind time.
2877 */
Chris Wilson05394f32010-11-08 19:18:58 +00002878 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002879 return;
2880
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002881 /* If the GPU is snooping the contents of the CPU cache,
2882 * we do not need to manually clear the CPU cache lines. However,
2883 * the caches are only snooped when the render cache is
2884 * flushed/invalidated. As we always have to emit invalidations
2885 * and flushes when moving into and out of the RENDER domain, correct
2886 * snooping behaviour occurs naturally as the result of our domain
2887 * tracking.
2888 */
2889 if (obj->cache_level != I915_CACHE_NONE)
2890 return;
2891
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002892 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002893
Chris Wilson05394f32010-11-08 19:18:58 +00002894 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002895}
2896
Eric Anholte47c68e2008-11-14 13:35:19 -08002897/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002898static int
Chris Wilson3619df02010-11-28 15:37:17 +00002899i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002900{
Chris Wilson05394f32010-11-08 19:18:58 +00002901 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002902 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002903
2904 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002905 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002906}
2907
2908/** Flushes the GTT write domain for the object if it's dirty. */
2909static void
Chris Wilson05394f32010-11-08 19:18:58 +00002910i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002911{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002912 uint32_t old_write_domain;
2913
Chris Wilson05394f32010-11-08 19:18:58 +00002914 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002915 return;
2916
Chris Wilson63256ec2011-01-04 18:42:07 +00002917 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002918 * to it immediately go to main memory as far as we know, so there's
2919 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002920 *
2921 * However, we do have to enforce the order so that all writes through
2922 * the GTT land before any writes to the device, such as updates to
2923 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002924 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002925 wmb();
2926
Chris Wilson4a684a42010-10-28 14:44:08 +01002927 i915_gem_release_mmap(obj);
2928
Chris Wilson05394f32010-11-08 19:18:58 +00002929 old_write_domain = obj->base.write_domain;
2930 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002931
2932 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002933 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002934 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002935}
2936
2937/** Flushes the CPU write domain for the object if it's dirty. */
2938static void
Chris Wilson05394f32010-11-08 19:18:58 +00002939i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002940{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002941 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002942
Chris Wilson05394f32010-11-08 19:18:58 +00002943 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002944 return;
2945
2946 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002947 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002948 old_write_domain = obj->base.write_domain;
2949 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002950
2951 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002952 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002953 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002954}
2955
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002956/**
2957 * Moves a single object to the GTT read, and possibly write domain.
2958 *
2959 * This function returns when the move is complete, including waiting on
2960 * flushes to occur.
2961 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002962int
Chris Wilson20217462010-11-23 15:26:33 +00002963i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002964{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002965 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002966 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002967
Eric Anholt02354392008-11-26 13:58:13 -08002968 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002969 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002970 return -EINVAL;
2971
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002972 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2973 return 0;
2974
Chris Wilson88241782011-01-07 17:09:48 +00002975 ret = i915_gem_object_flush_gpu_write_domain(obj);
2976 if (ret)
2977 return ret;
2978
Chris Wilson87ca9c82010-12-02 09:42:56 +00002979 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002980 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002981 if (ret)
2982 return ret;
2983 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002984
Chris Wilson72133422010-09-13 23:56:38 +01002985 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002986
Chris Wilson05394f32010-11-08 19:18:58 +00002987 old_write_domain = obj->base.write_domain;
2988 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002989
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002990 /* It should now be out of any other write domains, and we can update
2991 * the domain values for our changes.
2992 */
Chris Wilson05394f32010-11-08 19:18:58 +00002993 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2994 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002995 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002996 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2997 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2998 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002999 }
3000
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003001 trace_i915_gem_object_change_domain(obj,
3002 old_read_domains,
3003 old_write_domain);
3004
Eric Anholte47c68e2008-11-14 13:35:19 -08003005 return 0;
3006}
3007
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003008/*
3009 * Prepare buffer for display plane. Use uninterruptible for possible flush
3010 * wait, as in modesetting process we're not supposed to be interrupted.
3011 */
3012int
Chris Wilson05394f32010-11-08 19:18:58 +00003013i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00003014 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003015{
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003016 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003017 int ret;
3018
3019 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003020 if (obj->gtt_space == NULL)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003021 return -EINVAL;
3022
Chris Wilson88241782011-01-07 17:09:48 +00003023 ret = i915_gem_object_flush_gpu_write_domain(obj);
3024 if (ret)
3025 return ret;
3026
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003027
Chris Wilsonced270f2010-09-26 22:47:46 +01003028 /* Currently, we are always called from an non-interruptible context. */
Chris Wilson0be73282010-12-06 14:36:27 +00003029 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00003030 ret = i915_gem_object_wait_rendering(obj);
Chris Wilsonced270f2010-09-26 22:47:46 +01003031 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003032 return ret;
3033 }
3034
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003035 i915_gem_object_flush_cpu_write_domain(obj);
3036
Chris Wilson05394f32010-11-08 19:18:58 +00003037 old_read_domains = obj->base.read_domains;
3038 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003039
3040 trace_i915_gem_object_change_domain(obj,
3041 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003042 obj->base.write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003043
3044 return 0;
3045}
3046
Chris Wilson85345512010-11-13 09:49:11 +00003047int
Chris Wilsonce453d82011-02-21 14:43:56 +00003048i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003049{
Chris Wilson88241782011-01-07 17:09:48 +00003050 int ret;
3051
Chris Wilson85345512010-11-13 09:49:11 +00003052 if (!obj->active)
3053 return 0;
3054
Chris Wilson88241782011-01-07 17:09:48 +00003055 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003056 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003057 if (ret)
3058 return ret;
3059 }
Chris Wilson85345512010-11-13 09:49:11 +00003060
Chris Wilsonce453d82011-02-21 14:43:56 +00003061 return i915_gem_object_wait_rendering(obj);
Chris Wilson85345512010-11-13 09:49:11 +00003062}
3063
Eric Anholte47c68e2008-11-14 13:35:19 -08003064/**
3065 * Moves a single object to the CPU read, and possibly write domain.
3066 *
3067 * This function returns when the move is complete, including waiting on
3068 * flushes to occur.
3069 */
3070static int
Chris Wilson919926a2010-11-12 13:42:53 +00003071i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003072{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003073 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003074 int ret;
3075
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003076 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3077 return 0;
3078
Chris Wilson88241782011-01-07 17:09:48 +00003079 ret = i915_gem_object_flush_gpu_write_domain(obj);
3080 if (ret)
3081 return ret;
3082
Chris Wilsonce453d82011-02-21 14:43:56 +00003083 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003084 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003085 return ret;
3086
3087 i915_gem_object_flush_gtt_write_domain(obj);
3088
3089 /* If we have a partially-valid cache of the object in the CPU,
3090 * finish invalidating it and free the per-page flags.
3091 */
3092 i915_gem_object_set_to_full_cpu_read_domain(obj);
3093
Chris Wilson05394f32010-11-08 19:18:58 +00003094 old_write_domain = obj->base.write_domain;
3095 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003096
Eric Anholte47c68e2008-11-14 13:35:19 -08003097 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003098 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003099 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003100
Chris Wilson05394f32010-11-08 19:18:58 +00003101 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003102 }
3103
3104 /* It should now be out of any other write domains, and we can update
3105 * the domain values for our changes.
3106 */
Chris Wilson05394f32010-11-08 19:18:58 +00003107 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003108
3109 /* If we're writing through the CPU, then the GPU read domains will
3110 * need to be invalidated at next use.
3111 */
3112 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003113 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3114 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003115 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003116
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003117 trace_i915_gem_object_change_domain(obj,
3118 old_read_domains,
3119 old_write_domain);
3120
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003121 return 0;
3122}
3123
Eric Anholt673a3942008-07-30 12:06:12 -07003124/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003125 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003126 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003127 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3128 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3129 */
3130static void
Chris Wilson05394f32010-11-08 19:18:58 +00003131i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003132{
Chris Wilson05394f32010-11-08 19:18:58 +00003133 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003134 return;
3135
3136 /* If we're partially in the CPU read domain, finish moving it in.
3137 */
Chris Wilson05394f32010-11-08 19:18:58 +00003138 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003139 int i;
3140
Chris Wilson05394f32010-11-08 19:18:58 +00003141 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3142 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003143 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003144 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003145 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003146 }
3147
3148 /* Free the page_cpu_valid mappings which are now stale, whether
3149 * or not we've got I915_GEM_DOMAIN_CPU.
3150 */
Chris Wilson05394f32010-11-08 19:18:58 +00003151 kfree(obj->page_cpu_valid);
3152 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003153}
3154
3155/**
3156 * Set the CPU read domain on a range of the object.
3157 *
3158 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3159 * not entirely valid. The page_cpu_valid member of the object flags which
3160 * pages have been flushed, and will be respected by
3161 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3162 * of the whole object.
3163 *
3164 * This function returns when the move is complete, including waiting on
3165 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003166 */
3167static int
Chris Wilson05394f32010-11-08 19:18:58 +00003168i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003169 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003170{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003171 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003172 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003173
Chris Wilson05394f32010-11-08 19:18:58 +00003174 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003175 return i915_gem_object_set_to_cpu_domain(obj, 0);
3176
Chris Wilson88241782011-01-07 17:09:48 +00003177 ret = i915_gem_object_flush_gpu_write_domain(obj);
3178 if (ret)
3179 return ret;
3180
Chris Wilsonce453d82011-02-21 14:43:56 +00003181 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003182 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003183 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003184
Eric Anholte47c68e2008-11-14 13:35:19 -08003185 i915_gem_object_flush_gtt_write_domain(obj);
3186
3187 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003188 if (obj->page_cpu_valid == NULL &&
3189 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003190 return 0;
3191
Eric Anholte47c68e2008-11-14 13:35:19 -08003192 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3193 * newly adding I915_GEM_DOMAIN_CPU
3194 */
Chris Wilson05394f32010-11-08 19:18:58 +00003195 if (obj->page_cpu_valid == NULL) {
3196 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3197 GFP_KERNEL);
3198 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003199 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003200 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3201 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003202
3203 /* Flush the cache on any pages that are still invalid from the CPU's
3204 * perspective.
3205 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003206 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3207 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003208 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003209 continue;
3210
Chris Wilson05394f32010-11-08 19:18:58 +00003211 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003212
Chris Wilson05394f32010-11-08 19:18:58 +00003213 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003214 }
3215
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 /* It should now be out of any other write domains, and we can update
3217 * the domain values for our changes.
3218 */
Chris Wilson05394f32010-11-08 19:18:58 +00003219 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003220
Chris Wilson05394f32010-11-08 19:18:58 +00003221 old_read_domains = obj->base.read_domains;
3222 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003223
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003224 trace_i915_gem_object_change_domain(obj,
3225 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003226 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003227
Eric Anholt673a3942008-07-30 12:06:12 -07003228 return 0;
3229}
3230
Eric Anholt673a3942008-07-30 12:06:12 -07003231/* Throttle our rendering by waiting until the ring has completed our requests
3232 * emitted over 20 msec ago.
3233 *
Eric Anholtb9624422009-06-03 07:27:35 +00003234 * Note that if we were to use the current jiffies each time around the loop,
3235 * we wouldn't escape the function with any frames outstanding if the time to
3236 * render a frame was over 20ms.
3237 *
Eric Anholt673a3942008-07-30 12:06:12 -07003238 * This should get us reasonable parallelism between CPU and GPU but also
3239 * relatively low latency when blocking on a particular request to finish.
3240 */
3241static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003242i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003243{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003244 struct drm_i915_private *dev_priv = dev->dev_private;
3245 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003246 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003247 struct drm_i915_gem_request *request;
3248 struct intel_ring_buffer *ring = NULL;
3249 u32 seqno = 0;
3250 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003251
Chris Wilsone110e8d2011-01-26 15:39:14 +00003252 if (atomic_read(&dev_priv->mm.wedged))
3253 return -EIO;
3254
Chris Wilson1c255952010-09-26 11:03:27 +01003255 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003256 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003257 if (time_after_eq(request->emitted_jiffies, recent_enough))
3258 break;
3259
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003260 ring = request->ring;
3261 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003262 }
Chris Wilson1c255952010-09-26 11:03:27 +01003263 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003264
3265 if (seqno == 0)
3266 return 0;
3267
3268 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003269 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003270 /* And wait for the seqno passing without holding any locks and
3271 * causing extra latency for others. This is safe as the irq
3272 * generation is designed to be run atomically and so is
3273 * lockless.
3274 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003275 if (ring->irq_get(ring)) {
3276 ret = wait_event_interruptible(ring->irq_queue,
3277 i915_seqno_passed(ring->get_seqno(ring), seqno)
3278 || atomic_read(&dev_priv->mm.wedged));
3279 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003280
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003281 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3282 ret = -EIO;
3283 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003284 }
3285
3286 if (ret == 0)
3287 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003288
Eric Anholt673a3942008-07-30 12:06:12 -07003289 return ret;
3290}
3291
Eric Anholt673a3942008-07-30 12:06:12 -07003292int
Chris Wilson05394f32010-11-08 19:18:58 +00003293i915_gem_object_pin(struct drm_i915_gem_object *obj,
3294 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003295 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003296{
Chris Wilson05394f32010-11-08 19:18:58 +00003297 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003298 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003299 int ret;
3300
Chris Wilson05394f32010-11-08 19:18:58 +00003301 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003302 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003303
Chris Wilson05394f32010-11-08 19:18:58 +00003304 if (obj->gtt_space != NULL) {
3305 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3306 (map_and_fenceable && !obj->map_and_fenceable)) {
3307 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003308 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003309 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3310 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003311 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003312 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003313 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003314 ret = i915_gem_object_unbind(obj);
3315 if (ret)
3316 return ret;
3317 }
3318 }
3319
Chris Wilson05394f32010-11-08 19:18:58 +00003320 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003321 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003322 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003323 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003324 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003325 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003326
Chris Wilson05394f32010-11-08 19:18:58 +00003327 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003328 if (!obj->active)
3329 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003330 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003331 }
Chris Wilson6299f992010-11-24 12:23:44 +00003332 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003333
Chris Wilson23bc5982010-09-29 16:10:57 +01003334 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003335 return 0;
3336}
3337
3338void
Chris Wilson05394f32010-11-08 19:18:58 +00003339i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003340{
Chris Wilson05394f32010-11-08 19:18:58 +00003341 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003342 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003343
Chris Wilson23bc5982010-09-29 16:10:57 +01003344 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003345 BUG_ON(obj->pin_count == 0);
3346 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003347
Chris Wilson05394f32010-11-08 19:18:58 +00003348 if (--obj->pin_count == 0) {
3349 if (!obj->active)
3350 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003351 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003352 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003353 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003354 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003355}
3356
3357int
3358i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003359 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003360{
3361 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003362 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003363 int ret;
3364
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003365 ret = i915_mutex_lock_interruptible(dev);
3366 if (ret)
3367 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003368
Chris Wilson05394f32010-11-08 19:18:58 +00003369 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003370 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003371 ret = -ENOENT;
3372 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003373 }
Eric Anholt673a3942008-07-30 12:06:12 -07003374
Chris Wilson05394f32010-11-08 19:18:58 +00003375 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003376 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003377 ret = -EINVAL;
3378 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003379 }
3380
Chris Wilson05394f32010-11-08 19:18:58 +00003381 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003382 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3383 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003384 ret = -EINVAL;
3385 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003386 }
3387
Chris Wilson05394f32010-11-08 19:18:58 +00003388 obj->user_pin_count++;
3389 obj->pin_filp = file;
3390 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003391 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003392 if (ret)
3393 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003394 }
3395
3396 /* XXX - flush the CPU caches for pinned objects
3397 * as the X server doesn't manage domains yet
3398 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003399 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003400 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003401out:
Chris Wilson05394f32010-11-08 19:18:58 +00003402 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003403unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003404 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003405 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003406}
3407
3408int
3409i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003410 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003411{
3412 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003413 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003414 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003415
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003416 ret = i915_mutex_lock_interruptible(dev);
3417 if (ret)
3418 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003419
Chris Wilson05394f32010-11-08 19:18:58 +00003420 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003421 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003422 ret = -ENOENT;
3423 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003424 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003425
Chris Wilson05394f32010-11-08 19:18:58 +00003426 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003427 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3428 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003429 ret = -EINVAL;
3430 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003431 }
Chris Wilson05394f32010-11-08 19:18:58 +00003432 obj->user_pin_count--;
3433 if (obj->user_pin_count == 0) {
3434 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003435 i915_gem_object_unpin(obj);
3436 }
Eric Anholt673a3942008-07-30 12:06:12 -07003437
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003438out:
Chris Wilson05394f32010-11-08 19:18:58 +00003439 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003440unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003441 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003442 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003443}
3444
3445int
3446i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003447 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003448{
3449 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003450 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003451 int ret;
3452
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003453 ret = i915_mutex_lock_interruptible(dev);
3454 if (ret)
3455 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003456
Chris Wilson05394f32010-11-08 19:18:58 +00003457 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003458 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003459 ret = -ENOENT;
3460 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003461 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003462
Chris Wilson0be555b2010-08-04 15:36:30 +01003463 /* Count all active objects as busy, even if they are currently not used
3464 * by the gpu. Users of this interface expect objects to eventually
3465 * become non-busy without any further actions, therefore emit any
3466 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003467 */
Chris Wilson05394f32010-11-08 19:18:58 +00003468 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003469 if (args->busy) {
3470 /* Unconditionally flush objects, even when the gpu still uses this
3471 * object. Userspace calling this function indicates that it wants to
3472 * use this buffer rather sooner than later, so issuing the required
3473 * flush earlier is beneficial.
3474 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003475 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003476 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003477 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003478 } else if (obj->ring->outstanding_lazy_request ==
3479 obj->last_rendering_seqno) {
3480 struct drm_i915_gem_request *request;
3481
Chris Wilson7a194872010-12-07 10:38:40 +00003482 /* This ring is not being cleared by active usage,
3483 * so emit a request to do so.
3484 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003485 request = kzalloc(sizeof(*request), GFP_KERNEL);
3486 if (request)
Chris Wilsondb53a302011-02-03 11:57:46 +00003487 ret = i915_add_request(obj->ring, NULL,request);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003488 else
Chris Wilson7a194872010-12-07 10:38:40 +00003489 ret = -ENOMEM;
3490 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003491
3492 /* Update the active list for the hardware's current position.
3493 * Otherwise this only updates on a delayed timer or when irqs
3494 * are actually unmasked, and our working set ends up being
3495 * larger than required.
3496 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003497 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003498
Chris Wilson05394f32010-11-08 19:18:58 +00003499 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003500 }
Eric Anholt673a3942008-07-30 12:06:12 -07003501
Chris Wilson05394f32010-11-08 19:18:58 +00003502 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003503unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003504 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003505 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003506}
3507
3508int
3509i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3510 struct drm_file *file_priv)
3511{
3512 return i915_gem_ring_throttle(dev, file_priv);
3513}
3514
Chris Wilson3ef94da2009-09-14 16:50:29 +01003515int
3516i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3517 struct drm_file *file_priv)
3518{
3519 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003520 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003521 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003522
3523 switch (args->madv) {
3524 case I915_MADV_DONTNEED:
3525 case I915_MADV_WILLNEED:
3526 break;
3527 default:
3528 return -EINVAL;
3529 }
3530
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003531 ret = i915_mutex_lock_interruptible(dev);
3532 if (ret)
3533 return ret;
3534
Chris Wilson05394f32010-11-08 19:18:58 +00003535 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003536 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003537 ret = -ENOENT;
3538 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003539 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003540
Chris Wilson05394f32010-11-08 19:18:58 +00003541 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003542 ret = -EINVAL;
3543 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003544 }
3545
Chris Wilson05394f32010-11-08 19:18:58 +00003546 if (obj->madv != __I915_MADV_PURGED)
3547 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003548
Chris Wilson2d7ef392009-09-20 23:13:10 +01003549 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003550 if (i915_gem_object_is_purgeable(obj) &&
3551 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003552 i915_gem_object_truncate(obj);
3553
Chris Wilson05394f32010-11-08 19:18:58 +00003554 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003555
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556out:
Chris Wilson05394f32010-11-08 19:18:58 +00003557 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003558unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003559 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003560 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003561}
3562
Chris Wilson05394f32010-11-08 19:18:58 +00003563struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3564 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003565{
Chris Wilson73aa8082010-09-30 11:46:12 +01003566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003567 struct drm_i915_gem_object *obj;
3568
3569 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3570 if (obj == NULL)
3571 return NULL;
3572
3573 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3574 kfree(obj);
3575 return NULL;
3576 }
3577
Chris Wilson73aa8082010-09-30 11:46:12 +01003578 i915_gem_info_add_obj(dev_priv, size);
3579
Daniel Vetterc397b902010-04-09 19:05:07 +00003580 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3581 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3582
Chris Wilson93dfb402011-03-29 16:59:50 -07003583 obj->cache_level = I915_CACHE_NONE;
Daniel Vetter62b8b212010-04-09 19:05:08 +00003584 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003585 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003586 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003587 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003588 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003589 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003590 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003591 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003592 /* Avoid an unnecessary call to unbind on the first bind. */
3593 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003594
Chris Wilson05394f32010-11-08 19:18:58 +00003595 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003596}
3597
Eric Anholt673a3942008-07-30 12:06:12 -07003598int i915_gem_init_object(struct drm_gem_object *obj)
3599{
Daniel Vetterc397b902010-04-09 19:05:07 +00003600 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003601
Eric Anholt673a3942008-07-30 12:06:12 -07003602 return 0;
3603}
3604
Chris Wilson05394f32010-11-08 19:18:58 +00003605static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003606{
Chris Wilson05394f32010-11-08 19:18:58 +00003607 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003608 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003609 int ret;
3610
3611 ret = i915_gem_object_unbind(obj);
3612 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003613 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003614 &dev_priv->mm.deferred_free_list);
3615 return;
3616 }
3617
Chris Wilson26e12f82011-03-20 11:20:19 +00003618 trace_i915_gem_object_destroy(obj);
3619
Chris Wilson05394f32010-11-08 19:18:58 +00003620 if (obj->base.map_list.map)
Chris Wilsonbe726152010-07-23 23:18:50 +01003621 i915_gem_free_mmap_offset(obj);
3622
Chris Wilson05394f32010-11-08 19:18:58 +00003623 drm_gem_object_release(&obj->base);
3624 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003625
Chris Wilson05394f32010-11-08 19:18:58 +00003626 kfree(obj->page_cpu_valid);
3627 kfree(obj->bit_17);
3628 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003629}
3630
Chris Wilson05394f32010-11-08 19:18:58 +00003631void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003632{
Chris Wilson05394f32010-11-08 19:18:58 +00003633 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3634 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003635
Chris Wilson05394f32010-11-08 19:18:58 +00003636 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003637 i915_gem_object_unpin(obj);
3638
Chris Wilson05394f32010-11-08 19:18:58 +00003639 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003640 i915_gem_detach_phys_object(dev, obj);
3641
Chris Wilsonbe726152010-07-23 23:18:50 +01003642 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003643}
3644
Jesse Barnes5669fca2009-02-17 15:13:31 -08003645int
Eric Anholt673a3942008-07-30 12:06:12 -07003646i915_gem_idle(struct drm_device *dev)
3647{
3648 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003649 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003650
Keith Packard6dbe2772008-10-14 21:41:13 -07003651 mutex_lock(&dev->struct_mutex);
3652
Chris Wilson87acb0a2010-10-19 10:13:00 +01003653 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003654 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003655 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003656 }
Eric Anholt673a3942008-07-30 12:06:12 -07003657
Chris Wilson29105cc2010-01-07 10:39:13 +00003658 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003659 if (ret) {
3660 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003661 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003662 }
Eric Anholt673a3942008-07-30 12:06:12 -07003663
Chris Wilson29105cc2010-01-07 10:39:13 +00003664 /* Under UMS, be paranoid and evict. */
3665 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003666 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003667 if (ret) {
3668 mutex_unlock(&dev->struct_mutex);
3669 return ret;
3670 }
3671 }
3672
Chris Wilson312817a2010-11-22 11:50:11 +00003673 i915_gem_reset_fences(dev);
3674
Chris Wilson29105cc2010-01-07 10:39:13 +00003675 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3676 * We need to replace this with a semaphore, or something.
3677 * And not confound mm.suspended!
3678 */
3679 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003680 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003681
3682 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003683 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003684
Keith Packard6dbe2772008-10-14 21:41:13 -07003685 mutex_unlock(&dev->struct_mutex);
3686
Chris Wilson29105cc2010-01-07 10:39:13 +00003687 /* Cancel the retire work handler, which should be idle now. */
3688 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3689
Eric Anholt673a3942008-07-30 12:06:12 -07003690 return 0;
3691}
3692
Eric Anholt673a3942008-07-30 12:06:12 -07003693int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003694i915_gem_init_ringbuffer(struct drm_device *dev)
3695{
3696 drm_i915_private_t *dev_priv = dev->dev_private;
3697 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003698
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003699 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003700 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003701 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003702
3703 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003704 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003705 if (ret)
3706 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003707 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003708
Chris Wilson549f7362010-10-19 11:19:32 +01003709 if (HAS_BLT(dev)) {
3710 ret = intel_init_blt_ring_buffer(dev);
3711 if (ret)
3712 goto cleanup_bsd_ring;
3713 }
3714
Chris Wilson6f392d52010-08-07 11:01:22 +01003715 dev_priv->next_seqno = 1;
3716
Chris Wilson68f95ba2010-05-27 13:18:22 +01003717 return 0;
3718
Chris Wilson549f7362010-10-19 11:19:32 +01003719cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003720 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003721cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003722 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003723 return ret;
3724}
3725
3726void
3727i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3728{
3729 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003730 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003731
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003732 for (i = 0; i < I915_NUM_RINGS; i++)
3733 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003734}
3735
3736int
Eric Anholt673a3942008-07-30 12:06:12 -07003737i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3738 struct drm_file *file_priv)
3739{
3740 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003741 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003742
Jesse Barnes79e53942008-11-07 14:24:08 -08003743 if (drm_core_check_feature(dev, DRIVER_MODESET))
3744 return 0;
3745
Ben Gamariba1234d2009-09-14 17:48:47 -04003746 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003747 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003748 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003749 }
3750
Eric Anholt673a3942008-07-30 12:06:12 -07003751 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003752 dev_priv->mm.suspended = 0;
3753
3754 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003755 if (ret != 0) {
3756 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003757 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003758 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003759
Chris Wilson69dc4982010-10-19 10:36:51 +01003760 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003761 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3762 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003763 for (i = 0; i < I915_NUM_RINGS; i++) {
3764 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3765 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3766 }
Eric Anholt673a3942008-07-30 12:06:12 -07003767 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003768
Chris Wilson5f353082010-06-07 14:03:03 +01003769 ret = drm_irq_install(dev);
3770 if (ret)
3771 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003772
Eric Anholt673a3942008-07-30 12:06:12 -07003773 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003774
3775cleanup_ringbuffer:
3776 mutex_lock(&dev->struct_mutex);
3777 i915_gem_cleanup_ringbuffer(dev);
3778 dev_priv->mm.suspended = 1;
3779 mutex_unlock(&dev->struct_mutex);
3780
3781 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003782}
3783
3784int
3785i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3786 struct drm_file *file_priv)
3787{
Jesse Barnes79e53942008-11-07 14:24:08 -08003788 if (drm_core_check_feature(dev, DRIVER_MODESET))
3789 return 0;
3790
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003791 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003792 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003793}
3794
3795void
3796i915_gem_lastclose(struct drm_device *dev)
3797{
3798 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003799
Eric Anholte806b492009-01-22 09:56:58 -08003800 if (drm_core_check_feature(dev, DRIVER_MODESET))
3801 return;
3802
Keith Packard6dbe2772008-10-14 21:41:13 -07003803 ret = i915_gem_idle(dev);
3804 if (ret)
3805 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003806}
3807
Chris Wilson64193402010-10-24 12:38:05 +01003808static void
3809init_ring_lists(struct intel_ring_buffer *ring)
3810{
3811 INIT_LIST_HEAD(&ring->active_list);
3812 INIT_LIST_HEAD(&ring->request_list);
3813 INIT_LIST_HEAD(&ring->gpu_write_list);
3814}
3815
Eric Anholt673a3942008-07-30 12:06:12 -07003816void
3817i915_gem_load(struct drm_device *dev)
3818{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003819 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003820 drm_i915_private_t *dev_priv = dev->dev_private;
3821
Chris Wilson69dc4982010-10-19 10:36:51 +01003822 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003823 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3824 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003825 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003826 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003827 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003828 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003829 for (i = 0; i < I915_NUM_RINGS; i++)
3830 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003831 for (i = 0; i < 16; i++)
3832 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003833 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3834 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003835 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003836
Dave Airlie94400122010-07-20 13:15:31 +10003837 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3838 if (IS_GEN3(dev)) {
3839 u32 tmp = I915_READ(MI_ARB_STATE);
3840 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3841 /* arb state is a masked write, so set bit + bit in mask */
3842 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3843 I915_WRITE(MI_ARB_STATE, tmp);
3844 }
3845 }
3846
Chris Wilson72bfa192010-12-19 11:42:05 +00003847 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3848
Jesse Barnesde151cf2008-11-12 10:03:55 -08003849 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003850 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3851 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003852
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003853 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003854 dev_priv->num_fence_regs = 16;
3855 else
3856 dev_priv->num_fence_regs = 8;
3857
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003858 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003859 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3860 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003861 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003862
Eric Anholt673a3942008-07-30 12:06:12 -07003863 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003864 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003865
Chris Wilsonce453d82011-02-21 14:43:56 +00003866 dev_priv->mm.interruptible = true;
3867
Chris Wilson17250b72010-10-28 12:51:39 +01003868 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3869 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3870 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003871}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003872
3873/*
3874 * Create a physically contiguous memory object for this object
3875 * e.g. for cursor + overlay regs
3876 */
Chris Wilson995b6762010-08-20 13:23:26 +01003877static int i915_gem_init_phys_object(struct drm_device *dev,
3878 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003879{
3880 drm_i915_private_t *dev_priv = dev->dev_private;
3881 struct drm_i915_gem_phys_object *phys_obj;
3882 int ret;
3883
3884 if (dev_priv->mm.phys_objs[id - 1] || !size)
3885 return 0;
3886
Eric Anholt9a298b22009-03-24 12:23:04 -07003887 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003888 if (!phys_obj)
3889 return -ENOMEM;
3890
3891 phys_obj->id = id;
3892
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003893 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003894 if (!phys_obj->handle) {
3895 ret = -ENOMEM;
3896 goto kfree_obj;
3897 }
3898#ifdef CONFIG_X86
3899 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3900#endif
3901
3902 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3903
3904 return 0;
3905kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003906 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003907 return ret;
3908}
3909
Chris Wilson995b6762010-08-20 13:23:26 +01003910static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003911{
3912 drm_i915_private_t *dev_priv = dev->dev_private;
3913 struct drm_i915_gem_phys_object *phys_obj;
3914
3915 if (!dev_priv->mm.phys_objs[id - 1])
3916 return;
3917
3918 phys_obj = dev_priv->mm.phys_objs[id - 1];
3919 if (phys_obj->cur_obj) {
3920 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3921 }
3922
3923#ifdef CONFIG_X86
3924 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3925#endif
3926 drm_pci_free(dev, phys_obj->handle);
3927 kfree(phys_obj);
3928 dev_priv->mm.phys_objs[id - 1] = NULL;
3929}
3930
3931void i915_gem_free_all_phys_object(struct drm_device *dev)
3932{
3933 int i;
3934
Dave Airlie260883c2009-01-22 17:58:49 +10003935 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003936 i915_gem_free_phys_object(dev, i);
3937}
3938
3939void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003940 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003941{
Chris Wilson05394f32010-11-08 19:18:58 +00003942 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003943 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003944 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003945 int page_count;
3946
Chris Wilson05394f32010-11-08 19:18:58 +00003947 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003948 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003949 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003950
Chris Wilson05394f32010-11-08 19:18:58 +00003951 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003952 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003953 struct page *page = read_cache_page_gfp(mapping, i,
3954 GFP_HIGHUSER | __GFP_RECLAIMABLE);
3955 if (!IS_ERR(page)) {
3956 char *dst = kmap_atomic(page);
3957 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3958 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003959
Chris Wilsone5281cc2010-10-28 13:45:36 +01003960 drm_clflush_pages(&page, 1);
3961
3962 set_page_dirty(page);
3963 mark_page_accessed(page);
3964 page_cache_release(page);
3965 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003966 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003967 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003968
Chris Wilson05394f32010-11-08 19:18:58 +00003969 obj->phys_obj->cur_obj = NULL;
3970 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003971}
3972
3973int
3974i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003975 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003976 int id,
3977 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003978{
Chris Wilson05394f32010-11-08 19:18:58 +00003979 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003980 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003981 int ret = 0;
3982 int page_count;
3983 int i;
3984
3985 if (id > I915_MAX_PHYS_OBJECT)
3986 return -EINVAL;
3987
Chris Wilson05394f32010-11-08 19:18:58 +00003988 if (obj->phys_obj) {
3989 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003990 return 0;
3991 i915_gem_detach_phys_object(dev, obj);
3992 }
3993
Dave Airlie71acb5e2008-12-30 20:31:46 +10003994 /* create a new object */
3995 if (!dev_priv->mm.phys_objs[id - 1]) {
3996 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003997 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003998 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003999 DRM_ERROR("failed to init phys object %d size: %zu\n",
4000 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004001 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004002 }
4003 }
4004
4005 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004006 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4007 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004008
Chris Wilson05394f32010-11-08 19:18:58 +00004009 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004010
4011 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004012 struct page *page;
4013 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004014
Chris Wilsone5281cc2010-10-28 13:45:36 +01004015 page = read_cache_page_gfp(mapping, i,
4016 GFP_HIGHUSER | __GFP_RECLAIMABLE);
4017 if (IS_ERR(page))
4018 return PTR_ERR(page);
4019
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004020 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004021 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004022 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004023 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004024
4025 mark_page_accessed(page);
4026 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004027 }
4028
4029 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004030}
4031
4032static int
Chris Wilson05394f32010-11-08 19:18:58 +00004033i915_gem_phys_pwrite(struct drm_device *dev,
4034 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004035 struct drm_i915_gem_pwrite *args,
4036 struct drm_file *file_priv)
4037{
Chris Wilson05394f32010-11-08 19:18:58 +00004038 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004039 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004040
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004041 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4042 unsigned long unwritten;
4043
4044 /* The physical object once assigned is fixed for the lifetime
4045 * of the obj, so we can safely drop the lock and continue
4046 * to access vaddr.
4047 */
4048 mutex_unlock(&dev->struct_mutex);
4049 unwritten = copy_from_user(vaddr, user_data, args->size);
4050 mutex_lock(&dev->struct_mutex);
4051 if (unwritten)
4052 return -EFAULT;
4053 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004054
Daniel Vetter40ce6572010-11-05 18:12:18 +01004055 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004056 return 0;
4057}
Eric Anholtb9624422009-06-03 07:27:35 +00004058
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004059void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004060{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004061 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004062
4063 /* Clean up our request list when the client is going away, so that
4064 * later retire_requests won't dereference our soon-to-be-gone
4065 * file_priv.
4066 */
Chris Wilson1c255952010-09-26 11:03:27 +01004067 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004068 while (!list_empty(&file_priv->mm.request_list)) {
4069 struct drm_i915_gem_request *request;
4070
4071 request = list_first_entry(&file_priv->mm.request_list,
4072 struct drm_i915_gem_request,
4073 client_list);
4074 list_del(&request->client_list);
4075 request->file_priv = NULL;
4076 }
Chris Wilson1c255952010-09-26 11:03:27 +01004077 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004078}
Chris Wilson31169712009-09-14 16:50:28 +01004079
Chris Wilson31169712009-09-14 16:50:28 +01004080static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004081i915_gpu_is_active(struct drm_device *dev)
4082{
4083 drm_i915_private_t *dev_priv = dev->dev_private;
4084 int lists_empty;
4085
Chris Wilson1637ef42010-04-20 17:10:35 +01004086 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004087 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004088
4089 return !lists_empty;
4090}
4091
4092static int
Ying Han1495f232011-05-24 17:12:27 -07004093i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004094{
Chris Wilson17250b72010-10-28 12:51:39 +01004095 struct drm_i915_private *dev_priv =
4096 container_of(shrinker,
4097 struct drm_i915_private,
4098 mm.inactive_shrinker);
4099 struct drm_device *dev = dev_priv->dev;
4100 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004101 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004102 int cnt;
4103
4104 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004105 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004106
4107 /* "fast-path" to count number of available objects */
4108 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004109 cnt = 0;
4110 list_for_each_entry(obj,
4111 &dev_priv->mm.inactive_list,
4112 mm_list)
4113 cnt++;
4114 mutex_unlock(&dev->struct_mutex);
4115 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004116 }
4117
Chris Wilson1637ef42010-04-20 17:10:35 +01004118rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004119 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004120 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004121
Chris Wilson17250b72010-10-28 12:51:39 +01004122 list_for_each_entry_safe(obj, next,
4123 &dev_priv->mm.inactive_list,
4124 mm_list) {
4125 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004126 if (i915_gem_object_unbind(obj) == 0 &&
4127 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004128 break;
Chris Wilson31169712009-09-14 16:50:28 +01004129 }
Chris Wilson31169712009-09-14 16:50:28 +01004130 }
4131
4132 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004133 cnt = 0;
4134 list_for_each_entry_safe(obj, next,
4135 &dev_priv->mm.inactive_list,
4136 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004137 if (nr_to_scan &&
4138 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004139 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004140 else
Chris Wilson17250b72010-10-28 12:51:39 +01004141 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004142 }
4143
Chris Wilson17250b72010-10-28 12:51:39 +01004144 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004145 /*
4146 * We are desperate for pages, so as a last resort, wait
4147 * for the GPU to finish and discard whatever we can.
4148 * This has a dramatic impact to reduce the number of
4149 * OOM-killer events whilst running the GPU aggressively.
4150 */
Chris Wilson17250b72010-10-28 12:51:39 +01004151 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004152 goto rescan;
4153 }
Chris Wilson17250b72010-10-28 12:51:39 +01004154 mutex_unlock(&dev->struct_mutex);
4155 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004156}