blob: ead45259bf15abfbf4b44823b15b06067977c0d3 [file] [log] [blame]
David Brownell75862692005-09-23 17:14:37 -07001/*
2 * This file contains code to reset and initialize USB host controllers.
3 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
4 * It may need to run early during booting -- before USB would normally
5 * initialize -- to ensure that Linux doesn't use any legacy modes.
6 *
7 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
8 * (and others)
9 */
10
David Brownell75862692005-09-23 17:14:37 -070011#include <linux/types.h>
Sarah Sharp51c9e6c2012-04-16 10:56:47 -070012#include <linux/kconfig.h>
David Brownell75862692005-09-23 17:14:37 -070013#include <linux/kernel.h>
14#include <linux/pci.h>
15#include <linux/init.h>
16#include <linux/delay.h>
Paul Gortmakerf940fcd2011-05-27 09:56:31 -040017#include <linux/export.h>
David Brownell75862692005-09-23 17:14:37 -070018#include <linux/acpi.h>
Andy Ross3610ea52011-05-11 15:52:38 -070019#include <linux/dmi.h>
Adrian Bunk75e2df62006-03-25 18:01:53 +010020#include "pci-quirks.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070021#include "xhci-ext-caps.h"
David Brownell75862692005-09-23 17:14:37 -070022
23
David Brownell75862692005-09-23 17:14:37 -070024#define UHCI_USBLEGSUP 0xc0 /* legacy support */
25#define UHCI_USBCMD 0 /* command register */
David Brownell75862692005-09-23 17:14:37 -070026#define UHCI_USBINTR 4 /* interrupt register */
Alan Sternbb200f62005-10-03 16:36:29 -040027#define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
28#define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
29#define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
30#define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
31#define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
32#define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
33#define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
David Brownell75862692005-09-23 17:14:37 -070034
35#define OHCI_CONTROL 0x04
36#define OHCI_CMDSTATUS 0x08
37#define OHCI_INTRSTATUS 0x0c
38#define OHCI_INTRENABLE 0x10
39#define OHCI_INTRDISABLE 0x14
Alan Stern6ea12a02011-07-15 17:22:15 -040040#define OHCI_FMINTERVAL 0x34
Alan Sternc6187592011-11-17 16:41:45 -050041#define OHCI_HCFS (3 << 6) /* hc functional state */
Alan Stern6ea12a02011-07-15 17:22:15 -040042#define OHCI_HCR (1 << 0) /* host controller reset */
David Brownell75862692005-09-23 17:14:37 -070043#define OHCI_OCR (1 << 3) /* ownership change request */
David Brownellf2cb36c2005-09-22 22:43:30 -070044#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
David Brownell75862692005-09-23 17:14:37 -070045#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
46#define OHCI_INTR_OC (1 << 30) /* ownership change */
47
48#define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
49#define EHCI_USBCMD 0 /* command register */
50#define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
51#define EHCI_USBSTS 4 /* status register */
52#define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
53#define EHCI_USBINTR 8 /* interrupt register */
Alan Stern4fe53542007-04-05 16:06:53 -040054#define EHCI_CONFIGFLAG 0x40 /* configured flag register */
David Brownell75862692005-09-23 17:14:37 -070055#define EHCI_USBLEGSUP 0 /* legacy support register */
56#define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
57#define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
58#define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
59#define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
60
Andiry Xuad935622011-03-01 14:57:05 +080061/* AMD quirk use */
62#define AB_REG_BAR_LOW 0xe0
63#define AB_REG_BAR_HIGH 0xe1
64#define AB_REG_BAR_SB700 0xf0
65#define AB_INDX(addr) ((addr) + 0x00)
66#define AB_DATA(addr) ((addr) + 0x04)
67#define AX_INDXC 0x30
68#define AX_DATAC 0x34
69
70#define NB_PCIE_INDX_ADDR 0xe0
71#define NB_PCIE_INDX_DATA 0xe4
72#define PCIE_P_CNTL 0x10040
73#define BIF_NB 0x10002
74#define NB_PIF0_PWRDOWN_0 0x01100012
75#define NB_PIF0_PWRDOWN_1 0x01100013
76
Sarah Sharp69e848c2011-02-22 09:57:15 -080077#define USB_INTEL_XUSB2PR 0xD0
Keng-Yu Lina96874a2012-08-10 01:39:23 +080078#define USB_INTEL_USB2PRM 0xD4
Sarah Sharp69e848c2011-02-22 09:57:15 -080079#define USB_INTEL_USB3_PSSEN 0xD8
Keng-Yu Lina96874a2012-08-10 01:39:23 +080080#define USB_INTEL_USB3PRM 0xDC
Sarah Sharp69e848c2011-02-22 09:57:15 -080081
Andiry Xuad935622011-03-01 14:57:05 +080082static struct amd_chipset_info {
83 struct pci_dev *nb_dev;
84 struct pci_dev *smbus_dev;
85 int nb_type;
86 int sb_type;
87 int isoc_reqs;
88 int probe_count;
89 int probe_result;
90} amd_chipset;
91
92static DEFINE_SPINLOCK(amd_lock);
93
94int usb_amd_find_chipset_info(void)
95{
96 u8 rev = 0;
97 unsigned long flags;
Joerg Roedel9ab79272011-04-13 08:38:16 +020098 struct amd_chipset_info info;
99 int ret;
Andiry Xuad935622011-03-01 14:57:05 +0800100
101 spin_lock_irqsave(&amd_lock, flags);
102
Andiry Xuad935622011-03-01 14:57:05 +0800103 /* probe only once */
Joerg Roedel9ab79272011-04-13 08:38:16 +0200104 if (amd_chipset.probe_count > 0) {
105 amd_chipset.probe_count++;
Andiry Xuad935622011-03-01 14:57:05 +0800106 spin_unlock_irqrestore(&amd_lock, flags);
107 return amd_chipset.probe_result;
108 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200109 memset(&info, 0, sizeof(info));
110 spin_unlock_irqrestore(&amd_lock, flags);
Andiry Xuad935622011-03-01 14:57:05 +0800111
Joerg Roedel9ab79272011-04-13 08:38:16 +0200112 info.smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI, 0x4385, NULL);
113 if (info.smbus_dev) {
114 rev = info.smbus_dev->revision;
Andiry Xuad935622011-03-01 14:57:05 +0800115 if (rev >= 0x40)
Joerg Roedel9ab79272011-04-13 08:38:16 +0200116 info.sb_type = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800117 else if (rev >= 0x30 && rev <= 0x3b)
Joerg Roedel9ab79272011-04-13 08:38:16 +0200118 info.sb_type = 3;
Andiry Xuad935622011-03-01 14:57:05 +0800119 } else {
Joerg Roedel9ab79272011-04-13 08:38:16 +0200120 info.smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
121 0x780b, NULL);
122 if (!info.smbus_dev) {
123 ret = 0;
124 goto commit;
Andiry Xuad935622011-03-01 14:57:05 +0800125 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200126
127 rev = info.smbus_dev->revision;
Andiry Xuad935622011-03-01 14:57:05 +0800128 if (rev >= 0x11 && rev <= 0x18)
Joerg Roedel9ab79272011-04-13 08:38:16 +0200129 info.sb_type = 2;
Andiry Xuad935622011-03-01 14:57:05 +0800130 }
131
Joerg Roedel9ab79272011-04-13 08:38:16 +0200132 if (info.sb_type == 0) {
133 if (info.smbus_dev) {
134 pci_dev_put(info.smbus_dev);
135 info.smbus_dev = NULL;
Andiry Xuad935622011-03-01 14:57:05 +0800136 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200137 ret = 0;
138 goto commit;
Andiry Xuad935622011-03-01 14:57:05 +0800139 }
140
Joerg Roedel9ab79272011-04-13 08:38:16 +0200141 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
142 if (info.nb_dev) {
143 info.nb_type = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800144 } else {
Joerg Roedel9ab79272011-04-13 08:38:16 +0200145 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
146 if (info.nb_dev) {
147 info.nb_type = 2;
148 } else {
149 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
150 0x9600, NULL);
151 if (info.nb_dev)
152 info.nb_type = 3;
Andiry Xuad935622011-03-01 14:57:05 +0800153 }
154 }
155
Joerg Roedel9ab79272011-04-13 08:38:16 +0200156 ret = info.probe_result = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800157 printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
158
Joerg Roedel9ab79272011-04-13 08:38:16 +0200159commit:
160
161 spin_lock_irqsave(&amd_lock, flags);
162 if (amd_chipset.probe_count > 0) {
163 /* race - someone else was faster - drop devices */
164
165 /* Mark that we where here */
166 amd_chipset.probe_count++;
167 ret = amd_chipset.probe_result;
168
169 spin_unlock_irqrestore(&amd_lock, flags);
170
171 if (info.nb_dev)
172 pci_dev_put(info.nb_dev);
173 if (info.smbus_dev)
174 pci_dev_put(info.smbus_dev);
175
176 } else {
177 /* no race - commit the result */
178 info.probe_count++;
179 amd_chipset = info;
180 spin_unlock_irqrestore(&amd_lock, flags);
181 }
182
183 return ret;
Andiry Xuad935622011-03-01 14:57:05 +0800184}
185EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
186
187/*
188 * The hardware normally enables the A-link power management feature, which
189 * lets the system lower the power consumption in idle states.
190 *
191 * This USB quirk prevents the link going into that lower power state
192 * during isochronous transfers.
193 *
194 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
195 * some AMD platforms may stutter or have breaks occasionally.
196 */
197static void usb_amd_quirk_pll(int disable)
198{
199 u32 addr, addr_low, addr_high, val;
200 u32 bit = disable ? 0 : 1;
201 unsigned long flags;
202
203 spin_lock_irqsave(&amd_lock, flags);
204
205 if (disable) {
206 amd_chipset.isoc_reqs++;
207 if (amd_chipset.isoc_reqs > 1) {
208 spin_unlock_irqrestore(&amd_lock, flags);
209 return;
210 }
211 } else {
212 amd_chipset.isoc_reqs--;
213 if (amd_chipset.isoc_reqs > 0) {
214 spin_unlock_irqrestore(&amd_lock, flags);
215 return;
216 }
217 }
218
219 if (amd_chipset.sb_type == 1 || amd_chipset.sb_type == 2) {
220 outb_p(AB_REG_BAR_LOW, 0xcd6);
221 addr_low = inb_p(0xcd7);
222 outb_p(AB_REG_BAR_HIGH, 0xcd6);
223 addr_high = inb_p(0xcd7);
224 addr = addr_high << 8 | addr_low;
225
226 outl_p(0x30, AB_INDX(addr));
227 outl_p(0x40, AB_DATA(addr));
228 outl_p(0x34, AB_INDX(addr));
229 val = inl_p(AB_DATA(addr));
230 } else if (amd_chipset.sb_type == 3) {
231 pci_read_config_dword(amd_chipset.smbus_dev,
232 AB_REG_BAR_SB700, &addr);
233 outl(AX_INDXC, AB_INDX(addr));
234 outl(0x40, AB_DATA(addr));
235 outl(AX_DATAC, AB_INDX(addr));
236 val = inl(AB_DATA(addr));
237 } else {
238 spin_unlock_irqrestore(&amd_lock, flags);
239 return;
240 }
241
242 if (disable) {
243 val &= ~0x08;
244 val |= (1 << 4) | (1 << 9);
245 } else {
246 val |= 0x08;
247 val &= ~((1 << 4) | (1 << 9));
248 }
249 outl_p(val, AB_DATA(addr));
250
251 if (!amd_chipset.nb_dev) {
252 spin_unlock_irqrestore(&amd_lock, flags);
253 return;
254 }
255
256 if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
257 addr = PCIE_P_CNTL;
258 pci_write_config_dword(amd_chipset.nb_dev,
259 NB_PCIE_INDX_ADDR, addr);
260 pci_read_config_dword(amd_chipset.nb_dev,
261 NB_PCIE_INDX_DATA, &val);
262
263 val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
264 val |= bit | (bit << 3) | (bit << 12);
265 val |= ((!bit) << 4) | ((!bit) << 9);
266 pci_write_config_dword(amd_chipset.nb_dev,
267 NB_PCIE_INDX_DATA, val);
268
269 addr = BIF_NB;
270 pci_write_config_dword(amd_chipset.nb_dev,
271 NB_PCIE_INDX_ADDR, addr);
272 pci_read_config_dword(amd_chipset.nb_dev,
273 NB_PCIE_INDX_DATA, &val);
274 val &= ~(1 << 8);
275 val |= bit << 8;
276
277 pci_write_config_dword(amd_chipset.nb_dev,
278 NB_PCIE_INDX_DATA, val);
279 } else if (amd_chipset.nb_type == 2) {
280 addr = NB_PIF0_PWRDOWN_0;
281 pci_write_config_dword(amd_chipset.nb_dev,
282 NB_PCIE_INDX_ADDR, addr);
283 pci_read_config_dword(amd_chipset.nb_dev,
284 NB_PCIE_INDX_DATA, &val);
285 if (disable)
286 val &= ~(0x3f << 7);
287 else
288 val |= 0x3f << 7;
289
290 pci_write_config_dword(amd_chipset.nb_dev,
291 NB_PCIE_INDX_DATA, val);
292
293 addr = NB_PIF0_PWRDOWN_1;
294 pci_write_config_dword(amd_chipset.nb_dev,
295 NB_PCIE_INDX_ADDR, addr);
296 pci_read_config_dword(amd_chipset.nb_dev,
297 NB_PCIE_INDX_DATA, &val);
298 if (disable)
299 val &= ~(0x3f << 7);
300 else
301 val |= 0x3f << 7;
302
303 pci_write_config_dword(amd_chipset.nb_dev,
304 NB_PCIE_INDX_DATA, val);
305 }
306
307 spin_unlock_irqrestore(&amd_lock, flags);
308 return;
309}
310
311void usb_amd_quirk_pll_disable(void)
312{
313 usb_amd_quirk_pll(1);
314}
315EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
316
317void usb_amd_quirk_pll_enable(void)
318{
319 usb_amd_quirk_pll(0);
320}
321EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
322
323void usb_amd_dev_put(void)
324{
Joerg Roedel9ab79272011-04-13 08:38:16 +0200325 struct pci_dev *nb, *smbus;
Andiry Xuad935622011-03-01 14:57:05 +0800326 unsigned long flags;
327
328 spin_lock_irqsave(&amd_lock, flags);
329
330 amd_chipset.probe_count--;
331 if (amd_chipset.probe_count > 0) {
332 spin_unlock_irqrestore(&amd_lock, flags);
333 return;
334 }
335
Joerg Roedel9ab79272011-04-13 08:38:16 +0200336 /* save them to pci_dev_put outside of spinlock */
337 nb = amd_chipset.nb_dev;
338 smbus = amd_chipset.smbus_dev;
339
340 amd_chipset.nb_dev = NULL;
341 amd_chipset.smbus_dev = NULL;
Andiry Xuad935622011-03-01 14:57:05 +0800342 amd_chipset.nb_type = 0;
343 amd_chipset.sb_type = 0;
344 amd_chipset.isoc_reqs = 0;
345 amd_chipset.probe_result = 0;
346
347 spin_unlock_irqrestore(&amd_lock, flags);
Joerg Roedel9ab79272011-04-13 08:38:16 +0200348
349 if (nb)
350 pci_dev_put(nb);
351 if (smbus)
352 pci_dev_put(smbus);
Andiry Xuad935622011-03-01 14:57:05 +0800353}
354EXPORT_SYMBOL_GPL(usb_amd_dev_put);
David Brownell75862692005-09-23 17:14:37 -0700355
Alan Sternbb200f62005-10-03 16:36:29 -0400356/*
357 * Make sure the controller is completely inactive, unable to
358 * generate interrupts or do DMA.
359 */
360void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
361{
362 /* Turn off PIRQ enable and SMI enable. (This also turns off the
363 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
364 */
365 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
366
367 /* Reset the HC - this will force us to get a
368 * new notification of any already connected
369 * ports due to the virtual disconnect that it
370 * implies.
371 */
372 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
373 mb();
374 udelay(5);
375 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
376 dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
377
378 /* Just to be safe, disable interrupt requests and
379 * make sure the controller is stopped.
380 */
381 outw(0, base + UHCI_USBINTR);
382 outw(0, base + UHCI_USBCMD);
383}
384EXPORT_SYMBOL_GPL(uhci_reset_hc);
385
386/*
387 * Initialize a controller that was newly discovered or has just been
388 * resumed. In either case we can't be sure of its previous state.
389 *
390 * Returns: 1 if the controller was reset, 0 otherwise.
391 */
392int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
393{
394 u16 legsup;
395 unsigned int cmd, intr;
396
397 /*
398 * When restarting a suspended controller, we expect all the
399 * settings to be the same as we left them:
400 *
401 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
402 * Controller is stopped and configured with EGSM set;
403 * No interrupts enabled except possibly Resume Detect.
404 *
405 * If any of these conditions are violated we do a complete reset.
406 */
407 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
408 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
409 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800410 __func__, legsup);
Alan Sternbb200f62005-10-03 16:36:29 -0400411 goto reset_needed;
412 }
413
414 cmd = inw(base + UHCI_USBCMD);
415 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
416 !(cmd & UHCI_USBCMD_EGSM)) {
417 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800418 __func__, cmd);
Alan Sternbb200f62005-10-03 16:36:29 -0400419 goto reset_needed;
420 }
421
422 intr = inw(base + UHCI_USBINTR);
423 if (intr & (~UHCI_USBINTR_RESUME)) {
424 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800425 __func__, intr);
Alan Sternbb200f62005-10-03 16:36:29 -0400426 goto reset_needed;
427 }
428 return 0;
429
430reset_needed:
431 dev_dbg(&pdev->dev, "Performing full reset\n");
432 uhci_reset_hc(pdev, base);
433 return 1;
434}
435EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
436
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800437static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
438{
439 u16 cmd;
440 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
441}
442
443#define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
444#define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
445
David Brownell75862692005-09-23 17:14:37 -0700446static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
447{
448 unsigned long base = 0;
David Brownell75862692005-09-23 17:14:37 -0700449 int i;
450
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800451 if (!pio_enabled(pdev))
452 return;
453
David Brownell75862692005-09-23 17:14:37 -0700454 for (i = 0; i < PCI_ROM_RESOURCE; i++)
455 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
456 base = pci_resource_start(pdev, i);
457 break;
458 }
459
Alan Sternbb200f62005-10-03 16:36:29 -0400460 if (base)
461 uhci_check_and_reset_hc(pdev, base);
David Brownell75862692005-09-23 17:14:37 -0700462}
463
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800464static int __devinit mmio_resource_enabled(struct pci_dev *pdev, int idx)
465{
466 return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
467}
468
David Brownell75862692005-09-23 17:14:37 -0700469static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
470{
471 void __iomem *base;
Alan Stern3df71692010-09-10 16:37:05 -0400472 u32 control;
Alan Sternc6187592011-11-17 16:41:45 -0500473 u32 fminterval;
474 int cnt;
David Brownell75862692005-09-23 17:14:37 -0700475
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800476 if (!mmio_resource_enabled(pdev, 0))
477 return;
478
Arjan van de Ven8e8ce4b2008-10-20 21:46:01 -0700479 base = pci_ioremap_bar(pdev, 0);
480 if (base == NULL)
481 return;
David Brownell75862692005-09-23 17:14:37 -0700482
Alan Stern3df71692010-09-10 16:37:05 -0400483 control = readl(base + OHCI_CONTROL);
484
David Brownellf2cb36c2005-09-22 22:43:30 -0700485/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
Alan Stern3df71692010-09-10 16:37:05 -0400486#ifdef __hppa__
487#define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
488#else
489#define OHCI_CTRL_MASK OHCI_CTRL_RWC
490
David Brownellf2cb36c2005-09-22 22:43:30 -0700491 if (control & OHCI_CTRL_IR) {
Kyle McMartinc1b45f22006-06-25 18:45:29 -0400492 int wait_time = 500; /* arbitrary; 5 seconds */
David Brownell75862692005-09-23 17:14:37 -0700493 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
494 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
495 while (wait_time > 0 &&
496 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
497 wait_time -= 10;
498 msleep(10);
499 }
David Brownellf2cb36c2005-09-22 22:43:30 -0700500 if (wait_time <= 0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700501 dev_warn(&pdev->dev, "OHCI: BIOS handoff failed"
502 " (BIOS bug?) %08x\n",
David Brownella38408c2006-02-09 16:35:31 -0500503 readl(base + OHCI_CONTROL));
David Brownell75862692005-09-23 17:14:37 -0700504 }
David Brownellf2cb36c2005-09-22 22:43:30 -0700505#endif
David Brownell75862692005-09-23 17:14:37 -0700506
Alan Sternc6187592011-11-17 16:41:45 -0500507 /* disable interrupts */
508 writel((u32) ~0, base + OHCI_INTRDISABLE);
Alan Stern6ea12a02011-07-15 17:22:15 -0400509
Alan Sternc6187592011-11-17 16:41:45 -0500510 /* Reset the USB bus, if the controller isn't already in RESET */
511 if (control & OHCI_HCFS) {
512 /* Go into RESET, preserving RWC (and possibly IR) */
513 writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
514 readl(base + OHCI_CONTROL);
Alan Stern6ea12a02011-07-15 17:22:15 -0400515
Alan Sternc6187592011-11-17 16:41:45 -0500516 /* drive bus reset for at least 50 ms (7.1.7.5) */
Alan Stern6ea12a02011-07-15 17:22:15 -0400517 msleep(50);
Alan Stern6ea12a02011-07-15 17:22:15 -0400518 }
Alan Stern3df71692010-09-10 16:37:05 -0400519
Alan Sternc6187592011-11-17 16:41:45 -0500520 /* software reset of the controller, preserving HcFmInterval */
521 fminterval = readl(base + OHCI_FMINTERVAL);
522 writel(OHCI_HCR, base + OHCI_CMDSTATUS);
David Brownell75862692005-09-23 17:14:37 -0700523
Alan Sternc6187592011-11-17 16:41:45 -0500524 /* reset requires max 10 us delay */
525 for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
526 if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
527 break;
528 udelay(1);
529 }
530 writel(fminterval, base + OHCI_FMINTERVAL);
531
532 /* Now the controller is safely in SUSPEND and nothing can wake it up */
David Brownell75862692005-09-23 17:14:37 -0700533 iounmap(base);
534}
535
Arnaud Lacombea7e64012011-07-21 13:16:20 -0400536static const struct dmi_system_id __devinitconst ehci_dmi_nohandoff_table[] = {
Anisse Astier03c75362011-07-05 16:38:45 +0200537 {
538 /* Pegatron Lucid (ExoPC) */
539 .matches = {
540 DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
541 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
542 },
543 },
Anisse Astier0c42a4e2011-07-05 16:38:46 +0200544 {
545 /* Pegatron Lucid (Ordissimo AIRIS) */
546 .matches = {
547 DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
Anisse Astierc323dc02012-10-09 12:22:36 +0200548 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
Anisse Astier0c42a4e2011-07-05 16:38:46 +0200549 },
550 },
Anisse Astier03c75362011-07-05 16:38:45 +0200551 { }
552};
553
Andy Ross5c853012011-05-11 15:15:51 -0700554static void __devinit ehci_bios_handoff(struct pci_dev *pdev,
555 void __iomem *op_reg_base,
556 u32 cap, u8 offset)
557{
Andy Ross3610ea52011-05-11 15:52:38 -0700558 int try_handoff = 1, tried_handoff = 0;
Andy Ross5c853012011-05-11 15:15:51 -0700559
Anisse Astier03c75362011-07-05 16:38:45 +0200560 /* The Pegatron Lucid tablet sporadically waits for 98 seconds trying
561 * the handoff on its unused controller. Skip it. */
Andy Ross3610ea52011-05-11 15:52:38 -0700562 if (pdev->vendor == 0x8086 && pdev->device == 0x283a) {
Anisse Astier03c75362011-07-05 16:38:45 +0200563 if (dmi_check_system(ehci_dmi_nohandoff_table))
Andy Ross3610ea52011-05-11 15:52:38 -0700564 try_handoff = 0;
565 }
566
567 if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
Andy Ross5c853012011-05-11 15:15:51 -0700568 dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
569
570#if 0
571/* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
572 * but that seems dubious in general (the BIOS left it off intentionally)
573 * and is known to prevent some systems from booting. so we won't do this
574 * unless maybe we can determine when we're on a system that needs SMI forced.
575 */
576 /* BIOS workaround (?): be sure the pre-Linux code
577 * receives the SMI
578 */
579 pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
580 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
581 val | EHCI_USBLEGCTLSTS_SOOE);
582#endif
583
584 /* some systems get upset if this semaphore is
585 * set for any other reason than forcing a BIOS
586 * handoff..
587 */
588 pci_write_config_byte(pdev, offset + 3, 1);
589 }
590
591 /* if boot firmware now owns EHCI, spin till it hands it over. */
Andy Ross3610ea52011-05-11 15:52:38 -0700592 if (try_handoff) {
593 int msec = 1000;
594 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
595 tried_handoff = 1;
596 msleep(10);
597 msec -= 10;
598 pci_read_config_dword(pdev, offset, &cap);
599 }
Andy Ross5c853012011-05-11 15:15:51 -0700600 }
601
602 if (cap & EHCI_USBLEGSUP_BIOS) {
603 /* well, possibly buggy BIOS... try to shut it down,
604 * and hope nothing goes too wrong
605 */
Andy Ross3610ea52011-05-11 15:52:38 -0700606 if (try_handoff)
607 dev_warn(&pdev->dev, "EHCI: BIOS handoff failed"
608 " (BIOS bug?) %08x\n", cap);
Andy Ross5c853012011-05-11 15:15:51 -0700609 pci_write_config_byte(pdev, offset + 2, 0);
610 }
611
612 /* just in case, always disable EHCI SMIs */
613 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
614
615 /* If the BIOS ever owned the controller then we can't expect
616 * any power sessions to remain intact.
617 */
618 if (tried_handoff)
619 writel(0, op_reg_base + EHCI_CONFIGFLAG);
620}
621
David Brownell75862692005-09-23 17:14:37 -0700622static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
623{
David Brownell75862692005-09-23 17:14:37 -0700624 void __iomem *base, *op_reg_base;
Andy Ross5c853012011-05-11 15:15:51 -0700625 u32 hcc_params, cap, val;
David Brownell401feaf2006-01-24 07:15:30 -0800626 u8 offset, cap_length;
Alan Stern97ff22e2011-10-27 11:20:21 -0400627 int wait_time, count = 256/4;
David Brownell75862692005-09-23 17:14:37 -0700628
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800629 if (!mmio_resource_enabled(pdev, 0))
630 return;
631
Arjan van de Ven8e8ce4b2008-10-20 21:46:01 -0700632 base = pci_ioremap_bar(pdev, 0);
633 if (base == NULL)
634 return;
David Brownell75862692005-09-23 17:14:37 -0700635
636 cap_length = readb(base);
637 op_reg_base = base + cap_length;
David Brownell75862692005-09-23 17:14:37 -0700638
David Brownell401feaf2006-01-24 07:15:30 -0800639 /* EHCI 0.96 and later may have "extended capabilities"
640 * spec section 5.1 explains the bios handoff, e.g. for
641 * booting from USB disk or using a usb keyboard
642 */
643 hcc_params = readl(base + EHCI_HCC_PARAMS);
644 offset = (hcc_params >> 8) & 0xff;
Roel Kluin6e14bda2009-01-31 12:37:04 +0100645 while (offset && --count) {
David Brownell401feaf2006-01-24 07:15:30 -0800646 pci_read_config_dword(pdev, offset, &cap);
Andy Ross5c853012011-05-11 15:15:51 -0700647
David Brownell401feaf2006-01-24 07:15:30 -0800648 switch (cap & 0xff) {
Andy Ross5c853012011-05-11 15:15:51 -0700649 case 1:
650 ehci_bios_handoff(pdev, op_reg_base, cap, offset);
David Brownell401feaf2006-01-24 07:15:30 -0800651 break;
Andy Ross5c853012011-05-11 15:15:51 -0700652 case 0: /* Illegal reserved cap, set cap=0 so we exit */
653 cap = 0; /* then fallthrough... */
David Brownell401feaf2006-01-24 07:15:30 -0800654 default:
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700655 dev_warn(&pdev->dev, "EHCI: unrecognized capability "
Andy Ross5c853012011-05-11 15:15:51 -0700656 "%02x\n", cap & 0xff);
David Brownell75862692005-09-23 17:14:37 -0700657 }
David Brownell401feaf2006-01-24 07:15:30 -0800658 offset = (cap >> 8) & 0xff;
David Brownell75862692005-09-23 17:14:37 -0700659 }
David Brownell401feaf2006-01-24 07:15:30 -0800660 if (!count)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700661 dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
David Brownell75862692005-09-23 17:14:37 -0700662
663 /*
664 * halt EHCI & disable its interrupts in any case
665 */
666 val = readl(op_reg_base + EHCI_USBSTS);
667 if ((val & EHCI_USBSTS_HALTED) == 0) {
668 val = readl(op_reg_base + EHCI_USBCMD);
669 val &= ~EHCI_USBCMD_RUN;
670 writel(val, op_reg_base + EHCI_USBCMD);
671
672 wait_time = 2000;
David Brownell75862692005-09-23 17:14:37 -0700673 do {
674 writel(0x3f, op_reg_base + EHCI_USBSTS);
Alan Stern97ff22e2011-10-27 11:20:21 -0400675 udelay(100);
676 wait_time -= 100;
David Brownell75862692005-09-23 17:14:37 -0700677 val = readl(op_reg_base + EHCI_USBSTS);
678 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
679 break;
680 }
681 } while (wait_time > 0);
682 }
683 writel(0, op_reg_base + EHCI_USBINTR);
684 writel(0x3f, op_reg_base + EHCI_USBSTS);
685
686 iounmap(base);
David Brownell75862692005-09-23 17:14:37 -0700687}
688
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700689/*
690 * handshake - spin reading a register until handshake completes
691 * @ptr: address of hc register to be read
692 * @mask: bits to look at in result of read
693 * @done: value of those bits when handshake succeeds
694 * @wait_usec: timeout in microseconds
695 * @delay_usec: delay in microseconds to wait between polling
696 *
697 * Polls a register every delay_usec microseconds.
698 * Returns 0 when the mask bits have the value done.
699 * Returns -ETIMEDOUT if this condition is not true after
700 * wait_usec microseconds have passed.
701 */
702static int handshake(void __iomem *ptr, u32 mask, u32 done,
703 int wait_usec, int delay_usec)
704{
705 u32 result;
David Brownell75862692005-09-23 17:14:37 -0700706
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700707 do {
708 result = readl(ptr);
709 result &= mask;
710 if (result == done)
711 return 0;
712 udelay(delay_usec);
713 wait_usec -= delay_usec;
714 } while (wait_usec > 0);
715 return -ETIMEDOUT;
716}
717
Sarah Sharp1c124432012-02-09 15:55:13 -0800718#define PCI_DEVICE_ID_INTEL_LYNX_POINT_XHCI 0x8C31
719
720bool usb_is_intel_ppt_switchable_xhci(struct pci_dev *pdev)
Sarah Sharp69e848c2011-02-22 09:57:15 -0800721{
722 return pdev->class == PCI_CLASS_SERIAL_USB_XHCI &&
723 pdev->vendor == PCI_VENDOR_ID_INTEL &&
724 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI;
725}
Sarah Sharp1c124432012-02-09 15:55:13 -0800726
727/* The Intel Lynx Point chipset also has switchable ports. */
728bool usb_is_intel_lpt_switchable_xhci(struct pci_dev *pdev)
729{
730 return pdev->class == PCI_CLASS_SERIAL_USB_XHCI &&
731 pdev->vendor == PCI_VENDOR_ID_INTEL &&
732 pdev->device == PCI_DEVICE_ID_INTEL_LYNX_POINT_XHCI;
733}
734
735bool usb_is_intel_switchable_xhci(struct pci_dev *pdev)
736{
737 return usb_is_intel_ppt_switchable_xhci(pdev) ||
738 usb_is_intel_lpt_switchable_xhci(pdev);
739}
Sarah Sharp69e848c2011-02-22 09:57:15 -0800740EXPORT_SYMBOL_GPL(usb_is_intel_switchable_xhci);
741
742/*
743 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
744 * share some number of ports. These ports can be switched between either
745 * controller. Not all of the ports under the EHCI host controller may be
746 * switchable.
747 *
748 * The ports should be switched over to xHCI before PCI probes for any device
749 * start. This avoids active devices under EHCI being disconnected during the
750 * port switchover, which could cause loss of data on USB storage devices, or
751 * failed boot when the root file system is on a USB mass storage device and is
752 * enumerated under EHCI first.
753 *
754 * We write into the xHC's PCI configuration space in some Intel-specific
755 * registers to switch the ports over. The USB 3.0 terminations and the USB
756 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
757 * terminations before switching the USB 2.0 wires over, so that USB 3.0
758 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
759 */
760void usb_enable_xhci_ports(struct pci_dev *xhci_pdev)
761{
762 u32 ports_available;
763
Sarah Sharp51c9e6c2012-04-16 10:56:47 -0700764 /* Don't switchover the ports if the user hasn't compiled the xHCI
765 * driver. Otherwise they will see "dead" USB ports that don't power
766 * the devices.
767 */
768 if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
769 dev_warn(&xhci_pdev->dev,
770 "CONFIG_USB_XHCI_HCD is turned off, "
771 "defaulting to EHCI.\n");
772 dev_warn(&xhci_pdev->dev,
773 "USB 3.0 devices will work at USB 2.0 speeds.\n");
774 return;
775 }
776
Keng-Yu Lina96874a2012-08-10 01:39:23 +0800777 /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
778 * Indicate the ports that can be changed from OS.
779 */
780 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
781 &ports_available);
782
783 dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
784 ports_available);
785
Sarah Sharp69e848c2011-02-22 09:57:15 -0800786 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
Keng-Yu Lina96874a2012-08-10 01:39:23 +0800787 * Register, to turn on SuperSpeed terminations for the
788 * switchable ports.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800789 */
790 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
791 cpu_to_le32(ports_available));
792
793 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
794 &ports_available);
795 dev_dbg(&xhci_pdev->dev, "USB 3.0 ports that are now enabled "
796 "under xHCI: 0x%x\n", ports_available);
797
Keng-Yu Lina96874a2012-08-10 01:39:23 +0800798 /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
799 * Indicate the USB 2.0 ports to be controlled by the xHCI host.
800 */
801
802 pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
803 &ports_available);
804
805 dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
806 ports_available);
807
Sarah Sharp69e848c2011-02-22 09:57:15 -0800808 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
809 * switch the USB 2.0 power and data lines over to the xHCI
810 * host.
811 */
812 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
813 cpu_to_le32(ports_available));
814
815 pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
816 &ports_available);
817 dev_dbg(&xhci_pdev->dev, "USB 2.0 ports that are now switched over "
818 "to xHCI: 0x%x\n", ports_available);
819}
820EXPORT_SYMBOL_GPL(usb_enable_xhci_ports);
821
Sarah Sharpe95829f2012-07-23 18:59:30 +0300822void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
823{
824 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
825 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
826}
827EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
828
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700829/**
830 * PCI Quirks for xHCI.
831 *
832 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
833 * It signals to the BIOS that the OS wants control of the host controller,
834 * and then waits 5 seconds for the BIOS to hand over control.
835 * If we timeout, assume the BIOS is broken and take control anyway.
836 */
837static void __devinit quirk_usb_handoff_xhci(struct pci_dev *pdev)
838{
839 void __iomem *base;
840 int ext_cap_offset;
841 void __iomem *op_reg_base;
842 u32 val;
843 int timeout;
Matthew Garrette955a1c2012-08-14 16:44:49 -0400844 int len = pci_resource_len(pdev, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700845
846 if (!mmio_resource_enabled(pdev, 0))
847 return;
848
Matthew Garrette955a1c2012-08-14 16:44:49 -0400849 base = ioremap_nocache(pci_resource_start(pdev, 0), len);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700850 if (base == NULL)
851 return;
852
853 /*
854 * Find the Legacy Support Capability register -
855 * this is optional for xHCI host controllers.
856 */
857 ext_cap_offset = xhci_find_next_cap_offset(base, XHCI_HCC_PARAMS_OFFSET);
858 do {
Matthew Garrette955a1c2012-08-14 16:44:49 -0400859 if ((ext_cap_offset + sizeof(val)) > len) {
860 /* We're reading garbage from the controller */
861 dev_warn(&pdev->dev,
862 "xHCI controller failing to respond");
863 return;
864 }
865
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700866 if (!ext_cap_offset)
867 /* We've reached the end of the extended capabilities */
868 goto hc_init;
Matthew Garrette955a1c2012-08-14 16:44:49 -0400869
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700870 val = readl(base + ext_cap_offset);
871 if (XHCI_EXT_CAPS_ID(val) == XHCI_EXT_CAPS_LEGACY)
872 break;
873 ext_cap_offset = xhci_find_next_cap_offset(base, ext_cap_offset);
874 } while (1);
875
876 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
877 if (val & XHCI_HC_BIOS_OWNED) {
JiSheng Zhang67684582011-07-16 11:04:19 +0800878 writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700879
880 /* Wait for 5 seconds with 10 microsecond polling interval */
881 timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
882 0, 5000, 10);
883
884 /* Assume a buggy BIOS and take HC ownership anyway */
885 if (timeout) {
886 dev_warn(&pdev->dev, "xHCI BIOS handoff failed"
887 " (BIOS bug ?) %08x\n", val);
888 writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
889 }
890 }
891
Alex He95018a52012-03-30 10:21:38 +0800892 val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
893 /* Mask off (turn off) any enabled SMIs */
894 val &= XHCI_LEGACY_DISABLE_SMI;
895 /* Mask all SMI events bits, RW1C */
896 val |= XHCI_LEGACY_SMI_EVENTS;
897 /* Disable any BIOS SMIs and clear all SMI events*/
898 writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700899
Manoj Iyer29d21452012-08-22 11:53:18 -0500900hc_init:
Sarah Sharp69e848c2011-02-22 09:57:15 -0800901 if (usb_is_intel_switchable_xhci(pdev))
902 usb_enable_xhci_ports(pdev);
Manoj Iyer29d21452012-08-22 11:53:18 -0500903
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700904 op_reg_base = base + XHCI_HC_LENGTH(readl(base));
905
906 /* Wait for the host controller to be ready before writing any
907 * operational or runtime registers. Wait 5 seconds and no more.
908 */
909 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
910 5000, 10);
911 /* Assume a buggy HC and start HC initialization anyway */
912 if (timeout) {
913 val = readl(op_reg_base + XHCI_STS_OFFSET);
914 dev_warn(&pdev->dev,
915 "xHCI HW not ready after 5 sec (HC bug?) "
916 "status = 0x%x\n", val);
917 }
918
919 /* Send the halt and disable interrupts command */
920 val = readl(op_reg_base + XHCI_CMD_OFFSET);
921 val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
922 writel(val, op_reg_base + XHCI_CMD_OFFSET);
923
924 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
925 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
926 XHCI_MAX_HALT_USEC, 125);
927 if (timeout) {
928 val = readl(op_reg_base + XHCI_STS_OFFSET);
929 dev_warn(&pdev->dev,
930 "xHCI HW did not halt within %d usec "
931 "status = 0x%x\n", XHCI_MAX_HALT_USEC, val);
932 }
933
934 iounmap(base);
935}
David Brownell75862692005-09-23 17:14:37 -0700936
937static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
938{
Jayachandran Ce4436a72012-01-27 20:27:32 +0530939 /* Skip Netlogic mips SoC's internal PCI USB controller.
940 * This device does not need/support EHCI/OHCI handoff
941 */
942 if (pdev->vendor == 0x184e) /* vendor Netlogic */
943 return;
Sarah Sharpcab928ee2012-02-07 15:11:46 -0800944 if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
945 pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
946 pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
947 pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
948 return;
Jayachandran Ce4436a72012-01-27 20:27:32 +0530949
Sarah Sharpcab928ee2012-02-07 15:11:46 -0800950 if (pci_enable_device(pdev) < 0) {
951 dev_warn(&pdev->dev, "Can't enable PCI device, "
952 "BIOS handoff failed.\n");
953 return;
954 }
Alan Stern478a3ba2005-10-19 12:52:02 -0400955 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
David Brownell75862692005-09-23 17:14:37 -0700956 quirk_usb_handoff_uhci(pdev);
Alan Stern478a3ba2005-10-19 12:52:02 -0400957 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
David Brownell75862692005-09-23 17:14:37 -0700958 quirk_usb_handoff_ohci(pdev);
Alan Stern478a3ba2005-10-19 12:52:02 -0400959 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
David Brownell75862692005-09-23 17:14:37 -0700960 quirk_usb_disable_ehci(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700961 else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
962 quirk_usb_handoff_xhci(pdev);
Sarah Sharpcab928ee2012-02-07 15:11:46 -0800963 pci_disable_device(pdev);
David Brownell75862692005-09-23 17:14:37 -0700964}
Yinghai Lu8474ecd2012-02-23 23:46:59 -0800965DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
966 PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);