blob: c7fd6ce11904e675e48a909df709e5f4fc6245b9 [file] [log] [blame]
David Brownell75862692005-09-23 17:14:37 -07001/*
2 * This file contains code to reset and initialize USB host controllers.
3 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
4 * It may need to run early during booting -- before USB would normally
5 * initialize -- to ensure that Linux doesn't use any legacy modes.
6 *
7 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
8 * (and others)
9 */
10
David Brownell75862692005-09-23 17:14:37 -070011#include <linux/types.h>
12#include <linux/kernel.h>
13#include <linux/pci.h>
14#include <linux/init.h>
15#include <linux/delay.h>
Paul Gortmakerf940fcd2011-05-27 09:56:31 -040016#include <linux/export.h>
David Brownell75862692005-09-23 17:14:37 -070017#include <linux/acpi.h>
Andy Ross3610ea52011-05-11 15:52:38 -070018#include <linux/dmi.h>
Adrian Bunk75e2df62006-03-25 18:01:53 +010019#include "pci-quirks.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070020#include "xhci-ext-caps.h"
David Brownell75862692005-09-23 17:14:37 -070021
22
David Brownell75862692005-09-23 17:14:37 -070023#define UHCI_USBLEGSUP 0xc0 /* legacy support */
24#define UHCI_USBCMD 0 /* command register */
David Brownell75862692005-09-23 17:14:37 -070025#define UHCI_USBINTR 4 /* interrupt register */
Alan Sternbb200f62005-10-03 16:36:29 -040026#define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
27#define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
28#define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
29#define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
30#define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
31#define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
32#define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
David Brownell75862692005-09-23 17:14:37 -070033
34#define OHCI_CONTROL 0x04
35#define OHCI_CMDSTATUS 0x08
36#define OHCI_INTRSTATUS 0x0c
37#define OHCI_INTRENABLE 0x10
38#define OHCI_INTRDISABLE 0x14
Alan Stern6ea12a02011-07-15 17:22:15 -040039#define OHCI_FMINTERVAL 0x34
40#define OHCI_HCR (1 << 0) /* host controller reset */
David Brownell75862692005-09-23 17:14:37 -070041#define OHCI_OCR (1 << 3) /* ownership change request */
David Brownellf2cb36c2005-09-22 22:43:30 -070042#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
David Brownell75862692005-09-23 17:14:37 -070043#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
44#define OHCI_INTR_OC (1 << 30) /* ownership change */
45
46#define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
47#define EHCI_USBCMD 0 /* command register */
48#define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
49#define EHCI_USBSTS 4 /* status register */
50#define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
51#define EHCI_USBINTR 8 /* interrupt register */
Alan Stern4fe53542007-04-05 16:06:53 -040052#define EHCI_CONFIGFLAG 0x40 /* configured flag register */
David Brownell75862692005-09-23 17:14:37 -070053#define EHCI_USBLEGSUP 0 /* legacy support register */
54#define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
55#define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
56#define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
57#define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
58
Andiry Xuad935622011-03-01 14:57:05 +080059/* AMD quirk use */
60#define AB_REG_BAR_LOW 0xe0
61#define AB_REG_BAR_HIGH 0xe1
62#define AB_REG_BAR_SB700 0xf0
63#define AB_INDX(addr) ((addr) + 0x00)
64#define AB_DATA(addr) ((addr) + 0x04)
65#define AX_INDXC 0x30
66#define AX_DATAC 0x34
67
68#define NB_PCIE_INDX_ADDR 0xe0
69#define NB_PCIE_INDX_DATA 0xe4
70#define PCIE_P_CNTL 0x10040
71#define BIF_NB 0x10002
72#define NB_PIF0_PWRDOWN_0 0x01100012
73#define NB_PIF0_PWRDOWN_1 0x01100013
74
Sarah Sharp69e848c2011-02-22 09:57:15 -080075#define USB_INTEL_XUSB2PR 0xD0
76#define USB_INTEL_USB3_PSSEN 0xD8
77
Andiry Xuad935622011-03-01 14:57:05 +080078static struct amd_chipset_info {
79 struct pci_dev *nb_dev;
80 struct pci_dev *smbus_dev;
81 int nb_type;
82 int sb_type;
83 int isoc_reqs;
84 int probe_count;
85 int probe_result;
86} amd_chipset;
87
88static DEFINE_SPINLOCK(amd_lock);
89
90int usb_amd_find_chipset_info(void)
91{
92 u8 rev = 0;
93 unsigned long flags;
Joerg Roedel9ab79272011-04-13 08:38:16 +020094 struct amd_chipset_info info;
95 int ret;
Andiry Xuad935622011-03-01 14:57:05 +080096
97 spin_lock_irqsave(&amd_lock, flags);
98
Andiry Xuad935622011-03-01 14:57:05 +080099 /* probe only once */
Joerg Roedel9ab79272011-04-13 08:38:16 +0200100 if (amd_chipset.probe_count > 0) {
101 amd_chipset.probe_count++;
Andiry Xuad935622011-03-01 14:57:05 +0800102 spin_unlock_irqrestore(&amd_lock, flags);
103 return amd_chipset.probe_result;
104 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200105 memset(&info, 0, sizeof(info));
106 spin_unlock_irqrestore(&amd_lock, flags);
Andiry Xuad935622011-03-01 14:57:05 +0800107
Joerg Roedel9ab79272011-04-13 08:38:16 +0200108 info.smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI, 0x4385, NULL);
109 if (info.smbus_dev) {
110 rev = info.smbus_dev->revision;
Andiry Xuad935622011-03-01 14:57:05 +0800111 if (rev >= 0x40)
Joerg Roedel9ab79272011-04-13 08:38:16 +0200112 info.sb_type = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800113 else if (rev >= 0x30 && rev <= 0x3b)
Joerg Roedel9ab79272011-04-13 08:38:16 +0200114 info.sb_type = 3;
Andiry Xuad935622011-03-01 14:57:05 +0800115 } else {
Joerg Roedel9ab79272011-04-13 08:38:16 +0200116 info.smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
117 0x780b, NULL);
118 if (!info.smbus_dev) {
119 ret = 0;
120 goto commit;
Andiry Xuad935622011-03-01 14:57:05 +0800121 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200122
123 rev = info.smbus_dev->revision;
Andiry Xuad935622011-03-01 14:57:05 +0800124 if (rev >= 0x11 && rev <= 0x18)
Joerg Roedel9ab79272011-04-13 08:38:16 +0200125 info.sb_type = 2;
Andiry Xuad935622011-03-01 14:57:05 +0800126 }
127
Joerg Roedel9ab79272011-04-13 08:38:16 +0200128 if (info.sb_type == 0) {
129 if (info.smbus_dev) {
130 pci_dev_put(info.smbus_dev);
131 info.smbus_dev = NULL;
Andiry Xuad935622011-03-01 14:57:05 +0800132 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200133 ret = 0;
134 goto commit;
Andiry Xuad935622011-03-01 14:57:05 +0800135 }
136
Joerg Roedel9ab79272011-04-13 08:38:16 +0200137 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
138 if (info.nb_dev) {
139 info.nb_type = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800140 } else {
Joerg Roedel9ab79272011-04-13 08:38:16 +0200141 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
142 if (info.nb_dev) {
143 info.nb_type = 2;
144 } else {
145 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
146 0x9600, NULL);
147 if (info.nb_dev)
148 info.nb_type = 3;
Andiry Xuad935622011-03-01 14:57:05 +0800149 }
150 }
151
Joerg Roedel9ab79272011-04-13 08:38:16 +0200152 ret = info.probe_result = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800153 printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
154
Joerg Roedel9ab79272011-04-13 08:38:16 +0200155commit:
156
157 spin_lock_irqsave(&amd_lock, flags);
158 if (amd_chipset.probe_count > 0) {
159 /* race - someone else was faster - drop devices */
160
161 /* Mark that we where here */
162 amd_chipset.probe_count++;
163 ret = amd_chipset.probe_result;
164
165 spin_unlock_irqrestore(&amd_lock, flags);
166
167 if (info.nb_dev)
168 pci_dev_put(info.nb_dev);
169 if (info.smbus_dev)
170 pci_dev_put(info.smbus_dev);
171
172 } else {
173 /* no race - commit the result */
174 info.probe_count++;
175 amd_chipset = info;
176 spin_unlock_irqrestore(&amd_lock, flags);
177 }
178
179 return ret;
Andiry Xuad935622011-03-01 14:57:05 +0800180}
181EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
182
183/*
184 * The hardware normally enables the A-link power management feature, which
185 * lets the system lower the power consumption in idle states.
186 *
187 * This USB quirk prevents the link going into that lower power state
188 * during isochronous transfers.
189 *
190 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
191 * some AMD platforms may stutter or have breaks occasionally.
192 */
193static void usb_amd_quirk_pll(int disable)
194{
195 u32 addr, addr_low, addr_high, val;
196 u32 bit = disable ? 0 : 1;
197 unsigned long flags;
198
199 spin_lock_irqsave(&amd_lock, flags);
200
201 if (disable) {
202 amd_chipset.isoc_reqs++;
203 if (amd_chipset.isoc_reqs > 1) {
204 spin_unlock_irqrestore(&amd_lock, flags);
205 return;
206 }
207 } else {
208 amd_chipset.isoc_reqs--;
209 if (amd_chipset.isoc_reqs > 0) {
210 spin_unlock_irqrestore(&amd_lock, flags);
211 return;
212 }
213 }
214
215 if (amd_chipset.sb_type == 1 || amd_chipset.sb_type == 2) {
216 outb_p(AB_REG_BAR_LOW, 0xcd6);
217 addr_low = inb_p(0xcd7);
218 outb_p(AB_REG_BAR_HIGH, 0xcd6);
219 addr_high = inb_p(0xcd7);
220 addr = addr_high << 8 | addr_low;
221
222 outl_p(0x30, AB_INDX(addr));
223 outl_p(0x40, AB_DATA(addr));
224 outl_p(0x34, AB_INDX(addr));
225 val = inl_p(AB_DATA(addr));
226 } else if (amd_chipset.sb_type == 3) {
227 pci_read_config_dword(amd_chipset.smbus_dev,
228 AB_REG_BAR_SB700, &addr);
229 outl(AX_INDXC, AB_INDX(addr));
230 outl(0x40, AB_DATA(addr));
231 outl(AX_DATAC, AB_INDX(addr));
232 val = inl(AB_DATA(addr));
233 } else {
234 spin_unlock_irqrestore(&amd_lock, flags);
235 return;
236 }
237
238 if (disable) {
239 val &= ~0x08;
240 val |= (1 << 4) | (1 << 9);
241 } else {
242 val |= 0x08;
243 val &= ~((1 << 4) | (1 << 9));
244 }
245 outl_p(val, AB_DATA(addr));
246
247 if (!amd_chipset.nb_dev) {
248 spin_unlock_irqrestore(&amd_lock, flags);
249 return;
250 }
251
252 if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
253 addr = PCIE_P_CNTL;
254 pci_write_config_dword(amd_chipset.nb_dev,
255 NB_PCIE_INDX_ADDR, addr);
256 pci_read_config_dword(amd_chipset.nb_dev,
257 NB_PCIE_INDX_DATA, &val);
258
259 val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
260 val |= bit | (bit << 3) | (bit << 12);
261 val |= ((!bit) << 4) | ((!bit) << 9);
262 pci_write_config_dword(amd_chipset.nb_dev,
263 NB_PCIE_INDX_DATA, val);
264
265 addr = BIF_NB;
266 pci_write_config_dword(amd_chipset.nb_dev,
267 NB_PCIE_INDX_ADDR, addr);
268 pci_read_config_dword(amd_chipset.nb_dev,
269 NB_PCIE_INDX_DATA, &val);
270 val &= ~(1 << 8);
271 val |= bit << 8;
272
273 pci_write_config_dword(amd_chipset.nb_dev,
274 NB_PCIE_INDX_DATA, val);
275 } else if (amd_chipset.nb_type == 2) {
276 addr = NB_PIF0_PWRDOWN_0;
277 pci_write_config_dword(amd_chipset.nb_dev,
278 NB_PCIE_INDX_ADDR, addr);
279 pci_read_config_dword(amd_chipset.nb_dev,
280 NB_PCIE_INDX_DATA, &val);
281 if (disable)
282 val &= ~(0x3f << 7);
283 else
284 val |= 0x3f << 7;
285
286 pci_write_config_dword(amd_chipset.nb_dev,
287 NB_PCIE_INDX_DATA, val);
288
289 addr = NB_PIF0_PWRDOWN_1;
290 pci_write_config_dword(amd_chipset.nb_dev,
291 NB_PCIE_INDX_ADDR, addr);
292 pci_read_config_dword(amd_chipset.nb_dev,
293 NB_PCIE_INDX_DATA, &val);
294 if (disable)
295 val &= ~(0x3f << 7);
296 else
297 val |= 0x3f << 7;
298
299 pci_write_config_dword(amd_chipset.nb_dev,
300 NB_PCIE_INDX_DATA, val);
301 }
302
303 spin_unlock_irqrestore(&amd_lock, flags);
304 return;
305}
306
307void usb_amd_quirk_pll_disable(void)
308{
309 usb_amd_quirk_pll(1);
310}
311EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
312
313void usb_amd_quirk_pll_enable(void)
314{
315 usb_amd_quirk_pll(0);
316}
317EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
318
319void usb_amd_dev_put(void)
320{
Joerg Roedel9ab79272011-04-13 08:38:16 +0200321 struct pci_dev *nb, *smbus;
Andiry Xuad935622011-03-01 14:57:05 +0800322 unsigned long flags;
323
324 spin_lock_irqsave(&amd_lock, flags);
325
326 amd_chipset.probe_count--;
327 if (amd_chipset.probe_count > 0) {
328 spin_unlock_irqrestore(&amd_lock, flags);
329 return;
330 }
331
Joerg Roedel9ab79272011-04-13 08:38:16 +0200332 /* save them to pci_dev_put outside of spinlock */
333 nb = amd_chipset.nb_dev;
334 smbus = amd_chipset.smbus_dev;
335
336 amd_chipset.nb_dev = NULL;
337 amd_chipset.smbus_dev = NULL;
Andiry Xuad935622011-03-01 14:57:05 +0800338 amd_chipset.nb_type = 0;
339 amd_chipset.sb_type = 0;
340 amd_chipset.isoc_reqs = 0;
341 amd_chipset.probe_result = 0;
342
343 spin_unlock_irqrestore(&amd_lock, flags);
Joerg Roedel9ab79272011-04-13 08:38:16 +0200344
345 if (nb)
346 pci_dev_put(nb);
347 if (smbus)
348 pci_dev_put(smbus);
Andiry Xuad935622011-03-01 14:57:05 +0800349}
350EXPORT_SYMBOL_GPL(usb_amd_dev_put);
David Brownell75862692005-09-23 17:14:37 -0700351
Alan Sternbb200f62005-10-03 16:36:29 -0400352/*
353 * Make sure the controller is completely inactive, unable to
354 * generate interrupts or do DMA.
355 */
356void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
357{
358 /* Turn off PIRQ enable and SMI enable. (This also turns off the
359 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
360 */
361 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
362
363 /* Reset the HC - this will force us to get a
364 * new notification of any already connected
365 * ports due to the virtual disconnect that it
366 * implies.
367 */
368 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
369 mb();
370 udelay(5);
371 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
372 dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
373
374 /* Just to be safe, disable interrupt requests and
375 * make sure the controller is stopped.
376 */
377 outw(0, base + UHCI_USBINTR);
378 outw(0, base + UHCI_USBCMD);
379}
380EXPORT_SYMBOL_GPL(uhci_reset_hc);
381
382/*
383 * Initialize a controller that was newly discovered or has just been
384 * resumed. In either case we can't be sure of its previous state.
385 *
386 * Returns: 1 if the controller was reset, 0 otherwise.
387 */
388int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
389{
390 u16 legsup;
391 unsigned int cmd, intr;
392
393 /*
394 * When restarting a suspended controller, we expect all the
395 * settings to be the same as we left them:
396 *
397 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
398 * Controller is stopped and configured with EGSM set;
399 * No interrupts enabled except possibly Resume Detect.
400 *
401 * If any of these conditions are violated we do a complete reset.
402 */
403 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
404 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
405 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800406 __func__, legsup);
Alan Sternbb200f62005-10-03 16:36:29 -0400407 goto reset_needed;
408 }
409
410 cmd = inw(base + UHCI_USBCMD);
411 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
412 !(cmd & UHCI_USBCMD_EGSM)) {
413 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800414 __func__, cmd);
Alan Sternbb200f62005-10-03 16:36:29 -0400415 goto reset_needed;
416 }
417
418 intr = inw(base + UHCI_USBINTR);
419 if (intr & (~UHCI_USBINTR_RESUME)) {
420 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800421 __func__, intr);
Alan Sternbb200f62005-10-03 16:36:29 -0400422 goto reset_needed;
423 }
424 return 0;
425
426reset_needed:
427 dev_dbg(&pdev->dev, "Performing full reset\n");
428 uhci_reset_hc(pdev, base);
429 return 1;
430}
431EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
432
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800433static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
434{
435 u16 cmd;
436 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
437}
438
439#define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
440#define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
441
David Brownell75862692005-09-23 17:14:37 -0700442static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
443{
444 unsigned long base = 0;
David Brownell75862692005-09-23 17:14:37 -0700445 int i;
446
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800447 if (!pio_enabled(pdev))
448 return;
449
David Brownell75862692005-09-23 17:14:37 -0700450 for (i = 0; i < PCI_ROM_RESOURCE; i++)
451 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
452 base = pci_resource_start(pdev, i);
453 break;
454 }
455
Alan Sternbb200f62005-10-03 16:36:29 -0400456 if (base)
457 uhci_check_and_reset_hc(pdev, base);
David Brownell75862692005-09-23 17:14:37 -0700458}
459
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800460static int __devinit mmio_resource_enabled(struct pci_dev *pdev, int idx)
461{
462 return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
463}
464
David Brownell75862692005-09-23 17:14:37 -0700465static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
466{
467 void __iomem *base;
Alan Stern3df71692010-09-10 16:37:05 -0400468 u32 control;
David Brownell75862692005-09-23 17:14:37 -0700469
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800470 if (!mmio_resource_enabled(pdev, 0))
471 return;
472
Arjan van de Ven8e8ce4b2008-10-20 21:46:01 -0700473 base = pci_ioremap_bar(pdev, 0);
474 if (base == NULL)
475 return;
David Brownell75862692005-09-23 17:14:37 -0700476
Alan Stern3df71692010-09-10 16:37:05 -0400477 control = readl(base + OHCI_CONTROL);
478
David Brownellf2cb36c2005-09-22 22:43:30 -0700479/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
Alan Stern3df71692010-09-10 16:37:05 -0400480#ifdef __hppa__
481#define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
482#else
483#define OHCI_CTRL_MASK OHCI_CTRL_RWC
484
David Brownellf2cb36c2005-09-22 22:43:30 -0700485 if (control & OHCI_CTRL_IR) {
Kyle McMartinc1b45f22006-06-25 18:45:29 -0400486 int wait_time = 500; /* arbitrary; 5 seconds */
David Brownell75862692005-09-23 17:14:37 -0700487 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
488 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
489 while (wait_time > 0 &&
490 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
491 wait_time -= 10;
492 msleep(10);
493 }
David Brownellf2cb36c2005-09-22 22:43:30 -0700494 if (wait_time <= 0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700495 dev_warn(&pdev->dev, "OHCI: BIOS handoff failed"
496 " (BIOS bug?) %08x\n",
David Brownella38408c2006-02-09 16:35:31 -0500497 readl(base + OHCI_CONTROL));
David Brownell75862692005-09-23 17:14:37 -0700498 }
David Brownellf2cb36c2005-09-22 22:43:30 -0700499#endif
David Brownell75862692005-09-23 17:14:37 -0700500
Alan Stern3df71692010-09-10 16:37:05 -0400501 /* reset controller, preserving RWC (and possibly IR) */
502 writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
Alan Stern6ea12a02011-07-15 17:22:15 -0400503 readl(base + OHCI_CONTROL);
504
505 /* Some NVIDIA controllers stop working if kept in RESET for too long */
506 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) {
507 u32 fminterval;
508 int cnt;
509
510 /* drive reset for at least 50 ms (7.1.7.5) */
511 msleep(50);
512
513 /* software reset of the controller, preserving HcFmInterval */
514 fminterval = readl(base + OHCI_FMINTERVAL);
515 writel(OHCI_HCR, base + OHCI_CMDSTATUS);
516
517 /* reset requires max 10 us delay */
518 for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
519 if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
520 break;
521 udelay(1);
522 }
523 writel(fminterval, base + OHCI_FMINTERVAL);
524
525 /* Now we're in the SUSPEND state with all devices reset
526 * and wakeups and interrupts disabled
527 */
528 }
Alan Stern3df71692010-09-10 16:37:05 -0400529
David Brownell75862692005-09-23 17:14:37 -0700530 /*
531 * disable interrupts
532 */
533 writel(~(u32)0, base + OHCI_INTRDISABLE);
534 writel(~(u32)0, base + OHCI_INTRSTATUS);
535
536 iounmap(base);
537}
538
Arnaud Lacombea7e64012011-07-21 13:16:20 -0400539static const struct dmi_system_id __devinitconst ehci_dmi_nohandoff_table[] = {
Anisse Astier03c75362011-07-05 16:38:45 +0200540 {
541 /* Pegatron Lucid (ExoPC) */
542 .matches = {
543 DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
544 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
545 },
546 },
Anisse Astier0c42a4e2011-07-05 16:38:46 +0200547 {
548 /* Pegatron Lucid (Ordissimo AIRIS) */
549 .matches = {
550 DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
551 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-GE-133"),
552 },
553 },
Anisse Astier03c75362011-07-05 16:38:45 +0200554 { }
555};
556
Andy Ross5c853012011-05-11 15:15:51 -0700557static void __devinit ehci_bios_handoff(struct pci_dev *pdev,
558 void __iomem *op_reg_base,
559 u32 cap, u8 offset)
560{
Andy Ross3610ea52011-05-11 15:52:38 -0700561 int try_handoff = 1, tried_handoff = 0;
Andy Ross5c853012011-05-11 15:15:51 -0700562
Anisse Astier03c75362011-07-05 16:38:45 +0200563 /* The Pegatron Lucid tablet sporadically waits for 98 seconds trying
564 * the handoff on its unused controller. Skip it. */
Andy Ross3610ea52011-05-11 15:52:38 -0700565 if (pdev->vendor == 0x8086 && pdev->device == 0x283a) {
Anisse Astier03c75362011-07-05 16:38:45 +0200566 if (dmi_check_system(ehci_dmi_nohandoff_table))
Andy Ross3610ea52011-05-11 15:52:38 -0700567 try_handoff = 0;
568 }
569
570 if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
Andy Ross5c853012011-05-11 15:15:51 -0700571 dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
572
573#if 0
574/* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
575 * but that seems dubious in general (the BIOS left it off intentionally)
576 * and is known to prevent some systems from booting. so we won't do this
577 * unless maybe we can determine when we're on a system that needs SMI forced.
578 */
579 /* BIOS workaround (?): be sure the pre-Linux code
580 * receives the SMI
581 */
582 pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
583 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
584 val | EHCI_USBLEGCTLSTS_SOOE);
585#endif
586
587 /* some systems get upset if this semaphore is
588 * set for any other reason than forcing a BIOS
589 * handoff..
590 */
591 pci_write_config_byte(pdev, offset + 3, 1);
592 }
593
594 /* if boot firmware now owns EHCI, spin till it hands it over. */
Andy Ross3610ea52011-05-11 15:52:38 -0700595 if (try_handoff) {
596 int msec = 1000;
597 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
598 tried_handoff = 1;
599 msleep(10);
600 msec -= 10;
601 pci_read_config_dword(pdev, offset, &cap);
602 }
Andy Ross5c853012011-05-11 15:15:51 -0700603 }
604
605 if (cap & EHCI_USBLEGSUP_BIOS) {
606 /* well, possibly buggy BIOS... try to shut it down,
607 * and hope nothing goes too wrong
608 */
Andy Ross3610ea52011-05-11 15:52:38 -0700609 if (try_handoff)
610 dev_warn(&pdev->dev, "EHCI: BIOS handoff failed"
611 " (BIOS bug?) %08x\n", cap);
Andy Ross5c853012011-05-11 15:15:51 -0700612 pci_write_config_byte(pdev, offset + 2, 0);
613 }
614
615 /* just in case, always disable EHCI SMIs */
616 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
617
618 /* If the BIOS ever owned the controller then we can't expect
619 * any power sessions to remain intact.
620 */
621 if (tried_handoff)
622 writel(0, op_reg_base + EHCI_CONFIGFLAG);
623}
624
David Brownell75862692005-09-23 17:14:37 -0700625static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
626{
David Brownell75862692005-09-23 17:14:37 -0700627 void __iomem *base, *op_reg_base;
Andy Ross5c853012011-05-11 15:15:51 -0700628 u32 hcc_params, cap, val;
David Brownell401feaf2006-01-24 07:15:30 -0800629 u8 offset, cap_length;
Alan Stern97ff22e2011-10-27 11:20:21 -0400630 int wait_time, count = 256/4;
David Brownell75862692005-09-23 17:14:37 -0700631
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800632 if (!mmio_resource_enabled(pdev, 0))
633 return;
634
Arjan van de Ven8e8ce4b2008-10-20 21:46:01 -0700635 base = pci_ioremap_bar(pdev, 0);
636 if (base == NULL)
637 return;
David Brownell75862692005-09-23 17:14:37 -0700638
639 cap_length = readb(base);
640 op_reg_base = base + cap_length;
David Brownell75862692005-09-23 17:14:37 -0700641
David Brownell401feaf2006-01-24 07:15:30 -0800642 /* EHCI 0.96 and later may have "extended capabilities"
643 * spec section 5.1 explains the bios handoff, e.g. for
644 * booting from USB disk or using a usb keyboard
645 */
646 hcc_params = readl(base + EHCI_HCC_PARAMS);
647 offset = (hcc_params >> 8) & 0xff;
Roel Kluin6e14bda2009-01-31 12:37:04 +0100648 while (offset && --count) {
David Brownell401feaf2006-01-24 07:15:30 -0800649 pci_read_config_dword(pdev, offset, &cap);
Andy Ross5c853012011-05-11 15:15:51 -0700650
David Brownell401feaf2006-01-24 07:15:30 -0800651 switch (cap & 0xff) {
Andy Ross5c853012011-05-11 15:15:51 -0700652 case 1:
653 ehci_bios_handoff(pdev, op_reg_base, cap, offset);
David Brownell401feaf2006-01-24 07:15:30 -0800654 break;
Andy Ross5c853012011-05-11 15:15:51 -0700655 case 0: /* Illegal reserved cap, set cap=0 so we exit */
656 cap = 0; /* then fallthrough... */
David Brownell401feaf2006-01-24 07:15:30 -0800657 default:
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700658 dev_warn(&pdev->dev, "EHCI: unrecognized capability "
Andy Ross5c853012011-05-11 15:15:51 -0700659 "%02x\n", cap & 0xff);
David Brownell75862692005-09-23 17:14:37 -0700660 }
David Brownell401feaf2006-01-24 07:15:30 -0800661 offset = (cap >> 8) & 0xff;
David Brownell75862692005-09-23 17:14:37 -0700662 }
David Brownell401feaf2006-01-24 07:15:30 -0800663 if (!count)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700664 dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
David Brownell75862692005-09-23 17:14:37 -0700665
666 /*
667 * halt EHCI & disable its interrupts in any case
668 */
669 val = readl(op_reg_base + EHCI_USBSTS);
670 if ((val & EHCI_USBSTS_HALTED) == 0) {
671 val = readl(op_reg_base + EHCI_USBCMD);
672 val &= ~EHCI_USBCMD_RUN;
673 writel(val, op_reg_base + EHCI_USBCMD);
674
675 wait_time = 2000;
David Brownell75862692005-09-23 17:14:37 -0700676 do {
677 writel(0x3f, op_reg_base + EHCI_USBSTS);
Alan Stern97ff22e2011-10-27 11:20:21 -0400678 udelay(100);
679 wait_time -= 100;
David Brownell75862692005-09-23 17:14:37 -0700680 val = readl(op_reg_base + EHCI_USBSTS);
681 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
682 break;
683 }
684 } while (wait_time > 0);
685 }
686 writel(0, op_reg_base + EHCI_USBINTR);
687 writel(0x3f, op_reg_base + EHCI_USBSTS);
688
689 iounmap(base);
David Brownell75862692005-09-23 17:14:37 -0700690}
691
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700692/*
693 * handshake - spin reading a register until handshake completes
694 * @ptr: address of hc register to be read
695 * @mask: bits to look at in result of read
696 * @done: value of those bits when handshake succeeds
697 * @wait_usec: timeout in microseconds
698 * @delay_usec: delay in microseconds to wait between polling
699 *
700 * Polls a register every delay_usec microseconds.
701 * Returns 0 when the mask bits have the value done.
702 * Returns -ETIMEDOUT if this condition is not true after
703 * wait_usec microseconds have passed.
704 */
705static int handshake(void __iomem *ptr, u32 mask, u32 done,
706 int wait_usec, int delay_usec)
707{
708 u32 result;
David Brownell75862692005-09-23 17:14:37 -0700709
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700710 do {
711 result = readl(ptr);
712 result &= mask;
713 if (result == done)
714 return 0;
715 udelay(delay_usec);
716 wait_usec -= delay_usec;
717 } while (wait_usec > 0);
718 return -ETIMEDOUT;
719}
720
Sarah Sharp69e848c2011-02-22 09:57:15 -0800721bool usb_is_intel_switchable_xhci(struct pci_dev *pdev)
722{
723 return pdev->class == PCI_CLASS_SERIAL_USB_XHCI &&
724 pdev->vendor == PCI_VENDOR_ID_INTEL &&
725 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI;
726}
727EXPORT_SYMBOL_GPL(usb_is_intel_switchable_xhci);
728
729/*
730 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
731 * share some number of ports. These ports can be switched between either
732 * controller. Not all of the ports under the EHCI host controller may be
733 * switchable.
734 *
735 * The ports should be switched over to xHCI before PCI probes for any device
736 * start. This avoids active devices under EHCI being disconnected during the
737 * port switchover, which could cause loss of data on USB storage devices, or
738 * failed boot when the root file system is on a USB mass storage device and is
739 * enumerated under EHCI first.
740 *
741 * We write into the xHC's PCI configuration space in some Intel-specific
742 * registers to switch the ports over. The USB 3.0 terminations and the USB
743 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
744 * terminations before switching the USB 2.0 wires over, so that USB 3.0
745 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
746 */
747void usb_enable_xhci_ports(struct pci_dev *xhci_pdev)
748{
749 u32 ports_available;
750
751 ports_available = 0xffffffff;
752 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
753 * Register, to turn on SuperSpeed terminations for all
754 * available ports.
755 */
756 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
757 cpu_to_le32(ports_available));
758
759 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
760 &ports_available);
761 dev_dbg(&xhci_pdev->dev, "USB 3.0 ports that are now enabled "
762 "under xHCI: 0x%x\n", ports_available);
763
764 ports_available = 0xffffffff;
765 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
766 * switch the USB 2.0 power and data lines over to the xHCI
767 * host.
768 */
769 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
770 cpu_to_le32(ports_available));
771
772 pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
773 &ports_available);
774 dev_dbg(&xhci_pdev->dev, "USB 2.0 ports that are now switched over "
775 "to xHCI: 0x%x\n", ports_available);
776}
777EXPORT_SYMBOL_GPL(usb_enable_xhci_ports);
778
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700779/**
780 * PCI Quirks for xHCI.
781 *
782 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
783 * It signals to the BIOS that the OS wants control of the host controller,
784 * and then waits 5 seconds for the BIOS to hand over control.
785 * If we timeout, assume the BIOS is broken and take control anyway.
786 */
787static void __devinit quirk_usb_handoff_xhci(struct pci_dev *pdev)
788{
789 void __iomem *base;
790 int ext_cap_offset;
791 void __iomem *op_reg_base;
792 u32 val;
793 int timeout;
794
795 if (!mmio_resource_enabled(pdev, 0))
796 return;
797
798 base = ioremap_nocache(pci_resource_start(pdev, 0),
799 pci_resource_len(pdev, 0));
800 if (base == NULL)
801 return;
802
803 /*
804 * Find the Legacy Support Capability register -
805 * this is optional for xHCI host controllers.
806 */
807 ext_cap_offset = xhci_find_next_cap_offset(base, XHCI_HCC_PARAMS_OFFSET);
808 do {
809 if (!ext_cap_offset)
810 /* We've reached the end of the extended capabilities */
811 goto hc_init;
812 val = readl(base + ext_cap_offset);
813 if (XHCI_EXT_CAPS_ID(val) == XHCI_EXT_CAPS_LEGACY)
814 break;
815 ext_cap_offset = xhci_find_next_cap_offset(base, ext_cap_offset);
816 } while (1);
817
818 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
819 if (val & XHCI_HC_BIOS_OWNED) {
JiSheng Zhang67684582011-07-16 11:04:19 +0800820 writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700821
822 /* Wait for 5 seconds with 10 microsecond polling interval */
823 timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
824 0, 5000, 10);
825
826 /* Assume a buggy BIOS and take HC ownership anyway */
827 if (timeout) {
828 dev_warn(&pdev->dev, "xHCI BIOS handoff failed"
829 " (BIOS bug ?) %08x\n", val);
830 writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
831 }
832 }
833
834 /* Disable any BIOS SMIs */
835 writel(XHCI_LEGACY_DISABLE_SMI,
836 base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
837
Sarah Sharp69e848c2011-02-22 09:57:15 -0800838 if (usb_is_intel_switchable_xhci(pdev))
839 usb_enable_xhci_ports(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700840hc_init:
841 op_reg_base = base + XHCI_HC_LENGTH(readl(base));
842
843 /* Wait for the host controller to be ready before writing any
844 * operational or runtime registers. Wait 5 seconds and no more.
845 */
846 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
847 5000, 10);
848 /* Assume a buggy HC and start HC initialization anyway */
849 if (timeout) {
850 val = readl(op_reg_base + XHCI_STS_OFFSET);
851 dev_warn(&pdev->dev,
852 "xHCI HW not ready after 5 sec (HC bug?) "
853 "status = 0x%x\n", val);
854 }
855
856 /* Send the halt and disable interrupts command */
857 val = readl(op_reg_base + XHCI_CMD_OFFSET);
858 val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
859 writel(val, op_reg_base + XHCI_CMD_OFFSET);
860
861 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
862 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
863 XHCI_MAX_HALT_USEC, 125);
864 if (timeout) {
865 val = readl(op_reg_base + XHCI_STS_OFFSET);
866 dev_warn(&pdev->dev,
867 "xHCI HW did not halt within %d usec "
868 "status = 0x%x\n", XHCI_MAX_HALT_USEC, val);
869 }
870
871 iounmap(base);
872}
David Brownell75862692005-09-23 17:14:37 -0700873
874static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
875{
Alan Stern478a3ba2005-10-19 12:52:02 -0400876 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
David Brownell75862692005-09-23 17:14:37 -0700877 quirk_usb_handoff_uhci(pdev);
Alan Stern478a3ba2005-10-19 12:52:02 -0400878 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
David Brownell75862692005-09-23 17:14:37 -0700879 quirk_usb_handoff_ohci(pdev);
Alan Stern478a3ba2005-10-19 12:52:02 -0400880 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
David Brownell75862692005-09-23 17:14:37 -0700881 quirk_usb_disable_ehci(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700882 else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
883 quirk_usb_handoff_xhci(pdev);
David Brownell75862692005-09-23 17:14:37 -0700884}
Linus Torvaldsd93a8f82009-10-11 15:57:57 -0700885DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);