blob: 80c5cecaf2b5648ce4cb13e10061b985bb180b47 [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001/* SPDX-License-Identifier: GPL-2.0 */
Arkadiusz Kubalewski4b208ea2020-10-19 23:50:28 +00002/* Copyright(c) 2013 - 2021 Intel Corporation. */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00003
4#ifndef _I40E_H_
5#define _I40E_H_
6
7#include <net/tcp.h>
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00008#include <net/udp.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00009#include <linux/types.h>
10#include <linux/errno.h>
11#include <linux/module.h>
12#include <linux/pci.h>
13#include <linux/aer.h>
14#include <linux/netdevice.h>
15#include <linux/ioport.h>
Mitch Williams2bc7ee82015-02-06 08:52:11 +000016#include <linux/iommu.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017#include <linux/slab.h>
18#include <linux/list.h>
Jacob Keller278e7d02016-10-05 09:30:37 -070019#include <linux/hashtable.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000020#include <linux/string.h>
21#include <linux/in.h>
22#include <linux/ip.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000023#include <linux/sctp.h>
24#include <linux/pkt_sched.h>
25#include <linux/ipv6.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000026#include <net/checksum.h>
27#include <net/ip6_checksum.h>
28#include <linux/ethtool.h>
29#include <linux/if_vlan.h>
Harshitha Ramamurthy1d8d80b2019-06-19 14:45:40 -040030#include <linux/if_macvlan.h>
Neerav Parikh51616012015-02-06 08:52:14 +000031#include <linux/if_bridge.h>
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000032#include <linux/clocksource.h>
33#include <linux/net_tstamp.h>
34#include <linux/ptp_clock_kernel.h>
Amritha Nambiara9ce82f2017-09-07 04:00:22 -070035#include <net/pkt_cls.h>
Amritha Nambiar2f4b4112017-10-27 02:36:01 -070036#include <net/tc_act/tc_gact.h>
37#include <net/tc_act/tc_mirred.h>
Jakub Kicinski40a98cb2020-09-25 17:56:44 -070038#include <net/udp_tunnel.h>
Jan Sokolowskif3fef2b2018-12-18 13:45:14 +000039#include <net/xdp_sock.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000040#include "i40e_type.h"
41#include "i40e_prototype.h"
Shiraz Saleemfe21b6c2020-05-04 09:43:48 -070042#include <linux/net/intel/i40e_client.h>
Jesse Brandeburg55cdfd42017-05-11 11:23:10 -070043#include <linux/avf/virtchnl.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000044#include "i40e_virtchnl_pf.h"
45#include "i40e_txrx.h"
Neerav Parikh4e3b35b2014-01-17 15:36:37 -080046#include "i40e_dcb.h"
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000047
48/* Useful i40e defaults */
Jeff Kirsherc57c9952016-08-19 21:47:41 -070049#define I40E_MAX_VEB 16
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000050
Jeff Kirsherc57c9952016-08-19 21:47:41 -070051#define I40E_MAX_NUM_DESCRIPTORS 4096
52#define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
53#define I40E_DEFAULT_NUM_DESCRIPTORS 512
54#define I40E_REQ_DESCRIPTOR_MULTIPLE 32
55#define I40E_MIN_NUM_DESCRIPTORS 64
56#define I40E_MIN_MSIX 2
57#define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
Akeem Abodunrin7ac4b5c2016-09-12 14:18:37 -070058#define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040059/* max 16 qps */
60#define i40e_default_queues_per_vmdq(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040061 (((pf)->hw_features & I40E_HW_RSS_AQ_CAPABLE) ? 4 : 1)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070062#define I40E_DEFAULT_QUEUES_PER_VF 4
Alan Bradya3f5aa92017-07-14 09:27:08 -040063#define I40E_MAX_VF_QUEUES 16
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040064#define i40e_pf_get_max_q_per_tc(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040065 (((pf)->hw_features & I40E_HW_128_QP_RSS_CAPABLE) ? 128 : 64)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070066#define I40E_FDIR_RING_COUNT 32
Jeff Kirsherc57c9952016-08-19 21:47:41 -070067#define I40E_MAX_AQ_BUF_SIZE 4096
68#define I40E_AQ_LEN 256
Coiby Xu5c208e92021-03-04 10:55:43 +080069#define I40E_MIN_ARQ_LEN 1
70#define I40E_MIN_ASQ_LEN 2
Jeff Kirsherc57c9952016-08-19 21:47:41 -070071#define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
72#define I40E_MAX_USER_PRIORITY 8
David Ertmanea6acb72016-09-20 07:10:50 -070073#define I40E_DEFAULT_TRAFFIC_CLASS BIT(0)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070074#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
75#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000076
Jeff Kirsherc57c9952016-08-19 21:47:41 -070077#define I40E_NVM_VERSION_LO_SHIFT 0
78#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
79#define I40E_NVM_VERSION_HI_SHIFT 12
80#define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
81#define I40E_OEM_VER_BUILD_MASK 0xffff
82#define I40E_OEM_VER_PATCH_MASK 0xff
83#define I40E_OEM_VER_BUILD_SHIFT 8
84#define I40E_OEM_VER_SHIFT 24
Kevin Scott06c0e392016-05-03 15:13:09 -070085#define I40E_PHY_DEBUG_ALL \
86 (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
87 I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
Anjali Singhai jainfe310702013-11-16 10:00:37 +000088
Filip Sadowski5bbb2e22017-06-07 05:43:09 -040089#define I40E_OEM_EETRACK_ID 0xffffffff
90#define I40E_OEM_GEN_SHIFT 24
91#define I40E_OEM_SNAP_MASK 0x00ff0000
92#define I40E_OEM_SNAP_SHIFT 16
93#define I40E_OEM_RELEASE_MASK 0x0000ffff
94
Jeff Kirsherc57c9952016-08-19 21:47:41 -070095#define I40E_RX_DESC(R, i) \
Björn Töpelf0064bf2020-08-25 13:35:55 +020096 (&(((union i40e_rx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -070097#define I40E_TX_DESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000098 (&(((struct i40e_tx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -070099#define I40E_TX_CTXTDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000100 (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700101#define I40E_TX_FDIRDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000102 (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
103
Amritha Nambiar5ecae412017-09-07 04:00:27 -0700104/* BW rate limiting */
105#define I40E_BW_CREDIT_DIVISOR 50 /* 50Mbps per BW credit */
Alan Brady6c32e0d2017-10-09 15:48:45 -0700106#define I40E_BW_MBPS_DIVISOR 125000 /* rate / (1000000 / 8) Mbps */
107#define I40E_MAX_BW_INACTIVE_ACCUM 4 /* accumulate 4 credits max */
Amritha Nambiar5ecae412017-09-07 04:00:27 -0700108
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000109/* driver state flags */
110enum i40e_state_t {
111 __I40E_TESTING,
112 __I40E_CONFIG_BUSY,
113 __I40E_CONFIG_DONE,
114 __I40E_DOWN,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000115 __I40E_SERVICE_SCHED,
116 __I40E_ADMINQ_EVENT_PENDING,
117 __I40E_MDD_EVENT_PENDING,
118 __I40E_VFLR_EVENT_PENDING,
119 __I40E_RESET_RECOVERY_PENDING,
Alan Bradyd5585b72018-10-29 11:27:21 -0700120 __I40E_TIMEOUT_RECOVERY_PENDING,
Jacob Kellerc17401a2017-07-14 09:27:02 -0400121 __I40E_MISC_IRQ_REQUESTED,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000122 __I40E_RESET_INTR_RECEIVED,
123 __I40E_REINIT_REQUESTED,
124 __I40E_PF_RESET_REQUESTED,
Sylwester Dziedziuch3ac874f2020-10-22 12:39:36 +0200125 __I40E_PF_RESET_AND_REBUILD_REQUESTED,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000126 __I40E_CORE_RESET_REQUESTED,
127 __I40E_GLOBAL_RESET_REQUESTED,
Anjali Singhai Jain9df42d12015-01-24 09:58:40 +0000128 __I40E_EMP_RESET_INTR_RECEIVED,
Shannon Nelson9007bcc2013-11-26 10:49:23 +0000129 __I40E_SUSPENDED,
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000130 __I40E_PTP_TX_IN_PROGRESS,
Shannon Nelson4eb3f762014-03-06 08:59:58 +0000131 __I40E_BAD_EEPROM,
Neerav Parikhb5d06f02014-06-03 23:50:17 +0000132 __I40E_DOWN_REQUESTED,
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000133 __I40E_FD_FLUSH_REQUESTED,
Jacob Keller134201a2018-03-16 01:26:32 -0700134 __I40E_FD_ATR_AUTO_DISABLED,
135 __I40E_FD_SB_AUTO_DISABLED,
Anjali Singhai Jaina316f652014-07-12 07:28:25 +0000136 __I40E_RESET_FAILED,
Jacob Keller34807562017-04-13 04:45:53 -0400137 __I40E_PORT_SUSPENDED,
Mitch Williams3ba9bcb2015-01-09 11:18:15 +0000138 __I40E_VF_DISABLE,
Jacob Kellerbfe040c2018-03-16 01:26:30 -0700139 __I40E_MACVLAN_SYNC_PENDING,
Jacob Keller0605c452018-03-16 01:26:33 -0700140 __I40E_TEMP_LINK_POLLING,
Jacob Keller5f76a702018-03-16 01:26:34 -0700141 __I40E_CLIENT_SERVICE_REQUESTED,
142 __I40E_CLIENT_L2_CHANGE,
143 __I40E_CLIENT_RESET,
Jan Sokolowskif5a7b212018-10-30 10:50:45 -0700144 __I40E_VIRTCHNL_OP_PENDING,
Alice Michael4ff0ee12019-05-02 17:01:53 -0700145 __I40E_RECOVERY_MODE,
Sylwester Dziedziuch2980cbd2020-11-20 10:06:40 -0800146 __I40E_VF_RESETS_DISABLED, /* disable resets during i40e_remove */
Karen Sornek6533e552022-01-12 10:19:47 +0100147 __I40E_IN_REMOVE,
Eryk Rybak347b5652021-02-18 11:15:26 +0000148 __I40E_VFS_RELEASING,
Jacob Keller0da36b92017-04-19 09:25:55 -0400149 /* This must be last as it determines the size of the BITMAP */
150 __I40E_STATE_SIZE__,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000151};
152
Amritha Nambiarff424182017-09-07 04:00:11 -0700153#define I40E_PF_RESET_FLAG BIT_ULL(__I40E_PF_RESET_REQUESTED)
Sylwester Dziedziuch3ac874f2020-10-22 12:39:36 +0200154#define I40E_PF_RESET_AND_REBUILD_FLAG \
155 BIT_ULL(__I40E_PF_RESET_AND_REBUILD_REQUESTED)
Amritha Nambiarff424182017-09-07 04:00:11 -0700156
Jacob Kellerd19cb642017-04-21 13:38:05 -0700157/* VSI state flags */
158enum i40e_vsi_state_t {
159 __I40E_VSI_DOWN,
160 __I40E_VSI_NEEDS_RESTART,
161 __I40E_VSI_SYNCING_FILTERS,
162 __I40E_VSI_OVERFLOW_PROMISC,
163 __I40E_VSI_REINIT_REQUESTED,
164 __I40E_VSI_DOWN_REQUESTED,
Michal Maloszewski37d9e302021-02-24 12:07:48 +0000165 __I40E_VSI_RELEASING,
Jacob Keller0da36b92017-04-19 09:25:55 -0400166 /* This must be last as it determines the size of the BITMAP */
167 __I40E_VSI_STATE_SIZE__,
Jacob Kellerd19cb642017-04-21 13:38:05 -0700168};
169
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000170enum i40e_interrupt_policy {
171 I40E_INTERRUPT_BEST_CASE,
172 I40E_INTERRUPT_MEDIUM,
173 I40E_INTERRUPT_LOWEST
174};
175
176struct i40e_lump_tracking {
177 u16 num_entries;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000178 u16 list[0];
179#define I40E_PILE_VALID_BIT 0x8000
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600180#define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000181};
182
183#define I40E_DEFAULT_ATR_SAMPLE_RATE 20
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000184#define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
185#define I40E_FDIR_BUFFER_FULL_MARGIN 10
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000186#define I40E_FDIR_BUFFER_HEAD_ROOM 32
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000187#define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000188
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700189#define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
190#define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
191#define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
Mitch A Williamsb29e13b2015-03-05 04:14:40 +0000192
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000193enum i40e_fd_stat_idx {
194 I40E_FD_STAT_ATR,
195 I40E_FD_STAT_SB,
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400196 I40E_FD_STAT_ATR_TUNNEL,
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000197 I40E_FD_STAT_PF_COUNT
198};
199#define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
200#define I40E_FD_ATR_STAT_IDX(pf_id) \
201 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
202#define I40E_FD_SB_STAT_IDX(pf_id) \
203 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400204#define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
205 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000206
Jacob Kellere7930952017-02-06 14:38:49 -0800207/* The following structure contains the data parsed from the user-defined
208 * field of the ethtool_rx_flow_spec structure.
209 */
210struct i40e_rx_flow_userdef {
211 bool flex_filter;
212 u16 flex_word;
213 u16 flex_offset;
214};
215
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000216struct i40e_fdir_filter {
217 struct hlist_node fdir_node;
218 /* filter ipnut set */
219 u8 flow_type;
Przemyslaw Patynowskiefca91e2020-12-18 10:36:19 +0000220 u8 ipl4_proto;
Anjali Singhai Jain04b73bd2014-05-22 06:31:41 +0000221 /* TX packet view of src and dst */
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800222 __be32 dst_ip;
223 __be32 src_ip;
Przemyslaw Patynowskiefca91e2020-12-18 10:36:19 +0000224 __be32 dst_ip6[4];
225 __be32 src_ip6[4];
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000226 __be16 src_port;
227 __be16 dst_port;
228 __be32 sctp_v_tag;
Jacob Keller0e588de2017-02-06 14:38:50 -0800229
Przemyslaw Patynowskia9219b32020-12-18 10:36:29 +0000230 __be16 vlan_etype;
231 __be16 vlan_tag;
Jacob Keller0e588de2017-02-06 14:38:50 -0800232 /* Flexible data to match within the packet payload */
233 __be16 flex_word;
234 u16 flex_offset;
235 bool flex_filter;
236
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000237 /* filter control */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000238 u16 q_index;
239 u8 flex_off;
240 u8 pctype;
241 u16 dest_vsi;
242 u8 dest_ctl;
243 u8 fd_status;
244 u16 cnt_index;
245 u32 fd_id;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000246};
247
Jacob Keller846fcc72019-08-26 11:16:55 -0700248#define I40E_CLOUD_FIELD_OMAC BIT(0)
249#define I40E_CLOUD_FIELD_IMAC BIT(1)
250#define I40E_CLOUD_FIELD_IVLAN BIT(2)
251#define I40E_CLOUD_FIELD_TEN_ID BIT(3)
252#define I40E_CLOUD_FIELD_IIP BIT(4)
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700253
254#define I40E_CLOUD_FILTER_FLAGS_OMAC I40E_CLOUD_FIELD_OMAC
255#define I40E_CLOUD_FILTER_FLAGS_IMAC I40E_CLOUD_FIELD_IMAC
256#define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN (I40E_CLOUD_FIELD_IMAC | \
257 I40E_CLOUD_FIELD_IVLAN)
258#define I40E_CLOUD_FILTER_FLAGS_IMAC_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
259 I40E_CLOUD_FIELD_TEN_ID)
260#define I40E_CLOUD_FILTER_FLAGS_OMAC_TEN_ID_IMAC (I40E_CLOUD_FIELD_OMAC | \
261 I40E_CLOUD_FIELD_IMAC | \
262 I40E_CLOUD_FIELD_TEN_ID)
263#define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
264 I40E_CLOUD_FIELD_IVLAN | \
265 I40E_CLOUD_FIELD_TEN_ID)
266#define I40E_CLOUD_FILTER_FLAGS_IIP I40E_CLOUD_FIELD_IIP
267
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700268struct i40e_cloud_filter {
269 struct hlist_node cloud_node;
270 unsigned long cookie;
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700271 /* cloud filter input set follows */
272 u8 dst_mac[ETH_ALEN];
273 u8 src_mac[ETH_ALEN];
274 __be16 vlan_id;
275 u16 seid; /* filter control */
276 __be16 dst_port;
277 __be16 src_port;
278 u32 tenant_id;
279 union {
280 struct {
281 struct in_addr dst_ip;
282 struct in_addr src_ip;
283 } v4;
284 struct {
285 struct in6_addr dst_ip6;
286 struct in6_addr src_ip6;
287 } v6;
288 } ip;
289#define dst_ipv6 ip.v6.dst_ip6.s6_addr32
290#define src_ipv6 ip.v6.src_ip6.s6_addr32
291#define dst_ipv4 ip.v4.dst_ip.s_addr
292#define src_ipv4 ip.v4.src_ip.s_addr
293 u16 n_proto; /* Ethernet Protocol */
294 u8 ip_proto; /* IPPROTO value */
295 u8 flags;
296#define I40E_CLOUD_TNL_TYPE_NONE 0xff
297 u8 tunnel_type;
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700298};
299
Arkadiusz Kubalewski4b208ea2020-10-19 23:50:28 +0000300#define I40E_DCB_PRIO_TYPE_STRICT 0
301#define I40E_DCB_PRIO_TYPE_ETS 1
302#define I40E_DCB_STRICT_PRIO_CREDITS 127
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000303/* DCB per TC information data structure */
304struct i40e_tc_info {
305 u16 qoffset; /* Queue offset from base queue */
306 u16 qcount; /* Total Queues */
307 u8 netdev_tc; /* Netdev TC index if netdev associated */
308};
309
310/* TC configuration data structure */
311struct i40e_tc_configuration {
312 u8 numtc; /* Total number of enabled TCs */
313 u8 enabled_tc; /* TC map */
314 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
315};
316
Alexander Duyck5305d0f2018-04-20 01:41:37 -0700317#define I40E_UDP_PORT_INDEX_UNUSED 255
Singhai, Anjali6a899022015-12-14 12:21:18 -0800318struct i40e_udp_port_config {
Jacob Kellerfe0b0cd2017-02-06 14:38:38 -0800319 /* AdminQ command interface expects port number in Host byte order */
Jacob Keller27826fd2017-04-19 09:25:50 -0400320 u16 port;
Singhai, Anjali6a899022015-12-14 12:21:18 -0800321 u8 type;
Alexander Duyck5305d0f2018-04-20 01:41:37 -0700322 u8 filter_index;
Singhai, Anjali6a899022015-12-14 12:21:18 -0800323};
324
Aleksandr Loktionovcdc594e2019-02-06 15:08:16 -0800325#define I40_DDP_FLASH_REGION 100
326#define I40E_PROFILE_INFO_SIZE 48
327#define I40E_MAX_PROFILE_NUM 16
328#define I40E_PROFILE_LIST_SIZE \
329 (I40E_PROFILE_INFO_SIZE * I40E_MAX_PROFILE_NUM + 4)
330#define I40E_DDP_PROFILE_PATH "intel/i40e/ddp/"
331#define I40E_DDP_PROFILE_NAME_MAX 64
332
333int i40e_ddp_load(struct net_device *netdev, const u8 *data, size_t size,
334 bool is_add);
335int i40e_ddp_flash(struct net_device *netdev, struct ethtool_flash *flash);
336
337struct i40e_ddp_profile_list {
338 u32 p_count;
Gustavo A. R. Silva040efdb2020-02-24 10:41:06 -0600339 struct i40e_profile_info p_info[];
Aleksandr Loktionovcdc594e2019-02-06 15:08:16 -0800340};
341
342struct i40e_ddp_old_profile_list {
343 struct list_head list;
344 size_t old_ddp_size;
Gustavo A. R. Silva040efdb2020-02-24 10:41:06 -0600345 u8 old_ddp_buf[];
Aleksandr Loktionovcdc594e2019-02-06 15:08:16 -0800346};
347
Jacob Keller0e588de2017-02-06 14:38:50 -0800348/* macros related to FLX_PIT */
349#define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
350 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
351 I40E_PRTQF_FLX_PIT_FSIZE_MASK)
352#define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
353 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
354 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
355#define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
356 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
357 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
358#define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
359 I40E_FLEX_SET_FSIZE(fsize) | \
360 I40E_FLEX_SET_SRC_WORD(src))
361
Jacob Keller0e588de2017-02-06 14:38:50 -0800362
363#define I40E_MAX_FLEX_SRC_OFFSET 0x1F
364
365/* macros related to GLQF_ORT */
366#define I40E_ORT_SET_IDX(idx) (((idx) << \
367 I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
368 I40E_GLQF_ORT_PIT_INDX_MASK)
369
370#define I40E_ORT_SET_COUNT(count) (((count) << \
371 I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
372 I40E_GLQF_ORT_FIELD_CNT_MASK)
373
374#define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \
375 I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
376 I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
377
378#define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
379 I40E_ORT_SET_COUNT(count) | \
380 I40E_ORT_SET_PAYLOAD(payload))
381
382#define I40E_L3_GLQF_ORT_IDX 34
383#define I40E_L4_GLQF_ORT_IDX 35
384
385/* Flex PIT register index */
Jacob Keller0e588de2017-02-06 14:38:50 -0800386#define I40E_FLEX_PIT_IDX_START_L3 3
387#define I40E_FLEX_PIT_IDX_START_L4 6
388
389#define I40E_FLEX_PIT_TABLE_SIZE 3
390
391#define I40E_FLEX_DEST_UNUSED 63
392
393#define I40E_FLEX_INDEX_ENTRIES 8
394
395/* Flex MASK to disable all flexible entries */
396#define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
397 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
398 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
399 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
400
401struct i40e_flex_pit {
402 struct list_head list;
403 u16 src_offset;
404 u8 pit_index;
405};
406
Harshitha Ramamurthy1d8d80b2019-06-19 14:45:40 -0400407struct i40e_fwd_adapter {
408 struct net_device *netdev;
409 int bit_no;
410};
411
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700412struct i40e_channel {
413 struct list_head list;
414 bool initialized;
415 u8 type;
416 u16 vsi_number; /* Assigned VSI number from AQ 'Add VSI' response */
417 u16 stat_counter_idx;
418 u16 base_queue;
419 u16 num_queue_pairs; /* Requested by user */
420 u16 seid;
421
422 u8 enabled_tc;
423 struct i40e_aqc_vsi_properties_data info;
424
Amritha Nambiar2027d4d2017-09-07 04:00:32 -0700425 u64 max_tx_rate;
Harshitha Ramamurthy1d8d80b2019-06-19 14:45:40 -0400426 struct i40e_fwd_adapter *fwd;
Amritha Nambiar2027d4d2017-09-07 04:00:32 -0700427
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700428 /* track this channel belongs to which VSI */
429 struct i40e_vsi *parent_vsi;
430};
431
Piotr Kwapulinski10507132021-07-20 16:23:48 -0700432struct i40e_ptp_pins_settings;
433
Harshitha Ramamurthy1d8d80b2019-06-19 14:45:40 -0400434static inline bool i40e_is_channel_macvlan(struct i40e_channel *ch)
435{
436 return !!ch->fwd;
437}
438
Jakub Kicinski76660752021-10-14 07:24:31 -0700439static inline const u8 *i40e_channel_mac(struct i40e_channel *ch)
Harshitha Ramamurthy1d8d80b2019-06-19 14:45:40 -0400440{
441 if (i40e_is_channel_macvlan(ch))
442 return ch->fwd->netdev->dev_addr;
443 else
444 return NULL;
445}
446
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000447/* struct that defines the Ethernet device */
448struct i40e_pf {
449 struct pci_dev *pdev;
450 struct i40e_hw hw;
Jacob Keller0da36b92017-04-19 09:25:55 -0400451 DECLARE_BITMAP(state, __I40E_STATE_SIZE__);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000452 struct msix_entry *msix_entries;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000453 bool fc_autoneg_status;
454
455 u16 eeprom_version;
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000456 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000457 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
458 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
Rami Rosenec2f25d2017-08-19 00:20:31 +0300459 u16 num_req_vfs; /* num VFs requested for this PF */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000460 u16 num_vf_qps; /* num queue pairs per VF */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000461 u16 num_lan_qps; /* num lan queues this PF has set up */
462 u16 num_lan_msix; /* num queue vectors for the base PF vsi */
Tushar Davea70e4072016-05-16 12:40:53 -0700463 u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600464 u16 num_iwarp_msix; /* num of iwarp vectors for this PF */
465 int iwarp_base_vector;
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000466 int queues_left; /* queues left unclaimed */
Helin Zhangacd65442015-10-26 19:44:28 -0400467 u16 alloc_rss_size; /* allocated RSS queues */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000468 u16 rss_size_max; /* HW defined max RSS queues */
469 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
Mitch Williams505682c2014-05-20 08:01:37 +0000470 u16 num_alloc_vsi; /* num VSIs this driver supports */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000471 u8 atr_sample_rate;
Shannon Nelson8e2773a2013-11-28 06:39:22 +0000472 bool wol_en;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000473
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000474 struct hlist_head fdir_filter_list;
475 u16 fdir_pf_active_filters;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000476 unsigned long fd_flush_timestamp;
Anjali Singhai Jain60793f4a2014-07-09 07:46:23 +0000477 u32 fd_flush_cnt;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000478 u32 fd_add_err;
479 u32 fd_atr_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800480
481 /* Book-keeping of side-band filter count per flow-type.
482 * This is used to detect and handle input set changes for
483 * respective flow-type.
484 */
485 u16 fd_tcp4_filter_cnt;
486 u16 fd_udp4_filter_cnt;
Jacob Kellerf223c872017-02-06 14:38:51 -0800487 u16 fd_sctp4_filter_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800488 u16 fd_ip4_filter_cnt;
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000489
Przemyslaw Patynowskiefca91e2020-12-18 10:36:19 +0000490 u16 fd_tcp6_filter_cnt;
491 u16 fd_udp6_filter_cnt;
492 u16 fd_sctp6_filter_cnt;
493 u16 fd_ip6_filter_cnt;
494
Jacob Keller0e588de2017-02-06 14:38:50 -0800495 /* Flexible filter table values that need to be programmed into
496 * hardware, which expects L3 and L4 to be programmed separately. We
497 * need to ensure that the values are in ascended order and don't have
498 * duplicates, so we track each L3 and L4 values in separate lists.
499 */
500 struct list_head l3_flex_pit_list;
501 struct list_head l4_flex_pit_list;
502
Jakub Kicinski40a98cb2020-09-25 17:56:44 -0700503 struct udp_tunnel_nic_shared udp_tunnel_shared;
504 struct udp_tunnel_nic_info udp_tunnel_nic;
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +0000505
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700506 struct hlist_head cloud_filter_list;
507 u16 num_cloud_filters;
508
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000509 enum i40e_interrupt_policy int_policy;
510 u16 rx_itr_default;
511 u16 tx_itr_default;
Jesse Brandeburg71e61632015-02-27 09:15:22 +0000512 u32 msg_enable;
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000513 char int_name[I40E_INT_NAME_STR_LEN];
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000514 u16 adminq_work_limit; /* num of admin receive queue desc to process */
Shannon Nelson21536712014-10-25 10:35:25 +0000515 unsigned long service_timer_period;
516 unsigned long service_timer_previous;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000517 struct timer_list service_timer;
518 struct work_struct service_task;
519
Jacob Kellerb74f5712017-09-01 13:54:07 -0700520 u32 hw_features;
521#define I40E_HW_RSS_AQ_CAPABLE BIT(0)
522#define I40E_HW_128_QP_RSS_CAPABLE BIT(1)
523#define I40E_HW_ATR_EVICT_CAPABLE BIT(2)
524#define I40E_HW_WB_ON_ITR_CAPABLE BIT(3)
525#define I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT(4)
526#define I40E_HW_NO_PCI_LINK_CHECK BIT(5)
527#define I40E_HW_100M_SGMII_CAPABLE BIT(6)
528#define I40E_HW_NO_DCB_SUPPORT BIT(7)
529#define I40E_HW_USE_SET_LLDP_MIB BIT(8)
530#define I40E_HW_GENEVE_OFFLOAD_CAPABLE BIT(9)
531#define I40E_HW_PTP_L4_CAPABLE BIT(10)
532#define I40E_HW_WOL_MC_MAGIC_PKT_WAKE BIT(11)
Jacob Kellerb74f5712017-09-01 13:54:07 -0700533#define I40E_HW_HAVE_CRT_RETIMER BIT(13)
534#define I40E_HW_OUTER_UDP_CSUM_CAPABLE BIT(14)
535#define I40E_HW_PHY_CONTROLS_LEDS BIT(15)
536#define I40E_HW_STOP_FW_LLDP BIT(16)
537#define I40E_HW_PORT_ID_VALID BIT(17)
538#define I40E_HW_RESTART_AUTONEG BIT(18)
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400539
Jacob Keller8f769dd12018-03-16 01:26:37 -0700540 u32 flags;
541#define I40E_FLAG_RX_CSUM_ENABLED BIT(0)
542#define I40E_FLAG_MSI_ENABLED BIT(1)
543#define I40E_FLAG_MSIX_ENABLED BIT(2)
544#define I40E_FLAG_RSS_ENABLED BIT(3)
545#define I40E_FLAG_VMDQ_ENABLED BIT(4)
546#define I40E_FLAG_SRIOV_ENABLED BIT(5)
547#define I40E_FLAG_DCB_CAPABLE BIT(6)
548#define I40E_FLAG_DCB_ENABLED BIT(7)
549#define I40E_FLAG_FD_SB_ENABLED BIT(8)
550#define I40E_FLAG_FD_ATR_ENABLED BIT(9)
551#define I40E_FLAG_MFP_ENABLED BIT(10)
552#define I40E_FLAG_HW_ATR_EVICT_ENABLED BIT(11)
553#define I40E_FLAG_VEB_MODE_ENABLED BIT(12)
554#define I40E_FLAG_VEB_STATS_ENABLED BIT(13)
555#define I40E_FLAG_LINK_POLLING_ENABLED BIT(14)
556#define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT(15)
557#define I40E_FLAG_LEGACY_RX BIT(16)
558#define I40E_FLAG_PTP BIT(17)
559#define I40E_FLAG_IWARP_ENABLED BIT(18)
560#define I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED BIT(19)
561#define I40E_FLAG_SOURCE_PRUNING_DISABLED BIT(20)
562#define I40E_FLAG_TC_MQPRIO BIT(21)
563#define I40E_FLAG_FD_SB_INACTIVE BIT(22)
564#define I40E_FLAG_FD_SB_TO_CLOUD_FILTER BIT(23)
565#define I40E_FLAG_DISABLE_FW_LLDP BIT(24)
Damian Dybek1d963402018-12-19 06:45:38 -0800566#define I40E_FLAG_RS_FEC BIT(25)
567#define I40E_FLAG_BASE_R_FEC BIT(26)
Arkadiusz Kubalewskid5ec9e22020-06-17 00:05:55 +0000568/* TOTAL_PORT_SHUTDOWN
569 * Allows to physically disable the link on the NIC's port.
570 * If enabled, (after link down request from the OS)
571 * no link, traffic or led activity is possible on that port.
572 *
573 * If I40E_FLAG_TOTAL_PORT_SHUTDOWN_ENABLED is set, the
574 * I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED must be explicitly forced to true
575 * and cannot be disabled by system admin at that time.
576 * The functionalities are exclusive in terms of configuration, but they also
577 * have similar behavior (allowing to disable physical link of the port),
578 * with following differences:
579 * - LINK_DOWN_ON_CLOSE_ENABLED is configurable at host OS run-time and is
580 * supported by whole family of 7xx Intel Ethernet Controllers
581 * - TOTAL_PORT_SHUTDOWN may be enabled only before OS loads (in BIOS)
582 * only if motherboard's BIOS and NIC's FW has support of it
583 * - when LINK_DOWN_ON_CLOSE_ENABLED is used, the link is being brought down
584 * by sending phy_type=0 to NIC's FW
585 * - when TOTAL_PORT_SHUTDOWN is used, phy_type is not altered, instead
586 * the link is being brought down by clearing bit (I40E_AQ_PHY_ENABLE_LINK)
587 * in abilities field of i40e_aq_set_phy_config structure
588 */
589#define I40E_FLAG_TOTAL_PORT_SHUTDOWN_ENABLED BIT(27)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000590
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800591 struct i40e_client_instance *cinst;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000592 bool stat_offsets_loaded;
593 struct i40e_hw_port_stats stats;
594 struct i40e_hw_port_stats stats_offsets;
595 u32 tx_timeout_count;
596 u32 tx_timeout_recovery_level;
597 unsigned long tx_timeout_last_recovery;
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000598 u32 tx_sluggish_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000599 u32 hw_csum_rx_error;
600 u32 led_status;
601 u16 corer_count; /* Core reset count */
602 u16 globr_count; /* Global reset count */
603 u16 empr_count; /* EMP reset count */
604 u16 pfr_count; /* PF reset count */
Shannon Nelsoncd92e722013-11-16 10:00:44 +0000605 u16 sw_int_count; /* SW interrupt count */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000606
607 struct mutex switch_mutex;
608 u16 lan_vsi; /* our default LAN VSI */
609 u16 lan_veb; /* initial relay, if exists */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700610#define I40E_NO_VEB 0xffff
611#define I40E_NO_VSI 0xffff
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000612 u16 next_vsi; /* Next unallocated VSI - 0-based! */
613 struct i40e_vsi **vsi;
614 struct i40e_veb *veb[I40E_MAX_VEB];
615
616 struct i40e_lump_tracking *qp_pile;
617 struct i40e_lump_tracking *irq_pile;
618
619 /* switch config info */
620 u16 pf_seid;
621 u16 main_vsi_seid;
622 u16 mac_seid;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000623 struct kobject *switch_kobj;
624#ifdef CONFIG_DEBUG_FS
625 struct dentry *i40e_dbg_pf;
626#endif /* CONFIG_DEBUG_FS */
Anjali Singhai Jain92faef82015-07-28 13:02:00 -0400627 bool cur_promisc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000628
Anjali Singhai Jain93cd7652013-11-20 10:03:01 +0000629 u16 instance; /* A unique number per i40e_pf instance in the system */
630
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000631 /* sr-iov config info */
632 struct i40e_vf *vf;
633 int num_alloc_vfs; /* actual number of VFs allocated */
634 u32 vf_aq_requests;
Mitch Williams1d0a4ad2015-12-23 12:05:48 -0800635 u32 arq_overflows; /* Not fatal, possibly indicative of problems */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000636
637 /* DCBx/DCBNL capability for PF that indicates
638 * whether DCBx is managed by firmware or host
639 * based agent (LLDPAD). Also, indicates what
640 * flavor of DCBx protocol (IEEE/CEE) is supported
641 * by the device. For now we're supporting IEEE
642 * mode only.
643 */
644 u16 dcbx_cap;
645
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000646 struct i40e_filter_control_settings filter_settings;
Arkadiusz Kubalewski4b208ea2020-10-19 23:50:28 +0000647 struct i40e_rx_pb_config pb_cfg; /* Current Rx packet buffer config */
648 struct i40e_dcbx_config tmp_cfg;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000649
Piotr Kwapulinski10507132021-07-20 16:23:48 -0700650/* GPIO defines used by PTP */
651#define I40E_SDP3_2 18
652#define I40E_SDP3_3 19
653#define I40E_GPIO_4 20
654#define I40E_LED2_0 26
655#define I40E_LED2_1 27
656#define I40E_LED3_0 28
657#define I40E_LED3_1 29
658#define I40E_GLGEN_GPIO_SET_SDP_DATA_HI \
659 (1 << I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT)
660#define I40E_GLGEN_GPIO_SET_DRV_SDP_DATA \
661 (1 << I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT)
662#define I40E_GLGEN_GPIO_CTL_PRT_NUM_0 \
663 (0 << I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT)
664#define I40E_GLGEN_GPIO_CTL_PRT_NUM_1 \
665 (1 << I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT)
666#define I40E_GLGEN_GPIO_CTL_RESERVED BIT(2)
667#define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_Z \
668 (1 << I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT)
669#define I40E_GLGEN_GPIO_CTL_DIR_OUT \
670 (1 << I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT)
671#define I40E_GLGEN_GPIO_CTL_TRI_DRV_HI \
672 (1 << I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT)
673#define I40E_GLGEN_GPIO_CTL_OUT_HI_RST \
674 (1 << I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT)
675#define I40E_GLGEN_GPIO_CTL_TIMESYNC_0 \
676 (3 << I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT)
677#define I40E_GLGEN_GPIO_CTL_TIMESYNC_1 \
678 (4 << I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT)
679#define I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN \
680 (0x3F << I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT)
681#define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT \
682 (1 << I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT)
683#define I40E_GLGEN_GPIO_CTL_PORT_0_IN_TIMESYNC_0 \
684 (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
685 I40E_GLGEN_GPIO_CTL_TIMESYNC_0 | \
686 I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_0)
687#define I40E_GLGEN_GPIO_CTL_PORT_1_IN_TIMESYNC_0 \
688 (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
689 I40E_GLGEN_GPIO_CTL_TIMESYNC_0 | \
690 I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_1)
691#define I40E_GLGEN_GPIO_CTL_PORT_0_OUT_TIMESYNC_1 \
692 (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
693 I40E_GLGEN_GPIO_CTL_TIMESYNC_1 | I40E_GLGEN_GPIO_CTL_OUT_HI_RST | \
694 I40E_GLGEN_GPIO_CTL_TRI_DRV_HI | I40E_GLGEN_GPIO_CTL_DIR_OUT | \
695 I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_0)
696#define I40E_GLGEN_GPIO_CTL_PORT_1_OUT_TIMESYNC_1 \
697 (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
698 I40E_GLGEN_GPIO_CTL_TIMESYNC_1 | I40E_GLGEN_GPIO_CTL_OUT_HI_RST | \
699 I40E_GLGEN_GPIO_CTL_TRI_DRV_HI | I40E_GLGEN_GPIO_CTL_DIR_OUT | \
700 I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_1)
701#define I40E_GLGEN_GPIO_CTL_LED_INIT \
702 (I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_Z | \
703 I40E_GLGEN_GPIO_CTL_DIR_OUT | \
704 I40E_GLGEN_GPIO_CTL_TRI_DRV_HI | \
705 I40E_GLGEN_GPIO_CTL_OUT_HI_RST | \
706 I40E_GLGEN_GPIO_CTL_OUT_DEFAULT | \
707 I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN)
708#define I40E_PRTTSYN_AUX_1_INSTNT \
709 (1 << I40E_PRTTSYN_AUX_1_INSTNT_SHIFT)
710#define I40E_PRTTSYN_AUX_0_OUT_ENABLE \
711 (1 << I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT)
712#define I40E_PRTTSYN_AUX_0_OUT_CLK_MOD (3 << I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT)
713#define I40E_PRTTSYN_AUX_0_OUT_ENABLE_CLK_MOD \
714 (I40E_PRTTSYN_AUX_0_OUT_ENABLE | I40E_PRTTSYN_AUX_0_OUT_CLK_MOD)
715#define I40E_PTP_HALF_SECOND 500000000LL /* nano seconds */
716#define I40E_PTP_2_SEC_DELAY 2
717
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000718 struct ptp_clock *ptp_clock;
719 struct ptp_clock_info ptp_caps;
720 struct sk_buff *ptp_tx_skb;
Jacob Keller0bc07062017-05-03 10:29:02 -0700721 unsigned long ptp_tx_start;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000722 struct hwtstamp_config tstamp_config;
Jacob Kellerbf4bf092019-02-12 13:56:24 -0800723 struct timespec64 ptp_prev_hw_time;
Piotr Kwapulinski10507132021-07-20 16:23:48 -0700724 struct work_struct ptp_pps_work;
725 struct work_struct ptp_extts0_work;
726 struct work_struct ptp_extts1_work;
Jacob Kellerbf4bf092019-02-12 13:56:24 -0800727 ktime_t ptp_reset_start;
Jacob Keller19551262016-10-05 09:30:43 -0700728 struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
Jacob Keller830e0dd2018-04-20 01:41:38 -0700729 u32 ptp_adj_mult;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000730 u32 tx_hwtstamp_timeouts;
Jacob Keller2955fac2017-05-03 10:28:58 -0700731 u32 tx_hwtstamp_skipped;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000732 u32 rx_hwtstamp_cleared;
Jacob Keller12490502016-10-05 09:30:44 -0700733 u32 latch_event_flags;
Piotr Kwapulinski10507132021-07-20 16:23:48 -0700734 u64 ptp_pps_start;
735 u32 pps_delay;
Jacob Keller12490502016-10-05 09:30:44 -0700736 spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
Piotr Kwapulinski10507132021-07-20 16:23:48 -0700737 struct ptp_pin_desc ptp_pin[3];
Jacob Keller12490502016-10-05 09:30:44 -0700738 unsigned long latch_events[4];
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000739 bool ptp_tx;
740 bool ptp_rx;
Piotr Kwapulinski10507132021-07-20 16:23:48 -0700741 struct i40e_ptp_pins_settings *ptp_pins;
Helin Zhangacd65442015-10-26 19:44:28 -0400742 u16 rss_table_size; /* HW RSS table size */
Shannon Nelson4fc8c672017-06-07 05:43:08 -0400743 u32 max_bw;
744 u32 min_bw;
Shannon Nelson2ac8b672015-07-23 16:54:37 -0400745
746 u32 ioremap_len;
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400747 u32 fd_inv;
Carolyn Wyborny31b606d2016-02-17 16:12:12 -0800748 u16 phy_led_val;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700749
750 u16 override_q_count;
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700751 u16 last_sw_conf_flags;
752 u16 last_sw_conf_valid_flags;
Aleksandr Loktionovcdc594e2019-02-06 15:08:16 -0800753 /* List to keep previous DDP profiles to be rolled back in the future */
754 struct list_head ddp_old_prof;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000755};
756
Jacob Keller278e7d02016-10-05 09:30:37 -0700757/**
758 * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
759 * @macaddr: the MAC Address as the base key
760 *
761 * Simply copies the address and returns it as a u64 for hashing
762 **/
763static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
764{
765 u64 key = 0;
766
767 ether_addr_copy((u8 *)&key, macaddr);
768 return key;
769}
770
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700771enum i40e_filter_state {
772 I40E_FILTER_INVALID = 0, /* Invalid state */
773 I40E_FILTER_NEW, /* New, not sent to FW yet */
774 I40E_FILTER_ACTIVE, /* Added to switch by FW */
775 I40E_FILTER_FAILED, /* Rejected by FW */
776 I40E_FILTER_REMOVE, /* To be removed */
777/* There is no 'removed' state; the filter struct is freed */
778};
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000779struct i40e_mac_filter {
Jacob Keller278e7d02016-10-05 09:30:37 -0700780 struct hlist_node hlist;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000781 u8 macaddr[ETH_ALEN];
782#define I40E_VLAN_ANY -1
783 s16 vlan;
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700784 enum i40e_filter_state state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000785};
786
Jacob Keller671889e2016-12-02 12:33:00 -0800787/* Wrapper structure to keep track of filters while we are preparing to send
788 * firmware commands. We cannot send firmware commands while holding a
789 * spinlock, since it might sleep. To avoid this, we wrap the added filters in
790 * a separate structure, which will track the state change and update the real
791 * filter while under lock. We can't simply hold the filters in a separate
792 * list, as this opens a window for a race condition when adding new MAC
793 * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
794 */
795struct i40e_new_mac_filter {
796 struct hlist_node hlist;
797 struct i40e_mac_filter *f;
798
799 /* Track future changes to state separately */
800 enum i40e_filter_state state;
801};
802
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000803struct i40e_veb {
804 struct i40e_pf *pf;
805 u16 idx;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700806 u16 veb_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000807 u16 seid;
808 u16 uplink_seid;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700809 u16 stats_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000810 u8 enabled_tc;
Neerav Parikh51616012015-02-06 08:52:14 +0000811 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000812 u16 flags;
813 u16 bw_limit;
814 u8 bw_max_quanta;
815 bool is_abs_credits;
816 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
817 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
818 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
819 struct kobject *kobj;
820 bool stat_offsets_loaded;
821 struct i40e_eth_stats stats;
822 struct i40e_eth_stats stats_offsets;
Neerav Parikhfe860af2015-07-10 19:36:02 -0400823 struct i40e_veb_tc_stats tc_stats;
824 struct i40e_veb_tc_stats tc_stats_offsets;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000825};
826
827/* struct that defines a VSI, associated with a dev */
828struct i40e_vsi {
829 struct net_device *netdev;
830 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
831 bool netdev_registered;
832 bool stat_offsets_loaded;
833
834 u32 current_netdev_flags;
Jacob Keller0da36b92017-04-19 09:25:55 -0400835 DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__);
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400836#define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
837#define I40E_VSI_FLAG_VEB_OWNER BIT(1)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000838 unsigned long flags;
839
Jacob Keller278e7d02016-10-05 09:30:37 -0700840 /* Per VSI lock to protect elements/hash (MAC filter) */
841 spinlock_t mac_filter_hash_lock;
842 /* Fixed size hash table with 2^8 buckets for MAC filters */
843 DECLARE_HASHTABLE(mac_filter_hash, 8);
Jacob Kellercbebb852016-10-05 09:30:40 -0700844 bool has_vlan_filter;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000845
846 /* VSI stats */
847 struct rtnl_link_stats64 net_stats;
848 struct rtnl_link_stats64 net_stats_offsets;
849 struct i40e_eth_stats eth_stats;
850 struct i40e_eth_stats eth_stats_offsets;
Joe Damato3b8428b2021-12-08 17:56:33 -0800851 u64 tx_restart;
852 u64 tx_busy;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400853 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400854 u64 tx_force_wb;
Joe Damato3b8428b2021-12-08 17:56:33 -0800855 u64 rx_buf_failed;
856 u64 rx_page_failed;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000857
Alexander Duyck9f65e152013-09-28 06:00:58 +0000858 /* These are containers of ring pointers, allocated at run-time */
859 struct i40e_ring **rx_rings;
860 struct i40e_ring **tx_rings;
Björn Töpel74608d12017-05-24 07:55:35 +0200861 struct i40e_ring **xdp_rings; /* XDP Tx rings */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000862
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700863 u32 active_filters;
864 u32 promisc_threshold;
865
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000866 u16 work_limit;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700867 u16 int_rate_limit; /* value in usecs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000868
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700869 u16 rss_table_size; /* HW RSS table size */
870 u16 rss_size; /* Allocated RSS queues */
871 u8 *rss_hkey_user; /* User configured hash keys */
872 u8 *rss_lut_user; /* User configured lookup table entries */
873
Anjali Singhai Jain5db4cb52015-02-24 06:58:49 +0000874
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000875 u16 max_frame;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000876 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000877
Björn Töpel0c8493d2017-05-24 07:55:34 +0200878 struct bpf_prog *xdp_prog;
879
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000880 /* List of q_vectors allocated to this VSI */
Alexander Duyck493fb302013-09-28 07:01:44 +0000881 struct i40e_q_vector **q_vectors;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000882 int num_q_vectors;
883 int base_vector;
Shannon Nelson63741842014-04-23 04:50:16 +0000884 bool irqs_ready;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000885
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700886 u16 seid; /* HW index of this VSI (absolute index) */
887 u16 id; /* VSI number */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000888 u16 uplink_seid;
889
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700890 u16 base_queue; /* vsi's first queue in hw array */
891 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
892 u16 req_queue_pairs; /* User requested queue pairs */
893 u16 num_queue_pairs; /* Used tx and rx pairs */
Maciej Fijalkowski15369ac2019-05-28 10:59:20 -0700894 u16 num_tx_desc;
895 u16 num_rx_desc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000896 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
Jesse Brandeburga1b5a242016-04-13 03:08:29 -0700897 s16 vf_id; /* Virtual function ID for SRIOV VSIs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000898
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700899 struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000900 struct i40e_tc_configuration tc_config;
901 struct i40e_aqc_vsi_properties_data info;
902
903 /* VSI BW limit (absolute across all TCs) */
904 u16 bw_limit; /* VSI BW Limit (0 = disabled) */
905 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
906
907 /* Relative TC credits across VSIs */
908 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
909 /* TC BW limit credits within VSI */
910 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
911 /* TC BW limit max quanta within VSI */
912 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
913
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700914 struct i40e_pf *back; /* Backreference to associated PF */
915 u16 idx; /* index in pf->vsi[] */
916 u16 veb_idx; /* index of VEB parent */
917 struct kobject *kobj; /* sysfs object */
918 bool current_isup; /* Sync 'link up' logging */
Filip Sadowski7ec9ba12016-11-08 13:05:13 -0800919 enum i40e_aq_link_speed current_speed; /* Sync link speed logging */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000920
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700921 /* channel specific fields */
922 u16 cnt_q_avail; /* num of queues available for channel usage */
923 u16 orig_rss_size;
924 u16 current_rss_size;
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700925 bool reconfig_rss;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700926
927 u16 next_base_queue; /* next queue to be used for channel setup */
928
929 struct list_head ch_list;
Amritha Nambiaraa5cb02a2017-10-27 02:35:40 -0700930 u16 tc_seid_map[I40E_MAX_TRAFFIC_CLASS];
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700931
Harshitha Ramamurthy1d8d80b2019-06-19 14:45:40 -0400932 /* macvlan fields */
933#define I40E_MAX_MACVLANS 128 /* Max HW vectors - 1 on FVL */
934#define I40E_MIN_MACVLAN_VECTORS 2 /* Min vectors to enable macvlans */
935 DECLARE_BITMAP(fwd_bitmask, I40E_MAX_MACVLANS);
936 struct list_head macvlan_list;
937 int macvlan_cnt;
938
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600939 void *priv; /* client driver data reference. */
940
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000941 /* VSI specific handlers */
942 irqreturn_t (*irq_handler)(int irq, void *data);
Björn Töpel44ddd4f2019-02-12 09:52:05 +0100943
944 unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled qps */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000945} ____cacheline_internodealigned_in_smp;
946
947struct i40e_netdev_priv {
948 struct i40e_vsi *vsi;
949};
950
Shiraz Saleemf4370a82021-05-21 10:11:20 -0700951extern struct ida i40e_client_ida;
952
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000953/* struct that defines an interrupt vector */
954struct i40e_q_vector {
955 struct i40e_vsi *vsi;
956
957 u16 v_idx; /* index in the vsi->q_vector array. */
958 u16 reg_idx; /* register index of the interrupt */
959
960 struct napi_struct napi;
961
962 struct i40e_ring_container rx;
963 struct i40e_ring_container tx;
964
Alexander Duycka0073a42017-12-29 08:52:19 -0500965 u8 itr_countdown; /* when 0 should adjust adaptive ITR */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000966 u8 num_ringpairs; /* total number of ring pairs in vector */
967
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000968 cpumask_t affinity_mask;
Alan Brady96db7762016-09-14 16:24:38 -0700969 struct irq_affinity_notify affinity_notify;
970
Alexander Duyck493fb302013-09-28 07:01:44 +0000971 struct rcu_head rcu; /* to avoid race with update stats on free */
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000972 char name[I40E_INT_NAME_STR_LEN];
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400973 bool arm_wb_state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000974} ____cacheline_internodealigned_in_smp;
975
976/* lan device */
977struct i40e_device {
978 struct list_head list;
979 struct i40e_pf *pf;
980};
981
982/**
Shannon Nelson6dec1012015-09-28 14:12:30 -0400983 * i40e_nvm_version_str - format the NVM version strings
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000984 * @hw: ptr to the hardware info
985 **/
Shannon Nelson6dec1012015-09-28 14:12:30 -0400986static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000987{
988 static char buf[32];
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400989 u32 full_ver;
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400990
991 full_ver = hw->nvm.oem_ver;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000992
Filip Sadowski5bbb2e22017-06-07 05:43:09 -0400993 if (hw->nvm.eetrack == I40E_OEM_EETRACK_ID) {
994 u8 gen, snap;
995 u16 release;
996
997 gen = (u8)(full_ver >> I40E_OEM_GEN_SHIFT);
998 snap = (u8)((full_ver & I40E_OEM_SNAP_MASK) >>
999 I40E_OEM_SNAP_SHIFT);
1000 release = (u16)(full_ver & I40E_OEM_RELEASE_MASK);
1001
1002 snprintf(buf, sizeof(buf), "%x.%x.%x", gen, snap, release);
1003 } else {
1004 u8 ver, patch;
1005 u16 build;
1006
1007 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
1008 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
1009 I40E_OEM_VER_BUILD_MASK);
1010 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
1011
1012 snprintf(buf, sizeof(buf),
1013 "%x.%02x 0x%x %d.%d.%d",
1014 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
1015 I40E_NVM_VERSION_HI_SHIFT,
1016 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
1017 I40E_NVM_VERSION_LO_SHIFT,
1018 hw->nvm.eetrack, ver, build, patch);
1019 }
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001020
1021 return buf;
1022}
1023
1024/**
1025 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
1026 * @netdev: the corresponding netdev
1027 *
1028 * Return the PF struct for the given netdev
1029 **/
1030static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
1031{
1032 struct i40e_netdev_priv *np = netdev_priv(netdev);
1033 struct i40e_vsi *vsi = np->vsi;
1034
1035 return vsi->back;
1036}
1037
1038static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
1039 irqreturn_t (*irq_handler)(int, void *))
1040{
1041 vsi->irq_handler = irq_handler;
1042}
1043
1044/**
Anjali Singhai Jain082def12014-04-09 05:59:00 +00001045 * i40e_get_fd_cnt_all - get the total FD filter space available
Jeff Kirsherb40c82e2015-02-27 09:18:34 +00001046 * @pf: pointer to the PF struct
Anjali Singhai Jain082def12014-04-09 05:59:00 +00001047 **/
1048static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
1049{
1050 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
1051}
1052
Jacob Keller36777d9f2017-03-07 15:05:23 -08001053/**
1054 * i40e_read_fd_input_set - reads value of flow director input set register
1055 * @pf: pointer to the PF struct
1056 * @addr: register addr
1057 *
1058 * This function reads value of flow director input set register
1059 * specified by 'addr' (which is specific to flow-type)
1060 **/
1061static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
1062{
1063 u64 val;
1064
1065 val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
1066 val <<= 32;
1067 val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
1068
1069 return val;
1070}
1071
Jacob Keller3bcee1e2017-02-06 14:38:46 -08001072/**
1073 * i40e_write_fd_input_set - writes value into flow director input set register
1074 * @pf: pointer to the PF struct
1075 * @addr: register addr
1076 * @val: value to be written
1077 *
1078 * This function writes specified value to the register specified by 'addr'.
1079 * This register is input set register based on flow-type.
1080 **/
1081static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
1082 u16 addr, u64 val)
1083{
1084 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
1085 (u32)(val >> 32));
1086 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
1087 (u32)(val & 0xFFFFFFFFULL));
1088}
1089
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001090/* needed by i40e_ethtool.c */
1091int i40e_up(struct i40e_vsi *vsi);
1092void i40e_down(struct i40e_vsi *vsi);
1093extern const char i40e_driver_name[];
Anjali Singhai Jain23326182013-11-26 10:49:22 +00001094void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
Maciej Sosin373149f2017-04-05 07:50:55 -04001095void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
Helin Zhang043dd652015-10-21 19:56:23 -04001096int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
1097int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
Alan Bradyf1582352016-08-24 11:33:46 -07001098void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
1099 u16 rss_table_size, u16 rss_size);
Anjali Singhai Jainfdf0e0b2015-03-31 00:45:05 -07001100struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
Alexander Duyck4b816442016-10-11 15:26:53 -07001101/**
1102 * i40e_find_vsi_by_type - Find and return Flow Director VSI
1103 * @pf: PF to search for VSI
1104 * @type: Value indicating type of VSI we are looking for
1105 **/
1106static inline struct i40e_vsi *
1107i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
1108{
1109 int i;
1110
1111 for (i = 0; i < pf->num_alloc_vsi; i++) {
1112 struct i40e_vsi *vsi = pf->vsi[i];
1113
1114 if (vsi && vsi->type == type)
1115 return vsi;
1116 }
1117
1118 return NULL;
1119}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001120void i40e_update_stats(struct i40e_vsi *vsi);
Dmitrii Golovanovf21fa062019-07-02 08:22:51 -04001121void i40e_update_veb_stats(struct i40e_veb *veb);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001122void i40e_update_eth_stats(struct i40e_vsi *vsi);
1123struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
1124int i40e_fetch_switch_configuration(struct i40e_pf *pf,
1125 bool printconfig);
1126
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +00001127int i40e_add_del_fdir(struct i40e_vsi *vsi,
1128 struct i40e_fdir_filter *input, bool add);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001129void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001130u32 i40e_get_current_fd_count(struct i40e_pf *pf);
1131u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
1132u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
1133u32 i40e_get_global_fd_count(struct i40e_pf *pf);
Anjali Singhai Jain7c3c2882014-02-14 02:14:38 +00001134bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001135void i40e_set_ethtool_ops(struct net_device *netdev);
1136struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
Jacob Keller6622f5c2016-10-05 09:30:32 -07001137 const u8 *macaddr, s16 vlan);
Jacob Keller148141b2016-11-11 12:39:36 -08001138void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
Jacob Keller6622f5c2016-10-05 09:30:32 -07001139void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
Jesse Brandeburg17652c62015-11-05 17:01:02 -08001140int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001141struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
1142 u16 uplink, u32 param1);
1143int i40e_vsi_release(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001144void i40e_service_event_schedule(struct i40e_pf *pf);
1145void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
1146 u8 *msg, u16 len);
1147
Harshitha Ramamurthyd0fda042018-04-20 01:41:39 -07001148int i40e_control_wait_tx_q(int seid, struct i40e_pf *pf, int pf_q, bool is_xdp,
1149 bool enable);
1150int i40e_control_wait_rx_q(struct i40e_pf *pf, int pf_q, bool enable);
Filip Sadowski3aa7b742016-10-11 15:26:58 -07001151int i40e_vsi_start_rings(struct i40e_vsi *vsi);
1152void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
Jacob Kellere4b433f2017-04-13 04:45:52 -04001153void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi);
1154int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +00001155int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001156struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
1157 u16 downlink_seid, u8 enabled_tc);
1158void i40e_veb_release(struct i40e_veb *veb);
1159
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001160int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001161int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001162void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
1163void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
1164void i40e_pf_reset_stats(struct i40e_pf *pf);
1165#ifdef CONFIG_DEBUG_FS
1166void i40e_dbg_pf_init(struct i40e_pf *pf);
1167void i40e_dbg_pf_exit(struct i40e_pf *pf);
1168void i40e_dbg_init(void);
1169void i40e_dbg_exit(void);
1170#else
1171static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
1172static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
1173static inline void i40e_dbg_init(void) {}
1174static inline void i40e_dbg_exit(void) {}
1175#endif /* CONFIG_DEBUG_FS*/
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001176/* needed by client drivers */
1177int i40e_lan_add_device(struct i40e_pf *pf);
1178int i40e_lan_del_device(struct i40e_pf *pf);
1179void i40e_client_subtask(struct i40e_pf *pf);
1180void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001181void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
1182void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
1183void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
Shiraz Saleemddbb8d52018-03-19 09:28:03 -07001184void i40e_client_update_msix_info(struct i40e_pf *pf);
Mitch Williams0ef2d5a2017-01-24 10:24:00 -08001185int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
Jesse Brandeburg02d109b2015-08-27 11:42:34 -04001186/**
1187 * i40e_irq_dynamic_enable - Enable default interrupt generation settings
1188 * @vsi: pointer to a vsi
1189 * @vector: enable a particular Hw Interrupt vector, without base_vector
1190 **/
1191static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
1192{
1193 struct i40e_pf *pf = vsi->back;
1194 struct i40e_hw *hw = &pf->hw;
1195 u32 val;
1196
1197 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1198 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1199 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1200 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
1201 /* skip the flush */
1202}
1203
Mitch Williams2ef28cf2013-11-28 06:39:32 +00001204void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
Jacob Kellerdbadbbe2017-09-07 08:05:49 -04001205void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001206int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
Greg Rose96664482015-02-06 08:52:13 +00001207int i40e_open(struct net_device *netdev);
Stefan Assmann08ca3872016-02-03 09:20:47 +01001208int i40e_close(struct net_device *netdev);
Elizabeth Kappler6c167f52014-02-15 07:41:38 +00001209int i40e_vsi_open(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001210void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
Jacob Keller9af52f62016-11-11 12:39:30 -08001211int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001212int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Keller9af52f62016-11-11 12:39:30 -08001213void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001214void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Kellerfeffdbe2016-11-11 12:39:35 -08001215struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
1216 const u8 *macaddr);
1217int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001218bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
Aleksandr Loktionov621650c2019-09-20 02:17:24 -07001219int i40e_count_filters(struct i40e_vsi *vsi);
Jacob Keller6622f5c2016-10-05 09:30:32 -07001220struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001221void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
Arkadiusz Kubalewski4b208ea2020-10-19 23:50:28 +00001222static inline bool i40e_is_sw_dcb(struct i40e_pf *pf)
1223{
1224 return !!(pf->flags & I40E_FLAG_DISABLE_FW_LLDP);
1225}
1226
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001227#ifdef CONFIG_I40E_DCB
1228void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
Neerav Parikh750fcbc2015-02-24 06:58:47 +00001229 struct i40e_dcbx_config *old_cfg,
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001230 struct i40e_dcbx_config *new_cfg);
1231void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
1232void i40e_dcbnl_setup(struct i40e_vsi *vsi);
1233bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
1234 struct i40e_dcbx_config *old_cfg,
1235 struct i40e_dcbx_config *new_cfg);
Arkadiusz Kubalewski4b208ea2020-10-19 23:50:28 +00001236int i40e_hw_dcb_config(struct i40e_pf *pf, struct i40e_dcbx_config *new_cfg);
1237int i40e_dcb_sw_default_config(struct i40e_pf *pf);
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001238#endif /* CONFIG_I40E_DCB */
Jacob Keller61189552017-05-03 10:29:01 -07001239void i40e_ptp_rx_hang(struct i40e_pf *pf);
Jacob Keller0bc07062017-05-03 10:29:02 -07001240void i40e_ptp_tx_hang(struct i40e_pf *pf);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001241void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
1242void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
1243void i40e_ptp_set_increment(struct i40e_pf *pf);
1244int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1245int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
Jacob Kellerbf4bf092019-02-12 13:56:24 -08001246void i40e_ptp_save_hw_time(struct i40e_pf *pf);
1247void i40e_ptp_restore_hw_time(struct i40e_pf *pf);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001248void i40e_ptp_init(struct i40e_pf *pf);
1249void i40e_ptp_stop(struct i40e_pf *pf);
Piotr Kwapulinski10507132021-07-20 16:23:48 -07001250int i40e_ptp_alloc_pins(struct i40e_pf *pf);
Eryk Rybak9e0a6032021-04-23 13:43:26 +02001251int i40e_update_adq_vsi_queues(struct i40e_vsi *vsi, int vsi_offset);
Neerav Parikh51616012015-02-06 08:52:14 +00001252int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
Shannon Nelson4fc8c672017-06-07 05:43:08 -04001253i40e_status i40e_get_partition_bw_setting(struct i40e_pf *pf);
1254i40e_status i40e_set_partition_bw_setting(struct i40e_pf *pf);
1255i40e_status i40e_commit_partition_bw_setting(struct i40e_pf *pf);
Matt Jaredc156f852015-08-27 11:42:39 -04001256void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001257
Damian Dybek1d963402018-12-19 06:45:38 -08001258void i40e_set_fec_in_flags(u8 fec_cfg, u32 *flags);
1259
Björn Töpel0c8493d2017-05-24 07:55:34 +02001260static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi)
1261{
Maxim Mikityanskiyb3873a52019-12-17 16:20:45 +00001262 return !!READ_ONCE(vsi->xdp_prog);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001263}
Amritha Nambiar8f88b302017-09-07 04:00:17 -07001264
1265int i40e_create_queue_channel(struct i40e_vsi *vsi, struct i40e_channel *ch);
Amritha Nambiar5ecae412017-09-07 04:00:27 -07001266int i40e_set_bw_limit(struct i40e_vsi *vsi, u16 seid, u64 max_tx_rate);
Avinash Dayanande284fc22018-01-23 08:51:06 -08001267int i40e_add_del_cloud_filter(struct i40e_vsi *vsi,
1268 struct i40e_cloud_filter *filter,
1269 bool add);
1270int i40e_add_del_cloud_filter_big_buf(struct i40e_vsi *vsi,
1271 struct i40e_cloud_filter *filter,
1272 bool add);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001273#endif /* _I40E_H_ */