blob: d3195b29d53c617025fb775aa018f53466797d0e [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_H_
28#define _I40E_H_
29
30#include <net/tcp.h>
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +000031#include <net/udp.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000032#include <linux/types.h>
33#include <linux/errno.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/aer.h>
37#include <linux/netdevice.h>
38#include <linux/ioport.h>
Mitch Williams2bc7ee82015-02-06 08:52:11 +000039#include <linux/iommu.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000040#include <linux/slab.h>
41#include <linux/list.h>
Jacob Keller278e7d02016-10-05 09:30:37 -070042#include <linux/hashtable.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000043#include <linux/string.h>
44#include <linux/in.h>
45#include <linux/ip.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000046#include <linux/sctp.h>
47#include <linux/pkt_sched.h>
48#include <linux/ipv6.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000049#include <net/checksum.h>
50#include <net/ip6_checksum.h>
51#include <linux/ethtool.h>
52#include <linux/if_vlan.h>
Neerav Parikh51616012015-02-06 08:52:14 +000053#include <linux/if_bridge.h>
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000054#include <linux/clocksource.h>
55#include <linux/net_tstamp.h>
56#include <linux/ptp_clock_kernel.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000057#include "i40e_type.h"
58#include "i40e_prototype.h"
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -060059#include "i40e_client.h"
Jesse Brandeburg55cdfd42017-05-11 11:23:10 -070060#include <linux/avf/virtchnl.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000061#include "i40e_virtchnl_pf.h"
62#include "i40e_txrx.h"
Neerav Parikh4e3b35b2014-01-17 15:36:37 -080063#include "i40e_dcb.h"
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000064
65/* Useful i40e defaults */
Jeff Kirsherc57c9952016-08-19 21:47:41 -070066#define I40E_MAX_VEB 16
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000067
Jeff Kirsherc57c9952016-08-19 21:47:41 -070068#define I40E_MAX_NUM_DESCRIPTORS 4096
69#define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
70#define I40E_DEFAULT_NUM_DESCRIPTORS 512
71#define I40E_REQ_DESCRIPTOR_MULTIPLE 32
72#define I40E_MIN_NUM_DESCRIPTORS 64
73#define I40E_MIN_MSIX 2
74#define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
Akeem Abodunrin7ac4b5c2016-09-12 14:18:37 -070075#define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040076/* max 16 qps */
77#define i40e_default_queues_per_vmdq(pf) \
78 (((pf)->flags & I40E_FLAG_RSS_AQ_CAPABLE) ? 4 : 1)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070079#define I40E_DEFAULT_QUEUES_PER_VF 4
80#define I40E_DEFAULT_QUEUES_PER_TC 1 /* should be a power of 2 */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040081#define i40e_pf_get_max_q_per_tc(pf) \
82 (((pf)->flags & I40E_FLAG_128_QP_RSS_CAPABLE) ? 128 : 64)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070083#define I40E_FDIR_RING 0
84#define I40E_FDIR_RING_COUNT 32
Jeff Kirsherc57c9952016-08-19 21:47:41 -070085#define I40E_MAX_AQ_BUF_SIZE 4096
86#define I40E_AQ_LEN 256
87#define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
88#define I40E_MAX_USER_PRIORITY 8
David Ertmanea6acb72016-09-20 07:10:50 -070089#define I40E_DEFAULT_TRAFFIC_CLASS BIT(0)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070090#define I40E_DEFAULT_MSG_ENABLE 4
91#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
92#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000093
Jeff Kirsherc57c9952016-08-19 21:47:41 -070094#define I40E_NVM_VERSION_LO_SHIFT 0
95#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
96#define I40E_NVM_VERSION_HI_SHIFT 12
97#define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
98#define I40E_OEM_VER_BUILD_MASK 0xffff
99#define I40E_OEM_VER_PATCH_MASK 0xff
100#define I40E_OEM_VER_BUILD_SHIFT 8
101#define I40E_OEM_VER_SHIFT 24
Kevin Scott06c0e392016-05-03 15:13:09 -0700102#define I40E_PHY_DEBUG_ALL \
103 (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
104 I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000105
106/* The values in here are decimal coded as hex as is the case in the NVM map*/
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700107#define I40E_CURRENT_NVM_VERSION_HI 0x2
108#define I40E_CURRENT_NVM_VERSION_LO 0x40
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000109
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700110#define I40E_RX_DESC(R, i) \
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700111 (&(((union i40e_32byte_rx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700112#define I40E_TX_DESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000113 (&(((struct i40e_tx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700114#define I40E_TX_CTXTDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000115 (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700116#define I40E_TX_FDIRDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000117 (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
118
119/* default to trying for four seconds */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700120#define I40E_TRY_LINK_TIMEOUT (4 * HZ)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000121
122/* driver state flags */
123enum i40e_state_t {
124 __I40E_TESTING,
125 __I40E_CONFIG_BUSY,
126 __I40E_CONFIG_DONE,
127 __I40E_DOWN,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000128 __I40E_SERVICE_SCHED,
129 __I40E_ADMINQ_EVENT_PENDING,
130 __I40E_MDD_EVENT_PENDING,
131 __I40E_VFLR_EVENT_PENDING,
132 __I40E_RESET_RECOVERY_PENDING,
133 __I40E_RESET_INTR_RECEIVED,
134 __I40E_REINIT_REQUESTED,
135 __I40E_PF_RESET_REQUESTED,
136 __I40E_CORE_RESET_REQUESTED,
137 __I40E_GLOBAL_RESET_REQUESTED,
Shannon Nelson7823fe32013-11-16 10:00:45 +0000138 __I40E_EMP_RESET_REQUESTED,
Anjali Singhai Jain9df42d12015-01-24 09:58:40 +0000139 __I40E_EMP_RESET_INTR_RECEIVED,
Shannon Nelson9007bcc2013-11-26 10:49:23 +0000140 __I40E_SUSPENDED,
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000141 __I40E_PTP_TX_IN_PROGRESS,
Shannon Nelson4eb3f762014-03-06 08:59:58 +0000142 __I40E_BAD_EEPROM,
Neerav Parikhb5d06f02014-06-03 23:50:17 +0000143 __I40E_DOWN_REQUESTED,
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000144 __I40E_FD_FLUSH_REQUESTED,
Anjali Singhai Jaina316f652014-07-12 07:28:25 +0000145 __I40E_RESET_FAILED,
Jacob Keller34807562017-04-13 04:45:53 -0400146 __I40E_PORT_SUSPENDED,
Mitch Williams3ba9bcb2015-01-09 11:18:15 +0000147 __I40E_VF_DISABLE,
Jacob Keller0da36b92017-04-19 09:25:55 -0400148 /* This must be last as it determines the size of the BITMAP */
149 __I40E_STATE_SIZE__,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000150};
151
Jacob Kellerd19cb642017-04-21 13:38:05 -0700152/* VSI state flags */
153enum i40e_vsi_state_t {
154 __I40E_VSI_DOWN,
155 __I40E_VSI_NEEDS_RESTART,
156 __I40E_VSI_SYNCING_FILTERS,
157 __I40E_VSI_OVERFLOW_PROMISC,
158 __I40E_VSI_REINIT_REQUESTED,
159 __I40E_VSI_DOWN_REQUESTED,
Jacob Keller0da36b92017-04-19 09:25:55 -0400160 /* This must be last as it determines the size of the BITMAP */
161 __I40E_VSI_STATE_SIZE__,
Jacob Kellerd19cb642017-04-21 13:38:05 -0700162};
163
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000164enum i40e_interrupt_policy {
165 I40E_INTERRUPT_BEST_CASE,
166 I40E_INTERRUPT_MEDIUM,
167 I40E_INTERRUPT_LOWEST
168};
169
170struct i40e_lump_tracking {
171 u16 num_entries;
172 u16 search_hint;
173 u16 list[0];
174#define I40E_PILE_VALID_BIT 0x8000
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600175#define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000176};
177
178#define I40E_DEFAULT_ATR_SAMPLE_RATE 20
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000179#define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
180#define I40E_FDIR_BUFFER_FULL_MARGIN 10
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000181#define I40E_FDIR_BUFFER_HEAD_ROOM 32
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000182#define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000183
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700184#define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
185#define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
186#define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
Mitch A Williamsb29e13b2015-03-05 04:14:40 +0000187
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000188enum i40e_fd_stat_idx {
189 I40E_FD_STAT_ATR,
190 I40E_FD_STAT_SB,
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400191 I40E_FD_STAT_ATR_TUNNEL,
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000192 I40E_FD_STAT_PF_COUNT
193};
194#define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
195#define I40E_FD_ATR_STAT_IDX(pf_id) \
196 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
197#define I40E_FD_SB_STAT_IDX(pf_id) \
198 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400199#define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
200 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000201
Jacob Kellere7930952017-02-06 14:38:49 -0800202/* The following structure contains the data parsed from the user-defined
203 * field of the ethtool_rx_flow_spec structure.
204 */
205struct i40e_rx_flow_userdef {
206 bool flex_filter;
207 u16 flex_word;
208 u16 flex_offset;
209};
210
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000211struct i40e_fdir_filter {
212 struct hlist_node fdir_node;
213 /* filter ipnut set */
214 u8 flow_type;
215 u8 ip4_proto;
Anjali Singhai Jain04b73bd2014-05-22 06:31:41 +0000216 /* TX packet view of src and dst */
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800217 __be32 dst_ip;
218 __be32 src_ip;
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000219 __be16 src_port;
220 __be16 dst_port;
221 __be32 sctp_v_tag;
Jacob Keller0e588de2017-02-06 14:38:50 -0800222
223 /* Flexible data to match within the packet payload */
224 __be16 flex_word;
225 u16 flex_offset;
226 bool flex_filter;
227
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000228 /* filter control */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000229 u16 q_index;
230 u8 flex_off;
231 u8 pctype;
232 u16 dest_vsi;
233 u8 dest_ctl;
234 u8 fd_status;
235 u16 cnt_index;
236 u32 fd_id;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000237};
238
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800239#define I40E_ETH_P_LLDP 0x88cc
240
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000241#define I40E_DCB_PRIO_TYPE_STRICT 0
242#define I40E_DCB_PRIO_TYPE_ETS 1
243#define I40E_DCB_STRICT_PRIO_CREDITS 127
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000244/* DCB per TC information data structure */
245struct i40e_tc_info {
246 u16 qoffset; /* Queue offset from base queue */
247 u16 qcount; /* Total Queues */
248 u8 netdev_tc; /* Netdev TC index if netdev associated */
249};
250
251/* TC configuration data structure */
252struct i40e_tc_configuration {
253 u8 numtc; /* Total number of enabled TCs */
254 u8 enabled_tc; /* TC map */
255 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
256};
257
Singhai, Anjali6a899022015-12-14 12:21:18 -0800258struct i40e_udp_port_config {
Jacob Kellerfe0b0cd2017-02-06 14:38:38 -0800259 /* AdminQ command interface expects port number in Host byte order */
Jacob Keller27826fd2017-04-19 09:25:50 -0400260 u16 port;
Singhai, Anjali6a899022015-12-14 12:21:18 -0800261 u8 type;
262};
263
Jacob Keller0e588de2017-02-06 14:38:50 -0800264/* macros related to FLX_PIT */
265#define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
266 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
267 I40E_PRTQF_FLX_PIT_FSIZE_MASK)
268#define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
269 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
270 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
271#define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
272 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
273 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
274#define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
275 I40E_FLEX_SET_FSIZE(fsize) | \
276 I40E_FLEX_SET_SRC_WORD(src))
277
278#define I40E_FLEX_PIT_GET_SRC(flex) (((flex) & \
279 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) >> \
280 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
281#define I40E_FLEX_PIT_GET_DST(flex) (((flex) & \
282 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) >> \
283 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
284#define I40E_FLEX_PIT_GET_FSIZE(flex) (((flex) & \
285 I40E_PRTQF_FLX_PIT_FSIZE_MASK) >> \
286 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
287
288#define I40E_MAX_FLEX_SRC_OFFSET 0x1F
289
290/* macros related to GLQF_ORT */
291#define I40E_ORT_SET_IDX(idx) (((idx) << \
292 I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
293 I40E_GLQF_ORT_PIT_INDX_MASK)
294
295#define I40E_ORT_SET_COUNT(count) (((count) << \
296 I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
297 I40E_GLQF_ORT_FIELD_CNT_MASK)
298
299#define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \
300 I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
301 I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
302
303#define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
304 I40E_ORT_SET_COUNT(count) | \
305 I40E_ORT_SET_PAYLOAD(payload))
306
307#define I40E_L3_GLQF_ORT_IDX 34
308#define I40E_L4_GLQF_ORT_IDX 35
309
310/* Flex PIT register index */
311#define I40E_FLEX_PIT_IDX_START_L2 0
312#define I40E_FLEX_PIT_IDX_START_L3 3
313#define I40E_FLEX_PIT_IDX_START_L4 6
314
315#define I40E_FLEX_PIT_TABLE_SIZE 3
316
317#define I40E_FLEX_DEST_UNUSED 63
318
319#define I40E_FLEX_INDEX_ENTRIES 8
320
321/* Flex MASK to disable all flexible entries */
322#define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
323 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
324 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
325 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
326
327struct i40e_flex_pit {
328 struct list_head list;
329 u16 src_offset;
330 u8 pit_index;
331};
332
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000333/* struct that defines the Ethernet device */
334struct i40e_pf {
335 struct pci_dev *pdev;
336 struct i40e_hw hw;
Jacob Keller0da36b92017-04-19 09:25:55 -0400337 DECLARE_BITMAP(state, __I40E_STATE_SIZE__);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000338 struct msix_entry *msix_entries;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000339 bool fc_autoneg_status;
340
341 u16 eeprom_version;
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000342 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000343 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
344 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000345 u16 num_req_vfs; /* num VFs requested for this VF */
346 u16 num_vf_qps; /* num queue pairs per VF */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000347 u16 num_lan_qps; /* num lan queues this PF has set up */
348 u16 num_lan_msix; /* num queue vectors for the base PF vsi */
Tushar Davea70e4072016-05-16 12:40:53 -0700349 u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600350 u16 num_iwarp_msix; /* num of iwarp vectors for this PF */
351 int iwarp_base_vector;
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000352 int queues_left; /* queues left unclaimed */
Helin Zhangacd65442015-10-26 19:44:28 -0400353 u16 alloc_rss_size; /* allocated RSS queues */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000354 u16 rss_size_max; /* HW defined max RSS queues */
355 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
Mitch Williams505682c2014-05-20 08:01:37 +0000356 u16 num_alloc_vsi; /* num VSIs this driver supports */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000357 u8 atr_sample_rate;
Shannon Nelson8e2773a2013-11-28 06:39:22 +0000358 bool wol_en;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000359
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000360 struct hlist_head fdir_filter_list;
361 u16 fdir_pf_active_filters;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000362 unsigned long fd_flush_timestamp;
Anjali Singhai Jain60793f4a2014-07-09 07:46:23 +0000363 u32 fd_flush_cnt;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000364 u32 fd_add_err;
365 u32 fd_atr_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800366
367 /* Book-keeping of side-band filter count per flow-type.
368 * This is used to detect and handle input set changes for
369 * respective flow-type.
370 */
371 u16 fd_tcp4_filter_cnt;
372 u16 fd_udp4_filter_cnt;
Jacob Kellerf223c872017-02-06 14:38:51 -0800373 u16 fd_sctp4_filter_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800374 u16 fd_ip4_filter_cnt;
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000375
Jacob Keller0e588de2017-02-06 14:38:50 -0800376 /* Flexible filter table values that need to be programmed into
377 * hardware, which expects L3 and L4 to be programmed separately. We
378 * need to ensure that the values are in ascended order and don't have
379 * duplicates, so we track each L3 and L4 values in separate lists.
380 */
381 struct list_head l3_flex_pit_list;
382 struct list_head l4_flex_pit_list;
383
Singhai, Anjali6a899022015-12-14 12:21:18 -0800384 struct i40e_udp_port_config udp_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
385 u16 pending_udp_bitmap;
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +0000386
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000387 enum i40e_interrupt_policy int_policy;
388 u16 rx_itr_default;
389 u16 tx_itr_default;
Jesse Brandeburg71e61632015-02-27 09:15:22 +0000390 u32 msg_enable;
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000391 char int_name[I40E_INT_NAME_STR_LEN];
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000392 u16 adminq_work_limit; /* num of admin receive queue desc to process */
Shannon Nelson21536712014-10-25 10:35:25 +0000393 unsigned long service_timer_period;
394 unsigned long service_timer_previous;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000395 struct timer_list service_timer;
396 struct work_struct service_task;
397
398 u64 flags;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400399#define I40E_FLAG_RX_CSUM_ENABLED BIT_ULL(1)
400#define I40E_FLAG_MSI_ENABLED BIT_ULL(2)
401#define I40E_FLAG_MSIX_ENABLED BIT_ULL(3)
Jacob Keller6964e532017-06-12 15:38:36 -0700402#define I40E_FLAG_HW_ATR_EVICT_ENABLED BIT_ULL(4)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400403#define I40E_FLAG_RSS_ENABLED BIT_ULL(6)
404#define I40E_FLAG_VMDQ_ENABLED BIT_ULL(7)
Anjali Singhai Jaind502ce02015-06-05 12:20:26 -0400405#define I40E_FLAG_IWARP_ENABLED BIT_ULL(10)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400406#define I40E_FLAG_FILTER_SYNC BIT_ULL(15)
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600407#define I40E_FLAG_SERVICE_CLIENT_REQUESTED BIT_ULL(16)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400408#define I40E_FLAG_SRIOV_ENABLED BIT_ULL(19)
409#define I40E_FLAG_DCB_ENABLED BIT_ULL(20)
410#define I40E_FLAG_FD_SB_ENABLED BIT_ULL(21)
411#define I40E_FLAG_FD_ATR_ENABLED BIT_ULL(22)
Jacob Keller47994c12017-04-19 09:25:57 -0400412#define I40E_FLAG_FD_SB_AUTO_DISABLED BIT_ULL(23)
413#define I40E_FLAG_FD_ATR_AUTO_DISABLED BIT_ULL(24)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400414#define I40E_FLAG_PTP BIT_ULL(25)
415#define I40E_FLAG_MFP_ENABLED BIT_ULL(26)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800416#define I40E_FLAG_UDP_FILTER_SYNC BIT_ULL(27)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400417#define I40E_FLAG_PORT_ID_VALID BIT_ULL(28)
418#define I40E_FLAG_DCB_CAPABLE BIT_ULL(29)
Anjali Singhai Jaind502ce02015-06-05 12:20:26 -0400419#define I40E_FLAG_RSS_AQ_CAPABLE BIT_ULL(31)
420#define I40E_FLAG_HW_ATR_EVICT_CAPABLE BIT_ULL(32)
421#define I40E_FLAG_OUTER_UDP_CSUM_CAPABLE BIT_ULL(33)
422#define I40E_FLAG_128_QP_RSS_CAPABLE BIT_ULL(34)
423#define I40E_FLAG_WB_ON_ITR_CAPABLE BIT_ULL(35)
Anjali Singhai Jaind1a8d272015-07-23 16:54:40 -0400424#define I40E_FLAG_VEB_STATS_ENABLED BIT_ULL(37)
Anjali Singhai Jaind502ce02015-06-05 12:20:26 -0400425#define I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT_ULL(38)
Shannon Nelson9ac77262015-08-27 11:42:40 -0400426#define I40E_FLAG_LINK_POLLING_ENABLED BIT_ULL(39)
Anjali Singhai Jainfc608612015-05-08 15:35:57 -0700427#define I40E_FLAG_VEB_MODE_ENABLED BIT_ULL(40)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800428#define I40E_FLAG_GENEVE_OFFLOAD_CAPABLE BIT_ULL(41)
Anjali Singhai Jain3fced532015-09-03 17:18:59 -0400429#define I40E_FLAG_NO_PCI_LINK_CHECK BIT_ULL(42)
Catherine Sullivan48b18042015-12-09 15:50:25 -0800430#define I40E_FLAG_100M_SGMII_CAPABLE BIT_ULL(43)
Anjali Singhai Jain8eed76f2015-12-09 15:50:31 -0800431#define I40E_FLAG_RESTART_AUTONEG BIT_ULL(44)
Neerav Parikhf1bbad32016-01-13 16:51:39 -0800432#define I40E_FLAG_NO_DCB_SUPPORT BIT_ULL(45)
433#define I40E_FLAG_USE_SET_LLDP_MIB BIT_ULL(46)
434#define I40E_FLAG_STOP_FW_LLDP BIT_ULL(47)
Henry Tieman4f9b4302016-11-08 13:05:18 -0800435#define I40E_FLAG_PHY_CONTROLS_LEDS BIT_ULL(48)
Sowmini Varadhanb499ffb2015-12-07 15:06:34 -0500436#define I40E_FLAG_PF_MAC BIT_ULL(50)
Anjali Singhai Jainb5569892016-05-03 15:13:12 -0700437#define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT_ULL(51)
Harshitha Ramamurthy4ad9f4f2016-11-08 13:05:09 -0800438#define I40E_FLAG_HAVE_CRT_RETIMER BIT_ULL(52)
Jacob Keller1e28e862016-11-11 12:39:25 -0800439#define I40E_FLAG_PTP_L4_CAPABLE BIT_ULL(53)
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800440#define I40E_FLAG_CLIENT_RESET BIT_ULL(54)
Harshitha Ramamurthyae136702016-12-12 15:44:16 -0800441#define I40E_FLAG_TEMP_LINK_POLLING BIT_ULL(55)
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800442#define I40E_FLAG_CLIENT_L2_CHANGE BIT_ULL(56)
443#define I40E_FLAG_WOL_MC_MAGIC_PKT_WAKE BIT_ULL(57)
Alexander Duyckc424d4a2017-03-14 10:15:26 -0700444#define I40E_FLAG_LEGACY_RX BIT_ULL(58)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000445
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800446 struct i40e_client_instance *cinst;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000447 bool stat_offsets_loaded;
448 struct i40e_hw_port_stats stats;
449 struct i40e_hw_port_stats stats_offsets;
450 u32 tx_timeout_count;
451 u32 tx_timeout_recovery_level;
452 unsigned long tx_timeout_last_recovery;
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000453 u32 tx_sluggish_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000454 u32 hw_csum_rx_error;
455 u32 led_status;
456 u16 corer_count; /* Core reset count */
457 u16 globr_count; /* Global reset count */
458 u16 empr_count; /* EMP reset count */
459 u16 pfr_count; /* PF reset count */
Shannon Nelsoncd92e722013-11-16 10:00:44 +0000460 u16 sw_int_count; /* SW interrupt count */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000461
462 struct mutex switch_mutex;
463 u16 lan_vsi; /* our default LAN VSI */
464 u16 lan_veb; /* initial relay, if exists */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700465#define I40E_NO_VEB 0xffff
466#define I40E_NO_VSI 0xffff
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000467 u16 next_vsi; /* Next unallocated VSI - 0-based! */
468 struct i40e_vsi **vsi;
469 struct i40e_veb *veb[I40E_MAX_VEB];
470
471 struct i40e_lump_tracking *qp_pile;
472 struct i40e_lump_tracking *irq_pile;
473
474 /* switch config info */
475 u16 pf_seid;
476 u16 main_vsi_seid;
477 u16 mac_seid;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000478 struct kobject *switch_kobj;
479#ifdef CONFIG_DEBUG_FS
480 struct dentry *i40e_dbg_pf;
481#endif /* CONFIG_DEBUG_FS */
Anjali Singhai Jain92faef82015-07-28 13:02:00 -0400482 bool cur_promisc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000483
Anjali Singhai Jain93cd7652013-11-20 10:03:01 +0000484 u16 instance; /* A unique number per i40e_pf instance in the system */
485
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000486 /* sr-iov config info */
487 struct i40e_vf *vf;
488 int num_alloc_vfs; /* actual number of VFs allocated */
489 u32 vf_aq_requests;
Mitch Williams1d0a4ad2015-12-23 12:05:48 -0800490 u32 arq_overflows; /* Not fatal, possibly indicative of problems */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000491
492 /* DCBx/DCBNL capability for PF that indicates
493 * whether DCBx is managed by firmware or host
494 * based agent (LLDPAD). Also, indicates what
495 * flavor of DCBx protocol (IEEE/CEE) is supported
496 * by the device. For now we're supporting IEEE
497 * mode only.
498 */
499 u16 dcbx_cap;
500
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000501 struct i40e_filter_control_settings filter_settings;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000502
503 struct ptp_clock *ptp_clock;
504 struct ptp_clock_info ptp_caps;
505 struct sk_buff *ptp_tx_skb;
Jacob Keller0bc07062017-05-03 10:29:02 -0700506 unsigned long ptp_tx_start;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000507 struct hwtstamp_config tstamp_config;
Jacob Keller19551262016-10-05 09:30:43 -0700508 struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000509 u64 ptp_base_adj;
510 u32 tx_hwtstamp_timeouts;
Jacob Keller2955fac2017-05-03 10:28:58 -0700511 u32 tx_hwtstamp_skipped;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000512 u32 rx_hwtstamp_cleared;
Jacob Keller12490502016-10-05 09:30:44 -0700513 u32 latch_event_flags;
514 spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
515 unsigned long latch_events[4];
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000516 bool ptp_tx;
517 bool ptp_rx;
Helin Zhangacd65442015-10-26 19:44:28 -0400518 u16 rss_table_size; /* HW RSS table size */
Greg Rosef4492db2015-02-06 08:52:12 +0000519 /* These are only valid in NPAR modes */
520 u32 npar_max_bw;
521 u32 npar_min_bw;
Shannon Nelson2ac8b672015-07-23 16:54:37 -0400522
523 u32 ioremap_len;
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400524 u32 fd_inv;
Carolyn Wyborny31b606d2016-02-17 16:12:12 -0800525 u16 phy_led_val;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000526};
527
Jacob Keller278e7d02016-10-05 09:30:37 -0700528/**
529 * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
530 * @macaddr: the MAC Address as the base key
531 *
532 * Simply copies the address and returns it as a u64 for hashing
533 **/
534static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
535{
536 u64 key = 0;
537
538 ether_addr_copy((u8 *)&key, macaddr);
539 return key;
540}
541
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700542enum i40e_filter_state {
543 I40E_FILTER_INVALID = 0, /* Invalid state */
544 I40E_FILTER_NEW, /* New, not sent to FW yet */
545 I40E_FILTER_ACTIVE, /* Added to switch by FW */
546 I40E_FILTER_FAILED, /* Rejected by FW */
547 I40E_FILTER_REMOVE, /* To be removed */
548/* There is no 'removed' state; the filter struct is freed */
549};
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000550struct i40e_mac_filter {
Jacob Keller278e7d02016-10-05 09:30:37 -0700551 struct hlist_node hlist;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000552 u8 macaddr[ETH_ALEN];
553#define I40E_VLAN_ANY -1
554 s16 vlan;
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700555 enum i40e_filter_state state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000556};
557
Jacob Keller671889e2016-12-02 12:33:00 -0800558/* Wrapper structure to keep track of filters while we are preparing to send
559 * firmware commands. We cannot send firmware commands while holding a
560 * spinlock, since it might sleep. To avoid this, we wrap the added filters in
561 * a separate structure, which will track the state change and update the real
562 * filter while under lock. We can't simply hold the filters in a separate
563 * list, as this opens a window for a race condition when adding new MAC
564 * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
565 */
566struct i40e_new_mac_filter {
567 struct hlist_node hlist;
568 struct i40e_mac_filter *f;
569
570 /* Track future changes to state separately */
571 enum i40e_filter_state state;
572};
573
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000574struct i40e_veb {
575 struct i40e_pf *pf;
576 u16 idx;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700577 u16 veb_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000578 u16 seid;
579 u16 uplink_seid;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700580 u16 stats_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000581 u8 enabled_tc;
Neerav Parikh51616012015-02-06 08:52:14 +0000582 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000583 u16 flags;
584 u16 bw_limit;
585 u8 bw_max_quanta;
586 bool is_abs_credits;
587 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
588 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
589 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
590 struct kobject *kobj;
591 bool stat_offsets_loaded;
592 struct i40e_eth_stats stats;
593 struct i40e_eth_stats stats_offsets;
Neerav Parikhfe860af2015-07-10 19:36:02 -0400594 struct i40e_veb_tc_stats tc_stats;
595 struct i40e_veb_tc_stats tc_stats_offsets;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000596};
597
598/* struct that defines a VSI, associated with a dev */
599struct i40e_vsi {
600 struct net_device *netdev;
601 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
602 bool netdev_registered;
603 bool stat_offsets_loaded;
604
605 u32 current_netdev_flags;
Jacob Keller0da36b92017-04-19 09:25:55 -0400606 DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__);
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400607#define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
608#define I40E_VSI_FLAG_VEB_OWNER BIT(1)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000609 unsigned long flags;
610
Jacob Keller278e7d02016-10-05 09:30:37 -0700611 /* Per VSI lock to protect elements/hash (MAC filter) */
612 spinlock_t mac_filter_hash_lock;
613 /* Fixed size hash table with 2^8 buckets for MAC filters */
614 DECLARE_HASHTABLE(mac_filter_hash, 8);
Jacob Kellercbebb852016-10-05 09:30:40 -0700615 bool has_vlan_filter;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000616
617 /* VSI stats */
618 struct rtnl_link_stats64 net_stats;
619 struct rtnl_link_stats64 net_stats_offsets;
620 struct i40e_eth_stats eth_stats;
621 struct i40e_eth_stats eth_stats_offsets;
622 u32 tx_restart;
623 u32 tx_busy;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400624 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400625 u64 tx_force_wb;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000626 u32 rx_buf_failed;
627 u32 rx_page_failed;
628
Alexander Duyck9f65e152013-09-28 06:00:58 +0000629 /* These are containers of ring pointers, allocated at run-time */
630 struct i40e_ring **rx_rings;
631 struct i40e_ring **tx_rings;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000632
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700633 u32 active_filters;
634 u32 promisc_threshold;
635
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000636 u16 work_limit;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700637 u16 int_rate_limit; /* value in usecs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000638
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700639 u16 rss_table_size; /* HW RSS table size */
640 u16 rss_size; /* Allocated RSS queues */
641 u8 *rss_hkey_user; /* User configured hash keys */
642 u8 *rss_lut_user; /* User configured lookup table entries */
643
Anjali Singhai Jain5db4cb52015-02-24 06:58:49 +0000644
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000645 u16 max_frame;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000646 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000647
Björn Töpel0c8493d2017-05-24 07:55:34 +0200648 struct bpf_prog *xdp_prog;
649
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000650 /* List of q_vectors allocated to this VSI */
Alexander Duyck493fb302013-09-28 07:01:44 +0000651 struct i40e_q_vector **q_vectors;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000652 int num_q_vectors;
653 int base_vector;
Shannon Nelson63741842014-04-23 04:50:16 +0000654 bool irqs_ready;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000655
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700656 u16 seid; /* HW index of this VSI (absolute index) */
657 u16 id; /* VSI number */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000658 u16 uplink_seid;
659
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700660 u16 base_queue; /* vsi's first queue in hw array */
661 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
662 u16 req_queue_pairs; /* User requested queue pairs */
663 u16 num_queue_pairs; /* Used tx and rx pairs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000664 u16 num_desc;
665 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
Jesse Brandeburga1b5a242016-04-13 03:08:29 -0700666 s16 vf_id; /* Virtual function ID for SRIOV VSIs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000667
668 struct i40e_tc_configuration tc_config;
669 struct i40e_aqc_vsi_properties_data info;
670
671 /* VSI BW limit (absolute across all TCs) */
672 u16 bw_limit; /* VSI BW Limit (0 = disabled) */
673 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
674
675 /* Relative TC credits across VSIs */
676 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
677 /* TC BW limit credits within VSI */
678 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
679 /* TC BW limit max quanta within VSI */
680 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
681
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700682 struct i40e_pf *back; /* Backreference to associated PF */
683 u16 idx; /* index in pf->vsi[] */
684 u16 veb_idx; /* index of VEB parent */
685 struct kobject *kobj; /* sysfs object */
686 bool current_isup; /* Sync 'link up' logging */
Filip Sadowski7ec9ba12016-11-08 13:05:13 -0800687 enum i40e_aq_link_speed current_speed; /* Sync link speed logging */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000688
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600689 void *priv; /* client driver data reference. */
690
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000691 /* VSI specific handlers */
692 irqreturn_t (*irq_handler)(int irq, void *data);
693} ____cacheline_internodealigned_in_smp;
694
695struct i40e_netdev_priv {
696 struct i40e_vsi *vsi;
697};
698
699/* struct that defines an interrupt vector */
700struct i40e_q_vector {
701 struct i40e_vsi *vsi;
702
703 u16 v_idx; /* index in the vsi->q_vector array. */
704 u16 reg_idx; /* register index of the interrupt */
705
706 struct napi_struct napi;
707
708 struct i40e_ring_container rx;
709 struct i40e_ring_container tx;
710
711 u8 num_ringpairs; /* total number of ring pairs in vector */
712
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000713 cpumask_t affinity_mask;
Alan Brady96db7762016-09-14 16:24:38 -0700714 struct irq_affinity_notify affinity_notify;
715
Alexander Duyck493fb302013-09-28 07:01:44 +0000716 struct rcu_head rcu; /* to avoid race with update stats on free */
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000717 char name[I40E_INT_NAME_STR_LEN];
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400718 bool arm_wb_state;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400719#define ITR_COUNTDOWN_START 100
720 u8 itr_countdown; /* when 0 should adjust ITR */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000721} ____cacheline_internodealigned_in_smp;
722
723/* lan device */
724struct i40e_device {
725 struct list_head list;
726 struct i40e_pf *pf;
727};
728
729/**
Shannon Nelson6dec1012015-09-28 14:12:30 -0400730 * i40e_nvm_version_str - format the NVM version strings
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000731 * @hw: ptr to the hardware info
732 **/
Shannon Nelson6dec1012015-09-28 14:12:30 -0400733static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000734{
735 static char buf[32];
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400736 u32 full_ver;
737 u8 ver, patch;
738 u16 build;
739
740 full_ver = hw->nvm.oem_ver;
741 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800742 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
743 I40E_OEM_VER_BUILD_MASK);
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400744 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000745
746 snprintf(buf, sizeof(buf),
Carolyn Wybornyf0b44442015-08-31 19:54:49 -0400747 "%x.%02x 0x%x %d.%d.%d",
Jesse Brandeburgff803012014-02-06 05:51:12 +0000748 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
749 I40E_NVM_VERSION_HI_SHIFT,
750 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
751 I40E_NVM_VERSION_LO_SHIFT,
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400752 hw->nvm.eetrack, ver, build, patch);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000753
754 return buf;
755}
756
757/**
758 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
759 * @netdev: the corresponding netdev
760 *
761 * Return the PF struct for the given netdev
762 **/
763static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
764{
765 struct i40e_netdev_priv *np = netdev_priv(netdev);
766 struct i40e_vsi *vsi = np->vsi;
767
768 return vsi->back;
769}
770
771static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
772 irqreturn_t (*irq_handler)(int, void *))
773{
774 vsi->irq_handler = irq_handler;
775}
776
777/**
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000778 * i40e_get_fd_cnt_all - get the total FD filter space available
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000779 * @pf: pointer to the PF struct
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000780 **/
781static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
782{
783 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
784}
785
Jacob Keller36777d9f2017-03-07 15:05:23 -0800786/**
787 * i40e_read_fd_input_set - reads value of flow director input set register
788 * @pf: pointer to the PF struct
789 * @addr: register addr
790 *
791 * This function reads value of flow director input set register
792 * specified by 'addr' (which is specific to flow-type)
793 **/
794static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
795{
796 u64 val;
797
798 val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
799 val <<= 32;
800 val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
801
802 return val;
803}
804
Jacob Keller3bcee1e2017-02-06 14:38:46 -0800805/**
806 * i40e_write_fd_input_set - writes value into flow director input set register
807 * @pf: pointer to the PF struct
808 * @addr: register addr
809 * @val: value to be written
810 *
811 * This function writes specified value to the register specified by 'addr'.
812 * This register is input set register based on flow-type.
813 **/
814static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
815 u16 addr, u64 val)
816{
817 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
818 (u32)(val >> 32));
819 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
820 (u32)(val & 0xFFFFFFFFULL));
821}
822
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000823/* needed by i40e_ethtool.c */
824int i40e_up(struct i40e_vsi *vsi);
825void i40e_down(struct i40e_vsi *vsi);
826extern const char i40e_driver_name[];
827extern const char i40e_driver_version_str[];
Anjali Singhai Jain23326182013-11-26 10:49:22 +0000828void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
Maciej Sosin373149f2017-04-05 07:50:55 -0400829void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
Helin Zhang043dd652015-10-21 19:56:23 -0400830int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
831int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
Alan Bradyf1582352016-08-24 11:33:46 -0700832void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
833 u16 rss_table_size, u16 rss_size);
Anjali Singhai Jainfdf0e0b2015-03-31 00:45:05 -0700834struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
Alexander Duyck4b816442016-10-11 15:26:53 -0700835/**
836 * i40e_find_vsi_by_type - Find and return Flow Director VSI
837 * @pf: PF to search for VSI
838 * @type: Value indicating type of VSI we are looking for
839 **/
840static inline struct i40e_vsi *
841i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
842{
843 int i;
844
845 for (i = 0; i < pf->num_alloc_vsi; i++) {
846 struct i40e_vsi *vsi = pf->vsi[i];
847
848 if (vsi && vsi->type == type)
849 return vsi;
850 }
851
852 return NULL;
853}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000854void i40e_update_stats(struct i40e_vsi *vsi);
855void i40e_update_eth_stats(struct i40e_vsi *vsi);
856struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
857int i40e_fetch_switch_configuration(struct i40e_pf *pf,
858 bool printconfig);
859
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000860int i40e_add_del_fdir(struct i40e_vsi *vsi,
861 struct i40e_fdir_filter *input, bool add);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000862void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000863u32 i40e_get_current_fd_count(struct i40e_pf *pf);
864u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
865u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
866u32 i40e_get_global_fd_count(struct i40e_pf *pf);
Anjali Singhai Jain7c3c2882014-02-14 02:14:38 +0000867bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000868void i40e_set_ethtool_ops(struct net_device *netdev);
869struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
Jacob Keller6622f5c2016-10-05 09:30:32 -0700870 const u8 *macaddr, s16 vlan);
Jacob Keller148141b2016-11-11 12:39:36 -0800871void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
Jacob Keller6622f5c2016-10-05 09:30:32 -0700872void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
Jesse Brandeburg17652c62015-11-05 17:01:02 -0800873int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000874struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
875 u16 uplink, u32 param1);
876int i40e_vsi_release(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600877void i40e_service_event_schedule(struct i40e_pf *pf);
878void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
879 u8 *msg, u16 len);
880
Filip Sadowski3aa7b742016-10-11 15:26:58 -0700881int i40e_vsi_start_rings(struct i40e_vsi *vsi);
882void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
Jacob Kellere4b433f2017-04-13 04:45:52 -0400883void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi);
884int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000885int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000886struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
887 u16 downlink_seid, u8 enabled_tc);
888void i40e_veb_release(struct i40e_veb *veb);
889
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800890int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800891int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000892void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
893void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
894void i40e_pf_reset_stats(struct i40e_pf *pf);
895#ifdef CONFIG_DEBUG_FS
896void i40e_dbg_pf_init(struct i40e_pf *pf);
897void i40e_dbg_pf_exit(struct i40e_pf *pf);
898void i40e_dbg_init(void);
899void i40e_dbg_exit(void);
900#else
901static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
902static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
903static inline void i40e_dbg_init(void) {}
904static inline void i40e_dbg_exit(void) {}
905#endif /* CONFIG_DEBUG_FS*/
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600906/* needed by client drivers */
907int i40e_lan_add_device(struct i40e_pf *pf);
908int i40e_lan_del_device(struct i40e_pf *pf);
909void i40e_client_subtask(struct i40e_pf *pf);
910void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600911void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
912void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
913void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800914int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
Jesse Brandeburg02d109b2015-08-27 11:42:34 -0400915/**
916 * i40e_irq_dynamic_enable - Enable default interrupt generation settings
917 * @vsi: pointer to a vsi
918 * @vector: enable a particular Hw Interrupt vector, without base_vector
919 **/
920static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
921{
922 struct i40e_pf *pf = vsi->back;
923 struct i40e_hw *hw = &pf->hw;
924 u32 val;
925
Jesse Brandeburg40d72a52016-01-13 16:51:45 -0800926 /* definitely clear the PBA here, as this function is meant to
927 * clean out all previous interrupts AND enable the interrupt
928 */
Jesse Brandeburg02d109b2015-08-27 11:42:34 -0400929 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
930 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
931 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
932 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
933 /* skip the flush */
934}
935
Mitch Williams2ef28cf2013-11-28 06:39:32 +0000936void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
Jesse Brandeburg40d72a52016-01-13 16:51:45 -0800937void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf, bool clearpba);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000938int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
Greg Rose96664482015-02-06 08:52:13 +0000939int i40e_open(struct net_device *netdev);
Stefan Assmann08ca3872016-02-03 09:20:47 +0100940int i40e_close(struct net_device *netdev);
Elizabeth Kappler6c167f52014-02-15 07:41:38 +0000941int i40e_vsi_open(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000942void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
Jacob Keller9af52f62016-11-11 12:39:30 -0800943int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -0800944int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Keller9af52f62016-11-11 12:39:30 -0800945void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -0800946void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Kellerfeffdbe2016-11-11 12:39:35 -0800947struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
948 const u8 *macaddr);
949int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000950bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
Jacob Keller6622f5c2016-10-05 09:30:32 -0700951struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000952void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800953#ifdef CONFIG_I40E_DCB
954void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
Neerav Parikh750fcbc2015-02-24 06:58:47 +0000955 struct i40e_dcbx_config *old_cfg,
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800956 struct i40e_dcbx_config *new_cfg);
957void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
958void i40e_dcbnl_setup(struct i40e_vsi *vsi);
959bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
960 struct i40e_dcbx_config *old_cfg,
961 struct i40e_dcbx_config *new_cfg);
962#endif /* CONFIG_I40E_DCB */
Jacob Keller61189552017-05-03 10:29:01 -0700963void i40e_ptp_rx_hang(struct i40e_pf *pf);
Jacob Keller0bc07062017-05-03 10:29:02 -0700964void i40e_ptp_tx_hang(struct i40e_pf *pf);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000965void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
966void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
967void i40e_ptp_set_increment(struct i40e_pf *pf);
968int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
969int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
970void i40e_ptp_init(struct i40e_pf *pf);
971void i40e_ptp_stop(struct i40e_pf *pf);
Neerav Parikh51616012015-02-06 08:52:14 +0000972int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
Greg Rosef4492db2015-02-06 08:52:12 +0000973i40e_status i40e_get_npar_bw_setting(struct i40e_pf *pf);
974i40e_status i40e_set_npar_bw_setting(struct i40e_pf *pf);
975i40e_status i40e_commit_npar_bw_setting(struct i40e_pf *pf);
Matt Jaredc156f852015-08-27 11:42:39 -0400976void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
Björn Töpel0c8493d2017-05-24 07:55:34 +0200977
978static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi)
979{
980 return !!vsi->xdp_prog;
981}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000982#endif /* _I40E_H_ */