blob: 36d9401a62589b894471ace383320041af4a0abf [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Shannon Nelson4fc8c672017-06-07 05:43:08 -04004 * Copyright(c) 2013 - 2017 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_H_
28#define _I40E_H_
29
30#include <net/tcp.h>
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +000031#include <net/udp.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000032#include <linux/types.h>
33#include <linux/errno.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/aer.h>
37#include <linux/netdevice.h>
38#include <linux/ioport.h>
Mitch Williams2bc7ee82015-02-06 08:52:11 +000039#include <linux/iommu.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000040#include <linux/slab.h>
41#include <linux/list.h>
Jacob Keller278e7d02016-10-05 09:30:37 -070042#include <linux/hashtable.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000043#include <linux/string.h>
44#include <linux/in.h>
45#include <linux/ip.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000046#include <linux/sctp.h>
47#include <linux/pkt_sched.h>
48#include <linux/ipv6.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000049#include <net/checksum.h>
50#include <net/ip6_checksum.h>
51#include <linux/ethtool.h>
52#include <linux/if_vlan.h>
Neerav Parikh51616012015-02-06 08:52:14 +000053#include <linux/if_bridge.h>
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000054#include <linux/clocksource.h>
55#include <linux/net_tstamp.h>
56#include <linux/ptp_clock_kernel.h>
Amritha Nambiara9ce82f2017-09-07 04:00:22 -070057#include <net/pkt_cls.h>
Amritha Nambiar2f4b4112017-10-27 02:36:01 -070058#include <net/tc_act/tc_gact.h>
59#include <net/tc_act/tc_mirred.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000060#include "i40e_type.h"
61#include "i40e_prototype.h"
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -060062#include "i40e_client.h"
Jesse Brandeburg55cdfd42017-05-11 11:23:10 -070063#include <linux/avf/virtchnl.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000064#include "i40e_virtchnl_pf.h"
65#include "i40e_txrx.h"
Neerav Parikh4e3b35b2014-01-17 15:36:37 -080066#include "i40e_dcb.h"
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000067
68/* Useful i40e defaults */
Jeff Kirsherc57c9952016-08-19 21:47:41 -070069#define I40E_MAX_VEB 16
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000070
Jeff Kirsherc57c9952016-08-19 21:47:41 -070071#define I40E_MAX_NUM_DESCRIPTORS 4096
72#define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
73#define I40E_DEFAULT_NUM_DESCRIPTORS 512
74#define I40E_REQ_DESCRIPTOR_MULTIPLE 32
75#define I40E_MIN_NUM_DESCRIPTORS 64
76#define I40E_MIN_MSIX 2
77#define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
Akeem Abodunrin7ac4b5c2016-09-12 14:18:37 -070078#define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040079/* max 16 qps */
80#define i40e_default_queues_per_vmdq(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040081 (((pf)->hw_features & I40E_HW_RSS_AQ_CAPABLE) ? 4 : 1)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070082#define I40E_DEFAULT_QUEUES_PER_VF 4
Alan Bradya3f5aa92017-07-14 09:27:08 -040083#define I40E_MAX_VF_QUEUES 16
Jeff Kirsherc57c9952016-08-19 21:47:41 -070084#define I40E_DEFAULT_QUEUES_PER_TC 1 /* should be a power of 2 */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040085#define i40e_pf_get_max_q_per_tc(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040086 (((pf)->hw_features & I40E_HW_128_QP_RSS_CAPABLE) ? 128 : 64)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070087#define I40E_FDIR_RING 0
88#define I40E_FDIR_RING_COUNT 32
Jeff Kirsherc57c9952016-08-19 21:47:41 -070089#define I40E_MAX_AQ_BUF_SIZE 4096
90#define I40E_AQ_LEN 256
91#define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
92#define I40E_MAX_USER_PRIORITY 8
David Ertmanea6acb72016-09-20 07:10:50 -070093#define I40E_DEFAULT_TRAFFIC_CLASS BIT(0)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070094#define I40E_DEFAULT_MSG_ENABLE 4
95#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
96#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000097
Jeff Kirsherc57c9952016-08-19 21:47:41 -070098#define I40E_NVM_VERSION_LO_SHIFT 0
99#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
100#define I40E_NVM_VERSION_HI_SHIFT 12
101#define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
102#define I40E_OEM_VER_BUILD_MASK 0xffff
103#define I40E_OEM_VER_PATCH_MASK 0xff
104#define I40E_OEM_VER_BUILD_SHIFT 8
105#define I40E_OEM_VER_SHIFT 24
Kevin Scott06c0e392016-05-03 15:13:09 -0700106#define I40E_PHY_DEBUG_ALL \
107 (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
108 I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000109
Filip Sadowski5bbb2e22017-06-07 05:43:09 -0400110#define I40E_OEM_EETRACK_ID 0xffffffff
111#define I40E_OEM_GEN_SHIFT 24
112#define I40E_OEM_SNAP_MASK 0x00ff0000
113#define I40E_OEM_SNAP_SHIFT 16
114#define I40E_OEM_RELEASE_MASK 0x0000ffff
115
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000116/* The values in here are decimal coded as hex as is the case in the NVM map*/
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700117#define I40E_CURRENT_NVM_VERSION_HI 0x2
118#define I40E_CURRENT_NVM_VERSION_LO 0x40
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000119
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700120#define I40E_RX_DESC(R, i) \
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700121 (&(((union i40e_32byte_rx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700122#define I40E_TX_DESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000123 (&(((struct i40e_tx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700124#define I40E_TX_CTXTDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000125 (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700126#define I40E_TX_FDIRDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000127 (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
128
129/* default to trying for four seconds */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700130#define I40E_TRY_LINK_TIMEOUT (4 * HZ)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000131
Amritha Nambiar5ecae412017-09-07 04:00:27 -0700132/* BW rate limiting */
133#define I40E_BW_CREDIT_DIVISOR 50 /* 50Mbps per BW credit */
Alan Brady6c32e0d2017-10-09 15:48:45 -0700134#define I40E_BW_MBPS_DIVISOR 125000 /* rate / (1000000 / 8) Mbps */
135#define I40E_MAX_BW_INACTIVE_ACCUM 4 /* accumulate 4 credits max */
Amritha Nambiar5ecae412017-09-07 04:00:27 -0700136
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000137/* driver state flags */
138enum i40e_state_t {
139 __I40E_TESTING,
140 __I40E_CONFIG_BUSY,
141 __I40E_CONFIG_DONE,
142 __I40E_DOWN,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000143 __I40E_SERVICE_SCHED,
144 __I40E_ADMINQ_EVENT_PENDING,
145 __I40E_MDD_EVENT_PENDING,
146 __I40E_VFLR_EVENT_PENDING,
147 __I40E_RESET_RECOVERY_PENDING,
Jacob Kellerc17401a2017-07-14 09:27:02 -0400148 __I40E_MISC_IRQ_REQUESTED,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000149 __I40E_RESET_INTR_RECEIVED,
150 __I40E_REINIT_REQUESTED,
151 __I40E_PF_RESET_REQUESTED,
152 __I40E_CORE_RESET_REQUESTED,
153 __I40E_GLOBAL_RESET_REQUESTED,
Shannon Nelson7823fe32013-11-16 10:00:45 +0000154 __I40E_EMP_RESET_REQUESTED,
Anjali Singhai Jain9df42d12015-01-24 09:58:40 +0000155 __I40E_EMP_RESET_INTR_RECEIVED,
Shannon Nelson9007bcc2013-11-26 10:49:23 +0000156 __I40E_SUSPENDED,
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000157 __I40E_PTP_TX_IN_PROGRESS,
Shannon Nelson4eb3f762014-03-06 08:59:58 +0000158 __I40E_BAD_EEPROM,
Neerav Parikhb5d06f02014-06-03 23:50:17 +0000159 __I40E_DOWN_REQUESTED,
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000160 __I40E_FD_FLUSH_REQUESTED,
Anjali Singhai Jaina316f652014-07-12 07:28:25 +0000161 __I40E_RESET_FAILED,
Jacob Keller34807562017-04-13 04:45:53 -0400162 __I40E_PORT_SUSPENDED,
Mitch Williams3ba9bcb2015-01-09 11:18:15 +0000163 __I40E_VF_DISABLE,
Jacob Keller0da36b92017-04-19 09:25:55 -0400164 /* This must be last as it determines the size of the BITMAP */
165 __I40E_STATE_SIZE__,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000166};
167
Amritha Nambiarff424182017-09-07 04:00:11 -0700168#define I40E_PF_RESET_FLAG BIT_ULL(__I40E_PF_RESET_REQUESTED)
169
Jacob Kellerd19cb642017-04-21 13:38:05 -0700170/* VSI state flags */
171enum i40e_vsi_state_t {
172 __I40E_VSI_DOWN,
173 __I40E_VSI_NEEDS_RESTART,
174 __I40E_VSI_SYNCING_FILTERS,
175 __I40E_VSI_OVERFLOW_PROMISC,
176 __I40E_VSI_REINIT_REQUESTED,
177 __I40E_VSI_DOWN_REQUESTED,
Jacob Keller0da36b92017-04-19 09:25:55 -0400178 /* This must be last as it determines the size of the BITMAP */
179 __I40E_VSI_STATE_SIZE__,
Jacob Kellerd19cb642017-04-21 13:38:05 -0700180};
181
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000182enum i40e_interrupt_policy {
183 I40E_INTERRUPT_BEST_CASE,
184 I40E_INTERRUPT_MEDIUM,
185 I40E_INTERRUPT_LOWEST
186};
187
188struct i40e_lump_tracking {
189 u16 num_entries;
190 u16 search_hint;
191 u16 list[0];
192#define I40E_PILE_VALID_BIT 0x8000
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600193#define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000194};
195
196#define I40E_DEFAULT_ATR_SAMPLE_RATE 20
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000197#define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
198#define I40E_FDIR_BUFFER_FULL_MARGIN 10
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000199#define I40E_FDIR_BUFFER_HEAD_ROOM 32
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000200#define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000201
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700202#define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
203#define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
204#define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
Mitch A Williamsb29e13b2015-03-05 04:14:40 +0000205
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000206enum i40e_fd_stat_idx {
207 I40E_FD_STAT_ATR,
208 I40E_FD_STAT_SB,
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400209 I40E_FD_STAT_ATR_TUNNEL,
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000210 I40E_FD_STAT_PF_COUNT
211};
212#define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
213#define I40E_FD_ATR_STAT_IDX(pf_id) \
214 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
215#define I40E_FD_SB_STAT_IDX(pf_id) \
216 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400217#define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
218 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000219
Jacob Kellere7930952017-02-06 14:38:49 -0800220/* The following structure contains the data parsed from the user-defined
221 * field of the ethtool_rx_flow_spec structure.
222 */
223struct i40e_rx_flow_userdef {
224 bool flex_filter;
225 u16 flex_word;
226 u16 flex_offset;
227};
228
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000229struct i40e_fdir_filter {
230 struct hlist_node fdir_node;
231 /* filter ipnut set */
232 u8 flow_type;
233 u8 ip4_proto;
Anjali Singhai Jain04b73bd2014-05-22 06:31:41 +0000234 /* TX packet view of src and dst */
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800235 __be32 dst_ip;
236 __be32 src_ip;
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000237 __be16 src_port;
238 __be16 dst_port;
239 __be32 sctp_v_tag;
Jacob Keller0e588de2017-02-06 14:38:50 -0800240
241 /* Flexible data to match within the packet payload */
242 __be16 flex_word;
243 u16 flex_offset;
244 bool flex_filter;
245
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000246 /* filter control */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000247 u16 q_index;
248 u8 flex_off;
249 u8 pctype;
250 u16 dest_vsi;
251 u8 dest_ctl;
252 u8 fd_status;
253 u16 cnt_index;
254 u32 fd_id;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000255};
256
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700257#define I40E_CLOUD_FIELD_OMAC 0x01
258#define I40E_CLOUD_FIELD_IMAC 0x02
259#define I40E_CLOUD_FIELD_IVLAN 0x04
260#define I40E_CLOUD_FIELD_TEN_ID 0x08
261#define I40E_CLOUD_FIELD_IIP 0x10
262
263#define I40E_CLOUD_FILTER_FLAGS_OMAC I40E_CLOUD_FIELD_OMAC
264#define I40E_CLOUD_FILTER_FLAGS_IMAC I40E_CLOUD_FIELD_IMAC
265#define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN (I40E_CLOUD_FIELD_IMAC | \
266 I40E_CLOUD_FIELD_IVLAN)
267#define I40E_CLOUD_FILTER_FLAGS_IMAC_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
268 I40E_CLOUD_FIELD_TEN_ID)
269#define I40E_CLOUD_FILTER_FLAGS_OMAC_TEN_ID_IMAC (I40E_CLOUD_FIELD_OMAC | \
270 I40E_CLOUD_FIELD_IMAC | \
271 I40E_CLOUD_FIELD_TEN_ID)
272#define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
273 I40E_CLOUD_FIELD_IVLAN | \
274 I40E_CLOUD_FIELD_TEN_ID)
275#define I40E_CLOUD_FILTER_FLAGS_IIP I40E_CLOUD_FIELD_IIP
276
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700277struct i40e_cloud_filter {
278 struct hlist_node cloud_node;
279 unsigned long cookie;
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700280 /* cloud filter input set follows */
281 u8 dst_mac[ETH_ALEN];
282 u8 src_mac[ETH_ALEN];
283 __be16 vlan_id;
284 u16 seid; /* filter control */
285 __be16 dst_port;
286 __be16 src_port;
287 u32 tenant_id;
288 union {
289 struct {
290 struct in_addr dst_ip;
291 struct in_addr src_ip;
292 } v4;
293 struct {
294 struct in6_addr dst_ip6;
295 struct in6_addr src_ip6;
296 } v6;
297 } ip;
298#define dst_ipv6 ip.v6.dst_ip6.s6_addr32
299#define src_ipv6 ip.v6.src_ip6.s6_addr32
300#define dst_ipv4 ip.v4.dst_ip.s_addr
301#define src_ipv4 ip.v4.src_ip.s_addr
302 u16 n_proto; /* Ethernet Protocol */
303 u8 ip_proto; /* IPPROTO value */
304 u8 flags;
305#define I40E_CLOUD_TNL_TYPE_NONE 0xff
306 u8 tunnel_type;
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700307};
308
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800309#define I40E_ETH_P_LLDP 0x88cc
310
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000311#define I40E_DCB_PRIO_TYPE_STRICT 0
312#define I40E_DCB_PRIO_TYPE_ETS 1
313#define I40E_DCB_STRICT_PRIO_CREDITS 127
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000314/* DCB per TC information data structure */
315struct i40e_tc_info {
316 u16 qoffset; /* Queue offset from base queue */
317 u16 qcount; /* Total Queues */
318 u8 netdev_tc; /* Netdev TC index if netdev associated */
319};
320
321/* TC configuration data structure */
322struct i40e_tc_configuration {
323 u8 numtc; /* Total number of enabled TCs */
324 u8 enabled_tc; /* TC map */
325 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
326};
327
Singhai, Anjali6a899022015-12-14 12:21:18 -0800328struct i40e_udp_port_config {
Jacob Kellerfe0b0cd2017-02-06 14:38:38 -0800329 /* AdminQ command interface expects port number in Host byte order */
Jacob Keller27826fd2017-04-19 09:25:50 -0400330 u16 port;
Singhai, Anjali6a899022015-12-14 12:21:18 -0800331 u8 type;
332};
333
Jacob Keller0e588de2017-02-06 14:38:50 -0800334/* macros related to FLX_PIT */
335#define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
336 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
337 I40E_PRTQF_FLX_PIT_FSIZE_MASK)
338#define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
339 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
340 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
341#define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
342 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
343 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
344#define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
345 I40E_FLEX_SET_FSIZE(fsize) | \
346 I40E_FLEX_SET_SRC_WORD(src))
347
348#define I40E_FLEX_PIT_GET_SRC(flex) (((flex) & \
349 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) >> \
350 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
351#define I40E_FLEX_PIT_GET_DST(flex) (((flex) & \
352 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) >> \
353 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
354#define I40E_FLEX_PIT_GET_FSIZE(flex) (((flex) & \
355 I40E_PRTQF_FLX_PIT_FSIZE_MASK) >> \
356 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
357
358#define I40E_MAX_FLEX_SRC_OFFSET 0x1F
359
360/* macros related to GLQF_ORT */
361#define I40E_ORT_SET_IDX(idx) (((idx) << \
362 I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
363 I40E_GLQF_ORT_PIT_INDX_MASK)
364
365#define I40E_ORT_SET_COUNT(count) (((count) << \
366 I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
367 I40E_GLQF_ORT_FIELD_CNT_MASK)
368
369#define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \
370 I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
371 I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
372
373#define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
374 I40E_ORT_SET_COUNT(count) | \
375 I40E_ORT_SET_PAYLOAD(payload))
376
377#define I40E_L3_GLQF_ORT_IDX 34
378#define I40E_L4_GLQF_ORT_IDX 35
379
380/* Flex PIT register index */
381#define I40E_FLEX_PIT_IDX_START_L2 0
382#define I40E_FLEX_PIT_IDX_START_L3 3
383#define I40E_FLEX_PIT_IDX_START_L4 6
384
385#define I40E_FLEX_PIT_TABLE_SIZE 3
386
387#define I40E_FLEX_DEST_UNUSED 63
388
389#define I40E_FLEX_INDEX_ENTRIES 8
390
391/* Flex MASK to disable all flexible entries */
392#define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
393 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
394 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
395 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
396
397struct i40e_flex_pit {
398 struct list_head list;
399 u16 src_offset;
400 u8 pit_index;
401};
402
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700403struct i40e_channel {
404 struct list_head list;
405 bool initialized;
406 u8 type;
407 u16 vsi_number; /* Assigned VSI number from AQ 'Add VSI' response */
408 u16 stat_counter_idx;
409 u16 base_queue;
410 u16 num_queue_pairs; /* Requested by user */
411 u16 seid;
412
413 u8 enabled_tc;
414 struct i40e_aqc_vsi_properties_data info;
415
Amritha Nambiar2027d4d2017-09-07 04:00:32 -0700416 u64 max_tx_rate;
417
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700418 /* track this channel belongs to which VSI */
419 struct i40e_vsi *parent_vsi;
420};
421
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000422/* struct that defines the Ethernet device */
423struct i40e_pf {
424 struct pci_dev *pdev;
425 struct i40e_hw hw;
Jacob Keller0da36b92017-04-19 09:25:55 -0400426 DECLARE_BITMAP(state, __I40E_STATE_SIZE__);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000427 struct msix_entry *msix_entries;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000428 bool fc_autoneg_status;
429
430 u16 eeprom_version;
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000431 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000432 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
433 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
Rami Rosenec2f25d2017-08-19 00:20:31 +0300434 u16 num_req_vfs; /* num VFs requested for this PF */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000435 u16 num_vf_qps; /* num queue pairs per VF */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000436 u16 num_lan_qps; /* num lan queues this PF has set up */
437 u16 num_lan_msix; /* num queue vectors for the base PF vsi */
Tushar Davea70e4072016-05-16 12:40:53 -0700438 u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600439 u16 num_iwarp_msix; /* num of iwarp vectors for this PF */
440 int iwarp_base_vector;
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000441 int queues_left; /* queues left unclaimed */
Helin Zhangacd65442015-10-26 19:44:28 -0400442 u16 alloc_rss_size; /* allocated RSS queues */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000443 u16 rss_size_max; /* HW defined max RSS queues */
444 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
Mitch Williams505682c2014-05-20 08:01:37 +0000445 u16 num_alloc_vsi; /* num VSIs this driver supports */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000446 u8 atr_sample_rate;
Shannon Nelson8e2773a2013-11-28 06:39:22 +0000447 bool wol_en;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000448
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000449 struct hlist_head fdir_filter_list;
450 u16 fdir_pf_active_filters;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000451 unsigned long fd_flush_timestamp;
Anjali Singhai Jain60793f4a2014-07-09 07:46:23 +0000452 u32 fd_flush_cnt;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000453 u32 fd_add_err;
454 u32 fd_atr_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800455
456 /* Book-keeping of side-band filter count per flow-type.
457 * This is used to detect and handle input set changes for
458 * respective flow-type.
459 */
460 u16 fd_tcp4_filter_cnt;
461 u16 fd_udp4_filter_cnt;
Jacob Kellerf223c872017-02-06 14:38:51 -0800462 u16 fd_sctp4_filter_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800463 u16 fd_ip4_filter_cnt;
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000464
Jacob Keller0e588de2017-02-06 14:38:50 -0800465 /* Flexible filter table values that need to be programmed into
466 * hardware, which expects L3 and L4 to be programmed separately. We
467 * need to ensure that the values are in ascended order and don't have
468 * duplicates, so we track each L3 and L4 values in separate lists.
469 */
470 struct list_head l3_flex_pit_list;
471 struct list_head l4_flex_pit_list;
472
Singhai, Anjali6a899022015-12-14 12:21:18 -0800473 struct i40e_udp_port_config udp_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
474 u16 pending_udp_bitmap;
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +0000475
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700476 struct hlist_head cloud_filter_list;
477 u16 num_cloud_filters;
478
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000479 enum i40e_interrupt_policy int_policy;
480 u16 rx_itr_default;
481 u16 tx_itr_default;
Jesse Brandeburg71e61632015-02-27 09:15:22 +0000482 u32 msg_enable;
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000483 char int_name[I40E_INT_NAME_STR_LEN];
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000484 u16 adminq_work_limit; /* num of admin receive queue desc to process */
Shannon Nelson21536712014-10-25 10:35:25 +0000485 unsigned long service_timer_period;
486 unsigned long service_timer_previous;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000487 struct timer_list service_timer;
488 struct work_struct service_task;
489
Jacob Kellerb74f5712017-09-01 13:54:07 -0700490 u32 hw_features;
491#define I40E_HW_RSS_AQ_CAPABLE BIT(0)
492#define I40E_HW_128_QP_RSS_CAPABLE BIT(1)
493#define I40E_HW_ATR_EVICT_CAPABLE BIT(2)
494#define I40E_HW_WB_ON_ITR_CAPABLE BIT(3)
495#define I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT(4)
496#define I40E_HW_NO_PCI_LINK_CHECK BIT(5)
497#define I40E_HW_100M_SGMII_CAPABLE BIT(6)
498#define I40E_HW_NO_DCB_SUPPORT BIT(7)
499#define I40E_HW_USE_SET_LLDP_MIB BIT(8)
500#define I40E_HW_GENEVE_OFFLOAD_CAPABLE BIT(9)
501#define I40E_HW_PTP_L4_CAPABLE BIT(10)
502#define I40E_HW_WOL_MC_MAGIC_PKT_WAKE BIT(11)
503#define I40E_HW_MPLS_HDR_OFFLOAD_CAPABLE BIT(12)
504#define I40E_HW_HAVE_CRT_RETIMER BIT(13)
505#define I40E_HW_OUTER_UDP_CSUM_CAPABLE BIT(14)
506#define I40E_HW_PHY_CONTROLS_LEDS BIT(15)
507#define I40E_HW_STOP_FW_LLDP BIT(16)
508#define I40E_HW_PORT_ID_VALID BIT(17)
509#define I40E_HW_RESTART_AUTONEG BIT(18)
Dave Ertman7b634352018-01-22 12:00:37 -0500510#define I40E_HW_STOPPABLE_FW_LLDP BIT(19)
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400511
Alice Michael60f481b2017-12-27 08:17:50 -0500512 u64 flags;
513#define I40E_FLAG_RX_CSUM_ENABLED BIT_ULL(0)
514#define I40E_FLAG_MSI_ENABLED BIT_ULL(1)
515#define I40E_FLAG_MSIX_ENABLED BIT_ULL(2)
516#define I40E_FLAG_RSS_ENABLED BIT_ULL(3)
517#define I40E_FLAG_VMDQ_ENABLED BIT_ULL(4)
518#define I40E_FLAG_FILTER_SYNC BIT_ULL(5)
519#define I40E_FLAG_SRIOV_ENABLED BIT_ULL(6)
520#define I40E_FLAG_DCB_CAPABLE BIT_ULL(7)
521#define I40E_FLAG_DCB_ENABLED BIT_ULL(8)
522#define I40E_FLAG_FD_SB_ENABLED BIT_ULL(9)
523#define I40E_FLAG_FD_ATR_ENABLED BIT_ULL(10)
524#define I40E_FLAG_FD_SB_AUTO_DISABLED BIT_ULL(11)
525#define I40E_FLAG_FD_ATR_AUTO_DISABLED BIT_ULL(12)
526#define I40E_FLAG_MFP_ENABLED BIT_ULL(13)
527#define I40E_FLAG_UDP_FILTER_SYNC BIT_ULL(14)
528#define I40E_FLAG_HW_ATR_EVICT_ENABLED BIT_ULL(15)
529#define I40E_FLAG_VEB_MODE_ENABLED BIT_ULL(16)
530#define I40E_FLAG_VEB_STATS_ENABLED BIT_ULL(17)
531#define I40E_FLAG_LINK_POLLING_ENABLED BIT_ULL(18)
532#define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT_ULL(19)
533#define I40E_FLAG_TEMP_LINK_POLLING BIT_ULL(20)
534#define I40E_FLAG_LEGACY_RX BIT_ULL(21)
535#define I40E_FLAG_PTP BIT_ULL(22)
536#define I40E_FLAG_IWARP_ENABLED BIT_ULL(23)
537#define I40E_FLAG_SERVICE_CLIENT_REQUESTED BIT_ULL(24)
538#define I40E_FLAG_CLIENT_L2_CHANGE BIT_ULL(25)
539#define I40E_FLAG_CLIENT_RESET BIT_ULL(26)
540#define I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED BIT_ULL(27)
541#define I40E_FLAG_SOURCE_PRUNING_DISABLED BIT_ULL(28)
542#define I40E_FLAG_TC_MQPRIO BIT_ULL(29)
543#define I40E_FLAG_FD_SB_INACTIVE BIT_ULL(30)
544#define I40E_FLAG_FD_SB_TO_CLOUD_FILTER BIT_ULL(31)
545#define I40E_FLAG_DISABLE_FW_LLDP BIT_ULL(32)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000546
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800547 struct i40e_client_instance *cinst;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000548 bool stat_offsets_loaded;
549 struct i40e_hw_port_stats stats;
550 struct i40e_hw_port_stats stats_offsets;
551 u32 tx_timeout_count;
552 u32 tx_timeout_recovery_level;
553 unsigned long tx_timeout_last_recovery;
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000554 u32 tx_sluggish_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000555 u32 hw_csum_rx_error;
556 u32 led_status;
557 u16 corer_count; /* Core reset count */
558 u16 globr_count; /* Global reset count */
559 u16 empr_count; /* EMP reset count */
560 u16 pfr_count; /* PF reset count */
Shannon Nelsoncd92e722013-11-16 10:00:44 +0000561 u16 sw_int_count; /* SW interrupt count */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000562
563 struct mutex switch_mutex;
564 u16 lan_vsi; /* our default LAN VSI */
565 u16 lan_veb; /* initial relay, if exists */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700566#define I40E_NO_VEB 0xffff
567#define I40E_NO_VSI 0xffff
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000568 u16 next_vsi; /* Next unallocated VSI - 0-based! */
569 struct i40e_vsi **vsi;
570 struct i40e_veb *veb[I40E_MAX_VEB];
571
572 struct i40e_lump_tracking *qp_pile;
573 struct i40e_lump_tracking *irq_pile;
574
575 /* switch config info */
576 u16 pf_seid;
577 u16 main_vsi_seid;
578 u16 mac_seid;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000579 struct kobject *switch_kobj;
580#ifdef CONFIG_DEBUG_FS
581 struct dentry *i40e_dbg_pf;
582#endif /* CONFIG_DEBUG_FS */
Anjali Singhai Jain92faef82015-07-28 13:02:00 -0400583 bool cur_promisc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000584
Anjali Singhai Jain93cd7652013-11-20 10:03:01 +0000585 u16 instance; /* A unique number per i40e_pf instance in the system */
586
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000587 /* sr-iov config info */
588 struct i40e_vf *vf;
589 int num_alloc_vfs; /* actual number of VFs allocated */
590 u32 vf_aq_requests;
Mitch Williams1d0a4ad2015-12-23 12:05:48 -0800591 u32 arq_overflows; /* Not fatal, possibly indicative of problems */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000592
593 /* DCBx/DCBNL capability for PF that indicates
594 * whether DCBx is managed by firmware or host
595 * based agent (LLDPAD). Also, indicates what
596 * flavor of DCBx protocol (IEEE/CEE) is supported
597 * by the device. For now we're supporting IEEE
598 * mode only.
599 */
600 u16 dcbx_cap;
601
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000602 struct i40e_filter_control_settings filter_settings;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000603
604 struct ptp_clock *ptp_clock;
605 struct ptp_clock_info ptp_caps;
606 struct sk_buff *ptp_tx_skb;
Jacob Keller0bc07062017-05-03 10:29:02 -0700607 unsigned long ptp_tx_start;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000608 struct hwtstamp_config tstamp_config;
Jacob Keller19551262016-10-05 09:30:43 -0700609 struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000610 u64 ptp_base_adj;
611 u32 tx_hwtstamp_timeouts;
Jacob Keller2955fac2017-05-03 10:28:58 -0700612 u32 tx_hwtstamp_skipped;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000613 u32 rx_hwtstamp_cleared;
Jacob Keller12490502016-10-05 09:30:44 -0700614 u32 latch_event_flags;
615 spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
616 unsigned long latch_events[4];
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000617 bool ptp_tx;
618 bool ptp_rx;
Helin Zhangacd65442015-10-26 19:44:28 -0400619 u16 rss_table_size; /* HW RSS table size */
Shannon Nelson4fc8c672017-06-07 05:43:08 -0400620 u32 max_bw;
621 u32 min_bw;
Shannon Nelson2ac8b672015-07-23 16:54:37 -0400622
623 u32 ioremap_len;
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400624 u32 fd_inv;
Carolyn Wyborny31b606d2016-02-17 16:12:12 -0800625 u16 phy_led_val;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700626
627 u16 override_q_count;
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700628 u16 last_sw_conf_flags;
629 u16 last_sw_conf_valid_flags;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000630};
631
Jacob Keller278e7d02016-10-05 09:30:37 -0700632/**
633 * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
634 * @macaddr: the MAC Address as the base key
635 *
636 * Simply copies the address and returns it as a u64 for hashing
637 **/
638static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
639{
640 u64 key = 0;
641
642 ether_addr_copy((u8 *)&key, macaddr);
643 return key;
644}
645
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700646enum i40e_filter_state {
647 I40E_FILTER_INVALID = 0, /* Invalid state */
648 I40E_FILTER_NEW, /* New, not sent to FW yet */
649 I40E_FILTER_ACTIVE, /* Added to switch by FW */
650 I40E_FILTER_FAILED, /* Rejected by FW */
651 I40E_FILTER_REMOVE, /* To be removed */
652/* There is no 'removed' state; the filter struct is freed */
653};
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000654struct i40e_mac_filter {
Jacob Keller278e7d02016-10-05 09:30:37 -0700655 struct hlist_node hlist;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000656 u8 macaddr[ETH_ALEN];
657#define I40E_VLAN_ANY -1
658 s16 vlan;
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700659 enum i40e_filter_state state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000660};
661
Jacob Keller671889e2016-12-02 12:33:00 -0800662/* Wrapper structure to keep track of filters while we are preparing to send
663 * firmware commands. We cannot send firmware commands while holding a
664 * spinlock, since it might sleep. To avoid this, we wrap the added filters in
665 * a separate structure, which will track the state change and update the real
666 * filter while under lock. We can't simply hold the filters in a separate
667 * list, as this opens a window for a race condition when adding new MAC
668 * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
669 */
670struct i40e_new_mac_filter {
671 struct hlist_node hlist;
672 struct i40e_mac_filter *f;
673
674 /* Track future changes to state separately */
675 enum i40e_filter_state state;
676};
677
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000678struct i40e_veb {
679 struct i40e_pf *pf;
680 u16 idx;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700681 u16 veb_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000682 u16 seid;
683 u16 uplink_seid;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700684 u16 stats_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000685 u8 enabled_tc;
Neerav Parikh51616012015-02-06 08:52:14 +0000686 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000687 u16 flags;
688 u16 bw_limit;
689 u8 bw_max_quanta;
690 bool is_abs_credits;
691 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
692 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
693 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
694 struct kobject *kobj;
695 bool stat_offsets_loaded;
696 struct i40e_eth_stats stats;
697 struct i40e_eth_stats stats_offsets;
Neerav Parikhfe860af2015-07-10 19:36:02 -0400698 struct i40e_veb_tc_stats tc_stats;
699 struct i40e_veb_tc_stats tc_stats_offsets;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000700};
701
702/* struct that defines a VSI, associated with a dev */
703struct i40e_vsi {
704 struct net_device *netdev;
705 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
706 bool netdev_registered;
707 bool stat_offsets_loaded;
708
709 u32 current_netdev_flags;
Jacob Keller0da36b92017-04-19 09:25:55 -0400710 DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__);
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400711#define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
712#define I40E_VSI_FLAG_VEB_OWNER BIT(1)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000713 unsigned long flags;
714
Jacob Keller278e7d02016-10-05 09:30:37 -0700715 /* Per VSI lock to protect elements/hash (MAC filter) */
716 spinlock_t mac_filter_hash_lock;
717 /* Fixed size hash table with 2^8 buckets for MAC filters */
718 DECLARE_HASHTABLE(mac_filter_hash, 8);
Jacob Kellercbebb852016-10-05 09:30:40 -0700719 bool has_vlan_filter;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000720
721 /* VSI stats */
722 struct rtnl_link_stats64 net_stats;
723 struct rtnl_link_stats64 net_stats_offsets;
724 struct i40e_eth_stats eth_stats;
725 struct i40e_eth_stats eth_stats_offsets;
726 u32 tx_restart;
727 u32 tx_busy;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400728 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400729 u64 tx_force_wb;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000730 u32 rx_buf_failed;
731 u32 rx_page_failed;
732
Alexander Duyck9f65e152013-09-28 06:00:58 +0000733 /* These are containers of ring pointers, allocated at run-time */
734 struct i40e_ring **rx_rings;
735 struct i40e_ring **tx_rings;
Björn Töpel74608d12017-05-24 07:55:35 +0200736 struct i40e_ring **xdp_rings; /* XDP Tx rings */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000737
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700738 u32 active_filters;
739 u32 promisc_threshold;
740
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000741 u16 work_limit;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700742 u16 int_rate_limit; /* value in usecs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000743
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700744 u16 rss_table_size; /* HW RSS table size */
745 u16 rss_size; /* Allocated RSS queues */
746 u8 *rss_hkey_user; /* User configured hash keys */
747 u8 *rss_lut_user; /* User configured lookup table entries */
748
Anjali Singhai Jain5db4cb52015-02-24 06:58:49 +0000749
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000750 u16 max_frame;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000751 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000752
Björn Töpel0c8493d2017-05-24 07:55:34 +0200753 struct bpf_prog *xdp_prog;
754
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000755 /* List of q_vectors allocated to this VSI */
Alexander Duyck493fb302013-09-28 07:01:44 +0000756 struct i40e_q_vector **q_vectors;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000757 int num_q_vectors;
758 int base_vector;
Shannon Nelson63741842014-04-23 04:50:16 +0000759 bool irqs_ready;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000760
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700761 u16 seid; /* HW index of this VSI (absolute index) */
762 u16 id; /* VSI number */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000763 u16 uplink_seid;
764
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700765 u16 base_queue; /* vsi's first queue in hw array */
766 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
767 u16 req_queue_pairs; /* User requested queue pairs */
768 u16 num_queue_pairs; /* Used tx and rx pairs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000769 u16 num_desc;
770 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
Jesse Brandeburga1b5a242016-04-13 03:08:29 -0700771 s16 vf_id; /* Virtual function ID for SRIOV VSIs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000772
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700773 struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000774 struct i40e_tc_configuration tc_config;
775 struct i40e_aqc_vsi_properties_data info;
776
777 /* VSI BW limit (absolute across all TCs) */
778 u16 bw_limit; /* VSI BW Limit (0 = disabled) */
779 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
780
781 /* Relative TC credits across VSIs */
782 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
783 /* TC BW limit credits within VSI */
784 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
785 /* TC BW limit max quanta within VSI */
786 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
787
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700788 struct i40e_pf *back; /* Backreference to associated PF */
789 u16 idx; /* index in pf->vsi[] */
790 u16 veb_idx; /* index of VEB parent */
791 struct kobject *kobj; /* sysfs object */
792 bool current_isup; /* Sync 'link up' logging */
Filip Sadowski7ec9ba12016-11-08 13:05:13 -0800793 enum i40e_aq_link_speed current_speed; /* Sync link speed logging */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000794
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700795 /* channel specific fields */
796 u16 cnt_q_avail; /* num of queues available for channel usage */
797 u16 orig_rss_size;
798 u16 current_rss_size;
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700799 bool reconfig_rss;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700800
801 u16 next_base_queue; /* next queue to be used for channel setup */
802
803 struct list_head ch_list;
Amritha Nambiaraa5cb02a2017-10-27 02:35:40 -0700804 u16 tc_seid_map[I40E_MAX_TRAFFIC_CLASS];
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700805
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600806 void *priv; /* client driver data reference. */
807
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000808 /* VSI specific handlers */
809 irqreturn_t (*irq_handler)(int irq, void *data);
810} ____cacheline_internodealigned_in_smp;
811
812struct i40e_netdev_priv {
813 struct i40e_vsi *vsi;
814};
815
816/* struct that defines an interrupt vector */
817struct i40e_q_vector {
818 struct i40e_vsi *vsi;
819
820 u16 v_idx; /* index in the vsi->q_vector array. */
821 u16 reg_idx; /* register index of the interrupt */
822
823 struct napi_struct napi;
824
825 struct i40e_ring_container rx;
826 struct i40e_ring_container tx;
827
Alexander Duycka0073a42017-12-29 08:52:19 -0500828 u8 itr_countdown; /* when 0 should adjust adaptive ITR */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000829 u8 num_ringpairs; /* total number of ring pairs in vector */
830
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000831 cpumask_t affinity_mask;
Alan Brady96db7762016-09-14 16:24:38 -0700832 struct irq_affinity_notify affinity_notify;
833
Alexander Duyck493fb302013-09-28 07:01:44 +0000834 struct rcu_head rcu; /* to avoid race with update stats on free */
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000835 char name[I40E_INT_NAME_STR_LEN];
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400836 bool arm_wb_state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000837} ____cacheline_internodealigned_in_smp;
838
839/* lan device */
840struct i40e_device {
841 struct list_head list;
842 struct i40e_pf *pf;
843};
844
845/**
Shannon Nelson6dec1012015-09-28 14:12:30 -0400846 * i40e_nvm_version_str - format the NVM version strings
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000847 * @hw: ptr to the hardware info
848 **/
Shannon Nelson6dec1012015-09-28 14:12:30 -0400849static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000850{
851 static char buf[32];
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400852 u32 full_ver;
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400853
854 full_ver = hw->nvm.oem_ver;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000855
Filip Sadowski5bbb2e22017-06-07 05:43:09 -0400856 if (hw->nvm.eetrack == I40E_OEM_EETRACK_ID) {
857 u8 gen, snap;
858 u16 release;
859
860 gen = (u8)(full_ver >> I40E_OEM_GEN_SHIFT);
861 snap = (u8)((full_ver & I40E_OEM_SNAP_MASK) >>
862 I40E_OEM_SNAP_SHIFT);
863 release = (u16)(full_ver & I40E_OEM_RELEASE_MASK);
864
865 snprintf(buf, sizeof(buf), "%x.%x.%x", gen, snap, release);
866 } else {
867 u8 ver, patch;
868 u16 build;
869
870 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
871 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
872 I40E_OEM_VER_BUILD_MASK);
873 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
874
875 snprintf(buf, sizeof(buf),
876 "%x.%02x 0x%x %d.%d.%d",
877 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
878 I40E_NVM_VERSION_HI_SHIFT,
879 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
880 I40E_NVM_VERSION_LO_SHIFT,
881 hw->nvm.eetrack, ver, build, patch);
882 }
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000883
884 return buf;
885}
886
887/**
888 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
889 * @netdev: the corresponding netdev
890 *
891 * Return the PF struct for the given netdev
892 **/
893static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
894{
895 struct i40e_netdev_priv *np = netdev_priv(netdev);
896 struct i40e_vsi *vsi = np->vsi;
897
898 return vsi->back;
899}
900
901static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
902 irqreturn_t (*irq_handler)(int, void *))
903{
904 vsi->irq_handler = irq_handler;
905}
906
907/**
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000908 * i40e_get_fd_cnt_all - get the total FD filter space available
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000909 * @pf: pointer to the PF struct
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000910 **/
911static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
912{
913 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
914}
915
Jacob Keller36777d9f2017-03-07 15:05:23 -0800916/**
917 * i40e_read_fd_input_set - reads value of flow director input set register
918 * @pf: pointer to the PF struct
919 * @addr: register addr
920 *
921 * This function reads value of flow director input set register
922 * specified by 'addr' (which is specific to flow-type)
923 **/
924static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
925{
926 u64 val;
927
928 val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
929 val <<= 32;
930 val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
931
932 return val;
933}
934
Jacob Keller3bcee1e2017-02-06 14:38:46 -0800935/**
936 * i40e_write_fd_input_set - writes value into flow director input set register
937 * @pf: pointer to the PF struct
938 * @addr: register addr
939 * @val: value to be written
940 *
941 * This function writes specified value to the register specified by 'addr'.
942 * This register is input set register based on flow-type.
943 **/
944static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
945 u16 addr, u64 val)
946{
947 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
948 (u32)(val >> 32));
949 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
950 (u32)(val & 0xFFFFFFFFULL));
951}
952
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000953/* needed by i40e_ethtool.c */
954int i40e_up(struct i40e_vsi *vsi);
955void i40e_down(struct i40e_vsi *vsi);
956extern const char i40e_driver_name[];
957extern const char i40e_driver_version_str[];
Anjali Singhai Jain23326182013-11-26 10:49:22 +0000958void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
Maciej Sosin373149f2017-04-05 07:50:55 -0400959void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
Helin Zhang043dd652015-10-21 19:56:23 -0400960int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
961int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
Alan Bradyf1582352016-08-24 11:33:46 -0700962void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
963 u16 rss_table_size, u16 rss_size);
Anjali Singhai Jainfdf0e0b2015-03-31 00:45:05 -0700964struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
Alexander Duyck4b816442016-10-11 15:26:53 -0700965/**
966 * i40e_find_vsi_by_type - Find and return Flow Director VSI
967 * @pf: PF to search for VSI
968 * @type: Value indicating type of VSI we are looking for
969 **/
970static inline struct i40e_vsi *
971i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
972{
973 int i;
974
975 for (i = 0; i < pf->num_alloc_vsi; i++) {
976 struct i40e_vsi *vsi = pf->vsi[i];
977
978 if (vsi && vsi->type == type)
979 return vsi;
980 }
981
982 return NULL;
983}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000984void i40e_update_stats(struct i40e_vsi *vsi);
985void i40e_update_eth_stats(struct i40e_vsi *vsi);
986struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
987int i40e_fetch_switch_configuration(struct i40e_pf *pf,
988 bool printconfig);
989
Joseph Gasparakis17a73f6b2014-02-12 01:45:30 +0000990int i40e_add_del_fdir(struct i40e_vsi *vsi,
991 struct i40e_fdir_filter *input, bool add);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000992void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000993u32 i40e_get_current_fd_count(struct i40e_pf *pf);
994u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
995u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
996u32 i40e_get_global_fd_count(struct i40e_pf *pf);
Anjali Singhai Jain7c3c2882014-02-14 02:14:38 +0000997bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000998void i40e_set_ethtool_ops(struct net_device *netdev);
999struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
Jacob Keller6622f5c2016-10-05 09:30:32 -07001000 const u8 *macaddr, s16 vlan);
Jacob Keller148141b2016-11-11 12:39:36 -08001001void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
Jacob Keller6622f5c2016-10-05 09:30:32 -07001002void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
Jesse Brandeburg17652c62015-11-05 17:01:02 -08001003int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001004struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
1005 u16 uplink, u32 param1);
1006int i40e_vsi_release(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001007void i40e_service_event_schedule(struct i40e_pf *pf);
1008void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
1009 u8 *msg, u16 len);
1010
Filip Sadowski3aa7b742016-10-11 15:26:58 -07001011int i40e_vsi_start_rings(struct i40e_vsi *vsi);
1012void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
Jacob Kellere4b433f2017-04-13 04:45:52 -04001013void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi);
1014int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +00001015int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001016struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
1017 u16 downlink_seid, u8 enabled_tc);
1018void i40e_veb_release(struct i40e_veb *veb);
1019
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001020int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001021int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001022void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
1023void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
1024void i40e_pf_reset_stats(struct i40e_pf *pf);
1025#ifdef CONFIG_DEBUG_FS
1026void i40e_dbg_pf_init(struct i40e_pf *pf);
1027void i40e_dbg_pf_exit(struct i40e_pf *pf);
1028void i40e_dbg_init(void);
1029void i40e_dbg_exit(void);
1030#else
1031static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
1032static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
1033static inline void i40e_dbg_init(void) {}
1034static inline void i40e_dbg_exit(void) {}
1035#endif /* CONFIG_DEBUG_FS*/
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001036/* needed by client drivers */
1037int i40e_lan_add_device(struct i40e_pf *pf);
1038int i40e_lan_del_device(struct i40e_pf *pf);
1039void i40e_client_subtask(struct i40e_pf *pf);
1040void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001041void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
1042void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
1043void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
Mitch Williams0ef2d5a2017-01-24 10:24:00 -08001044int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
Jesse Brandeburg02d109b2015-08-27 11:42:34 -04001045/**
1046 * i40e_irq_dynamic_enable - Enable default interrupt generation settings
1047 * @vsi: pointer to a vsi
1048 * @vector: enable a particular Hw Interrupt vector, without base_vector
1049 **/
1050static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
1051{
1052 struct i40e_pf *pf = vsi->back;
1053 struct i40e_hw *hw = &pf->hw;
1054 u32 val;
1055
1056 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1057 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1058 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1059 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
1060 /* skip the flush */
1061}
1062
Mitch Williams2ef28cf2013-11-28 06:39:32 +00001063void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
Jacob Kellerdbadbbe2017-09-07 08:05:49 -04001064void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001065int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
Greg Rose96664482015-02-06 08:52:13 +00001066int i40e_open(struct net_device *netdev);
Stefan Assmann08ca3872016-02-03 09:20:47 +01001067int i40e_close(struct net_device *netdev);
Elizabeth Kappler6c167f52014-02-15 07:41:38 +00001068int i40e_vsi_open(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001069void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
Jacob Keller9af52f62016-11-11 12:39:30 -08001070int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001071int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Keller9af52f62016-11-11 12:39:30 -08001072void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001073void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Kellerfeffdbe2016-11-11 12:39:35 -08001074struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
1075 const u8 *macaddr);
1076int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001077bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
Jacob Keller6622f5c2016-10-05 09:30:32 -07001078struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001079void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001080#ifdef CONFIG_I40E_DCB
1081void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
Neerav Parikh750fcbc2015-02-24 06:58:47 +00001082 struct i40e_dcbx_config *old_cfg,
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001083 struct i40e_dcbx_config *new_cfg);
1084void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
1085void i40e_dcbnl_setup(struct i40e_vsi *vsi);
1086bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
1087 struct i40e_dcbx_config *old_cfg,
1088 struct i40e_dcbx_config *new_cfg);
1089#endif /* CONFIG_I40E_DCB */
Jacob Keller61189552017-05-03 10:29:01 -07001090void i40e_ptp_rx_hang(struct i40e_pf *pf);
Jacob Keller0bc07062017-05-03 10:29:02 -07001091void i40e_ptp_tx_hang(struct i40e_pf *pf);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001092void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
1093void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
1094void i40e_ptp_set_increment(struct i40e_pf *pf);
1095int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1096int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1097void i40e_ptp_init(struct i40e_pf *pf);
1098void i40e_ptp_stop(struct i40e_pf *pf);
Neerav Parikh51616012015-02-06 08:52:14 +00001099int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
Shannon Nelson4fc8c672017-06-07 05:43:08 -04001100i40e_status i40e_get_partition_bw_setting(struct i40e_pf *pf);
1101i40e_status i40e_set_partition_bw_setting(struct i40e_pf *pf);
1102i40e_status i40e_commit_partition_bw_setting(struct i40e_pf *pf);
Matt Jaredc156f852015-08-27 11:42:39 -04001103void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001104
1105static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi)
1106{
1107 return !!vsi->xdp_prog;
1108}
Amritha Nambiar8f88b302017-09-07 04:00:17 -07001109
1110int i40e_create_queue_channel(struct i40e_vsi *vsi, struct i40e_channel *ch);
Amritha Nambiar5ecae412017-09-07 04:00:27 -07001111int i40e_set_bw_limit(struct i40e_vsi *vsi, u16 seid, u64 max_tx_rate);
Avinash Dayanande284fc22018-01-23 08:51:06 -08001112int i40e_add_del_cloud_filter(struct i40e_vsi *vsi,
1113 struct i40e_cloud_filter *filter,
1114 bool add);
1115int i40e_add_del_cloud_filter_big_buf(struct i40e_vsi *vsi,
1116 struct i40e_cloud_filter *filter,
1117 bool add);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001118#endif /* _I40E_H_ */