blob: 7abc7e04f65616ae17a3e08ea947389d7397f613 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Jeff Garzik669a5db2006-08-29 18:12:40 -04002/*
3 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
4 *
5 * This driver is heavily based upon:
6 *
7 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
8 *
9 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
10 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
11 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov8e834c22010-12-25 22:44:01 +030012 * Portions Copyright (C) 2005-2010 MontaVista Software, Inc.
Jeff Garzik669a5db2006-08-29 18:12:40 -040013 *
14 * TODO
Sergei Shtylyovd44a65f2007-08-10 20:58:46 +040015 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040016 */
Jeff Garzik669a5db2006-08-29 18:12:40 -040017#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
Jeff Garzik669a5db2006-08-29 18:12:40 -040020#include <linux/blkdev.h>
21#include <linux/delay.h>
22#include <scsi/scsi_host.h>
23#include <linux/libata.h>
24
25#define DRV_NAME "pata_hpt37x"
Joe Perches8d7b1c72011-01-31 08:39:24 -080026#define DRV_VERSION "0.6.23"
Jeff Garzik669a5db2006-08-29 18:12:40 -040027
28struct hpt_clock {
29 u8 xfer_speed;
30 u32 timing;
31};
32
33struct hpt_chip {
34 const char *name;
35 unsigned int base;
36 struct hpt_clock const *clocks[4];
37};
38
39/* key for bus clock timings
40 * bit
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040041 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
42 * cycles = value + 1
43 * 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
44 * cycles = value + 1
45 * 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040046 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040047 * 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040048 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040049 * 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
50 * 21 CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
51 * 22:24 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
52 * 25:27 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040053 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040054 * 28 UDMA enable.
55 * 29 DMA enable.
56 * 30 PIO_MST enable. If set, the chip is in bus master mode during
57 * PIO xfer.
58 * 31 FIFO enable. Only for PIO.
Jeff Garzik669a5db2006-08-29 18:12:40 -040059 */
60
Alan Coxfcc2f692007-03-08 23:28:52 +000061static struct hpt_clock hpt37x_timings_33[] = {
62 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
63 { XFER_UDMA_5, 0x12446231 },
64 { XFER_UDMA_4, 0x12446231 },
65 { XFER_UDMA_3, 0x126c6231 },
66 { XFER_UDMA_2, 0x12486231 },
67 { XFER_UDMA_1, 0x124c6233 },
68 { XFER_UDMA_0, 0x12506297 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040069
Alan Coxfcc2f692007-03-08 23:28:52 +000070 { XFER_MW_DMA_2, 0x22406c31 },
71 { XFER_MW_DMA_1, 0x22406c33 },
72 { XFER_MW_DMA_0, 0x22406c97 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040073
Alan Coxfcc2f692007-03-08 23:28:52 +000074 { XFER_PIO_4, 0x06414e31 },
75 { XFER_PIO_3, 0x06414e42 },
76 { XFER_PIO_2, 0x06414e53 },
77 { XFER_PIO_1, 0x06814e93 },
78 { XFER_PIO_0, 0x06814ea7 }
Jeff Garzik669a5db2006-08-29 18:12:40 -040079};
80
Alan Coxfcc2f692007-03-08 23:28:52 +000081static struct hpt_clock hpt37x_timings_50[] = {
82 { XFER_UDMA_6, 0x12848242 },
83 { XFER_UDMA_5, 0x12848242 },
84 { XFER_UDMA_4, 0x12ac8242 },
85 { XFER_UDMA_3, 0x128c8242 },
86 { XFER_UDMA_2, 0x120c8242 },
87 { XFER_UDMA_1, 0x12148254 },
88 { XFER_UDMA_0, 0x121882ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040089
Alan Coxfcc2f692007-03-08 23:28:52 +000090 { XFER_MW_DMA_2, 0x22808242 },
91 { XFER_MW_DMA_1, 0x22808254 },
92 { XFER_MW_DMA_0, 0x228082ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040093
Alan Coxfcc2f692007-03-08 23:28:52 +000094 { XFER_PIO_4, 0x0a81f442 },
95 { XFER_PIO_3, 0x0a81f443 },
96 { XFER_PIO_2, 0x0a81f454 },
97 { XFER_PIO_1, 0x0ac1f465 },
98 { XFER_PIO_0, 0x0ac1f48a }
Jeff Garzik669a5db2006-08-29 18:12:40 -040099};
100
Alan Coxfcc2f692007-03-08 23:28:52 +0000101static struct hpt_clock hpt37x_timings_66[] = {
102 { XFER_UDMA_6, 0x1c869c62 },
103 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
104 { XFER_UDMA_4, 0x1c8a9c62 },
105 { XFER_UDMA_3, 0x1c8e9c62 },
106 { XFER_UDMA_2, 0x1c929c62 },
107 { XFER_UDMA_1, 0x1c9a9c62 },
108 { XFER_UDMA_0, 0x1c829c62 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400109
Alan Coxfcc2f692007-03-08 23:28:52 +0000110 { XFER_MW_DMA_2, 0x2c829c62 },
111 { XFER_MW_DMA_1, 0x2c829c66 },
112 { XFER_MW_DMA_0, 0x2c829d2e },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400113
Alan Coxfcc2f692007-03-08 23:28:52 +0000114 { XFER_PIO_4, 0x0c829c62 },
115 { XFER_PIO_3, 0x0c829c84 },
116 { XFER_PIO_2, 0x0c829ca6 },
117 { XFER_PIO_1, 0x0d029d26 },
118 { XFER_PIO_0, 0x0d029d5e }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400119};
120
Jeff Garzik669a5db2006-08-29 18:12:40 -0400121
122static const struct hpt_chip hpt370 = {
123 "HPT370",
124 48,
125 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000126 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400127 NULL,
128 NULL,
Alan Coxa4734462007-04-26 00:19:25 -0700129 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400130 }
131};
132
133static const struct hpt_chip hpt370a = {
134 "HPT370A",
135 48,
136 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000137 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400138 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000139 hpt37x_timings_50,
Alan Coxa4734462007-04-26 00:19:25 -0700140 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400141 }
142};
143
144static const struct hpt_chip hpt372 = {
145 "HPT372",
146 55,
147 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000148 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400149 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000150 hpt37x_timings_50,
151 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400152 }
153};
154
155static const struct hpt_chip hpt302 = {
156 "HPT302",
157 66,
158 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000159 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400160 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000161 hpt37x_timings_50,
162 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400163 }
164};
165
166static const struct hpt_chip hpt371 = {
167 "HPT371",
168 66,
169 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000170 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400171 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000172 hpt37x_timings_50,
173 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400174 }
175};
176
177static const struct hpt_chip hpt372a = {
178 "HPT372A",
179 66,
180 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000181 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400182 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000183 hpt37x_timings_50,
184 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400185 }
186};
187
188static const struct hpt_chip hpt374 = {
189 "HPT374",
190 48,
191 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000192 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400193 NULL,
194 NULL,
195 NULL
196 }
197};
198
199/**
200 * hpt37x_find_mode - reset the hpt37x bus
201 * @ap: ATA port
202 * @speed: transfer mode
203 *
204 * Return the 32bit register programming information for this channel
205 * that matches the speed provided.
206 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400207
Jeff Garzik669a5db2006-08-29 18:12:40 -0400208static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
209{
210 struct hpt_clock *clocks = ap->host->private_data;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400211
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300212 while (clocks->xfer_speed) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400213 if (clocks->xfer_speed == speed)
214 return clocks->timing;
215 clocks++;
216 }
217 BUG();
218 return 0xffffffffU; /* silence compiler warning */
219}
220
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300221static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
222 const char * const list[])
Jeff Garzik669a5db2006-08-29 18:12:40 -0400223{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900224 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Andy Shevchenkodc85ca52018-05-04 00:20:16 +0300225 int i;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400226
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900227 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400228
Andy Shevchenkodc85ca52018-05-04 00:20:16 +0300229 i = match_string(list, -1, model_num);
230 if (i >= 0) {
Hannes Reineckef06c13a2021-12-21 08:21:23 +0100231 ata_dev_warn(dev, "%s is not supported for %s\n",
232 modestr, list[i]);
Andy Shevchenkodc85ca52018-05-04 00:20:16 +0300233 return 1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400234 }
235 return 0;
236}
237
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300238static const char * const bad_ata33[] = {
239 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
240 "Maxtor 90845U3", "Maxtor 90650U2",
241 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
242 "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
243 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
244 "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400245 "Maxtor 90510D4",
246 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300247 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
248 "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
249 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
250 "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400251 NULL
252};
253
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300254static const char * const bad_ata100_5[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400255 "IBM-DTLA-307075",
256 "IBM-DTLA-307060",
257 "IBM-DTLA-307045",
258 "IBM-DTLA-307030",
259 "IBM-DTLA-307020",
260 "IBM-DTLA-307015",
261 "IBM-DTLA-305040",
262 "IBM-DTLA-305030",
263 "IBM-DTLA-305020",
264 "IC35L010AVER07-0",
265 "IC35L020AVER07-0",
266 "IC35L030AVER07-0",
267 "IC35L040AVER07-0",
268 "IC35L060AVER07-0",
269 "WDC AC310200R",
270 NULL
271};
272
273/**
274 * hpt370_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400275 * @adev: ATA device
Lee Jonesa51746f2021-02-01 14:39:28 +0000276 * @mask: mode mask
Jeff Garzik669a5db2006-08-29 18:12:40 -0400277 *
278 * Block UDMA on devices that cause trouble with this controller.
279 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400280
Alan Coxa76b62ca2007-03-09 09:34:07 -0500281static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400282{
Alan6929da42007-01-05 16:37:01 -0800283 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400284 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
285 mask &= ~ATA_MASK_UDMA;
286 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800287 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400288 }
Tejun Heoc7087652010-05-10 21:41:34 +0200289 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400290}
291
292/**
293 * hpt370a_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400294 * @adev: ATA device
Lee Jonesa51746f2021-02-01 14:39:28 +0000295 * @mask: mode mask
Jeff Garzik669a5db2006-08-29 18:12:40 -0400296 *
297 * Block UDMA on devices that cause trouble with this controller.
298 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400299
Alan Coxa76b62ca2007-03-09 09:34:07 -0500300static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400301{
Alan Cox73946f92007-11-05 22:53:38 +0000302 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400303 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800304 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400305 }
Tejun Heoc7087652010-05-10 21:41:34 +0200306 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400307}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400308
Jeff Garzik669a5db2006-08-29 18:12:40 -0400309/**
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300310 * hpt372_filter - mode selection filter
311 * @adev: ATA device
312 * @mask: mode mask
313 *
314 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
315 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
316 */
317static unsigned long hpt372_filter(struct ata_device *adev, unsigned long mask)
318{
319 if (ata_id_is_sata(adev->id))
320 mask &= ~((0xE << ATA_SHIFT_UDMA) | ATA_MASK_MWDMA);
321
322 return mask;
323}
324
325/**
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100326 * hpt37x_cable_detect - Detect the cable type
327 * @ap: ATA port to detect on
Jeff Garzik669a5db2006-08-29 18:12:40 -0400328 *
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100329 * Return the cable type attached to this port
Jeff Garzik669a5db2006-08-29 18:12:40 -0400330 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400331
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100332static int hpt37x_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400333{
Jeff Garzik669a5db2006-08-29 18:12:40 -0400334 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100335 u8 scr2, ata66;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500336
Jeff Garzik669a5db2006-08-29 18:12:40 -0400337 pci_read_config_byte(pdev, 0x5B, &scr2);
338 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
Bartlomiej Zolnierkiewicz10a9c962009-11-19 20:31:31 +0100339
340 udelay(10); /* debounce */
341
Jeff Garzik669a5db2006-08-29 18:12:40 -0400342 /* Cable register now active */
343 pci_read_config_byte(pdev, 0x5A, &ata66);
344 /* Restore state */
345 pci_write_config_byte(pdev, 0x5B, scr2);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400346
Alan Cox22d5c762007-11-19 14:39:13 +0000347 if (ata66 & (2 >> ap->port_no))
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100348 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400349 else
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100350 return ATA_CBL_PATA80;
351}
352
353/**
354 * hpt374_fn1_cable_detect - Detect the cable type
355 * @ap: ATA port to detect on
356 *
357 * Return the cable type attached to this port
358 */
359
360static int hpt374_fn1_cable_detect(struct ata_port *ap)
361{
362 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
363 unsigned int mcrbase = 0x50 + 4 * ap->port_no;
364 u16 mcr3;
365 u8 ata66;
366
367 /* Do the extra channel work */
368 pci_read_config_word(pdev, mcrbase + 2, &mcr3);
369 /* Set bit 15 of 0x52 to enable TCBLID as input */
370 pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
371 pci_read_config_byte(pdev, 0x5A, &ata66);
372 /* Reset TCBLID/FCBLID to output */
373 pci_write_config_word(pdev, mcrbase + 2, mcr3);
374
375 if (ata66 & (2 >> ap->port_no))
376 return ATA_CBL_PATA40;
377 else
378 return ATA_CBL_PATA80;
379}
380
381/**
382 * hpt37x_pre_reset - reset the hpt37x bus
383 * @link: ATA link to reset
384 * @deadline: deadline jiffies for the operation
385 *
Bartlomiej Zolnierkiewiczab81a502009-11-19 19:12:24 +0100386 * Perform the initial reset handling for the HPT37x.
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100387 */
388
389static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
390{
391 struct ata_port *ap = link->ap;
392 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
393 static const struct pci_bits hpt37x_enable_bits[] = {
394 { 0x50, 1, 0x04, 0x04 },
395 { 0x54, 1, 0x04, 0x04 }
396 };
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300397
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100398 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
399 return -ENOENT;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400400
401 /* Reset the state machine */
Alan Coxfcc2f692007-03-08 23:28:52 +0000402 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400403 udelay(100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400404
Tejun Heo9363c382008-04-07 22:47:16 +0900405 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400406}
407
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400408static void hpt370_set_mode(struct ata_port *ap, struct ata_device *adev,
409 u8 mode)
410{
411 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
412 u32 addr1, addr2;
413 u32 reg, timing, mask;
414 u8 fast;
415
416 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
417 addr2 = 0x51 + 4 * ap->port_no;
418
419 /* Fast interrupt prediction disable, hold off interrupt disable */
420 pci_read_config_byte(pdev, addr2, &fast);
421 fast &= ~0x02;
422 fast |= 0x01;
423 pci_write_config_byte(pdev, addr2, fast);
424
425 /* Determine timing mask and find matching mode entry */
426 if (mode < XFER_MW_DMA_0)
427 mask = 0xcfc3ffff;
428 else if (mode < XFER_UDMA_0)
429 mask = 0x31c001ff;
430 else
431 mask = 0x303c0000;
432
433 timing = hpt37x_find_mode(ap, mode);
434
435 pci_read_config_dword(pdev, addr1, &reg);
436 reg = (reg & ~mask) | (timing & mask);
437 pci_write_config_dword(pdev, addr1, reg);
438}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400439/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400440 * hpt370_set_piomode - PIO setup
441 * @ap: ATA interface
442 * @adev: device on the interface
443 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400444 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400445 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400446
Jeff Garzik669a5db2006-08-29 18:12:40 -0400447static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
448{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400449 hpt370_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400450}
451
452/**
453 * hpt370_set_dmamode - DMA timing setup
454 * @ap: ATA interface
455 * @adev: Device being configured
456 *
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400457 * Set up the channel for MWDMA or UDMA modes.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400458 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400459
Jeff Garzik669a5db2006-08-29 18:12:40 -0400460static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
461{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400462 hpt370_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400463}
464
465/**
Lee Jonesa51746f2021-02-01 14:39:28 +0000466 * hpt370_bmdma_stop - DMA engine stop
Jeff Garzik669a5db2006-08-29 18:12:40 -0400467 * @qc: ATA command
468 *
469 * Work around the HPT370 DMA engine.
470 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400471
Jeff Garzik669a5db2006-08-29 18:12:40 -0400472static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
473{
474 struct ata_port *ap = qc->ap;
475 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900476 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400477 u8 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
478 u8 dma_cmd;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400479
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400480 if (dma_stat & ATA_DMA_ACTIVE) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400481 udelay(20);
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400482 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400483 }
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400484 if (dma_stat & ATA_DMA_ACTIVE) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400485 /* Clear the engine */
486 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
487 udelay(10);
488 /* Stop DMA */
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400489 dma_cmd = ioread8(bmdma + ATA_DMA_CMD);
490 iowrite8(dma_cmd & ~ATA_DMA_START, bmdma + ATA_DMA_CMD);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400491 /* Clear Error */
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400492 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
493 iowrite8(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR,
494 bmdma + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400495 /* Clear the engine */
496 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
497 udelay(10);
498 }
499 ata_bmdma_stop(qc);
500}
501
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400502static void hpt372_set_mode(struct ata_port *ap, struct ata_device *adev,
503 u8 mode)
504{
505 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
506 u32 addr1, addr2;
507 u32 reg, timing, mask;
508 u8 fast;
509
510 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
511 addr2 = 0x51 + 4 * ap->port_no;
512
513 /* Fast interrupt prediction disable, hold off interrupt disable */
514 pci_read_config_byte(pdev, addr2, &fast);
515 fast &= ~0x07;
516 pci_write_config_byte(pdev, addr2, fast);
517
518 /* Determine timing mask and find matching mode entry */
519 if (mode < XFER_MW_DMA_0)
520 mask = 0xcfc3ffff;
521 else if (mode < XFER_UDMA_0)
522 mask = 0x31c001ff;
523 else
524 mask = 0x303c0000;
525
526 timing = hpt37x_find_mode(ap, mode);
527
528 pci_read_config_dword(pdev, addr1, &reg);
529 reg = (reg & ~mask) | (timing & mask);
530 pci_write_config_dword(pdev, addr1, reg);
531}
532
Jeff Garzik669a5db2006-08-29 18:12:40 -0400533/**
534 * hpt372_set_piomode - PIO setup
535 * @ap: ATA interface
536 * @adev: device on the interface
537 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400538 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400539 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400540
Jeff Garzik669a5db2006-08-29 18:12:40 -0400541static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
542{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400543 hpt372_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400544}
545
546/**
547 * hpt372_set_dmamode - DMA timing setup
548 * @ap: ATA interface
549 * @adev: Device being configured
550 *
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400551 * Set up the channel for MWDMA or UDMA modes.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400552 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400553
Jeff Garzik669a5db2006-08-29 18:12:40 -0400554static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
555{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400556 hpt372_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400557}
558
559/**
Lee Jonesa51746f2021-02-01 14:39:28 +0000560 * hpt37x_bmdma_stop - DMA engine stop
Jeff Garzik669a5db2006-08-29 18:12:40 -0400561 * @qc: ATA command
562 *
563 * Clean up after the HPT372 and later DMA engine
564 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400565
Jeff Garzik669a5db2006-08-29 18:12:40 -0400566static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
567{
568 struct ata_port *ap = qc->ap;
569 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan6929da42007-01-05 16:37:01 -0800570 int mscreg = 0x50 + 4 * ap->port_no;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400571 u8 bwsr_stat, msc_stat;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400572
Jeff Garzik669a5db2006-08-29 18:12:40 -0400573 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
574 pci_read_config_byte(pdev, mscreg, &msc_stat);
575 if (bwsr_stat & (1 << ap->port_no))
576 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
577 ata_bmdma_stop(qc);
578}
579
580
581static struct scsi_host_template hpt37x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900582 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400583};
584
585/*
586 * Configuration for HPT370
587 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400588
Jeff Garzik669a5db2006-08-29 18:12:40 -0400589static struct ata_port_operations hpt370_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900590 .inherits = &ata_bmdma_port_ops,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400591
Jeff Garzik669a5db2006-08-29 18:12:40 -0400592 .bmdma_stop = hpt370_bmdma_stop,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400593
Tejun Heo029cfd62008-03-25 12:22:49 +0900594 .mode_filter = hpt370_filter,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100595 .cable_detect = hpt37x_cable_detect,
Tejun Heo029cfd62008-03-25 12:22:49 +0900596 .set_piomode = hpt370_set_piomode,
597 .set_dmamode = hpt370_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900598 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400599};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400600
601/*
602 * Configuration for HPT370A. Close to 370 but less filters
603 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400604
Jeff Garzik669a5db2006-08-29 18:12:40 -0400605static struct ata_port_operations hpt370a_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900606 .inherits = &hpt370_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400607 .mode_filter = hpt370a_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400608};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400609
610/*
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300611 * Configuration for HPT371 and HPT302. Slightly different PIO and DMA
612 * mode setting functionality.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400613 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400614
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300615static struct ata_port_operations hpt302_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900616 .inherits = &ata_bmdma_port_ops,
617
618 .bmdma_stop = hpt37x_bmdma_stop,
619
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100620 .cable_detect = hpt37x_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400621 .set_piomode = hpt372_set_piomode,
622 .set_dmamode = hpt372_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900623 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400624};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400625
626/*
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300627 * Configuration for HPT372. Mode setting works like 371 and 302
628 * but we have a mode filter.
629 */
630
631static struct ata_port_operations hpt372_port_ops = {
632 .inherits = &hpt302_port_ops,
633 .mode_filter = hpt372_filter,
634};
635
636/*
637 * Configuration for HPT374. Mode setting and filtering works like 372
Tejun Heoa1efdab2008-03-25 12:22:50 +0900638 * but we have a different cable detection procedure for function 1.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400639 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400640
Tejun Heoa1efdab2008-03-25 12:22:50 +0900641static struct ata_port_operations hpt374_fn1_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900642 .inherits = &hpt372_port_ops,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100643 .cable_detect = hpt374_fn1_cable_detect,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400644};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400645
646/**
Krzysztof Halasaad452d62009-09-20 16:22:51 +0200647 * hpt37x_clock_slot - Turn timing to PC clock entry
Jeff Garzik669a5db2006-08-29 18:12:40 -0400648 * @freq: Reported frequency timing
649 * @base: Base timing
650 *
651 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
652 * and 3 for 66Mhz)
653 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400654
Jeff Garzik669a5db2006-08-29 18:12:40 -0400655static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
656{
657 unsigned int f = (base * freq) / 192; /* Mhz */
658 if (f < 40)
659 return 0; /* 33Mhz slot */
660 if (f < 45)
661 return 1; /* 40Mhz slot */
662 if (f < 55)
663 return 2; /* 50Mhz slot */
664 return 3; /* 60Mhz slot */
665}
666
667/**
668 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
Jeff Garzik85cd7252006-08-31 00:03:49 -0400669 * @dev: PCI device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400670 *
671 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
672 * succeeds
673 */
674
675static int hpt37x_calibrate_dpll(struct pci_dev *dev)
676{
677 u8 reg5b;
678 u32 reg5c;
679 int tries;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400680
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300681 for (tries = 0; tries < 0x5000; tries++) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400682 udelay(50);
683 pci_read_config_byte(dev, 0x5b, &reg5b);
684 if (reg5b & 0x80) {
685 /* See if it stays set */
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300686 for (tries = 0; tries < 0x1000; tries++) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400687 pci_read_config_byte(dev, 0x5b, &reg5b);
688 /* Failed ? */
689 if ((reg5b & 0x80) == 0)
690 return 0;
691 }
692 /* Turn off tuning, we have the DPLL set */
693 pci_read_config_dword(dev, 0x5c, &reg5c);
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300694 pci_write_config_dword(dev, 0x5c, reg5c & ~0x100);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400695 return 1;
696 }
697 }
698 /* Never went stable */
699 return 0;
700}
Alan Cox73946f92007-11-05 22:53:38 +0000701
702static u32 hpt374_read_freq(struct pci_dev *pdev)
703{
704 u32 freq;
705 unsigned long io_base = pci_resource_start(pdev, 4);
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300706
Alan Cox73946f92007-11-05 22:53:38 +0000707 if (PCI_FUNC(pdev->devfn) & 1) {
Andrew Morton40f46f12007-12-13 16:01:38 -0800708 struct pci_dev *pdev_0;
709
710 pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
Alan Cox73946f92007-11-05 22:53:38 +0000711 /* Someone hot plugged the controller on us ? */
712 if (pdev_0 == NULL)
713 return 0;
714 io_base = pci_resource_start(pdev_0, 4);
715 freq = inl(io_base + 0x90);
716 pci_dev_put(pdev_0);
Andrew Morton40f46f12007-12-13 16:01:38 -0800717 } else
Alan Cox73946f92007-11-05 22:53:38 +0000718 freq = inl(io_base + 0x90);
719 return freq;
720}
721
Jeff Garzik669a5db2006-08-29 18:12:40 -0400722/**
723 * hpt37x_init_one - Initialise an HPT37X/302
724 * @dev: PCI device
725 * @id: Entry in match table
726 *
727 * Initialise an HPT37x device. There are some interesting complications
728 * here. Firstly the chip may report 366 and be one of several variants.
729 * Secondly all the timings depend on the clock for the chip which we must
730 * detect and look up
731 *
732 * This is the known chip mappings. It may be missing a couple of later
733 * releases.
734 *
735 * Chip version PCI Rev Notes
736 * HPT366 4 (HPT366) 0 Other driver
737 * HPT366 4 (HPT366) 1 Other driver
738 * HPT368 4 (HPT366) 2 Other driver
739 * HPT370 4 (HPT366) 3 UDMA100
740 * HPT370A 4 (HPT366) 4 UDMA100
741 * HPT372 4 (HPT366) 5 UDMA133 (1)
742 * HPT372N 4 (HPT366) 6 Other driver
743 * HPT372A 5 (HPT372) 1 UDMA133 (1)
744 * HPT372N 5 (HPT372) 2 Other driver
745 * HPT302 6 (HPT302) 1 UDMA133
746 * HPT302N 6 (HPT302) 2 Other driver
747 * HPT371 7 (HPT371) * UDMA133
748 * HPT374 8 (HPT374) * UDMA133 4 channel
749 * HPT372N 9 (HPT372N) * Other driver
750 *
751 * (1) UDMA133 support depends on the bus clock
752 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400753
Jeff Garzik669a5db2006-08-29 18:12:40 -0400754static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
755{
756 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200757 static const struct ata_port_info info_hpt370 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400758 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100759 .pio_mask = ATA_PIO4,
760 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400761 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400762 .port_ops = &hpt370_port_ops
763 };
764 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200765 static const struct ata_port_info info_hpt370a = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400766 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100767 .pio_mask = ATA_PIO4,
768 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400769 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400770 .port_ops = &hpt370a_port_ops
771 };
Sergei Shtylyovfc2698d2011-01-05 21:59:49 +0300772 /* HPT370 - UDMA66 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200773 static const struct ata_port_info info_hpt370_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400774 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100775 .pio_mask = ATA_PIO4,
776 .mwdma_mask = ATA_MWDMA2,
Sergei Shtylyovfc2698d2011-01-05 21:59:49 +0300777 .udma_mask = ATA_UDMA4,
Alan Coxfcc2f692007-03-08 23:28:52 +0000778 .port_ops = &hpt370_port_ops
779 };
Sergei Shtylyovfc2698d2011-01-05 21:59:49 +0300780 /* HPT370A - UDMA66 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200781 static const struct ata_port_info info_hpt370a_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400782 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100783 .pio_mask = ATA_PIO4,
784 .mwdma_mask = ATA_MWDMA2,
Sergei Shtylyovfc2698d2011-01-05 21:59:49 +0300785 .udma_mask = ATA_UDMA4,
Alan Coxfcc2f692007-03-08 23:28:52 +0000786 .port_ops = &hpt370a_port_ops
787 };
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300788 /* HPT372 - UDMA133 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200789 static const struct ata_port_info info_hpt372 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400790 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100791 .pio_mask = ATA_PIO4,
792 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400793 .udma_mask = ATA_UDMA6,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400794 .port_ops = &hpt372_port_ops
795 };
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300796 /* HPT371, 302 - UDMA133 */
797 static const struct ata_port_info info_hpt302 = {
798 .flags = ATA_FLAG_SLAVE_POSS,
799 .pio_mask = ATA_PIO4,
800 .mwdma_mask = ATA_MWDMA2,
801 .udma_mask = ATA_UDMA6,
802 .port_ops = &hpt302_port_ops
803 };
Sergei Shtylyovdefed552011-01-11 21:01:23 +0300804 /* HPT374 - UDMA100, function 1 uses different cable_detect method */
Tejun Heoa1efdab2008-03-25 12:22:50 +0900805 static const struct ata_port_info info_hpt374_fn0 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400806 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100807 .pio_mask = ATA_PIO4,
808 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400809 .udma_mask = ATA_UDMA5,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900810 .port_ops = &hpt372_port_ops
811 };
812 static const struct ata_port_info info_hpt374_fn1 = {
813 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100814 .pio_mask = ATA_PIO4,
815 .mwdma_mask = ATA_MWDMA2,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900816 .udma_mask = ATA_UDMA5,
817 .port_ops = &hpt374_fn1_port_ops
Jeff Garzik669a5db2006-08-29 18:12:40 -0400818 };
819
820 static const int MHz[4] = { 33, 40, 50, 66 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200821 void *private_data = NULL;
Tejun Heo887125e2008-03-25 12:22:49 +0900822 const struct ata_port_info *ppi[] = { NULL, NULL };
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400823 u8 rev = dev->revision;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 u8 irqmask;
Alan Coxfcc2f692007-03-08 23:28:52 +0000825 u8 mcr1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 u32 freq;
Alan Coxfcc2f692007-03-08 23:28:52 +0000827 int prefer_dpll = 1;
Jeff Garzika617c092007-05-21 20:14:23 -0400828
Alan Coxfcc2f692007-03-08 23:28:52 +0000829 unsigned long iobase = pci_resource_start(dev, 4);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400830
831 const struct hpt_chip *chip_table;
832 int clock_slot;
Tejun Heof08048e2008-03-25 12:22:47 +0900833 int rc;
834
835 rc = pcim_enable_device(dev);
836 if (rc)
837 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400838
Sergei Shtylyov910f7bb2011-01-10 22:31:13 +0300839 switch (dev->device) {
840 case PCI_DEVICE_ID_TTI_HPT366:
Jeff Garzik669a5db2006-08-29 18:12:40 -0400841 /* May be a later chip in disguise. Check */
842 /* Older chips are in the HPT366 driver. Ignore them */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400843 if (rev < 3)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400844 return -ENODEV;
845 /* N series chips have their own driver. Ignore */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400846 if (rev == 6)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400847 return -ENODEV;
848
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300849 switch (rev) {
850 case 3:
851 ppi[0] = &info_hpt370;
852 chip_table = &hpt370;
853 prefer_dpll = 0;
854 break;
855 case 4:
856 ppi[0] = &info_hpt370a;
857 chip_table = &hpt370a;
858 prefer_dpll = 0;
859 break;
860 case 5:
861 ppi[0] = &info_hpt372;
862 chip_table = &hpt372;
863 break;
864 default:
Hannes Reineckef06c13a2021-12-21 08:21:23 +0100865 dev_err(&dev->dev,
866 "Unknown HPT366 subtype, please report (%d)\n",
Joe Perches8d7b1c72011-01-31 08:39:24 -0800867 rev);
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300868 return -ENODEV;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400869 }
Sergei Shtylyov910f7bb2011-01-10 22:31:13 +0300870 break;
871 case PCI_DEVICE_ID_TTI_HPT372:
872 /* 372N if rev >= 2 */
873 if (rev >= 2)
874 return -ENODEV;
875 ppi[0] = &info_hpt372;
876 chip_table = &hpt372a;
877 break;
878 case PCI_DEVICE_ID_TTI_HPT302:
879 /* 302N if rev > 1 */
880 if (rev > 1)
881 return -ENODEV;
882 ppi[0] = &info_hpt302;
883 /* Check this */
884 chip_table = &hpt302;
885 break;
886 case PCI_DEVICE_ID_TTI_HPT371:
887 if (rev > 1)
888 return -ENODEV;
889 ppi[0] = &info_hpt302;
890 chip_table = &hpt371;
891 /*
892 * Single channel device, master is not present but the BIOS
893 * (or us for non x86) must mark it absent
894 */
895 pci_read_config_byte(dev, 0x50, &mcr1);
896 mcr1 &= ~0x04;
897 pci_write_config_byte(dev, 0x50, mcr1);
898 break;
899 case PCI_DEVICE_ID_TTI_HPT374:
900 chip_table = &hpt374;
901 if (!(PCI_FUNC(dev->devfn) & 1))
902 *ppi = &info_hpt374_fn0;
903 else
904 *ppi = &info_hpt374_fn1;
905 break;
906 default:
Hannes Reineckef06c13a2021-12-21 08:21:23 +0100907 dev_err(&dev->dev, "PCI table is bogus, please report (%d)\n",
908 dev->device);
Sergei Shtylyov910f7bb2011-01-10 22:31:13 +0300909 return -ENODEV;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400910 }
911 /* Ok so this is a chip we support */
912
913 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
914 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
915 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
916 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
917
918 pci_read_config_byte(dev, 0x5A, &irqmask);
919 irqmask &= ~0x10;
920 pci_write_config_byte(dev, 0x5a, irqmask);
921
922 /*
923 * default to pci clock. make sure MA15/16 are set to output
924 * to prevent drives having problems with 40-pin cables. Needed
925 * for some drives such as IBM-DTLA which will not enter ready
926 * state on reset when PDIAG is a input.
927 */
928
Jeff Garzik85cd7252006-08-31 00:03:49 -0400929 pci_write_config_byte(dev, 0x5b, 0x23);
Jeff Garzika617c092007-05-21 20:14:23 -0400930
Alan Coxfcc2f692007-03-08 23:28:52 +0000931 /*
932 * HighPoint does this for HPT372A.
933 * NOTE: This register is only writeable via I/O space.
934 */
935 if (chip_table == &hpt372a)
936 outb(0x0e, iobase + 0x9c);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400937
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300938 /*
939 * Some devices do not let this value be accessed via PCI space
940 * according to the old driver. In addition we must use the value
941 * from FN 0 on the HPT374.
942 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000943
Alan Cox73946f92007-11-05 22:53:38 +0000944 if (chip_table == &hpt374) {
945 freq = hpt374_read_freq(dev);
946 if (freq == 0)
947 return -ENODEV;
948 } else
949 freq = inl(iobase + 0x90);
950
Jeff Garzik669a5db2006-08-29 18:12:40 -0400951 if ((freq >> 12) != 0xABCDE) {
952 int i;
953 u8 sr;
954 u32 total = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400955
Hannes Reineckef06c13a2021-12-21 08:21:23 +0100956 dev_warn(&dev->dev, "BIOS has not set timing clocks\n");
Jeff Garzik85cd7252006-08-31 00:03:49 -0400957
Jeff Garzik669a5db2006-08-29 18:12:40 -0400958 /* This is the process the HPT371 BIOS is reported to use */
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300959 for (i = 0; i < 128; i++) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400960 pci_read_config_byte(dev, 0x78, &sr);
Alan Coxfcc2f692007-03-08 23:28:52 +0000961 total += sr & 0x1FF;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400962 udelay(15);
963 }
964 freq = total / 128;
965 }
966 freq &= 0x1FF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400967
Jeff Garzik669a5db2006-08-29 18:12:40 -0400968 /*
969 * Turn the frequency check into a band and then find a timing
970 * table to match it.
971 */
Jeff Garzika617c092007-05-21 20:14:23 -0400972
Jeff Garzik669a5db2006-08-29 18:12:40 -0400973 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
Alan Coxfcc2f692007-03-08 23:28:52 +0000974 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400975 /*
976 * We need to try PLL mode instead
Alan Coxfcc2f692007-03-08 23:28:52 +0000977 *
978 * For non UDMA133 capable devices we should
979 * use a 50MHz DPLL by choice
Jeff Garzik669a5db2006-08-29 18:12:40 -0400980 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000981 unsigned int f_low, f_high;
Alan Cox960c8a12007-05-25 20:48:55 +0100982 int dpll, adjust;
Jeff Garzika617c092007-05-21 20:14:23 -0400983
Alan Cox960c8a12007-05-25 20:48:55 +0100984 /* Compute DPLL */
Tejun Heo887125e2008-03-25 12:22:49 +0900985 dpll = (ppi[0]->udma_mask & 0xC0) ? 3 : 2;
Jeff Garzika617c092007-05-21 20:14:23 -0400986
Alan Cox960c8a12007-05-25 20:48:55 +0100987 f_low = (MHz[clock_slot] * 48) / MHz[dpll];
Alan Coxfcc2f692007-03-08 23:28:52 +0000988 f_high = f_low + 2;
Alan Cox960c8a12007-05-25 20:48:55 +0100989 if (clock_slot > 1)
990 f_high += 2;
Alan Coxfcc2f692007-03-08 23:28:52 +0000991
992 /* Select the DPLL clock. */
993 pci_write_config_byte(dev, 0x5b, 0x21);
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300994 pci_write_config_dword(dev, 0x5C,
995 (f_high << 16) | f_low | 0x100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400996
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +0300997 for (adjust = 0; adjust < 8; adjust++) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400998 if (hpt37x_calibrate_dpll(dev))
999 break;
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +03001000 /*
1001 * See if it'll settle at a fractionally
1002 * different clock
1003 */
Alan Cox64a81702007-07-24 15:17:48 +01001004 if (adjust & 1)
1005 f_low -= adjust >> 1;
1006 else
1007 f_high += adjust >> 1;
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +03001008 pci_write_config_dword(dev, 0x5C,
1009 (f_high << 16) | f_low | 0x100);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001010 }
1011 if (adjust == 8) {
Hannes Reineckef06c13a2021-12-21 08:21:23 +01001012 dev_err(&dev->dev, "DPLL did not stabilize!\n");
Jeff Garzik669a5db2006-08-29 18:12:40 -04001013 return -ENODEV;
1014 }
Alan Cox960c8a12007-05-25 20:48:55 +01001015 if (dpll == 3)
Tejun Heo1626aeb2007-05-04 12:43:58 +02001016 private_data = (void *)hpt37x_timings_66;
Alan Coxfcc2f692007-03-08 23:28:52 +00001017 else
Tejun Heo1626aeb2007-05-04 12:43:58 +02001018 private_data = (void *)hpt37x_timings_50;
Jeff Garzik85cd7252006-08-31 00:03:49 -04001019
Hannes Reineckef06c13a2021-12-21 08:21:23 +01001020 dev_info(&dev->dev, "bus clock %dMHz, using %dMHz DPLL\n",
Sergei Shtylyov40d69ba2011-01-10 21:39:34 +03001021 MHz[clock_slot], MHz[dpll]);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001022 } else {
Tejun Heo1626aeb2007-05-04 12:43:58 +02001023 private_data = (void *)chip_table->clocks[clock_slot];
Jeff Garzik669a5db2006-08-29 18:12:40 -04001024 /*
Alan Coxa4734462007-04-26 00:19:25 -07001025 * Perform a final fixup. Note that we will have used the
1026 * DPLL on the HPT372 which means we don't have to worry
1027 * about lack of UDMA133 support on lower clocks
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +03001028 */
Jeff Garzik85cd7252006-08-31 00:03:49 -04001029
Tejun Heo887125e2008-03-25 12:22:49 +09001030 if (clock_slot < 2 && ppi[0] == &info_hpt370)
1031 ppi[0] = &info_hpt370_33;
1032 if (clock_slot < 2 && ppi[0] == &info_hpt370a)
1033 ppi[0] = &info_hpt370a_33;
Sergei Shtylyov40d69ba2011-01-10 21:39:34 +03001034
Hannes Reineckef06c13a2021-12-21 08:21:23 +01001035 dev_info(&dev->dev, "%s using %dMHz bus clock\n",
Sergei Shtylyov40d69ba2011-01-10 21:39:34 +03001036 chip_table->name, MHz[clock_slot]);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001037 }
Alan Coxfcc2f692007-03-08 23:28:52 +00001038
Jeff Garzik669a5db2006-08-29 18:12:40 -04001039 /* Now kick off ATA set up */
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001040 return ata_pci_bmdma_init_one(dev, ppi, &hpt37x_sht, private_data, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001041}
1042
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001043static const struct pci_device_id hpt37x[] = {
1044 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
1045 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
1046 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
1047 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
1048 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1049
1050 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -04001051};
1052
1053static struct pci_driver hpt37x_pci_driver = {
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +03001054 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -04001055 .id_table = hpt37x,
Sergei Shtylyov49bfbd32010-12-28 23:09:27 +03001056 .probe = hpt37x_init_one,
Jeff Garzik669a5db2006-08-29 18:12:40 -04001057 .remove = ata_pci_remove_one
1058};
1059
Axel Lin2fc75da2012-04-19 13:43:05 +08001060module_pci_driver(hpt37x_pci_driver);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001061
Jeff Garzik669a5db2006-08-29 18:12:40 -04001062MODULE_AUTHOR("Alan Cox");
1063MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1064MODULE_LICENSE("GPL");
1065MODULE_DEVICE_TABLE(pci, hpt37x);
1066MODULE_VERSION(DRV_VERSION);