Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers. |
| 3 | * |
| 4 | * This driver is heavily based upon: |
| 5 | * |
| 6 | * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003 |
| 7 | * |
| 8 | * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org> |
| 9 | * Portions Copyright (C) 2001 Sun Microsystems, Inc. |
| 10 | * Portions Copyright (C) 2003 Red Hat Inc |
Sergei Shtylyov | d44a65f | 2007-08-10 20:58:46 +0400 | [diff] [blame] | 11 | * Portions Copyright (C) 2005-2007 MontaVista Software, Inc. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 12 | * |
| 13 | * TODO |
Sergei Shtylyov | d44a65f | 2007-08-10 20:58:46 +0400 | [diff] [blame] | 14 | * Look into engine reset on timeout errors. Should not be required. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #include <linux/kernel.h> |
| 18 | #include <linux/module.h> |
| 19 | #include <linux/pci.h> |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/blkdev.h> |
| 22 | #include <linux/delay.h> |
| 23 | #include <scsi/scsi_host.h> |
| 24 | #include <linux/libata.h> |
| 25 | |
| 26 | #define DRV_NAME "pata_hpt37x" |
Sergei Shtylyov | 80b8987 | 2007-08-10 21:02:15 +0400 | [diff] [blame] | 27 | #define DRV_VERSION "0.6.9" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 28 | |
| 29 | struct hpt_clock { |
| 30 | u8 xfer_speed; |
| 31 | u32 timing; |
| 32 | }; |
| 33 | |
| 34 | struct hpt_chip { |
| 35 | const char *name; |
| 36 | unsigned int base; |
| 37 | struct hpt_clock const *clocks[4]; |
| 38 | }; |
| 39 | |
| 40 | /* key for bus clock timings |
| 41 | * bit |
| 42 | * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW |
| 43 | * DMA. cycles = value + 1 |
| 44 | * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW |
| 45 | * DMA. cycles = value + 1 |
| 46 | * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file |
| 47 | * register access. |
| 48 | * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file |
| 49 | * register access. |
| 50 | * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer. |
| 51 | * during task file register access. |
| 52 | * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA |
| 53 | * xfer. |
| 54 | * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task |
| 55 | * register access. |
| 56 | * 28 UDMA enable |
| 57 | * 29 DMA enable |
| 58 | * 30 PIO_MST enable. if set, the chip is in bus master mode during |
| 59 | * PIO. |
| 60 | * 31 FIFO enable. |
| 61 | */ |
| 62 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 63 | static struct hpt_clock hpt37x_timings_33[] = { |
| 64 | { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */ |
| 65 | { XFER_UDMA_5, 0x12446231 }, |
| 66 | { XFER_UDMA_4, 0x12446231 }, |
| 67 | { XFER_UDMA_3, 0x126c6231 }, |
| 68 | { XFER_UDMA_2, 0x12486231 }, |
| 69 | { XFER_UDMA_1, 0x124c6233 }, |
| 70 | { XFER_UDMA_0, 0x12506297 }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 71 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 72 | { XFER_MW_DMA_2, 0x22406c31 }, |
| 73 | { XFER_MW_DMA_1, 0x22406c33 }, |
| 74 | { XFER_MW_DMA_0, 0x22406c97 }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 75 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 76 | { XFER_PIO_4, 0x06414e31 }, |
| 77 | { XFER_PIO_3, 0x06414e42 }, |
| 78 | { XFER_PIO_2, 0x06414e53 }, |
| 79 | { XFER_PIO_1, 0x06814e93 }, |
| 80 | { XFER_PIO_0, 0x06814ea7 } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 81 | }; |
| 82 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 83 | static struct hpt_clock hpt37x_timings_50[] = { |
| 84 | { XFER_UDMA_6, 0x12848242 }, |
| 85 | { XFER_UDMA_5, 0x12848242 }, |
| 86 | { XFER_UDMA_4, 0x12ac8242 }, |
| 87 | { XFER_UDMA_3, 0x128c8242 }, |
| 88 | { XFER_UDMA_2, 0x120c8242 }, |
| 89 | { XFER_UDMA_1, 0x12148254 }, |
| 90 | { XFER_UDMA_0, 0x121882ea }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 91 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 92 | { XFER_MW_DMA_2, 0x22808242 }, |
| 93 | { XFER_MW_DMA_1, 0x22808254 }, |
| 94 | { XFER_MW_DMA_0, 0x228082ea }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 95 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 96 | { XFER_PIO_4, 0x0a81f442 }, |
| 97 | { XFER_PIO_3, 0x0a81f443 }, |
| 98 | { XFER_PIO_2, 0x0a81f454 }, |
| 99 | { XFER_PIO_1, 0x0ac1f465 }, |
| 100 | { XFER_PIO_0, 0x0ac1f48a } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 101 | }; |
| 102 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 103 | static struct hpt_clock hpt37x_timings_66[] = { |
| 104 | { XFER_UDMA_6, 0x1c869c62 }, |
| 105 | { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */ |
| 106 | { XFER_UDMA_4, 0x1c8a9c62 }, |
| 107 | { XFER_UDMA_3, 0x1c8e9c62 }, |
| 108 | { XFER_UDMA_2, 0x1c929c62 }, |
| 109 | { XFER_UDMA_1, 0x1c9a9c62 }, |
| 110 | { XFER_UDMA_0, 0x1c829c62 }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 111 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 112 | { XFER_MW_DMA_2, 0x2c829c62 }, |
| 113 | { XFER_MW_DMA_1, 0x2c829c66 }, |
| 114 | { XFER_MW_DMA_0, 0x2c829d2e }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 115 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 116 | { XFER_PIO_4, 0x0c829c62 }, |
| 117 | { XFER_PIO_3, 0x0c829c84 }, |
| 118 | { XFER_PIO_2, 0x0c829ca6 }, |
| 119 | { XFER_PIO_1, 0x0d029d26 }, |
| 120 | { XFER_PIO_0, 0x0d029d5e } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 121 | }; |
| 122 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 123 | |
| 124 | static const struct hpt_chip hpt370 = { |
| 125 | "HPT370", |
| 126 | 48, |
| 127 | { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 128 | hpt37x_timings_33, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 129 | NULL, |
| 130 | NULL, |
Alan Cox | a473446 | 2007-04-26 00:19:25 -0700 | [diff] [blame] | 131 | NULL |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 132 | } |
| 133 | }; |
| 134 | |
| 135 | static const struct hpt_chip hpt370a = { |
| 136 | "HPT370A", |
| 137 | 48, |
| 138 | { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 139 | hpt37x_timings_33, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 140 | NULL, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 141 | hpt37x_timings_50, |
Alan Cox | a473446 | 2007-04-26 00:19:25 -0700 | [diff] [blame] | 142 | NULL |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 143 | } |
| 144 | }; |
| 145 | |
| 146 | static const struct hpt_chip hpt372 = { |
| 147 | "HPT372", |
| 148 | 55, |
| 149 | { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 150 | hpt37x_timings_33, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 151 | NULL, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 152 | hpt37x_timings_50, |
| 153 | hpt37x_timings_66 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 154 | } |
| 155 | }; |
| 156 | |
| 157 | static const struct hpt_chip hpt302 = { |
| 158 | "HPT302", |
| 159 | 66, |
| 160 | { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 161 | hpt37x_timings_33, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 162 | NULL, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 163 | hpt37x_timings_50, |
| 164 | hpt37x_timings_66 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 165 | } |
| 166 | }; |
| 167 | |
| 168 | static const struct hpt_chip hpt371 = { |
| 169 | "HPT371", |
| 170 | 66, |
| 171 | { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 172 | hpt37x_timings_33, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 173 | NULL, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 174 | hpt37x_timings_50, |
| 175 | hpt37x_timings_66 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 176 | } |
| 177 | }; |
| 178 | |
| 179 | static const struct hpt_chip hpt372a = { |
| 180 | "HPT372A", |
| 181 | 66, |
| 182 | { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 183 | hpt37x_timings_33, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 184 | NULL, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 185 | hpt37x_timings_50, |
| 186 | hpt37x_timings_66 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 187 | } |
| 188 | }; |
| 189 | |
| 190 | static const struct hpt_chip hpt374 = { |
| 191 | "HPT374", |
| 192 | 48, |
| 193 | { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 194 | hpt37x_timings_33, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 195 | NULL, |
| 196 | NULL, |
| 197 | NULL |
| 198 | } |
| 199 | }; |
| 200 | |
| 201 | /** |
| 202 | * hpt37x_find_mode - reset the hpt37x bus |
| 203 | * @ap: ATA port |
| 204 | * @speed: transfer mode |
| 205 | * |
| 206 | * Return the 32bit register programming information for this channel |
| 207 | * that matches the speed provided. |
| 208 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 209 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 210 | static u32 hpt37x_find_mode(struct ata_port *ap, int speed) |
| 211 | { |
| 212 | struct hpt_clock *clocks = ap->host->private_data; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 213 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 214 | while(clocks->xfer_speed) { |
| 215 | if (clocks->xfer_speed == speed) |
| 216 | return clocks->timing; |
| 217 | clocks++; |
| 218 | } |
| 219 | BUG(); |
| 220 | return 0xffffffffU; /* silence compiler warning */ |
| 221 | } |
| 222 | |
| 223 | static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[]) |
| 224 | { |
Tejun Heo | 8bfa79f | 2007-01-02 20:19:40 +0900 | [diff] [blame] | 225 | unsigned char model_num[ATA_ID_PROD_LEN + 1]; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 226 | int i = 0; |
| 227 | |
Tejun Heo | 8bfa79f | 2007-01-02 20:19:40 +0900 | [diff] [blame] | 228 | ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num)); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 229 | |
Tejun Heo | 8bfa79f | 2007-01-02 20:19:40 +0900 | [diff] [blame] | 230 | while (list[i] != NULL) { |
| 231 | if (!strcmp(list[i], model_num)) { |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 232 | printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n", |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 233 | modestr, list[i]); |
| 234 | return 1; |
| 235 | } |
| 236 | i++; |
| 237 | } |
| 238 | return 0; |
| 239 | } |
| 240 | |
| 241 | static const char *bad_ata33[] = { |
| 242 | "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2", |
| 243 | "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2", |
| 244 | "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4", |
| 245 | "Maxtor 90510D4", |
| 246 | "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2", |
| 247 | "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4", |
| 248 | "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2", |
| 249 | NULL |
| 250 | }; |
| 251 | |
| 252 | static const char *bad_ata100_5[] = { |
| 253 | "IBM-DTLA-307075", |
| 254 | "IBM-DTLA-307060", |
| 255 | "IBM-DTLA-307045", |
| 256 | "IBM-DTLA-307030", |
| 257 | "IBM-DTLA-307020", |
| 258 | "IBM-DTLA-307015", |
| 259 | "IBM-DTLA-305040", |
| 260 | "IBM-DTLA-305030", |
| 261 | "IBM-DTLA-305020", |
| 262 | "IC35L010AVER07-0", |
| 263 | "IC35L020AVER07-0", |
| 264 | "IC35L030AVER07-0", |
| 265 | "IC35L040AVER07-0", |
| 266 | "IC35L060AVER07-0", |
| 267 | "WDC AC310200R", |
| 268 | NULL |
| 269 | }; |
| 270 | |
| 271 | /** |
| 272 | * hpt370_filter - mode selection filter |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 273 | * @adev: ATA device |
| 274 | * |
| 275 | * Block UDMA on devices that cause trouble with this controller. |
| 276 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 277 | |
Alan Cox | a76b62ca | 2007-03-09 09:34:07 -0500 | [diff] [blame] | 278 | static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 279 | { |
Alan | 6929da4 | 2007-01-05 16:37:01 -0800 | [diff] [blame] | 280 | if (adev->class == ATA_DEV_ATA) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 281 | if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33)) |
| 282 | mask &= ~ATA_MASK_UDMA; |
| 283 | if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5)) |
| 284 | mask &= ~(0x1F << ATA_SHIFT_UDMA); |
| 285 | } |
Alan Cox | a76b62ca | 2007-03-09 09:34:07 -0500 | [diff] [blame] | 286 | return ata_pci_default_filter(adev, mask); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | /** |
| 290 | * hpt370a_filter - mode selection filter |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 291 | * @adev: ATA device |
| 292 | * |
| 293 | * Block UDMA on devices that cause trouble with this controller. |
| 294 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 295 | |
Alan Cox | a76b62ca | 2007-03-09 09:34:07 -0500 | [diff] [blame] | 296 | static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 297 | { |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 298 | if (adev->class == ATA_DEV_ATA) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 299 | if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5)) |
| 300 | mask &= ~ (0x1F << ATA_SHIFT_UDMA); |
| 301 | } |
Alan Cox | a76b62ca | 2007-03-09 09:34:07 -0500 | [diff] [blame] | 302 | return ata_pci_default_filter(adev, mask); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 303 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 304 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 305 | /** |
| 306 | * hpt37x_pre_reset - reset the hpt37x bus |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 307 | * @link: ATA link to reset |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 308 | * @deadline: deadline jiffies for the operation |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 309 | * |
| 310 | * Perform the initial reset handling for the 370/372 and 374 func 0 |
| 311 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 312 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 313 | static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 314 | { |
| 315 | u8 scr2, ata66; |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 316 | struct ata_port *ap = link->ap; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 317 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Alan Cox | b5bf24b | 2006-11-08 16:18:26 +0000 | [diff] [blame] | 318 | static const struct pci_bits hpt37x_enable_bits[] = { |
| 319 | { 0x50, 1, 0x04, 0x04 }, |
| 320 | { 0x54, 1, 0x04, 0x04 } |
| 321 | }; |
| 322 | if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no])) |
| 323 | return -ENOENT; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 324 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 325 | pci_read_config_byte(pdev, 0x5B, &scr2); |
| 326 | pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01); |
| 327 | /* Cable register now active */ |
| 328 | pci_read_config_byte(pdev, 0x5A, &ata66); |
| 329 | /* Restore state */ |
| 330 | pci_write_config_byte(pdev, 0x5B, scr2); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 331 | |
Alan Cox | 22d5c76 | 2007-11-19 14:39:13 +0000 | [diff] [blame^] | 332 | if (ata66 & (2 >> ap->port_no)) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 333 | ap->cbl = ATA_CBL_PATA40; |
| 334 | else |
| 335 | ap->cbl = ATA_CBL_PATA80; |
| 336 | |
| 337 | /* Reset the state machine */ |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 338 | pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 339 | udelay(100); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 340 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 341 | return ata_std_prereset(link, deadline); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 342 | } |
| 343 | |
| 344 | /** |
| 345 | * hpt37x_error_handler - reset the hpt374 |
| 346 | * @ap: ATA port to reset |
| 347 | * |
| 348 | * Perform probe for HPT37x, except for HPT374 channel 2 |
| 349 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 350 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 351 | static void hpt37x_error_handler(struct ata_port *ap) |
| 352 | { |
| 353 | ata_bmdma_drive_eh(ap, hpt37x_pre_reset, ata_std_softreset, NULL, ata_std_postreset); |
| 354 | } |
| 355 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 356 | static int hpt374_pre_reset(struct ata_link *link, unsigned long deadline) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 357 | { |
Alan Cox | b5bf24b | 2006-11-08 16:18:26 +0000 | [diff] [blame] | 358 | static const struct pci_bits hpt37x_enable_bits[] = { |
| 359 | { 0x50, 1, 0x04, 0x04 }, |
| 360 | { 0x54, 1, 0x04, 0x04 } |
| 361 | }; |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 362 | u16 mcr3; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 363 | u8 ata66; |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 364 | struct ata_port *ap = link->ap; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 365 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 366 | unsigned int mcrbase = 0x50 + 4 * ap->port_no; |
Alan Cox | b5bf24b | 2006-11-08 16:18:26 +0000 | [diff] [blame] | 367 | |
| 368 | if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no])) |
| 369 | return -ENOENT; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 370 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 371 | /* Do the extra channel work */ |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 372 | pci_read_config_word(pdev, mcrbase + 2, &mcr3); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 373 | /* Set bit 15 of 0x52 to enable TCBLID as input |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 374 | */ |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 375 | pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 376 | pci_read_config_byte(pdev, 0x5A, &ata66); |
| 377 | /* Reset TCBLID/FCBLID to output */ |
| 378 | pci_write_config_word(pdev, 0x52, mcr3); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 379 | |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 380 | if (ata66 & (2 >> ap->port_no)) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 381 | ap->cbl = ATA_CBL_PATA40; |
| 382 | else |
| 383 | ap->cbl = ATA_CBL_PATA80; |
| 384 | |
| 385 | /* Reset the state machine */ |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 386 | pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 387 | udelay(100); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 388 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 389 | return ata_std_prereset(link, deadline); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 390 | } |
| 391 | |
| 392 | /** |
| 393 | * hpt374_error_handler - reset the hpt374 |
| 394 | * @classes: |
| 395 | * |
| 396 | * The 374 cable detect is a little different due to the extra |
| 397 | * channels. The function 0 channels work like usual but function 1 |
| 398 | * is special |
| 399 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 400 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 401 | static void hpt374_error_handler(struct ata_port *ap) |
| 402 | { |
| 403 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 404 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 405 | if (!(PCI_FUNC(pdev->devfn) & 1)) |
| 406 | hpt37x_error_handler(ap); |
| 407 | else |
| 408 | ata_bmdma_drive_eh(ap, hpt374_pre_reset, ata_std_softreset, NULL, ata_std_postreset); |
| 409 | } |
| 410 | |
| 411 | /** |
| 412 | * hpt370_set_piomode - PIO setup |
| 413 | * @ap: ATA interface |
| 414 | * @adev: device on the interface |
| 415 | * |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 416 | * Perform PIO mode setup. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 417 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 418 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 419 | static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev) |
| 420 | { |
| 421 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 422 | u32 addr1, addr2; |
| 423 | u32 reg; |
| 424 | u32 mode; |
| 425 | u8 fast; |
| 426 | |
| 427 | addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no); |
| 428 | addr2 = 0x51 + 4 * ap->port_no; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 429 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 430 | /* Fast interrupt prediction disable, hold off interrupt disable */ |
| 431 | pci_read_config_byte(pdev, addr2, &fast); |
| 432 | fast &= ~0x02; |
| 433 | fast |= 0x01; |
| 434 | pci_write_config_byte(pdev, addr2, fast); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 435 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 436 | pci_read_config_dword(pdev, addr1, ®); |
| 437 | mode = hpt37x_find_mode(ap, adev->pio_mode); |
| 438 | mode &= ~0x8000000; /* No FIFO in PIO */ |
| 439 | mode &= ~0x30070000; /* Leave config bits alone */ |
| 440 | reg &= 0x30070000; /* Strip timing bits */ |
| 441 | pci_write_config_dword(pdev, addr1, reg | mode); |
| 442 | } |
| 443 | |
| 444 | /** |
| 445 | * hpt370_set_dmamode - DMA timing setup |
| 446 | * @ap: ATA interface |
| 447 | * @adev: Device being configured |
| 448 | * |
| 449 | * Set up the channel for MWDMA or UDMA modes. Much the same as with |
| 450 | * PIO, load the mode number and then set MWDMA or UDMA flag. |
| 451 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 452 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 453 | static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
| 454 | { |
| 455 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 456 | u32 addr1, addr2; |
| 457 | u32 reg; |
| 458 | u32 mode; |
| 459 | u8 fast; |
| 460 | |
| 461 | addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no); |
| 462 | addr2 = 0x51 + 4 * ap->port_no; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 463 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 464 | /* Fast interrupt prediction disable, hold off interrupt disable */ |
| 465 | pci_read_config_byte(pdev, addr2, &fast); |
| 466 | fast &= ~0x02; |
| 467 | fast |= 0x01; |
| 468 | pci_write_config_byte(pdev, addr2, fast); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 469 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 470 | pci_read_config_dword(pdev, addr1, ®); |
| 471 | mode = hpt37x_find_mode(ap, adev->dma_mode); |
| 472 | mode |= 0x8000000; /* FIFO in MWDMA or UDMA */ |
| 473 | mode &= ~0xC0000000; /* Leave config bits alone */ |
| 474 | reg &= 0xC0000000; /* Strip timing bits */ |
| 475 | pci_write_config_dword(pdev, addr1, reg | mode); |
| 476 | } |
| 477 | |
| 478 | /** |
| 479 | * hpt370_bmdma_start - DMA engine begin |
| 480 | * @qc: ATA command |
| 481 | * |
| 482 | * The 370 and 370A want us to reset the DMA engine each time we |
| 483 | * use it. The 372 and later are fine. |
| 484 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 485 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 486 | static void hpt370_bmdma_start(struct ata_queued_cmd *qc) |
| 487 | { |
| 488 | struct ata_port *ap = qc->ap; |
| 489 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 490 | pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37); |
| 491 | udelay(10); |
| 492 | ata_bmdma_start(qc); |
| 493 | } |
| 494 | |
| 495 | /** |
| 496 | * hpt370_bmdma_end - DMA engine stop |
| 497 | * @qc: ATA command |
| 498 | * |
| 499 | * Work around the HPT370 DMA engine. |
| 500 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 501 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 502 | static void hpt370_bmdma_stop(struct ata_queued_cmd *qc) |
| 503 | { |
| 504 | struct ata_port *ap = qc->ap; |
| 505 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 506 | u8 dma_stat = ioread8(ap->ioaddr.bmdma_addr + 2); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 507 | u8 dma_cmd; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 508 | void __iomem *bmdma = ap->ioaddr.bmdma_addr; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 509 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 510 | if (dma_stat & 0x01) { |
| 511 | udelay(20); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 512 | dma_stat = ioread8(bmdma + 2); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 513 | } |
| 514 | if (dma_stat & 0x01) { |
| 515 | /* Clear the engine */ |
| 516 | pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37); |
| 517 | udelay(10); |
| 518 | /* Stop DMA */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 519 | dma_cmd = ioread8(bmdma ); |
| 520 | iowrite8(dma_cmd & 0xFE, bmdma); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 521 | /* Clear Error */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 522 | dma_stat = ioread8(bmdma + 2); |
| 523 | iowrite8(dma_stat | 0x06 , bmdma + 2); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 524 | /* Clear the engine */ |
| 525 | pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37); |
| 526 | udelay(10); |
| 527 | } |
| 528 | ata_bmdma_stop(qc); |
| 529 | } |
| 530 | |
| 531 | /** |
| 532 | * hpt372_set_piomode - PIO setup |
| 533 | * @ap: ATA interface |
| 534 | * @adev: device on the interface |
| 535 | * |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 536 | * Perform PIO mode setup. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 537 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 538 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 539 | static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev) |
| 540 | { |
| 541 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 542 | u32 addr1, addr2; |
| 543 | u32 reg; |
| 544 | u32 mode; |
| 545 | u8 fast; |
| 546 | |
| 547 | addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no); |
| 548 | addr2 = 0x51 + 4 * ap->port_no; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 549 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 550 | /* Fast interrupt prediction disable, hold off interrupt disable */ |
| 551 | pci_read_config_byte(pdev, addr2, &fast); |
| 552 | fast &= ~0x07; |
| 553 | pci_write_config_byte(pdev, addr2, fast); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 554 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 555 | pci_read_config_dword(pdev, addr1, ®); |
| 556 | mode = hpt37x_find_mode(ap, adev->pio_mode); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 557 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 558 | printk("Find mode for %d reports %X\n", adev->pio_mode, mode); |
| 559 | mode &= ~0x80000000; /* No FIFO in PIO */ |
| 560 | mode &= ~0x30070000; /* Leave config bits alone */ |
| 561 | reg &= 0x30070000; /* Strip timing bits */ |
| 562 | pci_write_config_dword(pdev, addr1, reg | mode); |
| 563 | } |
| 564 | |
| 565 | /** |
| 566 | * hpt372_set_dmamode - DMA timing setup |
| 567 | * @ap: ATA interface |
| 568 | * @adev: Device being configured |
| 569 | * |
| 570 | * Set up the channel for MWDMA or UDMA modes. Much the same as with |
| 571 | * PIO, load the mode number and then set MWDMA or UDMA flag. |
| 572 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 573 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 574 | static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
| 575 | { |
| 576 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 577 | u32 addr1, addr2; |
| 578 | u32 reg; |
| 579 | u32 mode; |
| 580 | u8 fast; |
| 581 | |
| 582 | addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no); |
| 583 | addr2 = 0x51 + 4 * ap->port_no; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 584 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 585 | /* Fast interrupt prediction disable, hold off interrupt disable */ |
| 586 | pci_read_config_byte(pdev, addr2, &fast); |
| 587 | fast &= ~0x07; |
| 588 | pci_write_config_byte(pdev, addr2, fast); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 589 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 590 | pci_read_config_dword(pdev, addr1, ®); |
| 591 | mode = hpt37x_find_mode(ap, adev->dma_mode); |
| 592 | printk("Find mode for DMA %d reports %X\n", adev->dma_mode, mode); |
| 593 | mode &= ~0xC0000000; /* Leave config bits alone */ |
| 594 | mode |= 0x80000000; /* FIFO in MWDMA or UDMA */ |
| 595 | reg &= 0xC0000000; /* Strip timing bits */ |
| 596 | pci_write_config_dword(pdev, addr1, reg | mode); |
| 597 | } |
| 598 | |
| 599 | /** |
| 600 | * hpt37x_bmdma_end - DMA engine stop |
| 601 | * @qc: ATA command |
| 602 | * |
| 603 | * Clean up after the HPT372 and later DMA engine |
| 604 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 605 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 606 | static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc) |
| 607 | { |
| 608 | struct ata_port *ap = qc->ap; |
| 609 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Alan | 6929da4 | 2007-01-05 16:37:01 -0800 | [diff] [blame] | 610 | int mscreg = 0x50 + 4 * ap->port_no; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 611 | u8 bwsr_stat, msc_stat; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 612 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 613 | pci_read_config_byte(pdev, 0x6A, &bwsr_stat); |
| 614 | pci_read_config_byte(pdev, mscreg, &msc_stat); |
| 615 | if (bwsr_stat & (1 << ap->port_no)) |
| 616 | pci_write_config_byte(pdev, mscreg, msc_stat | 0x30); |
| 617 | ata_bmdma_stop(qc); |
| 618 | } |
| 619 | |
| 620 | |
| 621 | static struct scsi_host_template hpt37x_sht = { |
| 622 | .module = THIS_MODULE, |
| 623 | .name = DRV_NAME, |
| 624 | .ioctl = ata_scsi_ioctl, |
| 625 | .queuecommand = ata_scsi_queuecmd, |
| 626 | .can_queue = ATA_DEF_QUEUE, |
| 627 | .this_id = ATA_SHT_THIS_ID, |
| 628 | .sg_tablesize = LIBATA_MAX_PRD, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 629 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 630 | .emulated = ATA_SHT_EMULATED, |
| 631 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 632 | .proc_name = DRV_NAME, |
| 633 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 634 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | afdfe89 | 2006-11-29 11:26:47 +0900 | [diff] [blame] | 635 | .slave_destroy = ata_scsi_slave_destroy, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 636 | .bios_param = ata_std_bios_param, |
| 637 | }; |
| 638 | |
| 639 | /* |
| 640 | * Configuration for HPT370 |
| 641 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 642 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 643 | static struct ata_port_operations hpt370_port_ops = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 644 | .set_piomode = hpt370_set_piomode, |
| 645 | .set_dmamode = hpt370_set_dmamode, |
| 646 | .mode_filter = hpt370_filter, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 647 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 648 | .tf_load = ata_tf_load, |
| 649 | .tf_read = ata_tf_read, |
| 650 | .check_status = ata_check_status, |
| 651 | .exec_command = ata_exec_command, |
| 652 | .dev_select = ata_std_dev_select, |
| 653 | |
| 654 | .freeze = ata_bmdma_freeze, |
| 655 | .thaw = ata_bmdma_thaw, |
| 656 | .error_handler = hpt37x_error_handler, |
| 657 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
| 658 | |
| 659 | .bmdma_setup = ata_bmdma_setup, |
| 660 | .bmdma_start = hpt370_bmdma_start, |
| 661 | .bmdma_stop = hpt370_bmdma_stop, |
| 662 | .bmdma_status = ata_bmdma_status, |
| 663 | |
| 664 | .qc_prep = ata_qc_prep, |
| 665 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 666 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 667 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 668 | |
| 669 | .irq_handler = ata_interrupt, |
| 670 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 671 | .irq_on = ata_irq_on, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 672 | |
Alan Cox | 81ad183 | 2007-08-22 22:55:41 +0100 | [diff] [blame] | 673 | .port_start = ata_sff_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 674 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 675 | |
| 676 | /* |
| 677 | * Configuration for HPT370A. Close to 370 but less filters |
| 678 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 679 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 680 | static struct ata_port_operations hpt370a_port_ops = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 681 | .set_piomode = hpt370_set_piomode, |
| 682 | .set_dmamode = hpt370_set_dmamode, |
| 683 | .mode_filter = hpt370a_filter, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 684 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 685 | .tf_load = ata_tf_load, |
| 686 | .tf_read = ata_tf_read, |
| 687 | .check_status = ata_check_status, |
| 688 | .exec_command = ata_exec_command, |
| 689 | .dev_select = ata_std_dev_select, |
| 690 | |
| 691 | .freeze = ata_bmdma_freeze, |
| 692 | .thaw = ata_bmdma_thaw, |
| 693 | .error_handler = hpt37x_error_handler, |
| 694 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
| 695 | |
| 696 | .bmdma_setup = ata_bmdma_setup, |
| 697 | .bmdma_start = hpt370_bmdma_start, |
| 698 | .bmdma_stop = hpt370_bmdma_stop, |
| 699 | .bmdma_status = ata_bmdma_status, |
| 700 | |
| 701 | .qc_prep = ata_qc_prep, |
| 702 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 703 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 704 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 705 | |
| 706 | .irq_handler = ata_interrupt, |
| 707 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 708 | .irq_on = ata_irq_on, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 709 | |
Alan Cox | 81ad183 | 2007-08-22 22:55:41 +0100 | [diff] [blame] | 710 | .port_start = ata_sff_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 711 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 712 | |
| 713 | /* |
| 714 | * Configuration for HPT372, HPT371, HPT302. Slightly different PIO |
| 715 | * and DMA mode setting functionality. |
| 716 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 717 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 718 | static struct ata_port_operations hpt372_port_ops = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 719 | .set_piomode = hpt372_set_piomode, |
| 720 | .set_dmamode = hpt372_set_dmamode, |
| 721 | .mode_filter = ata_pci_default_filter, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 722 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 723 | .tf_load = ata_tf_load, |
| 724 | .tf_read = ata_tf_read, |
| 725 | .check_status = ata_check_status, |
| 726 | .exec_command = ata_exec_command, |
| 727 | .dev_select = ata_std_dev_select, |
| 728 | |
| 729 | .freeze = ata_bmdma_freeze, |
| 730 | .thaw = ata_bmdma_thaw, |
| 731 | .error_handler = hpt37x_error_handler, |
| 732 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
| 733 | |
| 734 | .bmdma_setup = ata_bmdma_setup, |
| 735 | .bmdma_start = ata_bmdma_start, |
| 736 | .bmdma_stop = hpt37x_bmdma_stop, |
| 737 | .bmdma_status = ata_bmdma_status, |
| 738 | |
| 739 | .qc_prep = ata_qc_prep, |
| 740 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 741 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 742 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 743 | |
| 744 | .irq_handler = ata_interrupt, |
| 745 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 746 | .irq_on = ata_irq_on, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 747 | |
Alan Cox | 81ad183 | 2007-08-22 22:55:41 +0100 | [diff] [blame] | 748 | .port_start = ata_sff_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 749 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 750 | |
| 751 | /* |
| 752 | * Configuration for HPT374. Mode setting works like 372 and friends |
| 753 | * but we have a different cable detection procedure. |
| 754 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 755 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 756 | static struct ata_port_operations hpt374_port_ops = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 757 | .set_piomode = hpt372_set_piomode, |
| 758 | .set_dmamode = hpt372_set_dmamode, |
| 759 | .mode_filter = ata_pci_default_filter, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 760 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 761 | .tf_load = ata_tf_load, |
| 762 | .tf_read = ata_tf_read, |
| 763 | .check_status = ata_check_status, |
| 764 | .exec_command = ata_exec_command, |
| 765 | .dev_select = ata_std_dev_select, |
| 766 | |
| 767 | .freeze = ata_bmdma_freeze, |
| 768 | .thaw = ata_bmdma_thaw, |
| 769 | .error_handler = hpt374_error_handler, |
| 770 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
| 771 | |
| 772 | .bmdma_setup = ata_bmdma_setup, |
| 773 | .bmdma_start = ata_bmdma_start, |
| 774 | .bmdma_stop = hpt37x_bmdma_stop, |
| 775 | .bmdma_status = ata_bmdma_status, |
| 776 | |
| 777 | .qc_prep = ata_qc_prep, |
| 778 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 779 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 780 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 781 | |
| 782 | .irq_handler = ata_interrupt, |
| 783 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 784 | .irq_on = ata_irq_on, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 785 | |
Alan Cox | 81ad183 | 2007-08-22 22:55:41 +0100 | [diff] [blame] | 786 | .port_start = ata_sff_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 787 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 788 | |
| 789 | /** |
| 790 | * htp37x_clock_slot - Turn timing to PC clock entry |
| 791 | * @freq: Reported frequency timing |
| 792 | * @base: Base timing |
| 793 | * |
| 794 | * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50 |
| 795 | * and 3 for 66Mhz) |
| 796 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 797 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 798 | static int hpt37x_clock_slot(unsigned int freq, unsigned int base) |
| 799 | { |
| 800 | unsigned int f = (base * freq) / 192; /* Mhz */ |
| 801 | if (f < 40) |
| 802 | return 0; /* 33Mhz slot */ |
| 803 | if (f < 45) |
| 804 | return 1; /* 40Mhz slot */ |
| 805 | if (f < 55) |
| 806 | return 2; /* 50Mhz slot */ |
| 807 | return 3; /* 60Mhz slot */ |
| 808 | } |
| 809 | |
| 810 | /** |
| 811 | * hpt37x_calibrate_dpll - Calibrate the DPLL loop |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 812 | * @dev: PCI device |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 813 | * |
| 814 | * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this |
| 815 | * succeeds |
| 816 | */ |
| 817 | |
| 818 | static int hpt37x_calibrate_dpll(struct pci_dev *dev) |
| 819 | { |
| 820 | u8 reg5b; |
| 821 | u32 reg5c; |
| 822 | int tries; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 823 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 824 | for(tries = 0; tries < 0x5000; tries++) { |
| 825 | udelay(50); |
| 826 | pci_read_config_byte(dev, 0x5b, ®5b); |
| 827 | if (reg5b & 0x80) { |
| 828 | /* See if it stays set */ |
| 829 | for(tries = 0; tries < 0x1000; tries ++) { |
| 830 | pci_read_config_byte(dev, 0x5b, ®5b); |
| 831 | /* Failed ? */ |
| 832 | if ((reg5b & 0x80) == 0) |
| 833 | return 0; |
| 834 | } |
| 835 | /* Turn off tuning, we have the DPLL set */ |
| 836 | pci_read_config_dword(dev, 0x5c, ®5c); |
| 837 | pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100); |
| 838 | return 1; |
| 839 | } |
| 840 | } |
| 841 | /* Never went stable */ |
| 842 | return 0; |
| 843 | } |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 844 | |
| 845 | static u32 hpt374_read_freq(struct pci_dev *pdev) |
| 846 | { |
| 847 | u32 freq; |
| 848 | unsigned long io_base = pci_resource_start(pdev, 4); |
| 849 | if (PCI_FUNC(pdev->devfn) & 1) { |
| 850 | struct pci_dev *pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1); |
| 851 | /* Someone hot plugged the controller on us ? */ |
| 852 | if (pdev_0 == NULL) |
| 853 | return 0; |
| 854 | io_base = pci_resource_start(pdev_0, 4); |
| 855 | freq = inl(io_base + 0x90); |
| 856 | pci_dev_put(pdev_0); |
| 857 | } |
| 858 | else |
| 859 | freq = inl(io_base + 0x90); |
| 860 | return freq; |
| 861 | } |
| 862 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 863 | /** |
| 864 | * hpt37x_init_one - Initialise an HPT37X/302 |
| 865 | * @dev: PCI device |
| 866 | * @id: Entry in match table |
| 867 | * |
| 868 | * Initialise an HPT37x device. There are some interesting complications |
| 869 | * here. Firstly the chip may report 366 and be one of several variants. |
| 870 | * Secondly all the timings depend on the clock for the chip which we must |
| 871 | * detect and look up |
| 872 | * |
| 873 | * This is the known chip mappings. It may be missing a couple of later |
| 874 | * releases. |
| 875 | * |
| 876 | * Chip version PCI Rev Notes |
| 877 | * HPT366 4 (HPT366) 0 Other driver |
| 878 | * HPT366 4 (HPT366) 1 Other driver |
| 879 | * HPT368 4 (HPT366) 2 Other driver |
| 880 | * HPT370 4 (HPT366) 3 UDMA100 |
| 881 | * HPT370A 4 (HPT366) 4 UDMA100 |
| 882 | * HPT372 4 (HPT366) 5 UDMA133 (1) |
| 883 | * HPT372N 4 (HPT366) 6 Other driver |
| 884 | * HPT372A 5 (HPT372) 1 UDMA133 (1) |
| 885 | * HPT372N 5 (HPT372) 2 Other driver |
| 886 | * HPT302 6 (HPT302) 1 UDMA133 |
| 887 | * HPT302N 6 (HPT302) 2 Other driver |
| 888 | * HPT371 7 (HPT371) * UDMA133 |
| 889 | * HPT374 8 (HPT374) * UDMA133 4 channel |
| 890 | * HPT372N 9 (HPT372N) * Other driver |
| 891 | * |
| 892 | * (1) UDMA133 support depends on the bus clock |
| 893 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 894 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 895 | static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id) |
| 896 | { |
| 897 | /* HPT370 - UDMA100 */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 898 | static const struct ata_port_info info_hpt370 = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 899 | .sht = &hpt37x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 900 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 901 | .pio_mask = 0x1f, |
| 902 | .mwdma_mask = 0x07, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 903 | .udma_mask = ATA_UDMA5, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 904 | .port_ops = &hpt370_port_ops |
| 905 | }; |
| 906 | /* HPT370A - UDMA100 */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 907 | static const struct ata_port_info info_hpt370a = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 908 | .sht = &hpt37x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 909 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 910 | .pio_mask = 0x1f, |
| 911 | .mwdma_mask = 0x07, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 912 | .udma_mask = ATA_UDMA5, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 913 | .port_ops = &hpt370a_port_ops |
| 914 | }; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 915 | /* HPT370 - UDMA100 */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 916 | static const struct ata_port_info info_hpt370_33 = { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 917 | .sht = &hpt37x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 918 | .flags = ATA_FLAG_SLAVE_POSS, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 919 | .pio_mask = 0x1f, |
| 920 | .mwdma_mask = 0x07, |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 921 | .udma_mask = ATA_UDMA5, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 922 | .port_ops = &hpt370_port_ops |
| 923 | }; |
| 924 | /* HPT370A - UDMA100 */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 925 | static const struct ata_port_info info_hpt370a_33 = { |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 926 | .sht = &hpt37x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 927 | .flags = ATA_FLAG_SLAVE_POSS, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 928 | .pio_mask = 0x1f, |
| 929 | .mwdma_mask = 0x07, |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 930 | .udma_mask = ATA_UDMA5, |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 931 | .port_ops = &hpt370a_port_ops |
| 932 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 933 | /* HPT371, 372 and friends - UDMA133 */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 934 | static const struct ata_port_info info_hpt372 = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 935 | .sht = &hpt37x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 936 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 937 | .pio_mask = 0x1f, |
| 938 | .mwdma_mask = 0x07, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 939 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 940 | .port_ops = &hpt372_port_ops |
| 941 | }; |
Alan Cox | 62877f6 | 2007-06-22 14:17:28 +0100 | [diff] [blame] | 942 | /* HPT374 - UDMA100 */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 943 | static const struct ata_port_info info_hpt374 = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 944 | .sht = &hpt37x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 945 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 946 | .pio_mask = 0x1f, |
| 947 | .mwdma_mask = 0x07, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 948 | .udma_mask = ATA_UDMA5, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 949 | .port_ops = &hpt374_port_ops |
| 950 | }; |
| 951 | |
| 952 | static const int MHz[4] = { 33, 40, 50, 66 }; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 953 | const struct ata_port_info *port; |
| 954 | void *private_data = NULL; |
| 955 | struct ata_port_info port_info; |
| 956 | const struct ata_port_info *ppi[] = { &port_info, NULL }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 957 | |
| 958 | u8 irqmask; |
| 959 | u32 class_rev; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 960 | u8 mcr1; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 961 | u32 freq; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 962 | int prefer_dpll = 1; |
Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 963 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 964 | unsigned long iobase = pci_resource_start(dev, 4); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 965 | |
| 966 | const struct hpt_chip *chip_table; |
| 967 | int clock_slot; |
| 968 | |
| 969 | pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev); |
| 970 | class_rev &= 0xFF; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 971 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 972 | if (dev->device == PCI_DEVICE_ID_TTI_HPT366) { |
| 973 | /* May be a later chip in disguise. Check */ |
| 974 | /* Older chips are in the HPT366 driver. Ignore them */ |
| 975 | if (class_rev < 3) |
| 976 | return -ENODEV; |
| 977 | /* N series chips have their own driver. Ignore */ |
| 978 | if (class_rev == 6) |
| 979 | return -ENODEV; |
| 980 | |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 981 | switch(class_rev) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 982 | case 3: |
| 983 | port = &info_hpt370; |
| 984 | chip_table = &hpt370; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 985 | prefer_dpll = 0; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 986 | break; |
| 987 | case 4: |
| 988 | port = &info_hpt370a; |
| 989 | chip_table = &hpt370a; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 990 | prefer_dpll = 0; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 991 | break; |
| 992 | case 5: |
| 993 | port = &info_hpt372; |
| 994 | chip_table = &hpt372; |
| 995 | break; |
| 996 | default: |
| 997 | printk(KERN_ERR "pata_hpt37x: Unknown HPT366 subtype please report (%d).\n", class_rev); |
| 998 | return -ENODEV; |
| 999 | } |
| 1000 | } else { |
| 1001 | switch(dev->device) { |
| 1002 | case PCI_DEVICE_ID_TTI_HPT372: |
| 1003 | /* 372N if rev >= 2*/ |
| 1004 | if (class_rev >= 2) |
| 1005 | return -ENODEV; |
| 1006 | port = &info_hpt372; |
| 1007 | chip_table = &hpt372a; |
| 1008 | break; |
| 1009 | case PCI_DEVICE_ID_TTI_HPT302: |
| 1010 | /* 302N if rev > 1 */ |
| 1011 | if (class_rev > 1) |
| 1012 | return -ENODEV; |
| 1013 | port = &info_hpt372; |
| 1014 | /* Check this */ |
| 1015 | chip_table = &hpt302; |
| 1016 | break; |
| 1017 | case PCI_DEVICE_ID_TTI_HPT371: |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1018 | if (class_rev > 1) |
| 1019 | return -ENODEV; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1020 | port = &info_hpt372; |
| 1021 | chip_table = &hpt371; |
Alan Cox | a473446 | 2007-04-26 00:19:25 -0700 | [diff] [blame] | 1022 | /* Single channel device, master is not present |
| 1023 | but the BIOS (or us for non x86) must mark it |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1024 | absent */ |
| 1025 | pci_read_config_byte(dev, 0x50, &mcr1); |
| 1026 | mcr1 &= ~0x04; |
| 1027 | pci_write_config_byte(dev, 0x50, mcr1); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1028 | break; |
| 1029 | case PCI_DEVICE_ID_TTI_HPT374: |
| 1030 | chip_table = &hpt374; |
| 1031 | port = &info_hpt374; |
| 1032 | break; |
| 1033 | default: |
| 1034 | printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device); |
| 1035 | return -ENODEV; |
| 1036 | } |
| 1037 | } |
| 1038 | /* Ok so this is a chip we support */ |
| 1039 | |
| 1040 | pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4)); |
| 1041 | pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78); |
| 1042 | pci_write_config_byte(dev, PCI_MIN_GNT, 0x08); |
| 1043 | pci_write_config_byte(dev, PCI_MAX_LAT, 0x08); |
| 1044 | |
| 1045 | pci_read_config_byte(dev, 0x5A, &irqmask); |
| 1046 | irqmask &= ~0x10; |
| 1047 | pci_write_config_byte(dev, 0x5a, irqmask); |
| 1048 | |
| 1049 | /* |
| 1050 | * default to pci clock. make sure MA15/16 are set to output |
| 1051 | * to prevent drives having problems with 40-pin cables. Needed |
| 1052 | * for some drives such as IBM-DTLA which will not enter ready |
| 1053 | * state on reset when PDIAG is a input. |
| 1054 | */ |
| 1055 | |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1056 | pci_write_config_byte(dev, 0x5b, 0x23); |
Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 1057 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1058 | /* |
| 1059 | * HighPoint does this for HPT372A. |
| 1060 | * NOTE: This register is only writeable via I/O space. |
| 1061 | */ |
| 1062 | if (chip_table == &hpt372a) |
| 1063 | outb(0x0e, iobase + 0x9c); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1064 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1065 | /* Some devices do not let this value be accessed via PCI space |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 1066 | according to the old driver. In addition we must use the value |
| 1067 | from FN 0 on the HPT374 */ |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1068 | |
Alan Cox | 73946f9 | 2007-11-05 22:53:38 +0000 | [diff] [blame] | 1069 | if (chip_table == &hpt374) { |
| 1070 | freq = hpt374_read_freq(dev); |
| 1071 | if (freq == 0) |
| 1072 | return -ENODEV; |
| 1073 | } else |
| 1074 | freq = inl(iobase + 0x90); |
| 1075 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1076 | if ((freq >> 12) != 0xABCDE) { |
| 1077 | int i; |
| 1078 | u8 sr; |
| 1079 | u32 total = 0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1080 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1081 | printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n"); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1082 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1083 | /* This is the process the HPT371 BIOS is reported to use */ |
| 1084 | for(i = 0; i < 128; i++) { |
| 1085 | pci_read_config_byte(dev, 0x78, &sr); |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1086 | total += sr & 0x1FF; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1087 | udelay(15); |
| 1088 | } |
| 1089 | freq = total / 128; |
| 1090 | } |
| 1091 | freq &= 0x1FF; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1092 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1093 | /* |
| 1094 | * Turn the frequency check into a band and then find a timing |
| 1095 | * table to match it. |
| 1096 | */ |
Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 1097 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1098 | clock_slot = hpt37x_clock_slot(freq, chip_table->base); |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1099 | if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1100 | /* |
| 1101 | * We need to try PLL mode instead |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1102 | * |
| 1103 | * For non UDMA133 capable devices we should |
| 1104 | * use a 50MHz DPLL by choice |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1105 | */ |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1106 | unsigned int f_low, f_high; |
Alan Cox | 960c8a1 | 2007-05-25 20:48:55 +0100 | [diff] [blame] | 1107 | int dpll, adjust; |
Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 1108 | |
Alan Cox | 960c8a1 | 2007-05-25 20:48:55 +0100 | [diff] [blame] | 1109 | /* Compute DPLL */ |
Sergei Shtylyov | d44a65f | 2007-08-10 20:58:46 +0400 | [diff] [blame] | 1110 | dpll = (port->udma_mask & 0xC0) ? 3 : 2; |
Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 1111 | |
Alan Cox | 960c8a1 | 2007-05-25 20:48:55 +0100 | [diff] [blame] | 1112 | f_low = (MHz[clock_slot] * 48) / MHz[dpll]; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1113 | f_high = f_low + 2; |
Alan Cox | 960c8a1 | 2007-05-25 20:48:55 +0100 | [diff] [blame] | 1114 | if (clock_slot > 1) |
| 1115 | f_high += 2; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1116 | |
| 1117 | /* Select the DPLL clock. */ |
| 1118 | pci_write_config_byte(dev, 0x5b, 0x21); |
Alan Cox | 64a8170 | 2007-07-24 15:17:48 +0100 | [diff] [blame] | 1119 | pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1120 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1121 | for(adjust = 0; adjust < 8; adjust++) { |
| 1122 | if (hpt37x_calibrate_dpll(dev)) |
| 1123 | break; |
| 1124 | /* See if it'll settle at a fractionally different clock */ |
Alan Cox | 64a8170 | 2007-07-24 15:17:48 +0100 | [diff] [blame] | 1125 | if (adjust & 1) |
| 1126 | f_low -= adjust >> 1; |
| 1127 | else |
| 1128 | f_high += adjust >> 1; |
| 1129 | pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1130 | } |
| 1131 | if (adjust == 8) { |
Sergei Shtylyov | 80b8987 | 2007-08-10 21:02:15 +0400 | [diff] [blame] | 1132 | printk(KERN_ERR "pata_hpt37x: DPLL did not stabilize!\n"); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1133 | return -ENODEV; |
| 1134 | } |
Alan Cox | 960c8a1 | 2007-05-25 20:48:55 +0100 | [diff] [blame] | 1135 | if (dpll == 3) |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 1136 | private_data = (void *)hpt37x_timings_66; |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1137 | else |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 1138 | private_data = (void *)hpt37x_timings_50; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1139 | |
Sergei Shtylyov | 80b8987 | 2007-08-10 21:02:15 +0400 | [diff] [blame] | 1140 | printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using %dMHz DPLL.\n", |
| 1141 | MHz[clock_slot], MHz[dpll]); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1142 | } else { |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 1143 | private_data = (void *)chip_table->clocks[clock_slot]; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1144 | /* |
Alan Cox | a473446 | 2007-04-26 00:19:25 -0700 | [diff] [blame] | 1145 | * Perform a final fixup. Note that we will have used the |
| 1146 | * DPLL on the HPT372 which means we don't have to worry |
| 1147 | * about lack of UDMA133 support on lower clocks |
| 1148 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 1149 | |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1150 | if (clock_slot < 2 && port == &info_hpt370) |
| 1151 | port = &info_hpt370_33; |
| 1152 | if (clock_slot < 2 && port == &info_hpt370a) |
| 1153 | port = &info_hpt370a_33; |
Sergei Shtylyov | 80b8987 | 2007-08-10 21:02:15 +0400 | [diff] [blame] | 1154 | printk(KERN_INFO "pata_hpt37x: %s using %dMHz bus clock.\n", |
| 1155 | chip_table->name, MHz[clock_slot]); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1156 | } |
Alan Cox | fcc2f69 | 2007-03-08 23:28:52 +0000 | [diff] [blame] | 1157 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1158 | /* Now kick off ATA set up */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 1159 | port_info = *port; |
| 1160 | port_info.private_data = private_data; |
| 1161 | |
| 1162 | return ata_pci_init_one(dev, ppi); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1163 | } |
| 1164 | |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 1165 | static const struct pci_device_id hpt37x[] = { |
| 1166 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), }, |
| 1167 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), }, |
| 1168 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), }, |
| 1169 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), }, |
| 1170 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), }, |
| 1171 | |
| 1172 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1173 | }; |
| 1174 | |
| 1175 | static struct pci_driver hpt37x_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 1176 | .name = DRV_NAME, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1177 | .id_table = hpt37x, |
| 1178 | .probe = hpt37x_init_one, |
| 1179 | .remove = ata_pci_remove_one |
| 1180 | }; |
| 1181 | |
| 1182 | static int __init hpt37x_init(void) |
| 1183 | { |
| 1184 | return pci_register_driver(&hpt37x_pci_driver); |
| 1185 | } |
| 1186 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1187 | static void __exit hpt37x_exit(void) |
| 1188 | { |
| 1189 | pci_unregister_driver(&hpt37x_pci_driver); |
| 1190 | } |
| 1191 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1192 | MODULE_AUTHOR("Alan Cox"); |
| 1193 | MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x"); |
| 1194 | MODULE_LICENSE("GPL"); |
| 1195 | MODULE_DEVICE_TABLE(pci, hpt37x); |
| 1196 | MODULE_VERSION(DRV_VERSION); |
| 1197 | |
| 1198 | module_init(hpt37x_init); |
| 1199 | module_exit(hpt37x_exit); |