blob: 9faf70a6ed9aaf82c38be2eae5e7605a33423531 [file] [log] [blame]
Carlo Caione4a69fcd2015-10-07 22:31:04 +02001/*
2 * Copyright 2015 Endless Mobile, Inc.
3 * Author: Carlo Caione <carlo@endlessm.com>
4 *
5 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
8 * whole.
9 *
10 * a) This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version.
14 *
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 *
23 * Or, alternatively,
24 *
25 * b) Permission is hereby granted, free of charge, to any person
26 * obtaining a copy of this software and associated documentation
27 * files (the "Software"), to deal in the Software without
28 * restriction, including without limitation the rights to use,
29 * copy, modify, merge, publish, distribute, sublicense, and/or
30 * sell copies of the Software, and to permit persons to whom the
31 * Software is furnished to do so, subject to the following
32 * conditions:
33 *
34 * The above copyright notice and this permission notice shall be
35 * included in all copies or substantial portions of the Software.
36 *
37 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
38 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
39 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
40 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
41 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
42 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
43 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
44 * OTHER DEALINGS IN THE SOFTWARE.
45 */
46
47#include <dt-bindings/clock/meson8b-clkc.h>
48#include <dt-bindings/gpio/meson8b-gpio.h>
Neil Armstrongcad059c2016-05-30 15:27:18 +020049#include <dt-bindings/reset/amlogic,meson8b-reset.h>
Carlo Caione46921422017-09-17 18:45:23 +020050#include <dt-bindings/reset/amlogic,meson8b-clkc-reset.h>
Martin Blumenstinglf44135e2017-04-17 23:39:38 +020051#include "meson.dtsi"
Carlo Caione4a69fcd2015-10-07 22:31:04 +020052
53/ {
Carlo Caione4a69fcd2015-10-07 22:31:04 +020054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
Martin Blumenstingle8d85d72018-04-22 12:45:02 +020058 cpu0: cpu@200 {
Carlo Caione4a69fcd2015-10-07 22:31:04 +020059 device_type = "cpu";
60 compatible = "arm,cortex-a5";
61 next-level-cache = <&L2>;
62 reg = <0x200>;
Carlo Caione46921422017-09-17 18:45:23 +020063 enable-method = "amlogic,meson8b-smp";
64 resets = <&clkc CLKC_RESET_CPU0_SOFT_RESET>;
Martin Blumenstinglc3115522018-11-30 00:00:44 +010065 operating-points-v2 = <&cpu_opp_table>;
66 clocks = <&clkc CLKID_CPUCLK>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +020067 };
68
Martin Blumenstingle8d85d72018-04-22 12:45:02 +020069 cpu1: cpu@201 {
Carlo Caione4a69fcd2015-10-07 22:31:04 +020070 device_type = "cpu";
71 compatible = "arm,cortex-a5";
72 next-level-cache = <&L2>;
73 reg = <0x201>;
Carlo Caione46921422017-09-17 18:45:23 +020074 enable-method = "amlogic,meson8b-smp";
75 resets = <&clkc CLKC_RESET_CPU1_SOFT_RESET>;
Martin Blumenstinglc3115522018-11-30 00:00:44 +010076 operating-points-v2 = <&cpu_opp_table>;
77 clocks = <&clkc CLKID_CPUCLK>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +020078 };
79
Martin Blumenstingle8d85d72018-04-22 12:45:02 +020080 cpu2: cpu@202 {
Carlo Caione4a69fcd2015-10-07 22:31:04 +020081 device_type = "cpu";
82 compatible = "arm,cortex-a5";
83 next-level-cache = <&L2>;
84 reg = <0x202>;
Carlo Caione46921422017-09-17 18:45:23 +020085 enable-method = "amlogic,meson8b-smp";
86 resets = <&clkc CLKC_RESET_CPU2_SOFT_RESET>;
Martin Blumenstinglc3115522018-11-30 00:00:44 +010087 operating-points-v2 = <&cpu_opp_table>;
88 clocks = <&clkc CLKID_CPUCLK>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +020089 };
90
Martin Blumenstingle8d85d72018-04-22 12:45:02 +020091 cpu3: cpu@203 {
Carlo Caione4a69fcd2015-10-07 22:31:04 +020092 device_type = "cpu";
93 compatible = "arm,cortex-a5";
94 next-level-cache = <&L2>;
95 reg = <0x203>;
Carlo Caione46921422017-09-17 18:45:23 +020096 enable-method = "amlogic,meson8b-smp";
97 resets = <&clkc CLKC_RESET_CPU3_SOFT_RESET>;
Martin Blumenstinglc3115522018-11-30 00:00:44 +010098 operating-points-v2 = <&cpu_opp_table>;
99 clocks = <&clkc CLKID_CPUCLK>;
100 };
101 };
102
103 cpu_opp_table: opp-table {
104 compatible = "operating-points-v2";
105 opp-shared;
106
107 opp-96000000 {
108 opp-hz = /bits/ 64 <96000000>;
109 opp-microvolt = <860000>;
110 };
111 opp-192000000 {
112 opp-hz = /bits/ 64 <192000000>;
113 opp-microvolt = <860000>;
114 };
115 opp-312000000 {
116 opp-hz = /bits/ 64 <312000000>;
117 opp-microvolt = <860000>;
118 };
119 opp-408000000 {
120 opp-hz = /bits/ 64 <408000000>;
121 opp-microvolt = <860000>;
122 };
123 opp-504000000 {
124 opp-hz = /bits/ 64 <504000000>;
125 opp-microvolt = <860000>;
126 };
127 opp-600000000 {
128 opp-hz = /bits/ 64 <600000000>;
129 opp-microvolt = <860000>;
130 };
131 opp-720000000 {
132 opp-hz = /bits/ 64 <720000000>;
133 opp-microvolt = <860000>;
134 };
135 opp-816000000 {
136 opp-hz = /bits/ 64 <816000000>;
137 opp-microvolt = <900000>;
138 };
139 opp-1008000000 {
140 opp-hz = /bits/ 64 <1008000000>;
141 opp-microvolt = <1140000>;
142 };
143 opp-1200000000 {
144 opp-hz = /bits/ 64 <1200000000>;
145 opp-microvolt = <1140000>;
146 };
147 opp-1320000000 {
148 opp-hz = /bits/ 64 <1320000000>;
149 opp-microvolt = <1140000>;
150 };
151 opp-1488000000 {
152 opp-hz = /bits/ 64 <1488000000>;
153 opp-microvolt = <1140000>;
154 };
155 opp-1536000000 {
156 opp-hz = /bits/ 64 <1536000000>;
157 opp-microvolt = <1140000>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200158 };
159 };
Martin Blumenstingld8dd3d22017-06-15 23:33:51 +0200160
Martin Blumenstinglc3ea80b2018-12-08 18:12:47 +0100161 gpu_opp_table: gpu-opp-table {
162 compatible = "operating-points-v2";
163
164 opp-255000000 {
165 opp-hz = /bits/ 64 <255000000>;
166 opp-microvolt = <1150000>;
167 };
168 opp-364300000 {
169 opp-hz = /bits/ 64 <364300000>;
170 opp-microvolt = <1150000>;
171 };
172 opp-425000000 {
173 opp-hz = /bits/ 64 <425000000>;
174 opp-microvolt = <1150000>;
175 };
176 opp-510000000 {
177 opp-hz = /bits/ 64 <510000000>;
178 opp-microvolt = <1150000>;
179 };
180 opp-637500000 {
181 opp-hz = /bits/ 64 <637500000>;
182 opp-microvolt = <1150000>;
183 turbo-mode;
184 };
185 };
186
Martin Blumenstingle8d85d72018-04-22 12:45:02 +0200187 pmu {
188 compatible = "arm,cortex-a5-pmu";
189 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
190 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
191 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
192 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
193 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
194 };
195
Linus Lüssingb9b4bf52017-10-02 17:59:03 +0200196 reserved-memory {
197 #address-cells = <1>;
198 #size-cells = <1>;
199 ranges;
200
201 /* 2 MiB reserved for Hardware ROM Firmware? */
202 hwrom@0 {
203 reg = <0x0 0x200000>;
204 no-map;
205 };
206 };
Martin Blumenstingle402d242018-12-08 17:50:25 +0100207
208 apb: bus@d0000000 {
209 compatible = "simple-bus";
210 reg = <0xd0000000 0x200000>;
211 #address-cells = <1>;
212 #size-cells = <1>;
213 ranges = <0x0 0xd0000000 0x200000>;
Martin Blumenstinglc3ea80b2018-12-08 18:12:47 +0100214
215 mali: gpu@c0000 {
216 compatible = "amlogic,meson8b-mali", "arm,mali-450";
217 reg = <0xc0000 0x40000>;
218 interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
219 <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
220 <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
221 <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
222 <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
223 <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
224 <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
225 <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
226 interrupt-names = "gp", "gpmmu", "pp", "pmu",
227 "pp0", "ppmmu0", "pp1", "ppmmu1";
228 resets = <&reset RESET_MALI>;
229 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_MALI>;
230 clock-names = "bus", "core";
231 operating-points-v2 = <&gpu_opp_table>;
232 switch-delay = <0xffff>;
233 };
Martin Blumenstingle402d242018-12-08 17:50:25 +0100234 };
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200235}; /* end of / */
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200236
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200237&aobus {
Carlo Caione46921422017-09-17 18:45:23 +0200238 pmu: pmu@e0 {
239 compatible = "amlogic,meson8b-pmu", "syscon";
240 reg = <0xe0 0x18>;
241 };
242
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200243 pinctrl_aobus: pinctrl@84 {
244 compatible = "amlogic,meson8b-aobus-pinctrl";
245 reg = <0x84 0xc>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200246 #address-cells = <1>;
247 #size-cells = <1>;
248 ranges;
249
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200250 gpio_ao: ao-bank@14 {
251 reg = <0x14 0x4>,
252 <0x2c 0x4>,
253 <0x24 0x8>;
254 reg-names = "mux", "pull", "gpio";
255 gpio-controller;
256 #gpio-cells = <2>;
Jerome Brunet677c4322017-09-21 19:14:44 +0200257 gpio-ranges = <&pinctrl_aobus 0 0 16>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200258 };
259
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200260 uart_ao_a_pins: uart_ao_a {
261 mux {
262 groups = "uart_tx_ao_a", "uart_rx_ao_a";
263 function = "uart_ao";
Jerome Brunet7e263352018-11-09 15:04:45 +0100264 bias-disable;
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200265 };
266 };
Martin Blumenstingl15b520f2018-05-06 22:57:49 +0200267
268 ir_recv_pins: remote {
269 mux {
270 groups = "remote_input";
271 function = "remote";
Jerome Brunet7e263352018-11-09 15:04:45 +0100272 bias-disable;
Martin Blumenstingl15b520f2018-05-06 22:57:49 +0200273 };
274 };
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200275 };
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200276};
277
278&cbus {
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200279 reset: reset-controller@4404 {
280 compatible = "amlogic,meson8b-reset";
Martin Blumenstingla2730ed2018-01-21 23:14:12 +0100281 reg = <0x4404 0x9c>;
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200282 #reset-cells = <1>;
283 };
284
Martin Blumenstinglbd835d52017-09-23 16:14:03 +0200285 analog_top: analog-top@81a8 {
286 compatible = "amlogic,meson8b-analog-top", "syscon";
287 reg = <0x81a8 0x14>;
288 };
289
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200290 pwm_ef: pwm@86c0 {
291 compatible = "amlogic,meson8b-pwm";
292 reg = <0x86c0 0x10>;
293 #pwm-cells = <3>;
294 status = "disabled";
295 };
296
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200297 pinctrl_cbus: pinctrl@9880 {
298 compatible = "amlogic,meson8b-cbus-pinctrl";
299 reg = <0x9880 0x10>;
300 #address-cells = <1>;
301 #size-cells = <1>;
302 ranges;
303
304 gpio: banks@80b0 {
305 reg = <0x80b0 0x28>,
306 <0x80e8 0x18>,
307 <0x8120 0x18>,
308 <0x8030 0x38>;
309 reg-names = "mux", "pull", "pull-enable", "gpio";
310 gpio-controller;
311 #gpio-cells = <2>;
Martin Blumenstingl4e461e62018-03-12 21:57:09 +0100312 gpio-ranges = <&pinctrl_cbus 0 0 83>;
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200313 };
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100314
315 eth_rgmii_pins: eth-rgmii {
316 mux {
317 groups = "eth_tx_clk",
318 "eth_tx_en",
319 "eth_txd1_0",
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100320 "eth_txd0_0",
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100321 "eth_rx_clk",
322 "eth_rx_dv",
323 "eth_rxd1",
324 "eth_rxd0",
325 "eth_mdio_en",
326 "eth_mdc",
327 "eth_ref_clk",
328 "eth_txd2",
Martin Blumenstingl29f00232018-12-29 15:35:56 +0100329 "eth_txd3",
330 "eth_rxd3",
331 "eth_rxd2";
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100332 function = "ethernet";
Jerome Brunet7e263352018-11-09 15:04:45 +0100333 bias-disable;
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100334 };
335 };
Linus Lüssinge03efbc2018-03-17 21:11:14 +0100336
Martin Blumenstingla77d0ba2018-09-22 17:10:02 +0200337 eth_rmii_pins: eth-rmii {
338 mux {
339 groups = "eth_tx_en",
340 "eth_txd1_0",
341 "eth_txd0_0",
342 "eth_rx_clk",
343 "eth_rx_dv",
344 "eth_rxd1",
345 "eth_rxd0",
346 "eth_mdio_en",
347 "eth_mdc";
348 function = "ethernet";
Jerome Brunet7e263352018-11-09 15:04:45 +0100349 bias-disable;
Martin Blumenstingla77d0ba2018-09-22 17:10:02 +0200350 };
351 };
352
Martin Blumenstinglc821b812018-09-22 17:10:01 +0200353 i2c_a_pins: i2c-a {
354 mux {
355 groups = "i2c_sda_a", "i2c_sck_a";
356 function = "i2c_a";
Jerome Brunet7e263352018-11-09 15:04:45 +0100357 bias-disable;
Martin Blumenstinglc821b812018-09-22 17:10:01 +0200358 };
359 };
360
Linus Lüssinge03efbc2018-03-17 21:11:14 +0100361 sd_b_pins: sd-b {
362 mux {
363 groups = "sd_d0_b", "sd_d1_b", "sd_d2_b",
364 "sd_d3_b", "sd_clk_b", "sd_cmd_b";
365 function = "sd_b";
Jerome Brunet7e263352018-11-09 15:04:45 +0100366 bias-disable;
Linus Lüssinge03efbc2018-03-17 21:11:14 +0100367 };
368 };
Martin Blumenstinglc821b812018-09-22 17:10:01 +0200369
370 pwm_c1_pins: pwm-c1 {
371 mux {
372 groups = "pwm_c1";
373 function = "pwm_c";
Jerome Brunet7e263352018-11-09 15:04:45 +0100374 bias-disable;
Martin Blumenstinglc821b812018-09-22 17:10:01 +0200375 };
376 };
377
378 uart_b0_pins: uart-b0 {
379 mux {
380 groups = "uart_tx_b0",
381 "uart_rx_b0";
382 function = "uart_b";
Jerome Brunet7e263352018-11-09 15:04:45 +0100383 bias-disable;
Martin Blumenstinglc821b812018-09-22 17:10:01 +0200384 };
385 };
386
387 uart_b0_cts_rts_pins: uart-b0-cts-rts {
388 mux {
389 groups = "uart_cts_b0",
390 "uart_rts_b0";
391 function = "uart_b";
Jerome Brunet7e263352018-11-09 15:04:45 +0100392 bias-disable;
Martin Blumenstinglc821b812018-09-22 17:10:01 +0200393 };
394 };
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200395 };
396};
397
Carlo Caione46921422017-09-17 18:45:23 +0200398&ahb_sram {
399 smp-sram@1ff80 {
400 compatible = "amlogic,meson8b-smp-sram";
401 reg = <0x1ff80 0x8>;
402 };
403};
404
Martin Blumenstingl2cb51a82017-10-03 01:28:04 +0200405
406&efuse {
407 compatible = "amlogic,meson8b-efuse";
408 clocks = <&clkc CLKID_EFUSE>;
409 clock-names = "core";
410};
411
Martin Blumenstinglf28d4bd2017-06-15 23:33:52 +0200412&ethmac {
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100413 compatible = "amlogic,meson8b-dwmac", "snps,dwmac-3.70a", "snps,dwmac";
414
415 reg = <0xc9410000 0x10000
416 0xc1108140 0x4>;
417
418 clocks = <&clkc CLKID_ETH>,
419 <&clkc CLKID_MPLL2>,
420 <&clkc CLKID_MPLL2>;
421 clock-names = "stmmaceth", "clkin0", "clkin1";
422
423 resets = <&reset RESET_ETHERNET>;
424 reset-names = "stmmaceth";
Martin Blumenstinglf28d4bd2017-06-15 23:33:52 +0200425};
426
Jerome Brunet7d32bc02017-10-19 14:01:41 +0200427&gpio_intc {
428 compatible = "amlogic,meson-gpio-intc",
429 "amlogic,meson8b-gpio-intc";
430 status = "okay";
431};
432
Martin Blumenstinglb6db3932019-01-18 23:52:21 +0100433&hhi {
434 clkc: clock-controller {
435 compatible = "amlogic,meson8-clkc";
436 #clock-cells = <1>;
437 #reset-cells = <1>;
438 };
439};
440
Martin Blumenstingla35910d2017-06-15 23:33:49 +0200441&hwrng {
442 compatible = "amlogic,meson8b-rng", "amlogic,meson-rng";
443 clocks = <&clkc CLKID_RNG0>;
444 clock-names = "core";
445};
446
Martin Blumenstingl7a6cc8b2018-02-17 17:06:50 +0100447&i2c_AO {
448 clocks = <&clkc CLKID_CLK81>;
449};
450
451&i2c_A {
452 clocks = <&clkc CLKID_I2C>;
453};
454
455&i2c_B {
456 clocks = <&clkc CLKID_I2C>;
457};
458
Carlo Caionebbe5b232017-04-17 23:42:44 +0200459&L2 {
460 arm,data-latency = <3 3 3>;
461 arm,tag-latency = <2 2 2>;
462 arm,filter-ranges = <0x100000 0xc0000000>;
Martin Blumenstingl9bef3062017-10-31 23:23:15 +0100463 prefetch-data = <1>;
464 prefetch-instr = <1>;
465 arm,shared-override;
Carlo Caionebbe5b232017-04-17 23:42:44 +0200466};
467
Martin Blumenstingle8c276d2018-11-23 20:53:07 +0100468&periph {
469 scu@0 {
470 compatible = "arm,cortex-a5-scu";
471 reg = <0x0 0x100>;
472 };
Martin Blumenstinglf5506e82018-11-23 20:53:10 +0100473
Martin Blumenstinglda386362018-11-23 20:53:11 +0100474 timer@200 {
475 compatible = "arm,cortex-a5-global-timer";
476 reg = <0x200 0x20>;
477 interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
478 clocks = <&clkc CLKID_PERIPH>;
479
480 /*
481 * the arm_global_timer driver currently does not handle clock
482 * rate changes. Keep it disabled for now.
483 */
484 status = "disabled";
485 };
486
Martin Blumenstinglf5506e82018-11-23 20:53:10 +0100487 timer@600 {
488 compatible = "arm,cortex-a5-twd-timer";
489 reg = <0x600 0x20>;
490 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
491 clocks = <&clkc CLKID_PERIPH>;
492 };
Martin Blumenstingle8c276d2018-11-23 20:53:07 +0100493};
494
Martin Blumenstingl440bdcd2017-07-12 00:20:14 +0200495&pwm_ab {
496 compatible = "amlogic,meson8b-pwm";
497};
498
499&pwm_cd {
500 compatible = "amlogic,meson8b-pwm";
501};
502
Martin Blumenstingla39a3b92017-06-15 23:33:47 +0200503&saradc {
504 compatible = "amlogic,meson8b-saradc", "amlogic,meson-saradc";
505 clocks = <&clkc CLKID_XTAL>,
Xingyu Chenb9b9db02017-11-16 17:01:15 +0800506 <&clkc CLKID_SAR_ADC>;
507 clock-names = "clkin", "core";
Martin Blumenstingla39a3b92017-06-15 23:33:47 +0200508};
509
Martin Blumenstingl88b1b182017-10-07 18:29:39 +0200510&sdio {
511 compatible = "amlogic,meson8b-sdio", "amlogic,meson-mx-sdio";
512 clocks = <&clkc CLKID_SDIO>, <&clkc CLKID_CLK81>;
513 clock-names = "core", "clkin";
514};
515
Martin Blumenstingl7b141ab2018-11-16 21:42:35 +0100516&timer_abcde {
517 clocks = <&clkc CLKID_XTAL>, <&clkc CLKID_CLK81>;
518 clock-names = "xtal", "pclk";
519};
520
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200521&uart_AO {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100522 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
523 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_CLK81>;
524 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200525};
526
527&uart_A {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100528 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
529 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART0>;
530 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200531};
532
533&uart_B {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100534 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
535 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART1>;
536 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200537};
538
539&uart_C {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100540 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
541 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART2>;
542 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200543};
Martin Blumenstingle29b1cf2017-06-15 23:33:50 +0200544
545&usb0 {
546 compatible = "amlogic,meson8b-usb", "snps,dwc2";
547 clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
548 clock-names = "otg";
549};
550
551&usb1 {
552 compatible = "amlogic,meson8b-usb", "snps,dwc2";
553 clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
554 clock-names = "otg";
555};
556
557&usb0_phy {
558 compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
559 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
560 clock-names = "usb_general", "usb";
561 resets = <&reset RESET_USB_OTG>;
562};
563
564&usb1_phy {
565 compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
566 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
567 clock-names = "usb_general", "usb";
568 resets = <&reset RESET_USB_OTG>;
569};
Martin Blumenstingl2eca2a12017-07-12 00:22:22 +0200570
571&wdt {
572 compatible = "amlogic,meson8b-wdt";
573};