blob: 5f7841b2d1633dc81dc9e76f6c4ad1a41ea5122d [file] [log] [blame]
Carlo Caione4a69fcd2015-10-07 22:31:04 +02001/*
2 * Copyright 2015 Endless Mobile, Inc.
3 * Author: Carlo Caione <carlo@endlessm.com>
4 *
5 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
8 * whole.
9 *
10 * a) This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version.
14 *
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 *
23 * Or, alternatively,
24 *
25 * b) Permission is hereby granted, free of charge, to any person
26 * obtaining a copy of this software and associated documentation
27 * files (the "Software"), to deal in the Software without
28 * restriction, including without limitation the rights to use,
29 * copy, modify, merge, publish, distribute, sublicense, and/or
30 * sell copies of the Software, and to permit persons to whom the
31 * Software is furnished to do so, subject to the following
32 * conditions:
33 *
34 * The above copyright notice and this permission notice shall be
35 * included in all copies or substantial portions of the Software.
36 *
37 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
38 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
39 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
40 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
41 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
42 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
43 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
44 * OTHER DEALINGS IN THE SOFTWARE.
45 */
46
47#include <dt-bindings/clock/meson8b-clkc.h>
48#include <dt-bindings/gpio/meson8b-gpio.h>
Neil Armstrongcad059c2016-05-30 15:27:18 +020049#include <dt-bindings/reset/amlogic,meson8b-reset.h>
Carlo Caione46921422017-09-17 18:45:23 +020050#include <dt-bindings/reset/amlogic,meson8b-clkc-reset.h>
Martin Blumenstinglf44135e2017-04-17 23:39:38 +020051#include "meson.dtsi"
Carlo Caione4a69fcd2015-10-07 22:31:04 +020052
53/ {
Carlo Caione4a69fcd2015-10-07 22:31:04 +020054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu@200 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a5";
61 next-level-cache = <&L2>;
62 reg = <0x200>;
Carlo Caione46921422017-09-17 18:45:23 +020063 enable-method = "amlogic,meson8b-smp";
64 resets = <&clkc CLKC_RESET_CPU0_SOFT_RESET>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +020065 };
66
67 cpu@201 {
68 device_type = "cpu";
69 compatible = "arm,cortex-a5";
70 next-level-cache = <&L2>;
71 reg = <0x201>;
Carlo Caione46921422017-09-17 18:45:23 +020072 enable-method = "amlogic,meson8b-smp";
73 resets = <&clkc CLKC_RESET_CPU1_SOFT_RESET>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +020074 };
75
76 cpu@202 {
77 device_type = "cpu";
78 compatible = "arm,cortex-a5";
79 next-level-cache = <&L2>;
80 reg = <0x202>;
Carlo Caione46921422017-09-17 18:45:23 +020081 enable-method = "amlogic,meson8b-smp";
82 resets = <&clkc CLKC_RESET_CPU2_SOFT_RESET>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +020083 };
84
85 cpu@203 {
86 device_type = "cpu";
87 compatible = "arm,cortex-a5";
88 next-level-cache = <&L2>;
89 reg = <0x203>;
Carlo Caione46921422017-09-17 18:45:23 +020090 enable-method = "amlogic,meson8b-smp";
91 resets = <&clkc CLKC_RESET_CPU3_SOFT_RESET>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +020092 };
93 };
Martin Blumenstingld8dd3d22017-06-15 23:33:51 +020094
Linus Lüssingb9b4bf52017-10-02 17:59:03 +020095 reserved-memory {
96 #address-cells = <1>;
97 #size-cells = <1>;
98 ranges;
99
100 /* 2 MiB reserved for Hardware ROM Firmware? */
101 hwrom@0 {
102 reg = <0x0 0x200000>;
103 no-map;
104 };
105 };
106
Martin Blumenstingld8dd3d22017-06-15 23:33:51 +0200107 scu@c4300000 {
108 compatible = "arm,cortex-a5-scu";
109 reg = <0xc4300000 0x100>;
110 };
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200111}; /* end of / */
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200112
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200113&aobus {
Carlo Caione46921422017-09-17 18:45:23 +0200114 pmu: pmu@e0 {
115 compatible = "amlogic,meson8b-pmu", "syscon";
116 reg = <0xe0 0x18>;
117 };
118
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200119 pinctrl_aobus: pinctrl@84 {
120 compatible = "amlogic,meson8b-aobus-pinctrl";
121 reg = <0x84 0xc>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200122 #address-cells = <1>;
123 #size-cells = <1>;
124 ranges;
125
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200126 gpio_ao: ao-bank@14 {
127 reg = <0x14 0x4>,
128 <0x2c 0x4>,
129 <0x24 0x8>;
130 reg-names = "mux", "pull", "gpio";
131 gpio-controller;
132 #gpio-cells = <2>;
Jerome Brunet677c4322017-09-21 19:14:44 +0200133 gpio-ranges = <&pinctrl_aobus 0 0 16>;
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200134 };
135
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200136 uart_ao_a_pins: uart_ao_a {
137 mux {
138 groups = "uart_tx_ao_a", "uart_rx_ao_a";
139 function = "uart_ao";
Carlo Caione4a69fcd2015-10-07 22:31:04 +0200140 };
141 };
142 };
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200143};
144
145&cbus {
146 clkc: clock-controller@4000 {
147 #clock-cells = <1>;
Martin Blumenstingl45631ea2017-07-28 23:13:13 +0200148 #reset-cells = <1>;
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200149 compatible = "amlogic,meson8b-clkc";
150 reg = <0x8000 0x4>, <0x4000 0x460>;
151 };
152
153 reset: reset-controller@4404 {
154 compatible = "amlogic,meson8b-reset";
Martin Blumenstingla2730ed2018-01-21 23:14:12 +0100155 reg = <0x4404 0x9c>;
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200156 #reset-cells = <1>;
157 };
158
Martin Blumenstinglbd835d52017-09-23 16:14:03 +0200159 analog_top: analog-top@81a8 {
160 compatible = "amlogic,meson8b-analog-top", "syscon";
161 reg = <0x81a8 0x14>;
162 };
163
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200164 pwm_ef: pwm@86c0 {
165 compatible = "amlogic,meson8b-pwm";
166 reg = <0x86c0 0x10>;
167 #pwm-cells = <3>;
168 status = "disabled";
169 };
170
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200171 pinctrl_cbus: pinctrl@9880 {
172 compatible = "amlogic,meson8b-cbus-pinctrl";
173 reg = <0x9880 0x10>;
174 #address-cells = <1>;
175 #size-cells = <1>;
176 ranges;
177
178 gpio: banks@80b0 {
179 reg = <0x80b0 0x28>,
180 <0x80e8 0x18>,
181 <0x8120 0x18>,
182 <0x8030 0x38>;
183 reg-names = "mux", "pull", "pull-enable", "gpio";
184 gpio-controller;
185 #gpio-cells = <2>;
186 gpio-ranges = <&pinctrl_cbus 0 0 130>;
187 };
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100188
189 eth_rgmii_pins: eth-rgmii {
190 mux {
191 groups = "eth_tx_clk",
192 "eth_tx_en",
193 "eth_txd1_0",
194 "eth_txd1_1",
195 "eth_txd0_0",
196 "eth_txd0_1",
197 "eth_rx_clk",
198 "eth_rx_dv",
199 "eth_rxd1",
200 "eth_rxd0",
201 "eth_mdio_en",
202 "eth_mdc",
203 "eth_ref_clk",
204 "eth_txd2",
205 "eth_txd3";
206 function = "ethernet";
207 };
208 };
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200209 };
210};
211
Carlo Caione46921422017-09-17 18:45:23 +0200212&ahb_sram {
213 smp-sram@1ff80 {
214 compatible = "amlogic,meson8b-smp-sram";
215 reg = <0x1ff80 0x8>;
216 };
217};
218
Martin Blumenstingl2cb51a82017-10-03 01:28:04 +0200219
220&efuse {
221 compatible = "amlogic,meson8b-efuse";
222 clocks = <&clkc CLKID_EFUSE>;
223 clock-names = "core";
224};
225
Martin Blumenstinglf28d4bd2017-06-15 23:33:52 +0200226&ethmac {
Emiliano Ingrassiab9644652018-01-19 02:48:00 +0100227 compatible = "amlogic,meson8b-dwmac", "snps,dwmac-3.70a", "snps,dwmac";
228
229 reg = <0xc9410000 0x10000
230 0xc1108140 0x4>;
231
232 clocks = <&clkc CLKID_ETH>,
233 <&clkc CLKID_MPLL2>,
234 <&clkc CLKID_MPLL2>;
235 clock-names = "stmmaceth", "clkin0", "clkin1";
236
237 resets = <&reset RESET_ETHERNET>;
238 reset-names = "stmmaceth";
Martin Blumenstinglf28d4bd2017-06-15 23:33:52 +0200239};
240
Jerome Brunet7d32bc02017-10-19 14:01:41 +0200241&gpio_intc {
242 compatible = "amlogic,meson-gpio-intc",
243 "amlogic,meson8b-gpio-intc";
244 status = "okay";
245};
246
Martin Blumenstingla35910d2017-06-15 23:33:49 +0200247&hwrng {
248 compatible = "amlogic,meson8b-rng", "amlogic,meson-rng";
249 clocks = <&clkc CLKID_RNG0>;
250 clock-names = "core";
251};
252
Martin Blumenstingl7a6cc8b2018-02-17 17:06:50 +0100253&i2c_AO {
254 clocks = <&clkc CLKID_CLK81>;
255};
256
257&i2c_A {
258 clocks = <&clkc CLKID_I2C>;
259};
260
261&i2c_B {
262 clocks = <&clkc CLKID_I2C>;
263};
264
Carlo Caionebbe5b232017-04-17 23:42:44 +0200265&L2 {
266 arm,data-latency = <3 3 3>;
267 arm,tag-latency = <2 2 2>;
268 arm,filter-ranges = <0x100000 0xc0000000>;
Martin Blumenstingl9bef3062017-10-31 23:23:15 +0100269 prefetch-data = <1>;
270 prefetch-instr = <1>;
271 arm,shared-override;
Carlo Caionebbe5b232017-04-17 23:42:44 +0200272};
273
Martin Blumenstingl440bdcd2017-07-12 00:20:14 +0200274&pwm_ab {
275 compatible = "amlogic,meson8b-pwm";
276};
277
278&pwm_cd {
279 compatible = "amlogic,meson8b-pwm";
280};
281
Martin Blumenstingla39a3b92017-06-15 23:33:47 +0200282&saradc {
283 compatible = "amlogic,meson8b-saradc", "amlogic,meson-saradc";
284 clocks = <&clkc CLKID_XTAL>,
Xingyu Chenb9b9db02017-11-16 17:01:15 +0800285 <&clkc CLKID_SAR_ADC>;
286 clock-names = "clkin", "core";
Martin Blumenstingla39a3b92017-06-15 23:33:47 +0200287};
288
Martin Blumenstingl88b1b182017-10-07 18:29:39 +0200289&sdio {
290 compatible = "amlogic,meson8b-sdio", "amlogic,meson-mx-sdio";
291 clocks = <&clkc CLKID_SDIO>, <&clkc CLKID_CLK81>;
292 clock-names = "core", "clkin";
293};
294
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200295&uart_AO {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100296 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
297 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_CLK81>;
298 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200299};
300
301&uart_A {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100302 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
303 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART0>;
304 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200305};
306
307&uart_B {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100308 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
309 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART1>;
310 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200311};
312
313&uart_C {
Martin Blumenstinglb02d6e72017-11-17 23:58:57 +0100314 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
315 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART2>;
316 clock-names = "baud", "xtal", "pclk";
Martin Blumenstinglf44135e2017-04-17 23:39:38 +0200317};
Martin Blumenstingle29b1cf2017-06-15 23:33:50 +0200318
319&usb0 {
320 compatible = "amlogic,meson8b-usb", "snps,dwc2";
321 clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
322 clock-names = "otg";
323};
324
325&usb1 {
326 compatible = "amlogic,meson8b-usb", "snps,dwc2";
327 clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
328 clock-names = "otg";
329};
330
331&usb0_phy {
332 compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
333 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
334 clock-names = "usb_general", "usb";
335 resets = <&reset RESET_USB_OTG>;
336};
337
338&usb1_phy {
339 compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
340 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
341 clock-names = "usb_general", "usb";
342 resets = <&reset RESET_USB_OTG>;
343};
Martin Blumenstingl2eca2a12017-07-12 00:22:22 +0200344
345&wdt {
346 compatible = "amlogic,meson8b-wdt";
347};