blob: 33c44c631bab16ceb61940067f1532e42158f79c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020050#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010051
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
Chris Wilsond501b1d2016-04-13 17:35:02 +010061#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010064#include "i915_gem_request.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070065
Zhi Wang0ad35fe2016-06-16 08:07:00 -040066#include "intel_gvt.h"
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* General customization:
69 */
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
Daniel Vetter738bb802016-10-10 10:20:22 +020073#define DRIVER_DATE "20161010"
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Mika Kuoppalac883ef12014-10-28 17:32:30 +020075#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020084#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010085#endif
86
Jani Nikulacd9bfac2015-03-12 13:01:12 +020087#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020088#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020089
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010090#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020092
Rob Clarke2c719b2014-12-15 13:56:32 -050093/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500104 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500105 unlikely(__ret_warn_on); \
106})
107
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700110
Imre Deak4fec15d2016-03-16 13:39:08 +0200111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
Jani Nikula42a8ca42015-08-27 16:23:30 +0300115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
Jani Nikula87ad3212016-01-14 12:53:34 +0200120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700126 INVALID_PIPE = -1,
127 PIPE_A = 0,
128 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800129 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700132};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800133#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700134
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200139 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200142 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200143};
Jani Nikulada205632016-03-15 21:51:10 +0200144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200160 default:
161 return "<invalid>";
162 }
163}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200164
Jani Nikula4d1de972016-03-18 17:05:42 +0200165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
Damien Lespiau84139d12014-03-28 00:18:32 +0530170/*
Matt Roper31409e92015-09-24 15:53:09 -0700171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530175 */
Jesse Barnes80824002009-09-10 15:28:06 -0700176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800179 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700180 PLANE_CURSOR,
181 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700182};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800183#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800184
Damien Lespiaud615a162014-03-03 17:31:48 +0000185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300186
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300187enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700188 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300189 PORT_A = 0,
190 PORT_B,
191 PORT_C,
192 PORT_D,
193 PORT_E,
194 I915_MAX_PORTS
195};
196#define port_name(p) ((p) + 'A')
197
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300198#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800199
200enum dpio_channel {
201 DPIO_CH0,
202 DPIO_CH1
203};
204
205enum dpio_phy {
206 DPIO_PHY0,
207 DPIO_PHY1
208};
209
Paulo Zanonib97186f2013-05-03 12:15:36 -0300210enum intel_display_power_domain {
211 POWER_DOMAIN_PIPE_A,
212 POWER_DOMAIN_PIPE_B,
213 POWER_DOMAIN_PIPE_C,
214 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
216 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
217 POWER_DOMAIN_TRANSCODER_A,
218 POWER_DOMAIN_TRANSCODER_B,
219 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300220 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200221 POWER_DOMAIN_TRANSCODER_DSI_A,
222 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100223 POWER_DOMAIN_PORT_DDI_A_LANES,
224 POWER_DOMAIN_PORT_DDI_B_LANES,
225 POWER_DOMAIN_PORT_DDI_C_LANES,
226 POWER_DOMAIN_PORT_DDI_D_LANES,
227 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200228 POWER_DOMAIN_PORT_DSI,
229 POWER_DOMAIN_PORT_CRT,
230 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300231 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200232 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300233 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000234 POWER_DOMAIN_AUX_A,
235 POWER_DOMAIN_AUX_B,
236 POWER_DOMAIN_AUX_C,
237 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100238 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100239 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300240 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300241
242 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300243};
244
245#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
246#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
247 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300248#define POWER_DOMAIN_TRANSCODER(tran) \
249 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
250 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300251
Egbert Eich1d843f92013-02-25 12:06:49 -0500252enum hpd_pin {
253 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500254 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
255 HPD_CRT,
256 HPD_SDVO_B,
257 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700258 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500259 HPD_PORT_B,
260 HPD_PORT_C,
261 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800262 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500263 HPD_NUM_PINS
264};
265
Jani Nikulac91711f2015-05-28 15:43:48 +0300266#define for_each_hpd_pin(__pin) \
267 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
268
Jani Nikula5fcece82015-05-27 15:03:42 +0300269struct i915_hotplug {
270 struct work_struct hotplug_work;
271
272 struct {
273 unsigned long last_jiffies;
274 int count;
275 enum {
276 HPD_ENABLED = 0,
277 HPD_DISABLED = 1,
278 HPD_MARK_DISABLED = 2
279 } state;
280 } stats[HPD_NUM_PINS];
281 u32 event_bits;
282 struct delayed_work reenable_work;
283
284 struct intel_digital_port *irq_port[I915_MAX_PORTS];
285 u32 long_port_mask;
286 u32 short_port_mask;
287 struct work_struct dig_port_work;
288
Lyude19625e82016-06-21 17:03:44 -0400289 struct work_struct poll_init_work;
290 bool poll_enabled;
291
Jani Nikula5fcece82015-05-27 15:03:42 +0300292 /*
293 * if we get a HPD irq from DP and a HPD irq from non-DP
294 * the non-DP HPD could block the workqueue on a mode config
295 * mutex getting, that userspace may have taken. However
296 * userspace is waiting on the DP workqueue to run which is
297 * blocked behind the non-DP one.
298 */
299 struct workqueue_struct *dp_wq;
300};
301
Chris Wilson2a2d5482012-12-03 11:49:06 +0000302#define I915_GEM_GPU_DOMAINS \
303 (I915_GEM_DOMAIN_RENDER | \
304 I915_GEM_DOMAIN_SAMPLER | \
305 I915_GEM_DOMAIN_COMMAND | \
306 I915_GEM_DOMAIN_INSTRUCTION | \
307 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700308
Damien Lespiau055e3932014-08-18 13:49:10 +0100309#define for_each_pipe(__dev_priv, __p) \
310 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200311#define for_each_pipe_masked(__dev_priv, __p, __mask) \
312 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
313 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000314#define for_each_plane(__dev_priv, __pipe, __p) \
315 for ((__p) = 0; \
316 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
317 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000318#define for_each_sprite(__dev_priv, __p, __s) \
319 for ((__s) = 0; \
320 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
321 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800322
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200323#define for_each_port_masked(__port, __ports_mask) \
324 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
325 for_each_if ((__ports_mask) & (1 << (__port)))
326
Damien Lespiaud79b8142014-05-13 23:32:23 +0100327#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100328 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100329
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300330#define for_each_intel_plane(dev, intel_plane) \
331 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100332 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300333 base.head)
334
Matt Roperc107acf2016-05-12 07:06:01 -0700335#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100336 list_for_each_entry(intel_plane, \
337 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700338 base.head) \
339 for_each_if ((plane_mask) & \
340 (1 << drm_plane_index(&intel_plane->base)))
341
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300342#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
343 list_for_each_entry(intel_plane, \
344 &(dev)->mode_config.plane_list, \
345 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200346 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300347
Chris Wilson91c8a322016-07-05 10:40:23 +0100348#define for_each_intel_crtc(dev, intel_crtc) \
349 list_for_each_entry(intel_crtc, \
350 &(dev)->mode_config.crtc_list, \
351 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100352
Chris Wilson91c8a322016-07-05 10:40:23 +0100353#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
354 list_for_each_entry(intel_crtc, \
355 &(dev)->mode_config.crtc_list, \
356 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700357 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
358
Damien Lespiaub2784e12014-08-05 11:29:37 +0100359#define for_each_intel_encoder(dev, intel_encoder) \
360 list_for_each_entry(intel_encoder, \
361 &(dev)->mode_config.encoder_list, \
362 base.head)
363
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200364#define for_each_intel_connector(dev, intel_connector) \
365 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100366 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200367 base.head)
368
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200369#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
370 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200371 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200372
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800373#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
374 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200375 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800376
Borun Fub04c5bd2014-07-12 10:02:27 +0530377#define for_each_power_domain(domain, mask) \
378 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200379 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530380
Daniel Vettere7b903d2013-06-05 13:34:14 +0200381struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100382struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100383struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200384
Chris Wilsona6f766f2015-04-27 13:41:20 +0100385struct drm_i915_file_private {
386 struct drm_i915_private *dev_priv;
387 struct drm_file *file;
388
389 struct {
390 spinlock_t lock;
391 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100392/* 20ms is a fairly arbitrary limit (greater than the average frame time)
393 * chosen to prevent the CPU getting more than a frame ahead of the GPU
394 * (when using lax throttling for the frontbuffer). We also use it to
395 * offer free GPU waitboosts for severely congested workloads.
396 */
397#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100398 } mm;
399 struct idr context_idr;
400
Chris Wilson2e1b8732015-04-27 13:41:22 +0100401 struct intel_rps_client {
402 struct list_head link;
403 unsigned boosts;
404 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100405
Chris Wilsonc80ff162016-07-27 09:07:27 +0100406 unsigned int bsd_engine;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100407};
408
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100409/* Used by dp and fdi links */
410struct intel_link_m_n {
411 uint32_t tu;
412 uint32_t gmch_m;
413 uint32_t gmch_n;
414 uint32_t link_m;
415 uint32_t link_n;
416};
417
418void intel_link_compute_m_n(int bpp, int nlanes,
419 int pixel_clock, int link_clock,
420 struct intel_link_m_n *m_n);
421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422/* Interface history:
423 *
424 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100425 * 1.2: Add Power Management
426 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100427 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000428 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000429 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
430 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 */
432#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000433#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#define DRIVER_PATCHLEVEL 0
435
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700436struct opregion_header;
437struct opregion_acpi;
438struct opregion_swsci;
439struct opregion_asle;
440
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100441struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000442 struct opregion_header *header;
443 struct opregion_acpi *acpi;
444 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300445 u32 swsci_gbda_sub_functions;
446 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000447 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200448 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200449 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200450 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000451 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200452 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100453};
Chris Wilson44834a62010-08-19 16:09:23 +0100454#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100455
Chris Wilson6ef3d422010-08-04 20:26:07 +0100456struct intel_overlay;
457struct intel_overlay_error_state;
458
Jesse Barnesde151cf2008-11-12 10:03:55 -0800459struct drm_i915_fence_reg {
Chris Wilsona1e5afb2016-08-18 17:16:59 +0100460 struct list_head link;
Chris Wilson49ef5292016-08-18 17:17:00 +0100461 struct drm_i915_private *i915;
462 struct i915_vma *vma;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100463 int pin_count;
Chris Wilson49ef5292016-08-18 17:17:00 +0100464 int id;
465 /**
466 * Whether the tiling parameters for the currently
467 * associated fence register have changed. Note that
468 * for the purposes of tracking tiling changes we also
469 * treat the unfenced register, the register slot that
470 * the object occupies whilst it executes a fenced
471 * command (such as BLT on gen2/3), as a "fence".
472 */
473 bool dirty;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800474};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000475
yakui_zhao9b9d1722009-05-31 17:17:17 +0800476struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100477 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800478 u8 dvo_port;
479 u8 slave_addr;
480 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100481 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400482 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800483};
484
Jani Nikula7bd688c2013-11-08 16:48:56 +0200485struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200486struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200487struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000488struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100489struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200490struct intel_limit;
491struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100492
Jesse Barnese70236a2009-09-21 10:42:27 -0700493struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700494 int (*get_display_clock_speed)(struct drm_device *dev);
495 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100496 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800497 int (*compute_intermediate_wm)(struct drm_device *dev,
498 struct intel_crtc *intel_crtc,
499 struct intel_crtc_state *newstate);
500 void (*initial_watermarks)(struct intel_crtc_state *cstate);
501 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700502 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300503 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200504 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
505 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100506 /* Returns the active state of the crtc, and if the crtc is active,
507 * fills out the pipe-config with the hw state. */
508 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200509 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000510 void (*get_initial_plane_config)(struct intel_crtc *,
511 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200512 int (*crtc_compute_clock)(struct intel_crtc *crtc,
513 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200514 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
515 struct drm_atomic_state *old_state);
516 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
517 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200518 void (*update_crtcs)(struct drm_atomic_state *state,
519 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200520 void (*audio_codec_enable)(struct drm_connector *connector,
521 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300522 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200523 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700524 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700525 void (*init_clock_gating)(struct drm_device *dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200526 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
527 struct drm_framebuffer *fb,
528 struct drm_i915_gem_object *obj,
529 struct drm_i915_gem_request *req,
530 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100531 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700532 /* clock updates for mode set */
533 /* cursor updates */
534 /* render clock increase/decrease */
535 /* display clock increase/decrease */
536 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000537
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200538 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
539 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700540};
541
Mika Kuoppala48c10262015-01-16 11:34:41 +0200542enum forcewake_domain_id {
543 FW_DOMAIN_ID_RENDER = 0,
544 FW_DOMAIN_ID_BLITTER,
545 FW_DOMAIN_ID_MEDIA,
546
547 FW_DOMAIN_ID_COUNT
548};
549
550enum forcewake_domains {
551 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
552 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
553 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
554 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
555 FORCEWAKE_BLITTER |
556 FORCEWAKE_MEDIA)
557};
558
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100559#define FW_REG_READ (1)
560#define FW_REG_WRITE (2)
561
562enum forcewake_domains
563intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
564 i915_reg_t reg, unsigned int op);
565
Chris Wilson907b28c2013-07-19 20:36:52 +0100566struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530567 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200568 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530569 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200570 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200572 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
573 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
575 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200577 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700578 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200579 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700580 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200581 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700582 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300583};
584
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100585struct intel_forcewake_range {
586 u32 start;
587 u32 end;
588
589 enum forcewake_domains domains;
590};
591
Chris Wilson907b28c2013-07-19 20:36:52 +0100592struct intel_uncore {
593 spinlock_t lock; /** lock is also taken in irq contexts. */
594
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100595 const struct intel_forcewake_range *fw_domains_table;
596 unsigned int fw_domains_table_entries;
597
Chris Wilson907b28c2013-07-19 20:36:52 +0100598 struct intel_uncore_funcs funcs;
599
600 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100601
Mika Kuoppala48c10262015-01-16 11:34:41 +0200602 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100603 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100604
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200605 struct intel_uncore_forcewake_domain {
606 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200607 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100608 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200609 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100610 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200611 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200612 u32 val_set;
613 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200614 i915_reg_t reg_ack;
615 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200616 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200617 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200618
619 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100620};
621
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200622/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100623#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
624 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
625 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
626 (domain__)++) \
627 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200628
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100629#define for_each_fw_domain(domain__, dev_priv__) \
630 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200631
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200632#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
633#define CSR_VERSION_MAJOR(version) ((version) >> 16)
634#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
635
Daniel Vettereb805622015-05-04 14:58:44 +0200636struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200637 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200638 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530639 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200640 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200641 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200642 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200643 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200644 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200645 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200646 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200647};
648
Joonas Lahtinen604db652016-10-05 13:50:16 +0300649#define DEV_INFO_FOR_EACH_FLAG(func) \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300650 /* Keep is_* in chronological order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300651 func(is_mobile); \
652 func(is_i85x); \
653 func(is_i915g); \
654 func(is_i945gm); \
655 func(is_g33); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300656 func(is_g4x); \
657 func(is_pineview); \
658 func(is_broadwater); \
659 func(is_crestline); \
660 func(is_ivybridge); \
661 func(is_valleyview); \
662 func(is_cherryview); \
663 func(is_haswell); \
664 func(is_broadwell); \
665 func(is_skylake); \
666 func(is_broxton); \
667 func(is_kabylake); \
668 func(is_preliminary); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300669 /* Keep has_* in alphabetical order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300670 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300671 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300672 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300673 func(has_fbc); \
674 func(has_fpga_dbg); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300675 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300676 func(has_gmch_display); \
677 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300678 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300679 func(has_hw_contexts); \
680 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300681 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300682 func(has_logical_ring_contexts); \
683 func(has_overlay); \
684 func(has_pipe_cxsr); \
685 func(has_pooled_eu); \
686 func(has_psr); \
687 func(has_rc6); \
688 func(has_rc6p); \
689 func(has_resource_streamer); \
690 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300691 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300692 func(cursor_needs_physical); \
693 func(hws_needs_physical); \
694 func(overlay_needs_physical); \
695 func(supports_tv)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200696
Imre Deak915490d2016-08-31 19:13:01 +0300697struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300698 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300699 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300700 u8 eu_total;
701 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300702 u8 min_eu_in_pool;
703 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
704 u8 subslice_7eu[3];
705 u8 has_slice_pg:1;
706 u8 has_subslice_pg:1;
707 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300708};
709
Imre Deak57ec1712016-08-31 19:13:05 +0300710static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
711{
712 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
713}
714
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500715struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200716 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100717 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100718 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000719 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100720 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100721 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700722 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100723 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300724#define DEFINE_FLAG(name) u8 name:1
725 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
726#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530727 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200728 /* Register offsets for the various display pipes and transcoders */
729 int pipe_offsets[I915_MAX_TRANSCODERS];
730 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200731 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300732 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600733
734 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300735 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000736
737 struct color_luts {
738 u16 degamma_lut_size;
739 u16 gamma_lut_size;
740 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500741};
742
Chris Wilson2bd160a2016-08-15 10:48:45 +0100743struct intel_display_error_state;
744
745struct drm_i915_error_state {
746 struct kref ref;
747 struct timeval time;
748
Chris Wilson9f267eb2016-10-12 10:05:19 +0100749 struct drm_i915_private *i915;
750
Chris Wilson2bd160a2016-08-15 10:48:45 +0100751 char error_msg[128];
752 bool simulated;
753 int iommu;
754 u32 reset_count;
755 u32 suspend_count;
756 struct intel_device_info device_info;
757
758 /* Generic register state */
759 u32 eir;
760 u32 pgtbl_er;
761 u32 ier;
762 u32 gtier[4];
763 u32 ccid;
764 u32 derrmr;
765 u32 forcewake;
766 u32 error; /* gen6+ */
767 u32 err_int; /* gen7 */
768 u32 fault_data0; /* gen8, gen9 */
769 u32 fault_data1; /* gen8, gen9 */
770 u32 done_reg;
771 u32 gac_eco;
772 u32 gam_ecochk;
773 u32 gab_ctl;
774 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300775
Chris Wilson2bd160a2016-08-15 10:48:45 +0100776 u64 fence[I915_MAX_NUM_FENCES];
777 struct intel_overlay_error_state *overlay;
778 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100779 struct drm_i915_error_object *semaphore;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100780
781 struct drm_i915_error_engine {
782 int engine_id;
783 /* Software tracked state */
784 bool waiting;
785 int num_waiters;
786 int hangcheck_score;
787 enum intel_engine_hangcheck_action hangcheck_action;
788 struct i915_address_space *vm;
789 int num_requests;
790
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100791 /* position of active request inside the ring */
792 u32 rq_head, rq_post, rq_tail;
793
Chris Wilson2bd160a2016-08-15 10:48:45 +0100794 /* our own tracking of ring head and tail */
795 u32 cpu_ring_head;
796 u32 cpu_ring_tail;
797
798 u32 last_seqno;
799 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
800
801 /* Register state */
802 u32 start;
803 u32 tail;
804 u32 head;
805 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100806 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100807 u32 hws;
808 u32 ipeir;
809 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100810 u32 bbstate;
811 u32 instpm;
812 u32 instps;
813 u32 seqno;
814 u64 bbaddr;
815 u64 acthd;
816 u32 fault_reg;
817 u64 faddr;
818 u32 rc_psmi; /* sleep state */
819 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300820 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100821
822 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100823 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100824 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100825 int page_count;
826 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100827 u32 *pages[0];
828 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
829
830 struct drm_i915_error_object *wa_ctx;
831
832 struct drm_i915_error_request {
833 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100834 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100835 u32 context;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100836 u32 seqno;
837 u32 head;
838 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100839 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100840
841 struct drm_i915_error_waiter {
842 char comm[TASK_COMM_LEN];
843 pid_t pid;
844 u32 seqno;
845 } *waiters;
846
847 struct {
848 u32 gfx_mode;
849 union {
850 u64 pdp[4];
851 u32 pp_dir_base;
852 };
853 } vm_info;
854
855 pid_t pid;
856 char comm[TASK_COMM_LEN];
857 } engine[I915_NUM_ENGINES];
858
859 struct drm_i915_error_buffer {
860 u32 size;
861 u32 name;
862 u32 rseqno[I915_NUM_ENGINES], wseqno;
863 u64 gtt_offset;
864 u32 read_domains;
865 u32 write_domain;
866 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
867 u32 tiling:2;
868 u32 dirty:1;
869 u32 purgeable:1;
870 u32 userptr:1;
871 s32 engine:4;
872 u32 cache_level:3;
873 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
874 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
875 struct i915_address_space *active_vm[I915_NUM_ENGINES];
876};
877
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800878enum i915_cache_level {
879 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100880 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
881 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
882 caches, eg sampler/render caches, and the
883 large Last-Level-Cache. LLC is coherent with
884 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100885 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800886};
887
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300888struct i915_ctx_hang_stats {
889 /* This context had batch pending when hang was declared */
890 unsigned batch_pending;
891
892 /* This context had batch active when hang was declared */
893 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300894
895 /* Time when this context was last blamed for a GPU reset */
896 unsigned long guilty_ts;
897
Chris Wilson676fa572014-12-24 08:13:39 -0800898 /* If the contexts causes a second GPU hang within this time,
899 * it is permanently banned from submitting any more work.
900 */
901 unsigned long ban_period_seconds;
902
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300903 /* This context is banned to submit more work */
904 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300905};
Ben Widawsky40521052012-06-04 14:42:43 -0700906
907/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100908#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300909
Oscar Mateo31b7a882014-07-03 16:28:01 +0100910/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100911 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100912 * @ref: reference count.
913 * @user_handle: userspace tracking identity for this context.
914 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300915 * @flags: context specific flags:
916 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100917 * @file_priv: filp associated with this context (NULL for global default
918 * context).
919 * @hang_stats: information about the role of this context in possible GPU
920 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100921 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100922 * @legacy_hw_ctx: render context backing object and whether it is correctly
923 * initialized (legacy ring submission mechanism only).
924 * @link: link in the global list of contexts.
925 *
926 * Contexts are memory images used by the hardware to store copies of their
927 * internal state.
928 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100929struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300930 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100931 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700932 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c48062014-08-06 15:04:53 +0200933 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100934 struct pid *pid;
Ben Widawskya33afea2013-09-17 21:12:45 -0700935
Chris Wilson8d59bc62016-05-24 14:53:42 +0100936 struct i915_ctx_hang_stats hang_stats;
937
Chris Wilson8d59bc62016-05-24 14:53:42 +0100938 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100939#define CONTEXT_NO_ZEROMAP BIT(0)
940#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +0100941
942 /* Unique identifier for this context, used by the hw for tracking */
943 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100944 u32 user_handle;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100945
Chris Wilson0cb26a82016-06-24 14:55:53 +0100946 u32 ggtt_alignment;
947
Chris Wilson9021ad02016-05-24 14:53:37 +0100948 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100949 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +0100950 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000951 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100952 u64 lrc_desc;
953 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100954 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000955 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400956 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400957 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400958 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400959 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100960
Ben Widawskya33afea2013-09-17 21:12:45 -0700961 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100962
963 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +0100964 bool closed:1;
Ben Widawsky40521052012-06-04 14:42:43 -0700965};
966
Paulo Zanonia4001f12015-02-13 17:23:44 -0200967enum fb_op_origin {
968 ORIGIN_GTT,
969 ORIGIN_CPU,
970 ORIGIN_CS,
971 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300972 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200973};
974
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200975struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300976 /* This is always the inner lock when overlapping with struct_mutex and
977 * it's the outer lock when overlapping with stolen_lock. */
978 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700979 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200980 unsigned int possible_framebuffer_bits;
981 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200982 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200983 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700984
Ben Widawskyc4213882014-06-19 12:06:10 -0700985 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700986 struct drm_mm_node *compressed_llb;
987
Rodrigo Vivida46f932014-08-01 02:04:45 -0700988 bool false_color;
989
Paulo Zanonid029bca2015-10-15 10:44:46 -0300990 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300991 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300992
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300993 bool underrun_detected;
994 struct work_struct underrun_work;
995
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200996 struct intel_fbc_state_cache {
997 struct {
998 unsigned int mode_flags;
999 uint32_t hsw_bdw_pixel_rate;
1000 } crtc;
1001
1002 struct {
1003 unsigned int rotation;
1004 int src_w;
1005 int src_h;
1006 bool visible;
1007 } plane;
1008
1009 struct {
1010 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001011 uint32_t pixel_format;
1012 unsigned int stride;
1013 int fence_reg;
1014 unsigned int tiling_mode;
1015 } fb;
1016 } state_cache;
1017
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001018 struct intel_fbc_reg_params {
1019 struct {
1020 enum pipe pipe;
1021 enum plane plane;
1022 unsigned int fence_y_offset;
1023 } crtc;
1024
1025 struct {
1026 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001027 uint32_t pixel_format;
1028 unsigned int stride;
1029 int fence_reg;
1030 } fb;
1031
1032 int cfb_size;
1033 } params;
1034
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001035 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001036 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001037 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001038 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001039 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001040
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001041 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001042};
1043
Vandana Kannan96178ee2015-01-10 02:25:56 +05301044/**
1045 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1046 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1047 * parsing for same resolution.
1048 */
1049enum drrs_refresh_rate_type {
1050 DRRS_HIGH_RR,
1051 DRRS_LOW_RR,
1052 DRRS_MAX_RR, /* RR count */
1053};
1054
1055enum drrs_support_type {
1056 DRRS_NOT_SUPPORTED = 0,
1057 STATIC_DRRS_SUPPORT = 1,
1058 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301059};
1060
Daniel Vetter2807cf62014-07-11 10:30:11 -07001061struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301062struct i915_drrs {
1063 struct mutex mutex;
1064 struct delayed_work work;
1065 struct intel_dp *dp;
1066 unsigned busy_frontbuffer_bits;
1067 enum drrs_refresh_rate_type refresh_rate_type;
1068 enum drrs_support_type type;
1069};
1070
Rodrigo Vivia031d702013-10-03 16:15:06 -03001071struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001072 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001073 bool sink_support;
1074 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001075 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001076 bool active;
1077 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001078 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301079 bool psr2_support;
1080 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001081 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001082};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001083
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001084enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001085 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001086 PCH_IBX, /* Ibexpeak PCH */
1087 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001088 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301089 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001090 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001091 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001092};
1093
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001094enum intel_sbi_destination {
1095 SBI_ICLK,
1096 SBI_MPHY,
1097};
1098
Jesse Barnesb690e962010-07-19 13:53:12 -07001099#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001100#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001101#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001102#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001103#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001104#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001105
Dave Airlie8be48d92010-03-30 05:34:14 +00001106struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001107struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001108
Daniel Vetterc2b91522012-02-14 22:37:19 +01001109struct intel_gmbus {
1110 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001111#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001112 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001113 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001114 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001115 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001116 struct drm_i915_private *dev_priv;
1117};
1118
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001119struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001120 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001121 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001122 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001123 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001124 u32 saveSWF0[16];
1125 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001126 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001127 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001128 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001129 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001130};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001131
Imre Deakddeea5b2014-05-05 15:19:56 +03001132struct vlv_s0ix_state {
1133 /* GAM */
1134 u32 wr_watermark;
1135 u32 gfx_prio_ctrl;
1136 u32 arb_mode;
1137 u32 gfx_pend_tlb0;
1138 u32 gfx_pend_tlb1;
1139 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1140 u32 media_max_req_count;
1141 u32 gfx_max_req_count;
1142 u32 render_hwsp;
1143 u32 ecochk;
1144 u32 bsd_hwsp;
1145 u32 blt_hwsp;
1146 u32 tlb_rd_addr;
1147
1148 /* MBC */
1149 u32 g3dctl;
1150 u32 gsckgctl;
1151 u32 mbctl;
1152
1153 /* GCP */
1154 u32 ucgctl1;
1155 u32 ucgctl3;
1156 u32 rcgctl1;
1157 u32 rcgctl2;
1158 u32 rstctl;
1159 u32 misccpctl;
1160
1161 /* GPM */
1162 u32 gfxpause;
1163 u32 rpdeuhwtc;
1164 u32 rpdeuc;
1165 u32 ecobus;
1166 u32 pwrdwnupctl;
1167 u32 rp_down_timeout;
1168 u32 rp_deucsw;
1169 u32 rcubmabdtmr;
1170 u32 rcedata;
1171 u32 spare2gh;
1172
1173 /* Display 1 CZ domain */
1174 u32 gt_imr;
1175 u32 gt_ier;
1176 u32 pm_imr;
1177 u32 pm_ier;
1178 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1179
1180 /* GT SA CZ domain */
1181 u32 tilectl;
1182 u32 gt_fifoctl;
1183 u32 gtlc_wake_ctrl;
1184 u32 gtlc_survive;
1185 u32 pmwgicz;
1186
1187 /* Display 2 CZ domain */
1188 u32 gu_ctl0;
1189 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001190 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001191 u32 clock_gate_dis2;
1192};
1193
Chris Wilsonbf225f22014-07-10 20:31:18 +01001194struct intel_rps_ei {
1195 u32 cz_clock;
1196 u32 render_c0;
1197 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001198};
1199
Daniel Vetterc85aa882012-11-02 19:55:03 +01001200struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001201 /*
1202 * work, interrupts_enabled and pm_iir are protected by
1203 * dev_priv->irq_lock
1204 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001205 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001206 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001207 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001208
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001209 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301210 u32 pm_intr_keep;
1211
Ben Widawskyb39fb292014-03-19 18:31:11 -07001212 /* Frequencies are stored in potentially platform dependent multiples.
1213 * In other words, *_freq needs to be multiplied by X to be interesting.
1214 * Soft limits are those which are used for the dynamic reclocking done
1215 * by the driver (raise frequencies under heavy loads, and lower for
1216 * lighter loads). Hard limits are those imposed by the hardware.
1217 *
1218 * A distinction is made for overclocking, which is never enabled by
1219 * default, and is considered to be above the hard limit if it's
1220 * possible at all.
1221 */
1222 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1223 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1224 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1225 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1226 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001227 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001228 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001229 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1230 u8 rp1_freq; /* "less than" RP0 power/freqency */
1231 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001232 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001233
Chris Wilson8fb55192015-04-07 16:20:28 +01001234 u8 up_threshold; /* Current %busy required to uplock */
1235 u8 down_threshold; /* Current %busy required to downclock */
1236
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001237 int last_adj;
1238 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1239
Chris Wilson8d3afd72015-05-21 21:01:47 +01001240 spinlock_t client_lock;
1241 struct list_head clients;
1242 bool client_boost;
1243
Chris Wilsonc0951f02013-10-10 21:58:50 +01001244 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001245 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001246 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001247
Chris Wilsonbf225f22014-07-10 20:31:18 +01001248 /* manual wa residency calculations */
1249 struct intel_rps_ei up_ei, down_ei;
1250
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001251 /*
1252 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001253 * Must be taken after struct_mutex if nested. Note that
1254 * this lock may be held for long periods of time when
1255 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001256 */
1257 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001258};
1259
Daniel Vetter1a240d42012-11-29 22:18:51 +01001260/* defined intel_pm.c */
1261extern spinlock_t mchdev_lock;
1262
Daniel Vetterc85aa882012-11-02 19:55:03 +01001263struct intel_ilk_power_mgmt {
1264 u8 cur_delay;
1265 u8 min_delay;
1266 u8 max_delay;
1267 u8 fmax;
1268 u8 fstart;
1269
1270 u64 last_count1;
1271 unsigned long last_time1;
1272 unsigned long chipset_power;
1273 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001274 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001275 unsigned long gfx_power;
1276 u8 corr;
1277
1278 int c_m;
1279 int r_t;
1280};
1281
Imre Deakc6cb5822014-03-04 19:22:55 +02001282struct drm_i915_private;
1283struct i915_power_well;
1284
1285struct i915_power_well_ops {
1286 /*
1287 * Synchronize the well's hw state to match the current sw state, for
1288 * example enable/disable it based on the current refcount. Called
1289 * during driver init and resume time, possibly after first calling
1290 * the enable/disable handlers.
1291 */
1292 void (*sync_hw)(struct drm_i915_private *dev_priv,
1293 struct i915_power_well *power_well);
1294 /*
1295 * Enable the well and resources that depend on it (for example
1296 * interrupts located on the well). Called after the 0->1 refcount
1297 * transition.
1298 */
1299 void (*enable)(struct drm_i915_private *dev_priv,
1300 struct i915_power_well *power_well);
1301 /*
1302 * Disable the well and resources that depend on it. Called after
1303 * the 1->0 refcount transition.
1304 */
1305 void (*disable)(struct drm_i915_private *dev_priv,
1306 struct i915_power_well *power_well);
1307 /* Returns the hw enabled state. */
1308 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1309 struct i915_power_well *power_well);
1310};
1311
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001312/* Power well structure for haswell */
1313struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001314 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001315 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001316 /* power well enable/disable usage count */
1317 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001318 /* cached hw enabled state */
1319 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001320 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001321 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001322 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001323};
1324
Imre Deak83c00f52013-10-25 17:36:47 +03001325struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001326 /*
1327 * Power wells needed for initialization at driver init and suspend
1328 * time are on. They are kept on until after the first modeset.
1329 */
1330 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001331 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001332 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001333
Imre Deak83c00f52013-10-25 17:36:47 +03001334 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001335 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001336 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001337};
1338
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001339#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001340struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001341 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001342 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001343 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001344};
1345
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001346struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001347 /** Memory allocator for GTT stolen memory */
1348 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001349 /** Protects the usage of the GTT stolen memory allocator. This is
1350 * always the inner lock when overlapping with struct_mutex. */
1351 struct mutex stolen_lock;
1352
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001353 /** List of all objects in gtt_space. Used to restore gtt
1354 * mappings on resume */
1355 struct list_head bound_list;
1356 /**
1357 * List of objects which are not bound to the GTT (thus
1358 * are idle and not used by the GPU) but still have
1359 * (presumably uncached) pages still attached.
1360 */
1361 struct list_head unbound_list;
1362
1363 /** Usable portion of the GTT for GEM */
1364 unsigned long stolen_base; /* limited to low memory (32-bit) */
1365
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001366 /** PPGTT used for aliasing the PPGTT with the GTT */
1367 struct i915_hw_ppgtt *aliasing_ppgtt;
1368
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01001369 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001370 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001371 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001372
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001373 /** LRU list of objects with fence regs on them. */
1374 struct list_head fence_list;
1375
1376 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001377 * Are we in a non-interruptible section of code like
1378 * modesetting?
1379 */
1380 bool interruptible;
1381
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001382 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001383 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001384
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001385 /** Bit 6 swizzling required for X tiling */
1386 uint32_t bit_6_swizzle_x;
1387 /** Bit 6 swizzling required for Y tiling */
1388 uint32_t bit_6_swizzle_y;
1389
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001390 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001391 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001392 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001393 u32 object_count;
1394};
1395
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001396struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001397 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001398 unsigned bytes;
1399 unsigned size;
1400 int err;
1401 u8 *buf;
1402 loff_t start;
1403 loff_t pos;
1404};
1405
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001406struct i915_error_state_file_priv {
1407 struct drm_device *dev;
1408 struct drm_i915_error_state *error;
1409};
1410
Daniel Vetter99584db2012-11-14 17:14:04 +01001411struct i915_gpu_error {
1412 /* For hangcheck timer */
1413#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1414#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001415 /* Hang gpu twice in this window and your context gets banned */
1416#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1417
Chris Wilson737b1502015-01-26 18:03:03 +02001418 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001419
1420 /* For reset and error_state handling. */
1421 spinlock_t lock;
1422 /* Protected by the above dev->gpu_error.lock. */
1423 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001424
1425 unsigned long missed_irq_rings;
1426
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001427 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001428 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001429 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001430 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001431 *
1432 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1433 * meaning that any waiters holding onto the struct_mutex should
1434 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001435 *
1436 * If reset is not completed succesfully, the I915_WEDGE bit is
1437 * set meaning that hardware is terminally sour and there is no
1438 * recovery. All waiters on the reset_queue will be woken when
1439 * that happens.
1440 *
1441 * This counter is used by the wait_seqno code to notice that reset
1442 * event happened and it needs to restart the entire ioctl (since most
1443 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001444 *
1445 * This is important for lock-free wait paths, where no contended lock
1446 * naturally enforces the correct ordering between the bail-out of the
1447 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001448 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001449 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001450
Chris Wilson8af29b02016-09-09 14:11:47 +01001451 unsigned long flags;
1452#define I915_RESET_IN_PROGRESS 0
1453#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001454
1455 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001456 * Waitqueue to signal when a hang is detected. Used to for waiters
1457 * to release the struct_mutex for the reset to procede.
1458 */
1459 wait_queue_head_t wait_queue;
1460
1461 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001462 * Waitqueue to signal when the reset has completed. Used by clients
1463 * that wait for dev_priv->mm.wedged to settle.
1464 */
1465 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001466
Chris Wilson094f9a52013-09-25 17:34:55 +01001467 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001468 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001469};
1470
Zhang Ruib8efb172013-02-05 15:41:53 +08001471enum modeset_restore {
1472 MODESET_ON_LID_OPEN,
1473 MODESET_DONE,
1474 MODESET_SUSPENDED,
1475};
1476
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001477#define DP_AUX_A 0x40
1478#define DP_AUX_B 0x10
1479#define DP_AUX_C 0x20
1480#define DP_AUX_D 0x30
1481
Xiong Zhang11c1b652015-08-17 16:04:04 +08001482#define DDC_PIN_B 0x05
1483#define DDC_PIN_C 0x04
1484#define DDC_PIN_D 0x06
1485
Paulo Zanoni6acab152013-09-12 17:06:24 -03001486struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001487 /*
1488 * This is an index in the HDMI/DVI DDI buffer translation table.
1489 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1490 * populate this field.
1491 */
1492#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001493 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001494
1495 uint8_t supports_dvi:1;
1496 uint8_t supports_hdmi:1;
1497 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001498
1499 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001500 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001501
1502 uint8_t dp_boost_level;
1503 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001504};
1505
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001506enum psr_lines_to_wait {
1507 PSR_0_LINES_TO_WAIT = 0,
1508 PSR_1_LINE_TO_WAIT,
1509 PSR_4_LINES_TO_WAIT,
1510 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301511};
1512
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001513struct intel_vbt_data {
1514 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1515 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1516
1517 /* Feature bits */
1518 unsigned int int_tv_support:1;
1519 unsigned int lvds_dither:1;
1520 unsigned int lvds_vbt:1;
1521 unsigned int int_crt_support:1;
1522 unsigned int lvds_use_ssc:1;
1523 unsigned int display_clock_mode:1;
1524 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001525 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001526 int lvds_ssc_freq;
1527 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1528
Pradeep Bhat83a72802014-03-28 10:14:57 +05301529 enum drrs_support_type drrs_type;
1530
Jani Nikula6aa23e62016-03-24 17:50:20 +02001531 struct {
1532 int rate;
1533 int lanes;
1534 int preemphasis;
1535 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001536 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001537 bool initialized;
1538 bool support;
1539 int bpp;
1540 struct edp_power_seq pps;
1541 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001542
Jani Nikulaf00076d2013-12-14 20:38:29 -02001543 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001544 bool full_link;
1545 bool require_aux_wakeup;
1546 int idle_frames;
1547 enum psr_lines_to_wait lines_to_wait;
1548 int tp1_wakeup_time;
1549 int tp2_tp3_wakeup_time;
1550 } psr;
1551
1552 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001553 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001554 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001555 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001556 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001557 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001558 } backlight;
1559
Shobhit Kumard17c5442013-08-27 15:12:25 +03001560 /* MIPI DSI */
1561 struct {
1562 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301563 struct mipi_config *config;
1564 struct mipi_pps_data *pps;
1565 u8 seq_version;
1566 u32 size;
1567 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001568 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001569 } dsi;
1570
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001571 int crt_ddc_pin;
1572
1573 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001574 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001575
1576 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001577 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001578};
1579
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001580enum intel_ddb_partitioning {
1581 INTEL_DDB_PART_1_2,
1582 INTEL_DDB_PART_5_6, /* IVB+ */
1583};
1584
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001585struct intel_wm_level {
1586 bool enable;
1587 uint32_t pri_val;
1588 uint32_t spr_val;
1589 uint32_t cur_val;
1590 uint32_t fbc_val;
1591};
1592
Imre Deak820c1982013-12-17 14:46:36 +02001593struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001594 uint32_t wm_pipe[3];
1595 uint32_t wm_lp[3];
1596 uint32_t wm_lp_spr[3];
1597 uint32_t wm_linetime[3];
1598 bool enable_fbc_wm;
1599 enum intel_ddb_partitioning partitioning;
1600};
1601
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001602struct vlv_pipe_wm {
1603 uint16_t primary;
1604 uint16_t sprite[2];
1605 uint8_t cursor;
1606};
1607
1608struct vlv_sr_wm {
1609 uint16_t plane;
1610 uint8_t cursor;
1611};
1612
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001613struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001614 struct vlv_pipe_wm pipe[3];
1615 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001616 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001617 uint8_t cursor;
1618 uint8_t sprite[2];
1619 uint8_t primary;
1620 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001621 uint8_t level;
1622 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001623};
1624
Damien Lespiauc1939242014-11-04 17:06:41 +00001625struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001626 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001627};
1628
1629static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1630{
Damien Lespiau16160e32014-11-04 17:06:53 +00001631 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001632}
1633
Damien Lespiau08db6652014-11-04 17:06:52 +00001634static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1635 const struct skl_ddb_entry *e2)
1636{
1637 if (e1->start == e2->start && e1->end == e2->end)
1638 return true;
1639
1640 return false;
1641}
1642
Damien Lespiauc1939242014-11-04 17:06:41 +00001643struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001644 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001645 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001646};
1647
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001648struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001649 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001650 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001651 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001652 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001653};
1654
1655struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001656 bool plane_en;
1657 uint16_t plane_res_b;
1658 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001659};
1660
Paulo Zanonic67a4702013-08-19 13:18:09 -03001661/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001662 * This struct helps tracking the state needed for runtime PM, which puts the
1663 * device in PCI D3 state. Notice that when this happens, nothing on the
1664 * graphics device works, even register access, so we don't get interrupts nor
1665 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001666 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001667 * Every piece of our code that needs to actually touch the hardware needs to
1668 * either call intel_runtime_pm_get or call intel_display_power_get with the
1669 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001670 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001671 * Our driver uses the autosuspend delay feature, which means we'll only really
1672 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001673 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001674 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001675 *
1676 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1677 * goes back to false exactly before we reenable the IRQs. We use this variable
1678 * to check if someone is trying to enable/disable IRQs while they're supposed
1679 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001680 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001681 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001682 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001683 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001684struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001685 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001686 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001687 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001688 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001689};
1690
Daniel Vetter926321d2013-10-16 13:30:34 +02001691enum intel_pipe_crc_source {
1692 INTEL_PIPE_CRC_SOURCE_NONE,
1693 INTEL_PIPE_CRC_SOURCE_PLANE1,
1694 INTEL_PIPE_CRC_SOURCE_PLANE2,
1695 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001696 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001697 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1698 INTEL_PIPE_CRC_SOURCE_TV,
1699 INTEL_PIPE_CRC_SOURCE_DP_B,
1700 INTEL_PIPE_CRC_SOURCE_DP_C,
1701 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001702 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001703 INTEL_PIPE_CRC_SOURCE_MAX,
1704};
1705
Shuang He8bf1e9f2013-10-15 18:55:27 +01001706struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001707 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001708 uint32_t crc[5];
1709};
1710
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001711#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001712struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001713 spinlock_t lock;
1714 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001715 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001716 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001717 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001718 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001719};
1720
Daniel Vetterf99d7062014-06-19 16:01:59 +02001721struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001722 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001723
1724 /*
1725 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1726 * scheduled flips.
1727 */
1728 unsigned busy_bits;
1729 unsigned flip_bits;
1730};
1731
Mika Kuoppala72253422014-10-07 17:21:26 +03001732struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001733 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001734 u32 value;
1735 /* bitmask representing WA bits */
1736 u32 mask;
1737};
1738
Arun Siluvery33136b02016-01-21 21:43:47 +00001739/*
1740 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1741 * allowing it for RCS as we don't foresee any requirement of having
1742 * a whitelist for other engines. When it is really required for
1743 * other engines then the limit need to be increased.
1744 */
1745#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001746
1747struct i915_workarounds {
1748 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1749 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001750 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001751};
1752
Yu Zhangcf9d2892015-02-10 19:05:47 +08001753struct i915_virtual_gpu {
1754 bool active;
1755};
1756
Matt Roperaa363132015-09-24 15:53:18 -07001757/* used in computing the new watermarks state */
1758struct intel_wm_config {
1759 unsigned int num_pipes_active;
1760 bool sprites_enabled;
1761 bool sprites_scaled;
1762};
1763
Jani Nikula77fec552014-03-31 14:27:22 +03001764struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001765 struct drm_device drm;
1766
Chris Wilsonefab6d82015-04-07 16:20:57 +01001767 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001768 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001769 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001771 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772
1773 int relative_constants_mode;
1774
1775 void __iomem *regs;
1776
Chris Wilson907b28c2013-07-19 20:36:52 +01001777 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001778
Yu Zhangcf9d2892015-02-10 19:05:47 +08001779 struct i915_virtual_gpu vgpu;
1780
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001781 struct intel_gvt gvt;
1782
Alex Dai33a732f2015-08-12 15:43:36 +01001783 struct intel_guc guc;
1784
Daniel Vettereb805622015-05-04 14:58:44 +02001785 struct intel_csr csr;
1786
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001787 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001788
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001789 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1790 * controller on different i2c buses. */
1791 struct mutex gmbus_mutex;
1792
1793 /**
1794 * Base address of the gmbus and gpio block.
1795 */
1796 uint32_t gpio_mmio_base;
1797
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301798 /* MMIO base address for MIPI regs */
1799 uint32_t mipi_mmio_base;
1800
Ville Syrjälä443a3892015-11-11 20:34:15 +02001801 uint32_t psr_mmio_base;
1802
Imre Deak44cb7342016-08-10 14:07:29 +03001803 uint32_t pps_mmio_base;
1804
Daniel Vetter28c70f12012-12-01 13:53:45 +01001805 wait_queue_head_t gmbus_wait_queue;
1806
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001807 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001808 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05301809 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01001810 struct i915_vma *semaphore;
Chris Wilsonddf07be2016-08-02 22:50:39 +01001811 u32 next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001812
Daniel Vetterba8286f2014-09-11 07:43:25 +02001813 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001814 struct resource mch_res;
1815
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001816 /* protects the irq masks */
1817 spinlock_t irq_lock;
1818
Sourab Gupta84c33a62014-06-02 16:47:17 +05301819 /* protects the mmio flip data */
1820 spinlock_t mmio_flip_lock;
1821
Imre Deakf8b79e52014-03-04 19:23:07 +02001822 bool display_irqs_enabled;
1823
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001824 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1825 struct pm_qos_request pm_qos;
1826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 /* Sideband mailbox protection */
1828 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001829
1830 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001831 union {
1832 u32 irq_mask;
1833 u32 de_irq_mask[I915_MAX_PIPES];
1834 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001835 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001836 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301837 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001838 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001839
Jani Nikula5fcece82015-05-27 15:03:42 +03001840 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001841 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301842 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001843 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001844 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001845
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001846 bool preserve_bios_swizzle;
1847
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001848 /* overlay */
1849 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001850
Jani Nikula58c68772013-11-08 16:48:54 +02001851 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001852 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001853
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001854 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001855 bool no_aux_handshake;
1856
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001857 /* protects panel power sequencer state */
1858 struct mutex pps_mutex;
1859
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001860 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001861 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1862
1863 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001864 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001865 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001866 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001867 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001868 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001869 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001870
Ville Syrjälä63911d72016-05-13 23:41:32 +03001871 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001872 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001873 } cdclk_pll;
1874
Daniel Vetter645416f2013-09-02 16:22:25 +02001875 /**
1876 * wq - Driver workqueue for GEM.
1877 *
1878 * NOTE: Work items scheduled here are not allowed to grab any modeset
1879 * locks, for otherwise the flushing done in the pageflip code will
1880 * result in deadlocks.
1881 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001882 struct workqueue_struct *wq;
1883
1884 /* Display functions */
1885 struct drm_i915_display_funcs display;
1886
1887 /* PCH chipset type */
1888 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001889 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001890
1891 unsigned long quirks;
1892
Zhang Ruib8efb172013-02-05 15:41:53 +08001893 enum modeset_restore modeset_restore;
1894 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001895 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001896 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001897
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001898 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001899 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001900
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001901 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001902 DECLARE_HASHTABLE(mm_structs, 7);
1903 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001904
Chris Wilson5d1808e2016-04-28 09:56:51 +01001905 /* The hw wants to have a stable context identifier for the lifetime
1906 * of the context (for OA, PASID, faults, etc). This is limited
1907 * in execlists to 21 bits.
1908 */
1909 struct ida context_hw_ida;
1910#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1911
Daniel Vetter87813422012-05-02 11:49:32 +02001912 /* Kernel Modesetting */
1913
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001914 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1915 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001916 wait_queue_head_t pending_flip_queue;
1917
Daniel Vetterc4597872013-10-21 21:04:07 +02001918#ifdef CONFIG_DEBUG_FS
1919 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1920#endif
1921
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001922 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001923 int num_shared_dpll;
1924 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001925 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001926
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001927 /*
1928 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1929 * Must be global rather than per dpll, because on some platforms
1930 * plls share registers.
1931 */
1932 struct mutex dpll_lock;
1933
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001934 unsigned int active_crtcs;
1935 unsigned int min_pixclk[I915_MAX_PIPES];
1936
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001937 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001938
Mika Kuoppala72253422014-10-07 17:21:26 +03001939 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001940
Daniel Vetterf99d7062014-06-19 16:01:59 +02001941 struct i915_frontbuffer_tracking fb_tracking;
1942
Jesse Barnes652c3932009-08-17 13:31:43 -07001943 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001944
Zhenyu Wangc48044112009-12-17 14:48:43 +08001945 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001946
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001947 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001948
Ben Widawsky59124502013-07-04 11:02:05 -07001949 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001950 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001951
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001952 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001953 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001954
Daniel Vetter20e4d402012-08-08 23:35:39 +02001955 /* ilk-only ips/rps state. Everything in here is protected by the global
1956 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001957 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001958
Imre Deak83c00f52013-10-25 17:36:47 +03001959 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001960
Rodrigo Vivia031d702013-10-03 16:15:06 -03001961 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001962
Daniel Vetter99584db2012-11-14 17:14:04 +01001963 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001964
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001965 struct drm_i915_gem_object *vlv_pctx;
1966
Daniel Vetter06957262015-08-10 13:34:08 +02001967#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001968 /* list of fbdev register on this device */
1969 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001970 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001971#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001972
1973 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001974 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001975
Imre Deak58fddc22015-01-08 17:54:14 +02001976 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001977 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001978 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001979 /**
1980 * av_mutex - mutex for audio/video sync
1981 *
1982 */
1983 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001984
Ben Widawsky254f9652012-06-04 14:42:42 -07001985 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001986 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001987
Damien Lespiau3e683202012-12-11 18:48:29 +00001988 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001989
Ville Syrjäläc2317752016-03-15 16:39:56 +02001990 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001991 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001992 /*
1993 * Shadows for CHV DPLL_MD regs to keep the state
1994 * checker somewhat working in the presence hardware
1995 * crappiness (can't read out DPLL_MD for pipes B & C).
1996 */
1997 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001998 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001999
Daniel Vetter842f1c82014-03-10 10:01:44 +01002000 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002001 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002002 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002003 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002004
Lyude656d1b82016-08-17 15:55:54 -04002005 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002006 I915_SAGV_UNKNOWN = 0,
2007 I915_SAGV_DISABLED,
2008 I915_SAGV_ENABLED,
2009 I915_SAGV_NOT_CONTROLLED
2010 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002011
Ville Syrjälä53615a52013-08-01 16:18:50 +03002012 struct {
2013 /*
2014 * Raw watermark latency values:
2015 * in 0.1us units for WM0,
2016 * in 0.5us units for WM1+.
2017 */
2018 /* primary */
2019 uint16_t pri_latency[5];
2020 /* sprite */
2021 uint16_t spr_latency[5];
2022 /* cursor */
2023 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002024 /*
2025 * Raw watermark memory latency values
2026 * for SKL for all 8 levels
2027 * in 1us units.
2028 */
2029 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002030
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002031 /*
2032 * The skl_wm_values structure is a bit too big for stack
2033 * allocation, so we keep the staging struct where we store
2034 * intermediate results here instead.
2035 */
2036 struct skl_wm_values skl_results;
2037
Ville Syrjälä609cede2013-10-09 19:18:03 +03002038 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002039 union {
2040 struct ilk_wm_values hw;
2041 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002042 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002043 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002044
2045 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002046
2047 /*
2048 * Should be held around atomic WM register writing; also
2049 * protects * intel_crtc->wm.active and
2050 * cstate->wm.need_postvbl_update.
2051 */
2052 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002053
2054 /*
2055 * Set during HW readout of watermarks/DDB. Some platforms
2056 * need to know when we're still using BIOS-provided values
2057 * (which we don't fully trust).
2058 */
2059 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002060 } wm;
2061
Paulo Zanoni8a187452013-12-06 20:32:13 -02002062 struct i915_runtime_pm pm;
2063
Oscar Mateoa83014d2014-07-24 17:04:21 +01002064 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2065 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002066 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002067 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002068
2069 /**
2070 * Is the GPU currently considered idle, or busy executing
2071 * userspace requests? Whilst idle, we allow runtime power
2072 * management to power down the hardware and display clocks.
2073 * In order to reduce the effect on performance, there
2074 * is a slight delay before we do so.
2075 */
2076 unsigned int active_engines;
2077 bool awake;
2078
2079 /**
2080 * We leave the user IRQ off as much as possible,
2081 * but this means that requests will finish and never
2082 * be retired once the system goes idle. Set a timer to
2083 * fire periodically while the ring is running. When it
2084 * fires, go retire requests.
2085 */
2086 struct delayed_work retire_work;
2087
2088 /**
2089 * When we detect an idle GPU, we want to turn on
2090 * powersaving features. So once we see that there
2091 * are no more requests outstanding and no more
2092 * arrive within a small period of time, we fire
2093 * off the idle_work.
2094 */
2095 struct delayed_work idle_work;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002096 } gt;
2097
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002098 /* perform PHY state sanity checks? */
2099 bool chv_phy_assert[2];
2100
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002101 /* Used to save the pipe-to-encoder mapping for audio */
2102 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002103
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002104 /*
2105 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2106 * will be rejected. Instead look for a better place.
2107 */
Jani Nikula77fec552014-03-31 14:27:22 +03002108};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109
Chris Wilson2c1792a2013-08-01 18:39:55 +01002110static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2111{
Chris Wilson091387c2016-06-24 14:00:21 +01002112 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002113}
2114
David Weinehallc49d13e2016-08-22 13:32:42 +03002115static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002116{
David Weinehallc49d13e2016-08-22 13:32:42 +03002117 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002118}
2119
Alex Dai33a732f2015-08-12 15:43:36 +01002120static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2121{
2122 return container_of(guc, struct drm_i915_private, guc);
2123}
2124
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002125/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302126#define for_each_engine(engine__, dev_priv__, id__) \
2127 for ((id__) = 0; \
2128 (id__) < I915_NUM_ENGINES; \
2129 (id__)++) \
2130 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002131
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002132#define __mask_next_bit(mask) ({ \
2133 int __idx = ffs(mask) - 1; \
2134 mask &= ~BIT(__idx); \
2135 __idx; \
2136})
2137
Dave Gordonc3232b12016-03-23 18:19:53 +00002138/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002139#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2140 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302141 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002142
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002143enum hdmi_force_audio {
2144 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2145 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2146 HDMI_AUDIO_AUTO, /* trust EDID */
2147 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2148};
2149
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002150#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002151
Chris Wilson37e680a2012-06-07 15:38:42 +01002152struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002153 unsigned int flags;
2154#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2155
Chris Wilson37e680a2012-06-07 15:38:42 +01002156 /* Interface between the GEM object and its backing storage.
2157 * get_pages() is called once prior to the use of the associated set
2158 * of pages before to binding them into the GTT, and put_pages() is
2159 * called after we no longer need them. As we expect there to be
2160 * associated cost with migrating pages between the backing storage
2161 * and making them available for the GPU (e.g. clflush), we may hold
2162 * onto the pages after they are no longer referenced by the GPU
2163 * in case they may be used again shortly (for example migrating the
2164 * pages to a different memory domain within the GTT). put_pages()
2165 * will therefore most likely be called when the object itself is
2166 * being released or under memory pressure (where we attempt to
2167 * reap pages for the shrinker).
2168 */
2169 int (*get_pages)(struct drm_i915_gem_object *);
2170 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002171
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002172 int (*dmabuf_export)(struct drm_i915_gem_object *);
2173 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002174};
2175
Daniel Vettera071fa02014-06-18 23:28:09 +02002176/*
2177 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302178 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002179 * doesn't mean that the hw necessarily already scans it out, but that any
2180 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2181 *
2182 * We have one bit per pipe and per scanout plane type.
2183 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302184#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2185#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002186#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2187 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2188#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302189 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2190#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2191 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002192#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302193 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002194#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302195 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002196
Eric Anholt673a3942008-07-30 12:06:12 -07002197struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002198 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002199
Chris Wilson37e680a2012-06-07 15:38:42 +01002200 const struct drm_i915_gem_object_ops *ops;
2201
Ben Widawsky2f633152013-07-17 12:19:03 -07002202 /** List of VMAs backed by this object */
2203 struct list_head vma_list;
2204
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002205 /** Stolen memory for this object, instead of being backed by shmem. */
2206 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002207 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002208
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002209 /** Used in execbuf to temporarily hold a ref */
2210 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002211
Chris Wilson8d9d5742015-04-07 16:20:38 +01002212 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002213
Chris Wilson573adb32016-08-04 16:32:39 +01002214 unsigned long flags;
Eric Anholt673a3942008-07-30 12:06:12 -07002215 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002216 * This is set if the object is on the active lists (has pending
2217 * rendering and so a non-zero seqno), and is not set if it i s on
2218 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002219 */
Chris Wilson573adb32016-08-04 16:32:39 +01002220#define I915_BO_ACTIVE_SHIFT 0
2221#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2222#define __I915_BO_ACTIVE(bo) \
2223 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
Eric Anholt673a3942008-07-30 12:06:12 -07002224
2225 /**
2226 * This is set if the object has been written to since last bound
2227 * to the GTT
2228 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002229 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002230
2231 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002232 * Advice: are the backing pages purgeable?
2233 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002234 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002235
2236 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002237 * Whether the current gtt mapping needs to be mappable (and isn't just
2238 * mappable by accident). Track pin and fault separate for a more
2239 * accurate mappable working set.
2240 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002241 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002242
Chris Wilsoncaea7472010-11-12 13:53:37 +00002243 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302244 * Is the object to be mapped as read-only to the GPU
2245 * Only honoured if hardware has relevant pte bit
2246 */
2247 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002248 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002249 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002250
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002251 atomic_t frontbuffer_bits;
Chris Wilson50349242016-08-18 17:17:04 +01002252 unsigned int frontbuffer_ggtt_origin; /* write once */
Daniel Vettera071fa02014-06-18 23:28:09 +02002253
Chris Wilson9ad36762016-08-05 10:14:21 +01002254 /** Current tiling stride for the object, if it's tiled. */
Chris Wilson3e510a82016-08-05 10:14:23 +01002255 unsigned int tiling_and_stride;
2256#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2257#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2258#define STRIDE_MASK (~TILING_MASK)
Chris Wilson9ad36762016-08-05 10:14:21 +01002259
Chris Wilson15717de2016-08-04 07:52:26 +01002260 /** Count of VMA actually bound by this object */
2261 unsigned int bind_count;
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002262 unsigned int pin_display;
2263
Chris Wilson9da3da62012-06-01 15:20:22 +01002264 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002265 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002266 struct get_page {
2267 struct scatterlist *sg;
2268 int last;
2269 } get_page;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002270 void *mapping;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002271
Chris Wilsonb4716182015-04-27 13:41:17 +01002272 /** Breadcrumb of last rendering to the buffer.
2273 * There can only be one writer, but we allow for multiple readers.
2274 * If there is a writer that necessarily implies that all other
2275 * read requests are complete - but we may only be lazily clearing
2276 * the read requests. A read request is naturally the most recent
2277 * request on a ring, so we may have two different write and read
2278 * requests on one ring where the write request is older than the
2279 * read request. This allows for the CPU to read from an active
2280 * buffer by only waiting for the write to complete.
Chris Wilson381f3712016-08-04 07:52:29 +01002281 */
2282 struct i915_gem_active last_read[I915_NUM_ENGINES];
2283 struct i915_gem_active last_write;
Eric Anholt673a3942008-07-30 12:06:12 -07002284
Daniel Vetter80075d42013-10-09 21:23:52 +02002285 /** References from framebuffers, locks out tiling changes. */
2286 unsigned long framebuffer_references;
2287
Eric Anholt280b7132009-03-12 16:56:27 -07002288 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002289 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002290
Chris Wilson5f12b802016-10-03 13:45:15 +01002291 struct i915_gem_userptr {
2292 uintptr_t ptr;
2293 unsigned read_only :1;
2294 unsigned workers :4;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002295#define I915_GEM_USERPTR_MAX_WORKERS 15
2296
Chris Wilson5f12b802016-10-03 13:45:15 +01002297 struct i915_mm_struct *mm;
2298 struct i915_mmu_object *mmu_object;
2299 struct work_struct *work;
2300 } userptr;
2301
2302 /** for phys allocated objects */
2303 struct drm_dma_handle *phys_handle;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002304};
Chris Wilson03ac0642016-07-20 13:31:51 +01002305
2306static inline struct drm_i915_gem_object *
2307to_intel_bo(struct drm_gem_object *gem)
2308{
2309 /* Assert that to_intel_bo(NULL) == NULL */
2310 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2311
2312 return container_of(gem, struct drm_i915_gem_object, base);
2313}
2314
2315static inline struct drm_i915_gem_object *
2316i915_gem_object_lookup(struct drm_file *file, u32 handle)
2317{
2318 return to_intel_bo(drm_gem_object_lookup(file, handle));
2319}
2320
2321__deprecated
2322extern struct drm_gem_object *
2323drm_gem_object_lookup(struct drm_file *file, u32 handle);
Daniel Vetter23010e42010-03-08 13:35:02 +01002324
Chris Wilson25dc5562016-07-20 13:31:52 +01002325__attribute__((nonnull))
2326static inline struct drm_i915_gem_object *
2327i915_gem_object_get(struct drm_i915_gem_object *obj)
2328{
2329 drm_gem_object_reference(&obj->base);
2330 return obj;
2331}
2332
2333__deprecated
2334extern void drm_gem_object_reference(struct drm_gem_object *);
2335
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002336__attribute__((nonnull))
2337static inline void
2338i915_gem_object_put(struct drm_i915_gem_object *obj)
2339{
2340 drm_gem_object_unreference(&obj->base);
2341}
2342
2343__deprecated
2344extern void drm_gem_object_unreference(struct drm_gem_object *);
2345
Chris Wilson34911fd2016-07-20 13:31:54 +01002346__attribute__((nonnull))
2347static inline void
2348i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2349{
2350 drm_gem_object_unreference_unlocked(&obj->base);
2351}
2352
2353__deprecated
2354extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2355
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002356static inline bool
2357i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2358{
2359 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2360}
2361
Chris Wilson573adb32016-08-04 16:32:39 +01002362static inline unsigned long
2363i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2364{
2365 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2366}
2367
2368static inline bool
2369i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2370{
2371 return i915_gem_object_get_active(obj);
2372}
2373
2374static inline void
2375i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2376{
2377 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2378}
2379
2380static inline void
2381i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2382{
2383 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2384}
2385
2386static inline bool
2387i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2388 int engine)
2389{
2390 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2391}
2392
Chris Wilson3e510a82016-08-05 10:14:23 +01002393static inline unsigned int
2394i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2395{
2396 return obj->tiling_and_stride & TILING_MASK;
2397}
2398
2399static inline bool
2400i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2401{
2402 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2403}
2404
2405static inline unsigned int
2406i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2407{
2408 return obj->tiling_and_stride & STRIDE_MASK;
2409}
2410
Chris Wilson624192c2016-08-15 10:48:50 +01002411static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2412{
2413 i915_gem_object_get(vma->obj);
2414 return vma;
2415}
2416
2417static inline void i915_vma_put(struct i915_vma *vma)
2418{
2419 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2420 i915_gem_object_put(vma->obj);
2421}
2422
Dave Gordon85d12252016-05-20 11:54:06 +01002423/*
2424 * Optimised SGL iterator for GEM objects
2425 */
2426static __always_inline struct sgt_iter {
2427 struct scatterlist *sgp;
2428 union {
2429 unsigned long pfn;
2430 dma_addr_t dma;
2431 };
2432 unsigned int curr;
2433 unsigned int max;
2434} __sgt_iter(struct scatterlist *sgl, bool dma) {
2435 struct sgt_iter s = { .sgp = sgl };
2436
2437 if (s.sgp) {
2438 s.max = s.curr = s.sgp->offset;
2439 s.max += s.sgp->length;
2440 if (dma)
2441 s.dma = sg_dma_address(s.sgp);
2442 else
2443 s.pfn = page_to_pfn(sg_page(s.sgp));
2444 }
2445
2446 return s;
2447}
2448
2449/**
Dave Gordon63d15322016-05-20 11:54:07 +01002450 * __sg_next - return the next scatterlist entry in a list
2451 * @sg: The current sg entry
2452 *
2453 * Description:
2454 * If the entry is the last, return NULL; otherwise, step to the next
2455 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2456 * otherwise just return the pointer to the current element.
2457 **/
2458static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2459{
2460#ifdef CONFIG_DEBUG_SG
2461 BUG_ON(sg->sg_magic != SG_MAGIC);
2462#endif
2463 return sg_is_last(sg) ? NULL :
2464 likely(!sg_is_chain(++sg)) ? sg :
2465 sg_chain_ptr(sg);
2466}
2467
2468/**
Dave Gordon85d12252016-05-20 11:54:06 +01002469 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2470 * @__dmap: DMA address (output)
2471 * @__iter: 'struct sgt_iter' (iterator state, internal)
2472 * @__sgt: sg_table to iterate over (input)
2473 */
2474#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2475 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2476 ((__dmap) = (__iter).dma + (__iter).curr); \
2477 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002478 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002479
2480/**
2481 * for_each_sgt_page - iterate over the pages of the given sg_table
2482 * @__pp: page pointer (output)
2483 * @__iter: 'struct sgt_iter' (iterator state, internal)
2484 * @__sgt: sg_table to iterate over (input)
2485 */
2486#define for_each_sgt_page(__pp, __iter, __sgt) \
2487 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2488 ((__pp) = (__iter).pfn == 0 ? NULL : \
2489 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2490 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002491 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002492
Brad Volkin351e3db2014-02-18 10:15:46 -08002493/*
2494 * A command that requires special handling by the command parser.
2495 */
2496struct drm_i915_cmd_descriptor {
2497 /*
2498 * Flags describing how the command parser processes the command.
2499 *
2500 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2501 * a length mask if not set
2502 * CMD_DESC_SKIP: The command is allowed but does not follow the
2503 * standard length encoding for the opcode range in
2504 * which it falls
2505 * CMD_DESC_REJECT: The command is never allowed
2506 * CMD_DESC_REGISTER: The command should be checked against the
2507 * register whitelist for the appropriate ring
2508 * CMD_DESC_MASTER: The command is allowed if the submitting process
2509 * is the DRM master
2510 */
2511 u32 flags;
2512#define CMD_DESC_FIXED (1<<0)
2513#define CMD_DESC_SKIP (1<<1)
2514#define CMD_DESC_REJECT (1<<2)
2515#define CMD_DESC_REGISTER (1<<3)
2516#define CMD_DESC_BITMASK (1<<4)
2517#define CMD_DESC_MASTER (1<<5)
2518
2519 /*
2520 * The command's unique identification bits and the bitmask to get them.
2521 * This isn't strictly the opcode field as defined in the spec and may
2522 * also include type, subtype, and/or subop fields.
2523 */
2524 struct {
2525 u32 value;
2526 u32 mask;
2527 } cmd;
2528
2529 /*
2530 * The command's length. The command is either fixed length (i.e. does
2531 * not include a length field) or has a length field mask. The flag
2532 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2533 * a length mask. All command entries in a command table must include
2534 * length information.
2535 */
2536 union {
2537 u32 fixed;
2538 u32 mask;
2539 } length;
2540
2541 /*
2542 * Describes where to find a register address in the command to check
2543 * against the ring's register whitelist. Only valid if flags has the
2544 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002545 *
2546 * A non-zero step value implies that the command may access multiple
2547 * registers in sequence (e.g. LRI), in that case step gives the
2548 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002549 */
2550 struct {
2551 u32 offset;
2552 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002553 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002554 } reg;
2555
2556#define MAX_CMD_DESC_BITMASKS 3
2557 /*
2558 * Describes command checks where a particular dword is masked and
2559 * compared against an expected value. If the command does not match
2560 * the expected value, the parser rejects it. Only valid if flags has
2561 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2562 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002563 *
2564 * If the check specifies a non-zero condition_mask then the parser
2565 * only performs the check when the bits specified by condition_mask
2566 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002567 */
2568 struct {
2569 u32 offset;
2570 u32 mask;
2571 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002572 u32 condition_offset;
2573 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002574 } bits[MAX_CMD_DESC_BITMASKS];
2575};
2576
2577/*
2578 * A table of commands requiring special handling by the command parser.
2579 *
Chris Wilson33a051a2016-07-27 09:07:26 +01002580 * Each engine has an array of tables. Each table consists of an array of
2581 * command descriptors, which must be sorted with command opcodes in
2582 * ascending order.
Brad Volkin351e3db2014-02-18 10:15:46 -08002583 */
2584struct drm_i915_cmd_table {
2585 const struct drm_i915_cmd_descriptor *table;
2586 int count;
2587};
2588
Chris Wilsondbbe9122014-08-09 19:18:43 +01002589/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002590#define __I915__(p) ({ \
2591 struct drm_i915_private *__p; \
2592 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2593 __p = (struct drm_i915_private *)p; \
2594 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2595 __p = to_i915((struct drm_device *)p); \
2596 else \
2597 BUILD_BUG(); \
2598 __p; \
2599})
David Weinehall351c3b52016-08-22 13:32:41 +03002600#define INTEL_INFO(p) (&__I915__(p)->info)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002601
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002602#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002603#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002604
Jani Nikulae87a0052015-10-20 15:22:02 +03002605#define REVID_FOREVER 0xff
Chris Wilson091387c2016-06-24 14:00:21 +01002606#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002607
2608#define GEN_FOREVER (0)
2609/*
2610 * Returns true if Gen is in inclusive range [Start, End].
2611 *
2612 * Use GEN_FOREVER for unbound start and or end.
2613 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002614#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002615 unsigned int __s = (s), __e = (e); \
2616 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2617 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2618 if ((__s) != GEN_FOREVER) \
2619 __s = (s) - 1; \
2620 if ((__e) == GEN_FOREVER) \
2621 __e = BITS_PER_LONG - 1; \
2622 else \
2623 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002624 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002625})
2626
Jani Nikulae87a0052015-10-20 15:22:02 +03002627/*
2628 * Return true if revision is in range [since,until] inclusive.
2629 *
2630 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2631 */
2632#define IS_REVID(p, since, until) \
2633 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2634
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002635#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2636#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002637#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002638#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002639#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002640#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2641#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002642#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2643#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2644#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002645#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002646#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002647#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2648#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002649#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2650#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002651#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002652#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002653#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2654 INTEL_DEVID(dev_priv) == 0x0152 || \
2655 INTEL_DEVID(dev_priv) == 0x015a)
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002656#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002657#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002658#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002659#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002660#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002661#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002662#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002663#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002664#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2665 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2666#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2667 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2668 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2669 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002670/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002671#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2672 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2673#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2674 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2675#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2676 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2677#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2678 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002679/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002680#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2681 INTEL_DEVID(dev_priv) == 0x0A1E)
2682#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2683 INTEL_DEVID(dev_priv) == 0x1913 || \
2684 INTEL_DEVID(dev_priv) == 0x1916 || \
2685 INTEL_DEVID(dev_priv) == 0x1921 || \
2686 INTEL_DEVID(dev_priv) == 0x1926)
2687#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2688 INTEL_DEVID(dev_priv) == 0x1915 || \
2689 INTEL_DEVID(dev_priv) == 0x191E)
2690#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2691 INTEL_DEVID(dev_priv) == 0x5913 || \
2692 INTEL_DEVID(dev_priv) == 0x5916 || \
2693 INTEL_DEVID(dev_priv) == 0x5921 || \
2694 INTEL_DEVID(dev_priv) == 0x5926)
2695#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2696 INTEL_DEVID(dev_priv) == 0x5915 || \
2697 INTEL_DEVID(dev_priv) == 0x591E)
2698#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2699 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2700#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2701 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302702
Ben Widawskyb833d682013-08-23 16:00:07 -07002703#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002704
Jani Nikulaef712bb2015-10-20 15:22:00 +03002705#define SKL_REVID_A0 0x0
2706#define SKL_REVID_B0 0x1
2707#define SKL_REVID_C0 0x2
2708#define SKL_REVID_D0 0x3
2709#define SKL_REVID_E0 0x4
2710#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002711#define SKL_REVID_G0 0x6
2712#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002713
Jani Nikulae87a0052015-10-20 15:22:02 +03002714#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2715
Jani Nikulaef712bb2015-10-20 15:22:00 +03002716#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002717#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002718#define BXT_REVID_B0 0x3
2719#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002720
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002721#define IS_BXT_REVID(dev_priv, since, until) \
2722 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002723
Mika Kuoppalac033a372016-06-07 17:18:55 +03002724#define KBL_REVID_A0 0x0
2725#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002726#define KBL_REVID_C0 0x2
2727#define KBL_REVID_D0 0x3
2728#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002729
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002730#define IS_KBL_REVID(dev_priv, since, until) \
2731 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002732
Jesse Barnes85436692011-04-06 12:11:14 -07002733/*
2734 * The genX designation typically refers to the render engine, so render
2735 * capability related checks should use IS_GEN, while display and other checks
2736 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2737 * chips, etc.).
2738 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002739#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2740#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2741#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2742#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2743#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2744#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2745#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2746#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002747
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002748#define ENGINE_MASK(id) BIT(id)
2749#define RENDER_RING ENGINE_MASK(RCS)
2750#define BSD_RING ENGINE_MASK(VCS)
2751#define BLT_RING ENGINE_MASK(BCS)
2752#define VEBOX_RING ENGINE_MASK(VECS)
2753#define BSD2_RING ENGINE_MASK(VCS2)
2754#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002755
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002756#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002757 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002758
2759#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2760#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2761#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2762#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2763
Ben Widawsky63c42e52014-04-18 18:04:27 -03002764#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002765#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002766#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002767#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2768 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Carlos Santa31776592016-08-17 12:30:56 -07002769#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002770
Carlos Santae1a525362016-08-17 12:30:52 -07002771#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
Carlos Santa4586f1d2016-08-17 12:30:53 -07002772#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
Jesse Barnes692ef702014-08-05 07:51:18 -07002773#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002774#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2775#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002776
Chris Wilson05394f32010-11-08 19:18:58 +00002777#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002778#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2779
Daniel Vetterb45305f2012-12-17 16:21:27 +01002780/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002781#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002782
2783/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002784#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2785 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2786 IS_SKL_GT3(dev_priv) || \
2787 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002788
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002789/*
2790 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2791 * even when in MSI mode. This results in spurious interrupt warnings if the
2792 * legacy irq no. is shared with another device. The kernel then disables that
2793 * interrupt source and so prevents the other device from working properly.
2794 */
2795#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Carlos Santab355f102016-08-17 12:30:48 -07002796#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002797
Zou Nan haicae58522010-11-09 17:17:32 +08002798/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2799 * rows, which changed the alignment requirements and fence programming.
2800 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002801#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2802 !(IS_I915G(dev_priv) || \
2803 IS_I915GM(dev_priv)))
Zou Nan haicae58522010-11-09 17:17:32 +08002804#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2805#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002806
2807#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2808#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002809#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002810
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002811#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002812
Carlos Santa1d3fe532016-08-17 12:30:46 -07002813#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002814
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002815#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002816#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Carlos Santa6e3b84d2016-08-17 12:30:36 -07002817#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
Carlos Santa86f36242016-08-17 12:30:44 -07002818#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Carlos Santa33b5bf82016-08-17 12:30:45 -07002819#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002820
Carlos Santa3bacde12016-08-17 12:30:42 -07002821#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002822
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002823#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Dave Gordon1a3d1892016-05-13 15:36:30 +01002824/*
2825 * For now, anything with a GuC requires uCode loading, and then supports
2826 * command submission once loaded. But these are logically independent
2827 * properties, so we have separate macros to test them.
2828 */
Carlos Santa3d810fb2016-08-17 12:30:57 -07002829#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
Dave Gordon1a3d1892016-05-13 15:36:30 +01002830#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2831#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002832
Carlos Santa53233f02016-08-17 12:30:43 -07002833#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002834
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002835#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2836
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002837#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2838#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2839#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2840#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2841#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2842#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302843#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2844#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002845#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002846#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002847#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002848#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002849
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002850#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2851#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2852#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2853#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002854#define HAS_PCH_LPT_LP(dev_priv) \
2855 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2856#define HAS_PCH_LPT_H(dev_priv) \
2857 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002858#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2859#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2860#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2861#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002862
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002863#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302864
Shashank Sharma6389dd82016-10-14 19:56:50 +05302865#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2866
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002867/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002868#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002869#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2870 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002871
Ben Widawskyc8735b02012-09-07 19:43:39 -07002872#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302873#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002874
Chris Wilson05394f32010-11-08 19:18:58 +00002875#include "i915_trace.h"
2876
Chris Wilson48f112f2016-06-24 14:07:14 +01002877static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2878{
2879#ifdef CONFIG_INTEL_IOMMU
2880 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2881 return true;
2882#endif
2883 return false;
2884}
2885
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002886extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2887extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002888
Chris Wilsonc0336662016-05-06 15:40:21 +01002889int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002890 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002891
Chris Wilson39df9192016-07-20 13:31:57 +01002892bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2893
Chris Wilson0673ad42016-06-24 14:00:22 +01002894/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002895void __printf(3, 4)
2896__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2897 const char *fmt, ...);
2898
2899#define i915_report_error(dev_priv, fmt, ...) \
2900 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2901
Ben Widawskyc43b5632012-04-16 14:07:40 -07002902#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002903extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2904 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002905#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002906extern const struct dev_pm_ops i915_pm_ops;
2907
2908extern int i915_driver_load(struct pci_dev *pdev,
2909 const struct pci_device_id *ent);
2910extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002911extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2912extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002913extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002914extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002915extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002916extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2917extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2918extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2919extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002920int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002921
Jani Nikula77913b32015-06-18 13:06:16 +03002922/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002923void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2924 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002925void intel_hpd_init(struct drm_i915_private *dev_priv);
2926void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2927void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002928bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002929bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2930void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002931
Linus Torvalds1da177e2005-04-16 15:20:36 -07002932/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002933static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2934{
2935 unsigned long delay;
2936
2937 if (unlikely(!i915.enable_hangcheck))
2938 return;
2939
2940 /* Don't continually defer the hangcheck so that it is always run at
2941 * least once after work has been scheduled on any ring. Otherwise,
2942 * we will ignore a hung ring if a second ring is kept busy.
2943 */
2944
2945 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2946 queue_delayed_work(system_long_wq,
2947 &dev_priv->gpu_error.hangcheck_work, delay);
2948}
2949
Mika Kuoppala58174462014-02-25 17:11:26 +02002950__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002951void i915_handle_error(struct drm_i915_private *dev_priv,
2952 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002953 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002954
Daniel Vetterb9632912014-09-30 10:56:44 +02002955extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002956int intel_irq_install(struct drm_i915_private *dev_priv);
2957void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002958
Chris Wilsondc979972016-05-10 14:10:04 +01002959extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2960extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002961 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002962extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002963extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002964extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002965extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2966extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2967 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002968const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002969void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002970 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002971void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002972 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002973/* Like above but the caller must manage the uncore.lock itself.
2974 * Must be used with I915_READ_FW and friends.
2975 */
2976void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2977 enum forcewake_domains domains);
2978void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2979 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002980u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2981
Mika Kuoppala59bad942015-01-16 11:34:40 +02002982void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002983
Chris Wilson1758b902016-06-30 15:32:44 +01002984int intel_wait_for_register(struct drm_i915_private *dev_priv,
2985 i915_reg_t reg,
2986 const u32 mask,
2987 const u32 value,
2988 const unsigned long timeout_ms);
2989int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2990 i915_reg_t reg,
2991 const u32 mask,
2992 const u32 value,
2993 const unsigned long timeout_ms);
2994
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002995static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2996{
2997 return dev_priv->gvt.initialized;
2998}
2999
Chris Wilsonc0336662016-05-06 15:40:21 +01003000static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003001{
Chris Wilsonc0336662016-05-06 15:40:21 +01003002 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003003}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003004
Keith Packard7c463582008-11-04 02:03:27 -08003005void
Jani Nikula50227e12014-03-31 14:27:21 +03003006i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003007 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003008
3009void
Jani Nikula50227e12014-03-31 14:27:21 +03003010i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003011 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003012
Imre Deakf8b79e52014-03-04 19:23:07 +02003013void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3014void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003015void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3016 uint32_t mask,
3017 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003018void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3019 uint32_t interrupt_mask,
3020 uint32_t enabled_irq_mask);
3021static inline void
3022ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3023{
3024 ilk_update_display_irq(dev_priv, bits, bits);
3025}
3026static inline void
3027ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3028{
3029 ilk_update_display_irq(dev_priv, bits, 0);
3030}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003031void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3032 enum pipe pipe,
3033 uint32_t interrupt_mask,
3034 uint32_t enabled_irq_mask);
3035static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3036 enum pipe pipe, uint32_t bits)
3037{
3038 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3039}
3040static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3041 enum pipe pipe, uint32_t bits)
3042{
3043 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3044}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003045void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3046 uint32_t interrupt_mask,
3047 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003048static inline void
3049ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3050{
3051 ibx_display_interrupt_update(dev_priv, bits, bits);
3052}
3053static inline void
3054ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3055{
3056 ibx_display_interrupt_update(dev_priv, bits, 0);
3057}
3058
Eric Anholt673a3942008-07-30 12:06:12 -07003059/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003060int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3061 struct drm_file *file_priv);
3062int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3063 struct drm_file *file_priv);
3064int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3065 struct drm_file *file_priv);
3066int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3067 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003068int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3069 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003070int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3071 struct drm_file *file_priv);
3072int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3073 struct drm_file *file_priv);
3074int i915_gem_execbuffer(struct drm_device *dev, void *data,
3075 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003076int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3077 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003078int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3079 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003080int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3081 struct drm_file *file);
3082int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3083 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003084int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3085 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003086int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003088int i915_gem_set_tiling(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
3090int i915_gem_get_tiling(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003092void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003093int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3094 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003095int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3096 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003097int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3098 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02003099void i915_gem_load_init(struct drm_device *dev);
3100void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003101void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003102int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003103int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3104
Chris Wilson42dcedd2012-11-15 11:32:30 +00003105void *i915_gem_object_alloc(struct drm_device *dev);
3106void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003107void i915_gem_object_init(struct drm_i915_gem_object *obj,
3108 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003109struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003110 u64 size);
Dave Gordonea702992015-07-09 19:29:02 +01003111struct drm_i915_gem_object *i915_gem_object_create_from_data(
3112 struct drm_device *dev, const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003113void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003114void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003115
Chris Wilson058d88c2016-08-15 10:49:06 +01003116struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003117i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3118 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003119 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003120 u64 alignment,
3121 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003122
3123int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3124 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003125void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003126int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003127void i915_vma_close(struct i915_vma *vma);
3128void i915_vma_destroy(struct i915_vma *vma);
Chris Wilsonaa653a62016-08-04 07:52:27 +01003129
3130int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00003131int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02003132void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00003133void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003134
Chris Wilson37e680a2012-06-07 15:38:42 +01003135int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01003136
3137static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003138{
Chris Wilsonee286372015-04-07 16:20:25 +01003139 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003140}
Chris Wilsonee286372015-04-07 16:20:25 +01003141
Dave Gordon033908a2015-12-10 18:51:23 +00003142struct page *
3143i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3144
Chris Wilson341be1c2016-06-10 14:23:00 +05303145static inline dma_addr_t
3146i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3147{
3148 if (n < obj->get_page.last) {
3149 obj->get_page.sg = obj->pages->sgl;
3150 obj->get_page.last = 0;
3151 }
3152
3153 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3154 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3155 if (unlikely(sg_is_chain(obj->get_page.sg)))
3156 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3157 }
3158
3159 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3160}
3161
Chris Wilsonee286372015-04-07 16:20:25 +01003162static inline struct page *
3163i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3164{
3165 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3166 return NULL;
3167
3168 if (n < obj->get_page.last) {
3169 obj->get_page.sg = obj->pages->sgl;
3170 obj->get_page.last = 0;
3171 }
3172
3173 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3174 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3175 if (unlikely(sg_is_chain(obj->get_page.sg)))
3176 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3177 }
3178
3179 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3180}
3181
Chris Wilsona5570172012-09-04 21:02:54 +01003182static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3183{
3184 BUG_ON(obj->pages == NULL);
3185 obj->pages_pin_count++;
3186}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003187
Chris Wilsona5570172012-09-04 21:02:54 +01003188static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3189{
3190 BUG_ON(obj->pages_pin_count == 0);
3191 obj->pages_pin_count--;
3192}
3193
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003194enum i915_map_type {
3195 I915_MAP_WB = 0,
3196 I915_MAP_WC,
3197};
3198
Chris Wilson0a798eb2016-04-08 12:11:11 +01003199/**
3200 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3201 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003202 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003203 *
3204 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3205 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003206 * the kernel address space. Based on the @type of mapping, the PTE will be
3207 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003208 *
Dave Gordon83052162016-04-12 14:46:16 +01003209 * The caller must hold the struct_mutex, and is responsible for calling
3210 * i915_gem_object_unpin_map() when the mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003211 *
Dave Gordon83052162016-04-12 14:46:16 +01003212 * Returns the pointer through which to access the mapped object, or an
3213 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003214 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003215void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3216 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003217
3218/**
3219 * i915_gem_object_unpin_map - releases an earlier mapping
3220 * @obj - the object to unmap
3221 *
3222 * After pinning the object and mapping its pages, once you are finished
3223 * with your access, call i915_gem_object_unpin_map() to release the pin
3224 * upon the mapping. Once the pin count reaches zero, that mapping may be
3225 * removed.
3226 *
3227 * The caller must hold the struct_mutex.
3228 */
3229static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3230{
3231 lockdep_assert_held(&obj->base.dev->struct_mutex);
3232 i915_gem_object_unpin_pages(obj);
3233}
3234
Chris Wilson43394c72016-08-18 17:16:47 +01003235int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3236 unsigned int *needs_clflush);
3237int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3238 unsigned int *needs_clflush);
3239#define CLFLUSH_BEFORE 0x1
3240#define CLFLUSH_AFTER 0x2
3241#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3242
3243static inline void
3244i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3245{
3246 i915_gem_object_unpin_pages(obj);
3247}
3248
Chris Wilson54cf91d2010-11-25 18:00:26 +00003249int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003250void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003251 struct drm_i915_gem_request *req,
3252 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003253int i915_gem_dumb_create(struct drm_file *file_priv,
3254 struct drm_device *dev,
3255 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003256int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3257 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003258int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003259
3260void i915_gem_track_fb(struct drm_i915_gem_object *old,
3261 struct drm_i915_gem_object *new,
3262 unsigned frontbuffer_bits);
3263
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003264int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003265
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003266struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003267i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003268
Chris Wilson67d97da2016-07-04 08:08:31 +01003269void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303270
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003271static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3272{
Chris Wilson8af29b02016-09-09 14:11:47 +01003273 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003274}
3275
3276static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3277{
Chris Wilson8af29b02016-09-09 14:11:47 +01003278 return unlikely(test_bit(I915_WEDGED, &error->flags));
3279}
3280
3281static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3282{
3283 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003284}
3285
3286static inline u32 i915_reset_count(struct i915_gpu_error *error)
3287{
Chris Wilson8af29b02016-09-09 14:11:47 +01003288 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003289}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003290
Chris Wilson821ed7d2016-09-09 14:11:53 +01003291void i915_gem_reset(struct drm_i915_private *dev_priv);
3292void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson000433b2013-08-08 14:41:09 +01003293bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003294int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003295int __must_check i915_gem_init_hw(struct drm_device *dev);
3296void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003297void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003298int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003299 unsigned int flags);
Chris Wilson45c5f202013-10-16 11:50:01 +01003300int __must_check i915_gem_suspend(struct drm_device *dev);
Chris Wilson5ab57c72016-07-15 14:56:20 +01003301void i915_gem_resume(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003302int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003303int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003304i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3305 bool readonly);
3306int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003307i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3308 bool write);
3309int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003310i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003311struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003312i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3313 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003314 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003315void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003316int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003317 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003318int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003319void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003320
Chris Wilsona9f14812016-08-04 16:32:28 +01003321u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3322 int tiling_mode);
3323u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003324 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003325
Chris Wilsone4ffd172011-04-04 09:44:39 +01003326int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3327 enum i915_cache_level cache_level);
3328
Daniel Vetter1286ff72012-05-10 15:25:09 +02003329struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3330 struct dma_buf *dma_buf);
3331
3332struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3333 struct drm_gem_object *gem_obj, int flags);
3334
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003335struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003336i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003337 struct i915_address_space *vm,
3338 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003339
Ben Widawskyaccfef22013-08-14 11:38:35 +02003340struct i915_vma *
3341i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003342 struct i915_address_space *vm,
3343 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003344
Daniel Vetter841cd772014-08-06 15:04:48 +02003345static inline struct i915_hw_ppgtt *
3346i915_vm_to_ppgtt(struct i915_address_space *vm)
3347{
Daniel Vetter841cd772014-08-06 15:04:48 +02003348 return container_of(vm, struct i915_hw_ppgtt, base);
3349}
3350
Chris Wilson058d88c2016-08-15 10:49:06 +01003351static inline struct i915_vma *
3352i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3353 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003354{
Chris Wilson058d88c2016-08-15 10:49:06 +01003355 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003356}
3357
Chris Wilson058d88c2016-08-15 10:49:06 +01003358static inline unsigned long
3359i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3360 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003361{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003362 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003363}
Daniel Vetterb2871102014-02-14 14:01:19 +01003364
Daniel Vetter41a36b72015-07-24 13:55:11 +02003365/* i915_gem_fence.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003366int __must_check i915_vma_get_fence(struct i915_vma *vma);
3367int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003368
Chris Wilson49ef5292016-08-18 17:17:00 +01003369/**
3370 * i915_vma_pin_fence - pin fencing state
3371 * @vma: vma to pin fencing for
3372 *
3373 * This pins the fencing state (whether tiled or untiled) to make sure the
3374 * vma (and its object) is ready to be used as a scanout target. Fencing
3375 * status must be synchronize first by calling i915_vma_get_fence():
3376 *
3377 * The resulting fence pin reference must be released again with
3378 * i915_vma_unpin_fence().
3379 *
3380 * Returns:
3381 *
3382 * True if the vma has a fence, false otherwise.
3383 */
3384static inline bool
3385i915_vma_pin_fence(struct i915_vma *vma)
3386{
3387 if (vma->fence) {
3388 vma->fence->pin_count++;
3389 return true;
3390 } else
3391 return false;
3392}
3393
3394/**
3395 * i915_vma_unpin_fence - unpin fencing state
3396 * @vma: vma to unpin fencing for
3397 *
3398 * This releases the fence pin reference acquired through
3399 * i915_vma_pin_fence. It will handle both objects with and without an
3400 * attached fence correctly, callers do not need to distinguish this.
3401 */
3402static inline void
3403i915_vma_unpin_fence(struct i915_vma *vma)
3404{
3405 if (vma->fence) {
3406 GEM_BUG_ON(vma->fence->pin_count <= 0);
3407 vma->fence->pin_count--;
3408 }
3409}
Daniel Vetter41a36b72015-07-24 13:55:11 +02003410
3411void i915_gem_restore_fences(struct drm_device *dev);
3412
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003413void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3414void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3415void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3416
Ben Widawsky254f9652012-06-04 14:42:42 -07003417/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003418int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003419void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003420void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskye422b8882013-12-06 14:10:58 -08003421int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003422void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003423int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003424int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003425void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003426struct drm_i915_gem_object *
3427i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003428struct i915_gem_context *
3429i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003430
3431static inline struct i915_gem_context *
3432i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3433{
3434 struct i915_gem_context *ctx;
3435
Chris Wilson091387c2016-06-24 14:00:21 +01003436 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003437
3438 ctx = idr_find(&file_priv->context_idr, id);
3439 if (!ctx)
3440 return ERR_PTR(-ENOENT);
3441
3442 return ctx;
3443}
3444
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003445static inline struct i915_gem_context *
3446i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003447{
Chris Wilson691e6412014-04-09 09:07:36 +01003448 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003449 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003450}
3451
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003452static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003453{
Chris Wilson091387c2016-06-24 14:00:21 +01003454 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003455 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003456}
3457
Chris Wilsone2efd132016-05-24 14:53:34 +01003458static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003459{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003460 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003461}
3462
Ben Widawsky84624812012-06-04 14:42:54 -07003463int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3464 struct drm_file *file);
3465int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003467int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file_priv);
3469int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3470 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003471int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3472 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003473
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003474/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003475int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003476 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003477 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003478 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003479 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003480int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003481int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003482
Ben Widawsky0260c422014-03-22 22:47:21 -07003483/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003484static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003485{
Chris Wilson600f4362016-08-18 17:16:40 +01003486 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003487 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003488 intel_gtt_chipset_flush();
3489}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003490
Chris Wilson9797fbf2012-04-24 15:47:39 +01003491/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003492int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3493 struct drm_mm_node *node, u64 size,
3494 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003495int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3496 struct drm_mm_node *node, u64 size,
3497 unsigned alignment, u64 start,
3498 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003499void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3500 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003501int i915_gem_init_stolen(struct drm_device *dev);
3502void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003503struct drm_i915_gem_object *
3504i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003505struct drm_i915_gem_object *
3506i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3507 u32 stolen_offset,
3508 u32 gtt_offset,
3509 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003510
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003511/* i915_gem_shrinker.c */
3512unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003513 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003514 unsigned flags);
3515#define I915_SHRINK_PURGEABLE 0x1
3516#define I915_SHRINK_UNBOUND 0x2
3517#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003518#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003519#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003520unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3521void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003522void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003523
3524
Eric Anholt673a3942008-07-30 12:06:12 -07003525/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003526static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003527{
Chris Wilson091387c2016-06-24 14:00:21 +01003528 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003529
3530 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003531 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003532}
3533
Ben Gamari20172632009-02-17 20:08:50 -05003534/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003535#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003536int i915_debugfs_register(struct drm_i915_private *dev_priv);
3537void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003538int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003539void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003540#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003541static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3542static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003543static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3544{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003545static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003546#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003547
3548/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003549#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3550
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003551__printf(2, 3)
3552void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003553int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3554 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003555int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003556 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003557 size_t count, loff_t pos);
3558static inline void i915_error_state_buf_release(
3559 struct drm_i915_error_state_buf *eb)
3560{
3561 kfree(eb->buf);
3562}
Chris Wilsonc0336662016-05-06 15:40:21 +01003563void i915_capture_error_state(struct drm_i915_private *dev_priv,
3564 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003565 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003566void i915_error_state_get(struct drm_device *dev,
3567 struct i915_error_state_file_priv *error_priv);
3568void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3569void i915_destroy_error_state(struct drm_device *dev);
3570
Chris Wilson98a2f412016-10-12 10:05:18 +01003571#else
3572
3573static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3574 u32 engine_mask,
3575 const char *error_msg)
3576{
3577}
3578
3579static inline void i915_destroy_error_state(struct drm_device *dev)
3580{
3581}
3582
3583#endif
3584
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003585const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003586
Brad Volkin351e3db2014-02-18 10:15:46 -08003587/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003588int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003589void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003590void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3591bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3592int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3593 struct drm_i915_gem_object *batch_obj,
3594 struct drm_i915_gem_object *shadow_batch_obj,
3595 u32 batch_start_offset,
3596 u32 batch_len,
3597 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003598
Jesse Barnes317c35d2008-08-25 15:11:06 -07003599/* i915_suspend.c */
3600extern int i915_save_state(struct drm_device *dev);
3601extern int i915_restore_state(struct drm_device *dev);
3602
Ben Widawsky0136db52012-04-10 21:17:01 -07003603/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003604void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3605void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003606
Chris Wilsonf899fc62010-07-20 15:44:45 -07003607/* intel_i2c.c */
3608extern int intel_setup_gmbus(struct drm_device *dev);
3609extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003610extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3611 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003612
Jani Nikula0184df462015-03-27 00:20:20 +02003613extern struct i2c_adapter *
3614intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003615extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3616extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003617static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003618{
3619 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3620}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003621extern void intel_i2c_reset(struct drm_device *dev);
3622
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003623/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003624int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003625bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003626bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003627bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003628bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003629bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003630bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003631bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303632bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3633 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303634bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3635 enum port port);
3636
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003637
Chris Wilson3b617962010-08-24 09:02:58 +01003638/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003639#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003640extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003641extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3642extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003643extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003644extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3645 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003646extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003647 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003648extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003649#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003650static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003651static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3652static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003653static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3654{
3655}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003656static inline int
3657intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3658{
3659 return 0;
3660}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003661static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003662intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003663{
3664 return 0;
3665}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003666static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003667{
3668 return -ENODEV;
3669}
Len Brown65e082c2008-10-24 17:18:10 -04003670#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003671
Jesse Barnes723bfd72010-10-07 16:01:13 -07003672/* intel_acpi.c */
3673#ifdef CONFIG_ACPI
3674extern void intel_register_dsm_handler(void);
3675extern void intel_unregister_dsm_handler(void);
3676#else
3677static inline void intel_register_dsm_handler(void) { return; }
3678static inline void intel_unregister_dsm_handler(void) { return; }
3679#endif /* CONFIG_ACPI */
3680
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003681/* intel_device_info.c */
3682static inline struct intel_device_info *
3683mkwrite_device_info(struct drm_i915_private *dev_priv)
3684{
3685 return (struct intel_device_info *)&dev_priv->info;
3686}
3687
3688void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3689void intel_device_info_dump(struct drm_i915_private *dev_priv);
3690
Jesse Barnes79e53942008-11-07 14:24:08 -08003691/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003692extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003693extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003694extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003695extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003696extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003697extern void intel_connector_unregister(struct drm_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003698extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003699extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003700extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003701extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003702extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003703extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003704extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003705extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3706 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003707
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003708int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3709 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003710
Chris Wilson6ef3d422010-08-04 20:26:07 +01003711/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003712extern struct intel_overlay_error_state *
3713intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003714extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3715 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003716
Chris Wilsonc0336662016-05-06 15:40:21 +01003717extern struct intel_display_error_state *
3718intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003719extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003720 struct drm_device *dev,
3721 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003722
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003723int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3724int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003725
3726/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303727u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3728void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003729u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003730u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3731void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003732u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3733void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3734u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3735void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003736u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3737void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003738u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3739void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003740u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3741 enum intel_sbi_destination destination);
3742void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3743 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303744u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3745void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003746
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003747/* intel_dpio_phy.c */
3748void chv_set_phy_signal_level(struct intel_encoder *encoder,
3749 u32 deemph_reg_value, u32 margin_reg_value,
3750 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003751void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3752 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003753void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003754void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3755void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003756void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003757
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003758void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3759 u32 demph_reg_value, u32 preemph_reg_value,
3760 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003761void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003762void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003763void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003764
Ville Syrjälä616bc822015-01-23 21:04:25 +02003765int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3766int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303767
Ben Widawsky0b274482013-10-04 21:22:51 -07003768#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3769#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003770
Ben Widawsky0b274482013-10-04 21:22:51 -07003771#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3772#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3773#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3774#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003775
Ben Widawsky0b274482013-10-04 21:22:51 -07003776#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3777#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3778#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3779#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003780
Chris Wilson698b3132014-03-21 13:16:43 +00003781/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3782 * will be implemented using 2 32-bit writes in an arbitrary order with
3783 * an arbitrary delay between them. This can cause the hardware to
3784 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003785 * machine death. For this reason we do not support I915_WRITE64, or
3786 * dev_priv->uncore.funcs.mmio_writeq.
3787 *
3788 * When reading a 64-bit value as two 32-bit values, the delay may cause
3789 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3790 * occasionally a 64-bit register does not actualy support a full readq
3791 * and must be read using two 32-bit reads.
3792 *
3793 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003794 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003795#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003796
Chris Wilson50877442014-03-21 12:41:53 +00003797#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003798 u32 upper, lower, old_upper, loop = 0; \
3799 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003800 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003801 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003802 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003803 upper = I915_READ(upper_reg); \
3804 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003805 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003806
Zou Nan haicae58522010-11-09 17:17:32 +08003807#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3808#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3809
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003810#define __raw_read(x, s) \
3811static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003812 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003813{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003814 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003815}
3816
3817#define __raw_write(x, s) \
3818static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003820{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003821 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003822}
3823__raw_read(8, b)
3824__raw_read(16, w)
3825__raw_read(32, l)
3826__raw_read(64, q)
3827
3828__raw_write(8, b)
3829__raw_write(16, w)
3830__raw_write(32, l)
3831__raw_write(64, q)
3832
3833#undef __raw_read
3834#undef __raw_write
3835
Chris Wilsona6111f72015-04-07 16:21:02 +01003836/* These are untraced mmio-accessors that are only valid to be used inside
David Weinehall351c3b52016-08-22 13:32:41 +03003837 * critical sections inside IRQ handlers where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003838 * controlled.
3839 * Think twice, and think again, before using these.
3840 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3841 * intel_uncore_forcewake_irqunlock().
3842 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003843#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3844#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003845#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003846#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3847
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003848/* "Broadcast RGB" property */
3849#define INTEL_BROADCAST_RGB_AUTO 0
3850#define INTEL_BROADCAST_RGB_FULL 1
3851#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003852
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003853static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003854{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003855 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003856 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003857 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303858 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003859 else
3860 return VGACNTRL;
3861}
3862
Imre Deakdf977292013-05-21 20:03:17 +03003863static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3864{
3865 unsigned long j = msecs_to_jiffies(m);
3866
3867 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3868}
3869
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003870static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3871{
3872 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3873}
3874
Imre Deakdf977292013-05-21 20:03:17 +03003875static inline unsigned long
3876timespec_to_jiffies_timeout(const struct timespec *value)
3877{
3878 unsigned long j = timespec_to_jiffies(value);
3879
3880 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3881}
3882
Paulo Zanonidce56b32013-12-19 14:29:40 -02003883/*
3884 * If you need to wait X milliseconds between events A and B, but event B
3885 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3886 * when event A happened, then just before event B you call this function and
3887 * pass the timestamp as the first argument, and X as the second argument.
3888 */
3889static inline void
3890wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3891{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003892 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003893
3894 /*
3895 * Don't re-read the value of "jiffies" every time since it may change
3896 * behind our back and break the math.
3897 */
3898 tmp_jiffies = jiffies;
3899 target_jiffies = timestamp_jiffies +
3900 msecs_to_jiffies_timeout(to_wait_ms);
3901
3902 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003903 remaining_jiffies = target_jiffies - tmp_jiffies;
3904 while (remaining_jiffies)
3905 remaining_jiffies =
3906 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003907 }
3908}
Chris Wilson221fe792016-09-09 14:11:51 +01003909
3910static inline bool
3911__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003912{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003913 struct intel_engine_cs *engine = req->engine;
3914
Chris Wilson7ec2c732016-07-01 17:23:22 +01003915 /* Before we do the heavier coherent read of the seqno,
3916 * check the value (hopefully) in the CPU cacheline.
3917 */
3918 if (i915_gem_request_completed(req))
3919 return true;
3920
Chris Wilson688e6c72016-07-01 17:23:15 +01003921 /* Ensure our read of the seqno is coherent so that we
3922 * do not "miss an interrupt" (i.e. if this is the last
3923 * request and the seqno write from the GPU is not visible
3924 * by the time the interrupt fires, we will see that the
3925 * request is incomplete and go back to sleep awaiting
3926 * another interrupt that will never come.)
3927 *
3928 * Strictly, we only need to do this once after an interrupt,
3929 * but it is easier and safer to do it every time the waiter
3930 * is woken.
3931 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003932 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003933 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01003934 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003935 struct task_struct *tsk;
3936
Chris Wilson3d5564e2016-07-01 17:23:23 +01003937 /* The ordering of irq_posted versus applying the barrier
3938 * is crucial. The clearing of the current irq_posted must
3939 * be visible before we perform the barrier operation,
3940 * such that if a subsequent interrupt arrives, irq_posted
3941 * is reasserted and our task rewoken (which causes us to
3942 * do another __i915_request_irq_complete() immediately
3943 * and reapply the barrier). Conversely, if the clear
3944 * occurs after the barrier, then an interrupt that arrived
3945 * whilst we waited on the barrier would not trigger a
3946 * barrier on the next pass, and the read may not see the
3947 * seqno update.
3948 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003949 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003950
3951 /* If we consume the irq, but we are no longer the bottom-half,
3952 * the real bottom-half may not have serialised their own
3953 * seqno check with the irq-barrier (i.e. may have inspected
3954 * the seqno before we believe it coherent since they see
3955 * irq_posted == false but we are still running).
3956 */
3957 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003958 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003959 if (tsk && tsk != current)
3960 /* Note that if the bottom-half is changed as we
3961 * are sending the wake-up, the new bottom-half will
3962 * be woken by whomever made the change. We only have
3963 * to worry about when we steal the irq-posted for
3964 * ourself.
3965 */
3966 wake_up_process(tsk);
3967 rcu_read_unlock();
3968
Chris Wilson7ec2c732016-07-01 17:23:22 +01003969 if (i915_gem_request_completed(req))
3970 return true;
3971 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003972
Chris Wilson688e6c72016-07-01 17:23:15 +01003973 return false;
3974}
3975
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003976void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3977bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3978
Chris Wilsonc58305a2016-08-19 16:54:28 +01003979/* i915_mm.c */
3980int remap_io_mapping(struct vm_area_struct *vma,
3981 unsigned long addr, unsigned long pfn, unsigned long size,
3982 struct io_mapping *iomap);
3983
Chris Wilson4b30cb22016-08-18 17:16:42 +01003984#define ptr_mask_bits(ptr) ({ \
3985 unsigned long __v = (unsigned long)(ptr); \
3986 (typeof(ptr))(__v & PAGE_MASK); \
3987})
3988
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003989#define ptr_unpack_bits(ptr, bits) ({ \
3990 unsigned long __v = (unsigned long)(ptr); \
3991 (bits) = __v & ~PAGE_MASK; \
3992 (typeof(ptr))(__v & PAGE_MASK); \
3993})
3994
3995#define ptr_pack_bits(ptr, bits) \
3996 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3997
Chris Wilson78ef2d92016-08-15 10:48:49 +01003998#define fetch_and_zero(ptr) ({ \
3999 typeof(*ptr) __T = *(ptr); \
4000 *(ptr) = (typeof(*ptr))0; \
4001 __T; \
4002})
4003
Linus Torvalds1da177e2005-04-16 15:20:36 -07004004#endif