blob: e76cfe2e2471966dce52d62495a56f56fbd65baf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020050#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010051
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
Chris Wilsond501b1d2016-04-13 17:35:02 +010061#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070064
Zhi Wang0ad35fe2016-06-16 08:07:00 -040065#include "intel_gvt.h"
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067/* General customization:
68 */
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_NAME "i915"
71#define DRIVER_DESC "Intel Graphics"
Daniel Vetter0b2c0582016-07-11 09:18:31 +020072#define DRIVER_DATE "20160711"
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010075/* Many gcc seem to no see through this and fall over :( */
76#if 0
77#define WARN_ON(x) ({ \
78 bool __i915_warn_cond = (x); \
79 if (__builtin_constant_p(__i915_warn_cond)) \
80 BUILD_BUG_ON(__i915_warn_cond); \
81 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
82#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020083#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010084#endif
85
Jani Nikulacd9bfac2015-03-12 13:01:12 +020086#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020087#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020088
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010089#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
90 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020091
Rob Clarke2c719b2014-12-15 13:56:32 -050092/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200101 if (unlikely(__ret_warn_on)) \
102 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500104 unlikely(__ret_warn_on); \
105})
106
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700109
Imre Deak4fec15d2016-03-16 13:39:08 +0200110bool __i915_inject_load_failure(const char *func, int line);
111#define i915_inject_load_failure() \
112 __i915_inject_load_failure(__func__, __LINE__)
113
Jani Nikula42a8ca42015-08-27 16:23:30 +0300114static inline const char *yesno(bool v)
115{
116 return v ? "yes" : "no";
117}
118
Jani Nikula87ad3212016-01-14 12:53:34 +0200119static inline const char *onoff(bool v)
120{
121 return v ? "on" : "off";
122}
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700125 INVALID_PIPE = -1,
126 PIPE_A = 0,
127 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800128 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200129 _PIPE_EDP,
130 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700131};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800132#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700133
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200134enum transcoder {
135 TRANSCODER_A = 0,
136 TRANSCODER_B,
137 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200138 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200139 TRANSCODER_DSI_A,
140 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200141 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200142};
Jani Nikulada205632016-03-15 21:51:10 +0200143
144static inline const char *transcoder_name(enum transcoder transcoder)
145{
146 switch (transcoder) {
147 case TRANSCODER_A:
148 return "A";
149 case TRANSCODER_B:
150 return "B";
151 case TRANSCODER_C:
152 return "C";
153 case TRANSCODER_EDP:
154 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200155 case TRANSCODER_DSI_A:
156 return "DSI A";
157 case TRANSCODER_DSI_C:
158 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200159 default:
160 return "<invalid>";
161 }
162}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200163
Jani Nikula4d1de972016-03-18 17:05:42 +0200164static inline bool transcoder_is_dsi(enum transcoder transcoder)
165{
166 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
167}
168
Damien Lespiau84139d12014-03-28 00:18:32 +0530169/*
Matt Roper31409e92015-09-24 15:53:09 -0700170 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
171 * number of planes per CRTC. Not all platforms really have this many planes,
172 * which means some arrays of size I915_MAX_PLANES may have unused entries
173 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530174 */
Jesse Barnes80824002009-09-10 15:28:06 -0700175enum plane {
176 PLANE_A = 0,
177 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800178 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700179 PLANE_CURSOR,
180 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700181};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800182#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800183
Damien Lespiaud615a162014-03-03 17:31:48 +0000184#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300185
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300186enum port {
187 PORT_A = 0,
188 PORT_B,
189 PORT_C,
190 PORT_D,
191 PORT_E,
192 I915_MAX_PORTS
193};
194#define port_name(p) ((p) + 'A')
195
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300196#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800197
198enum dpio_channel {
199 DPIO_CH0,
200 DPIO_CH1
201};
202
203enum dpio_phy {
204 DPIO_PHY0,
205 DPIO_PHY1
206};
207
Paulo Zanonib97186f2013-05-03 12:15:36 -0300208enum intel_display_power_domain {
209 POWER_DOMAIN_PIPE_A,
210 POWER_DOMAIN_PIPE_B,
211 POWER_DOMAIN_PIPE_C,
212 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
215 POWER_DOMAIN_TRANSCODER_A,
216 POWER_DOMAIN_TRANSCODER_B,
217 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300218 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200219 POWER_DOMAIN_TRANSCODER_DSI_A,
220 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100221 POWER_DOMAIN_PORT_DDI_A_LANES,
222 POWER_DOMAIN_PORT_DDI_B_LANES,
223 POWER_DOMAIN_PORT_DDI_C_LANES,
224 POWER_DOMAIN_PORT_DDI_D_LANES,
225 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200226 POWER_DOMAIN_PORT_DSI,
227 POWER_DOMAIN_PORT_CRT,
228 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300229 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200230 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300231 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000232 POWER_DOMAIN_AUX_A,
233 POWER_DOMAIN_AUX_B,
234 POWER_DOMAIN_AUX_C,
235 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100236 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100237 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300238 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300239
240 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300241};
242
243#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
244#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
245 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300246#define POWER_DOMAIN_TRANSCODER(tran) \
247 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
248 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300249
Egbert Eich1d843f92013-02-25 12:06:49 -0500250enum hpd_pin {
251 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500252 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
253 HPD_CRT,
254 HPD_SDVO_B,
255 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700256 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500257 HPD_PORT_B,
258 HPD_PORT_C,
259 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800260 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500261 HPD_NUM_PINS
262};
263
Jani Nikulac91711f2015-05-28 15:43:48 +0300264#define for_each_hpd_pin(__pin) \
265 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
266
Jani Nikula5fcece82015-05-27 15:03:42 +0300267struct i915_hotplug {
268 struct work_struct hotplug_work;
269
270 struct {
271 unsigned long last_jiffies;
272 int count;
273 enum {
274 HPD_ENABLED = 0,
275 HPD_DISABLED = 1,
276 HPD_MARK_DISABLED = 2
277 } state;
278 } stats[HPD_NUM_PINS];
279 u32 event_bits;
280 struct delayed_work reenable_work;
281
282 struct intel_digital_port *irq_port[I915_MAX_PORTS];
283 u32 long_port_mask;
284 u32 short_port_mask;
285 struct work_struct dig_port_work;
286
287 /*
288 * if we get a HPD irq from DP and a HPD irq from non-DP
289 * the non-DP HPD could block the workqueue on a mode config
290 * mutex getting, that userspace may have taken. However
291 * userspace is waiting on the DP workqueue to run which is
292 * blocked behind the non-DP one.
293 */
294 struct workqueue_struct *dp_wq;
295};
296
Chris Wilson2a2d5482012-12-03 11:49:06 +0000297#define I915_GEM_GPU_DOMAINS \
298 (I915_GEM_DOMAIN_RENDER | \
299 I915_GEM_DOMAIN_SAMPLER | \
300 I915_GEM_DOMAIN_COMMAND | \
301 I915_GEM_DOMAIN_INSTRUCTION | \
302 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700303
Damien Lespiau055e3932014-08-18 13:49:10 +0100304#define for_each_pipe(__dev_priv, __p) \
305 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200306#define for_each_pipe_masked(__dev_priv, __p, __mask) \
307 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
308 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000309#define for_each_plane(__dev_priv, __pipe, __p) \
310 for ((__p) = 0; \
311 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
312 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000313#define for_each_sprite(__dev_priv, __p, __s) \
314 for ((__s) = 0; \
315 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
316 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800317
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200318#define for_each_port_masked(__port, __ports_mask) \
319 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
320 for_each_if ((__ports_mask) & (1 << (__port)))
321
Damien Lespiaud79b8142014-05-13 23:32:23 +0100322#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100323 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100324
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300325#define for_each_intel_plane(dev, intel_plane) \
326 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100327 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300328 base.head)
329
Matt Roperc107acf2016-05-12 07:06:01 -0700330#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100331 list_for_each_entry(intel_plane, \
332 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700333 base.head) \
334 for_each_if ((plane_mask) & \
335 (1 << drm_plane_index(&intel_plane->base)))
336
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300337#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
338 list_for_each_entry(intel_plane, \
339 &(dev)->mode_config.plane_list, \
340 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200341 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300342
Chris Wilson91c8a322016-07-05 10:40:23 +0100343#define for_each_intel_crtc(dev, intel_crtc) \
344 list_for_each_entry(intel_crtc, \
345 &(dev)->mode_config.crtc_list, \
346 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100347
Chris Wilson91c8a322016-07-05 10:40:23 +0100348#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
349 list_for_each_entry(intel_crtc, \
350 &(dev)->mode_config.crtc_list, \
351 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700352 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
353
Damien Lespiaub2784e12014-08-05 11:29:37 +0100354#define for_each_intel_encoder(dev, intel_encoder) \
355 list_for_each_entry(intel_encoder, \
356 &(dev)->mode_config.encoder_list, \
357 base.head)
358
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200359#define for_each_intel_connector(dev, intel_connector) \
360 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100361 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200362 base.head)
363
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200364#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
365 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200366 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200367
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800368#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
369 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200370 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800371
Borun Fub04c5bd2014-07-12 10:02:27 +0530372#define for_each_power_domain(domain, mask) \
373 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200374 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530375
Daniel Vettere7b903d2013-06-05 13:34:14 +0200376struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100377struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100378struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200379
Chris Wilsona6f766f2015-04-27 13:41:20 +0100380struct drm_i915_file_private {
381 struct drm_i915_private *dev_priv;
382 struct drm_file *file;
383
384 struct {
385 spinlock_t lock;
386 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100387/* 20ms is a fairly arbitrary limit (greater than the average frame time)
388 * chosen to prevent the CPU getting more than a frame ahead of the GPU
389 * (when using lax throttling for the frontbuffer). We also use it to
390 * offer free GPU waitboosts for severely congested workloads.
391 */
392#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100393 } mm;
394 struct idr context_idr;
395
Chris Wilson2e1b8732015-04-27 13:41:22 +0100396 struct intel_rps_client {
397 struct list_head link;
398 unsigned boosts;
399 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100400
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000401 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100402};
403
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100404/* Used by dp and fdi links */
405struct intel_link_m_n {
406 uint32_t tu;
407 uint32_t gmch_m;
408 uint32_t gmch_n;
409 uint32_t link_m;
410 uint32_t link_n;
411};
412
413void intel_link_compute_m_n(int bpp, int nlanes,
414 int pixel_clock, int link_clock,
415 struct intel_link_m_n *m_n);
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417/* Interface history:
418 *
419 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100420 * 1.2: Add Power Management
421 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100422 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000423 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000424 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
425 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 */
427#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000428#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429#define DRIVER_PATCHLEVEL 0
430
Chris Wilson23bc5982010-09-29 16:10:57 +0100431#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700432
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700433struct opregion_header;
434struct opregion_acpi;
435struct opregion_swsci;
436struct opregion_asle;
437
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100438struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000439 struct opregion_header *header;
440 struct opregion_acpi *acpi;
441 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300442 u32 swsci_gbda_sub_functions;
443 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000444 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200445 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200446 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200447 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000448 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200449 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100450};
Chris Wilson44834a62010-08-19 16:09:23 +0100451#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100452
Chris Wilson6ef3d422010-08-04 20:26:07 +0100453struct intel_overlay;
454struct intel_overlay_error_state;
455
Jesse Barnesde151cf2008-11-12 10:03:55 -0800456#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300457#define I915_MAX_NUM_FENCES 32
458/* 32 fences + sign bit for FENCE_REG_NONE */
459#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800460
461struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200462 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000463 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100464 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800465};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000466
yakui_zhao9b9d1722009-05-31 17:17:17 +0800467struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100468 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800469 u8 dvo_port;
470 u8 slave_addr;
471 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100472 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400473 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800474};
475
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000476struct intel_display_error_state;
477
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700478struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200479 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800480 struct timeval time;
481
Mika Kuoppalacb383002014-02-25 17:11:25 +0200482 char error_msg[128];
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100483 bool simulated;
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100484 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200485 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200486 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200487
Ben Widawsky585b0282014-01-30 00:19:37 -0800488 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700489 u32 eir;
490 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700491 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700492 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700493 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000494 u32 derrmr;
495 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800496 u32 error; /* gen6+ */
497 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200498 u32 fault_data0; /* gen8, gen9 */
499 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800500 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800501 u32 gac_eco;
502 u32 gam_ecochk;
503 u32 gab_ctl;
504 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800505 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800506 u64 fence[I915_MAX_NUM_FENCES];
507 struct intel_overlay_error_state *overlay;
508 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700509 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800510
Chris Wilson52d39a22012-02-15 11:25:37 +0000511 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000512 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800513 /* Software tracked state */
514 bool waiting;
Chris Wilson688e6c72016-07-01 17:23:15 +0100515 int num_waiters;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800516 int hangcheck_score;
517 enum intel_ring_hangcheck_action hangcheck_action;
518 int num_requests;
519
520 /* our own tracking of ring head and tail */
521 u32 cpu_ring_head;
522 u32 cpu_ring_tail;
523
Chris Wilson14fd0d62016-04-07 07:29:10 +0100524 u32 last_seqno;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000525 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800526
527 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100528 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800529 u32 tail;
530 u32 head;
531 u32 ctl;
532 u32 hws;
533 u32 ipeir;
534 u32 ipehr;
535 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800536 u32 bbstate;
537 u32 instpm;
538 u32 instps;
539 u32 seqno;
540 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000541 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800542 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700543 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800544 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000545 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800546
Chris Wilson52d39a22012-02-15 11:25:37 +0000547 struct drm_i915_error_object {
548 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100549 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000550 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200551 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800552
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000553 struct drm_i915_error_object *wa_ctx;
554
Chris Wilson52d39a22012-02-15 11:25:37 +0000555 struct drm_i915_error_request {
556 long jiffies;
557 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000558 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000559 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800560
Chris Wilson688e6c72016-07-01 17:23:15 +0100561 struct drm_i915_error_waiter {
562 char comm[TASK_COMM_LEN];
563 pid_t pid;
564 u32 seqno;
565 } *waiters;
566
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800567 struct {
568 u32 gfx_mode;
569 union {
570 u64 pdp[4];
571 u32 pp_dir_base;
572 };
573 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200574
575 pid_t pid;
576 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000577 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100578
Chris Wilson9df30792010-02-18 10:24:56 +0000579 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000580 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000581 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000582 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100583 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000584 u32 read_domains;
585 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200586 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000587 s32 pinned:2;
588 u32 tiling:2;
589 u32 dirty:1;
590 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100591 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100592 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100593 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700594 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800595
Ben Widawsky95f53012013-07-31 17:00:15 -0700596 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100597 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700598};
599
Jani Nikula7bd688c2013-11-08 16:48:56 +0200600struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200601struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200602struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000603struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100604struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200605struct intel_limit;
606struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100607
Jesse Barnese70236a2009-09-21 10:42:27 -0700608struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700609 int (*get_display_clock_speed)(struct drm_device *dev);
610 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100611 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800612 int (*compute_intermediate_wm)(struct drm_device *dev,
613 struct intel_crtc *intel_crtc,
614 struct intel_crtc_state *newstate);
615 void (*initial_watermarks)(struct intel_crtc_state *cstate);
616 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700617 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300618 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200619 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
620 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100621 /* Returns the active state of the crtc, and if the crtc is active,
622 * fills out the pipe-config with the hw state. */
623 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200624 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000625 void (*get_initial_plane_config)(struct intel_crtc *,
626 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200627 int (*crtc_compute_clock)(struct intel_crtc *crtc,
628 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200629 void (*crtc_enable)(struct drm_crtc *crtc);
630 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200631 void (*audio_codec_enable)(struct drm_connector *connector,
632 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300633 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200634 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700635 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700636 void (*init_clock_gating)(struct drm_device *dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200637 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
638 struct drm_framebuffer *fb,
639 struct drm_i915_gem_object *obj,
640 struct drm_i915_gem_request *req,
641 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100642 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700643 /* clock updates for mode set */
644 /* cursor updates */
645 /* render clock increase/decrease */
646 /* display clock increase/decrease */
647 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000648
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200649 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
650 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700651};
652
Mika Kuoppala48c10262015-01-16 11:34:41 +0200653enum forcewake_domain_id {
654 FW_DOMAIN_ID_RENDER = 0,
655 FW_DOMAIN_ID_BLITTER,
656 FW_DOMAIN_ID_MEDIA,
657
658 FW_DOMAIN_ID_COUNT
659};
660
661enum forcewake_domains {
662 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
663 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
664 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
665 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
666 FORCEWAKE_BLITTER |
667 FORCEWAKE_MEDIA)
668};
669
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100670#define FW_REG_READ (1)
671#define FW_REG_WRITE (2)
672
673enum forcewake_domains
674intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
675 i915_reg_t reg, unsigned int op);
676
Chris Wilson907b28c2013-07-19 20:36:52 +0100677struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530678 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200679 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530680 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200681 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700682
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200683 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
684 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
685 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
686 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700687
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200688 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700689 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200690 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700691 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200692 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700693 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200694 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700695 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300696};
697
Chris Wilson907b28c2013-07-19 20:36:52 +0100698struct intel_uncore {
699 spinlock_t lock; /** lock is also taken in irq contexts. */
700
701 struct intel_uncore_funcs funcs;
702
703 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200704 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100705
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200706 struct intel_uncore_forcewake_domain {
707 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200708 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100709 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200710 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100711 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200712 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200713 u32 val_set;
714 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200715 i915_reg_t reg_ack;
716 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200717 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200718 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200719
720 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100721};
722
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200723/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100724#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
725 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
726 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
727 (domain__)++) \
728 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200729
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100730#define for_each_fw_domain(domain__, dev_priv__) \
731 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200732
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200733#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
734#define CSR_VERSION_MAJOR(version) ((version) >> 16)
735#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
736
Daniel Vettereb805622015-05-04 14:58:44 +0200737struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200738 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200739 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530740 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200741 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200742 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200743 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200744 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200745 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200746 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200747 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200748};
749
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100750#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
751 func(is_mobile) sep \
752 func(is_i85x) sep \
753 func(is_i915g) sep \
754 func(is_i945gm) sep \
755 func(is_g33) sep \
756 func(need_gfx_hws) sep \
757 func(is_g4x) sep \
758 func(is_pineview) sep \
759 func(is_broadwater) sep \
760 func(is_crestline) sep \
761 func(is_ivybridge) sep \
762 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800763 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100764 func(is_haswell) sep \
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100765 func(is_broadwell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530766 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700767 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700768 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700769 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100770 func(has_fbc) sep \
771 func(has_pipe_cxsr) sep \
772 func(has_hotplug) sep \
773 func(cursor_needs_physical) sep \
774 func(has_overlay) sep \
775 func(overlay_needs_physical) sep \
776 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100777 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000778 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100779 func(has_ddi) sep \
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100780 func(has_fpga_dbg) sep \
781 func(has_pooled_eu)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200782
Damien Lespiaua587f772013-04-22 18:40:38 +0100783#define DEFINE_FLAG(name) u8 name:1
784#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200785
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500786struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200787 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100788 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100789 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000790 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000791 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100792 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700793 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100794 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200795 /* Register offsets for the various display pipes and transcoders */
796 int pipe_offsets[I915_MAX_TRANSCODERS];
797 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200798 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300799 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600800
801 /* Slice/subslice/EU info */
802 u8 slice_total;
803 u8 subslice_total;
804 u8 subslice_per_slice;
805 u8 eu_total;
806 u8 eu_per_subslice;
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100807 u8 min_eu_in_pool;
Damien Lespiaub7668792015-02-14 18:30:29 +0000808 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
809 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600810 u8 has_slice_pg:1;
811 u8 has_subslice_pg:1;
812 u8 has_eu_pg:1;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000813
814 struct color_luts {
815 u16 degamma_lut_size;
816 u16 gamma_lut_size;
817 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500818};
819
Damien Lespiaua587f772013-04-22 18:40:38 +0100820#undef DEFINE_FLAG
821#undef SEP_SEMICOLON
822
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800823enum i915_cache_level {
824 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100825 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
826 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
827 caches, eg sampler/render caches, and the
828 large Last-Level-Cache. LLC is coherent with
829 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100830 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800831};
832
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300833struct i915_ctx_hang_stats {
834 /* This context had batch pending when hang was declared */
835 unsigned batch_pending;
836
837 /* This context had batch active when hang was declared */
838 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300839
840 /* Time when this context was last blamed for a GPU reset */
841 unsigned long guilty_ts;
842
Chris Wilson676fa572014-12-24 08:13:39 -0800843 /* If the contexts causes a second GPU hang within this time,
844 * it is permanently banned from submitting any more work.
845 */
846 unsigned long ban_period_seconds;
847
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300848 /* This context is banned to submit more work */
849 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300850};
Ben Widawsky40521052012-06-04 14:42:43 -0700851
852/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100853#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300854
Oscar Mateo31b7a882014-07-03 16:28:01 +0100855/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100856 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100857 * @ref: reference count.
858 * @user_handle: userspace tracking identity for this context.
859 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300860 * @flags: context specific flags:
861 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100862 * @file_priv: filp associated with this context (NULL for global default
863 * context).
864 * @hang_stats: information about the role of this context in possible GPU
865 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100866 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100867 * @legacy_hw_ctx: render context backing object and whether it is correctly
868 * initialized (legacy ring submission mechanism only).
869 * @link: link in the global list of contexts.
870 *
871 * Contexts are memory images used by the hardware to store copies of their
872 * internal state.
873 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100874struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300875 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100876 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700877 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c48062014-08-06 15:04:53 +0200878 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700879
Chris Wilson8d59bc62016-05-24 14:53:42 +0100880 struct i915_ctx_hang_stats hang_stats;
881
Chris Wilson5d1808e2016-04-28 09:56:51 +0100882 /* Unique identifier for this context, used by the hw for tracking */
Chris Wilson8d59bc62016-05-24 14:53:42 +0100883 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100884#define CONTEXT_NO_ZEROMAP BIT(0)
885#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Chris Wilson5d1808e2016-04-28 09:56:51 +0100886 unsigned hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100887 u32 user_handle;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100888
Chris Wilson0cb26a82016-06-24 14:55:53 +0100889 u32 ggtt_alignment;
890
Chris Wilson9021ad02016-05-24 14:53:37 +0100891 struct intel_context {
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100892 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100893 struct intel_ringbuffer *ringbuf;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000894 struct i915_vma *lrc_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000895 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100896 u64 lrc_desc;
897 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100898 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000899 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400900 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400901 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400902 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400903 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100904
Ben Widawskya33afea2013-09-17 21:12:45 -0700905 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100906
907 u8 remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700908};
909
Paulo Zanonia4001f12015-02-13 17:23:44 -0200910enum fb_op_origin {
911 ORIGIN_GTT,
912 ORIGIN_CPU,
913 ORIGIN_CS,
914 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300915 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200916};
917
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200918struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300919 /* This is always the inner lock when overlapping with struct_mutex and
920 * it's the outer lock when overlapping with stolen_lock. */
921 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700922 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200923 unsigned int possible_framebuffer_bits;
924 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200925 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200926 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700927
Ben Widawskyc4213882014-06-19 12:06:10 -0700928 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700929 struct drm_mm_node *compressed_llb;
930
Rodrigo Vivida46f932014-08-01 02:04:45 -0700931 bool false_color;
932
Paulo Zanonid029bca2015-10-15 10:44:46 -0300933 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300934 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300935
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200936 struct intel_fbc_state_cache {
937 struct {
938 unsigned int mode_flags;
939 uint32_t hsw_bdw_pixel_rate;
940 } crtc;
941
942 struct {
943 unsigned int rotation;
944 int src_w;
945 int src_h;
946 bool visible;
947 } plane;
948
949 struct {
950 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200951 uint32_t pixel_format;
952 unsigned int stride;
953 int fence_reg;
954 unsigned int tiling_mode;
955 } fb;
956 } state_cache;
957
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200958 struct intel_fbc_reg_params {
959 struct {
960 enum pipe pipe;
961 enum plane plane;
962 unsigned int fence_y_offset;
963 } crtc;
964
965 struct {
966 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200967 uint32_t pixel_format;
968 unsigned int stride;
969 int fence_reg;
970 } fb;
971
972 int cfb_size;
973 } params;
974
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700975 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200976 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200977 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200978 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200979 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700980
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200981 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800982};
983
Vandana Kannan96178ee2015-01-10 02:25:56 +0530984/**
985 * HIGH_RR is the highest eDP panel refresh rate read from EDID
986 * LOW_RR is the lowest eDP panel refresh rate found from EDID
987 * parsing for same resolution.
988 */
989enum drrs_refresh_rate_type {
990 DRRS_HIGH_RR,
991 DRRS_LOW_RR,
992 DRRS_MAX_RR, /* RR count */
993};
994
995enum drrs_support_type {
996 DRRS_NOT_SUPPORTED = 0,
997 STATIC_DRRS_SUPPORT = 1,
998 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530999};
1000
Daniel Vetter2807cf62014-07-11 10:30:11 -07001001struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301002struct i915_drrs {
1003 struct mutex mutex;
1004 struct delayed_work work;
1005 struct intel_dp *dp;
1006 unsigned busy_frontbuffer_bits;
1007 enum drrs_refresh_rate_type refresh_rate_type;
1008 enum drrs_support_type type;
1009};
1010
Rodrigo Vivia031d702013-10-03 16:15:06 -03001011struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001012 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001013 bool sink_support;
1014 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001015 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001016 bool active;
1017 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001018 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301019 bool psr2_support;
1020 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001021 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001022};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001023
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001024enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001025 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001026 PCH_IBX, /* Ibexpeak PCH */
1027 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001028 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301029 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001030 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001031 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001032};
1033
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001034enum intel_sbi_destination {
1035 SBI_ICLK,
1036 SBI_MPHY,
1037};
1038
Jesse Barnesb690e962010-07-19 13:53:12 -07001039#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001040#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001041#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001042#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001043#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001044#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001045
Dave Airlie8be48d92010-03-30 05:34:14 +00001046struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001047struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001048
Daniel Vetterc2b91522012-02-14 22:37:19 +01001049struct intel_gmbus {
1050 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001051#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001052 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001053 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001054 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001055 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001056 struct drm_i915_private *dev_priv;
1057};
1058
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001059struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001060 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001061 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001062 u32 savePP_ON_DELAYS;
1063 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001064 u32 savePP_ON;
1065 u32 savePP_OFF;
1066 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001067 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001068 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001069 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001070 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001071 u32 saveSWF0[16];
1072 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001073 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001074 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001075 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001076 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001077};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001078
Imre Deakddeea5b2014-05-05 15:19:56 +03001079struct vlv_s0ix_state {
1080 /* GAM */
1081 u32 wr_watermark;
1082 u32 gfx_prio_ctrl;
1083 u32 arb_mode;
1084 u32 gfx_pend_tlb0;
1085 u32 gfx_pend_tlb1;
1086 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1087 u32 media_max_req_count;
1088 u32 gfx_max_req_count;
1089 u32 render_hwsp;
1090 u32 ecochk;
1091 u32 bsd_hwsp;
1092 u32 blt_hwsp;
1093 u32 tlb_rd_addr;
1094
1095 /* MBC */
1096 u32 g3dctl;
1097 u32 gsckgctl;
1098 u32 mbctl;
1099
1100 /* GCP */
1101 u32 ucgctl1;
1102 u32 ucgctl3;
1103 u32 rcgctl1;
1104 u32 rcgctl2;
1105 u32 rstctl;
1106 u32 misccpctl;
1107
1108 /* GPM */
1109 u32 gfxpause;
1110 u32 rpdeuhwtc;
1111 u32 rpdeuc;
1112 u32 ecobus;
1113 u32 pwrdwnupctl;
1114 u32 rp_down_timeout;
1115 u32 rp_deucsw;
1116 u32 rcubmabdtmr;
1117 u32 rcedata;
1118 u32 spare2gh;
1119
1120 /* Display 1 CZ domain */
1121 u32 gt_imr;
1122 u32 gt_ier;
1123 u32 pm_imr;
1124 u32 pm_ier;
1125 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1126
1127 /* GT SA CZ domain */
1128 u32 tilectl;
1129 u32 gt_fifoctl;
1130 u32 gtlc_wake_ctrl;
1131 u32 gtlc_survive;
1132 u32 pmwgicz;
1133
1134 /* Display 2 CZ domain */
1135 u32 gu_ctl0;
1136 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001137 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001138 u32 clock_gate_dis2;
1139};
1140
Chris Wilsonbf225f22014-07-10 20:31:18 +01001141struct intel_rps_ei {
1142 u32 cz_clock;
1143 u32 render_c0;
1144 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001145};
1146
Daniel Vetterc85aa882012-11-02 19:55:03 +01001147struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001148 /*
1149 * work, interrupts_enabled and pm_iir are protected by
1150 * dev_priv->irq_lock
1151 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001152 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001153 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001154 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001155
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301156 u32 pm_intr_keep;
1157
Ben Widawskyb39fb292014-03-19 18:31:11 -07001158 /* Frequencies are stored in potentially platform dependent multiples.
1159 * In other words, *_freq needs to be multiplied by X to be interesting.
1160 * Soft limits are those which are used for the dynamic reclocking done
1161 * by the driver (raise frequencies under heavy loads, and lower for
1162 * lighter loads). Hard limits are those imposed by the hardware.
1163 *
1164 * A distinction is made for overclocking, which is never enabled by
1165 * default, and is considered to be above the hard limit if it's
1166 * possible at all.
1167 */
1168 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1169 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1170 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1171 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1172 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001173 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001174 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1175 u8 rp1_freq; /* "less than" RP0 power/freqency */
1176 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001177 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001178
Chris Wilson8fb55192015-04-07 16:20:28 +01001179 u8 up_threshold; /* Current %busy required to uplock */
1180 u8 down_threshold; /* Current %busy required to downclock */
1181
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001182 int last_adj;
1183 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1184
Chris Wilson8d3afd72015-05-21 21:01:47 +01001185 spinlock_t client_lock;
1186 struct list_head clients;
1187 bool client_boost;
1188
Chris Wilsonc0951f02013-10-10 21:58:50 +01001189 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001190 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001191 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001192
Chris Wilson2e1b8732015-04-27 13:41:22 +01001193 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001194
Chris Wilsonbf225f22014-07-10 20:31:18 +01001195 /* manual wa residency calculations */
1196 struct intel_rps_ei up_ei, down_ei;
1197
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001198 /*
1199 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001200 * Must be taken after struct_mutex if nested. Note that
1201 * this lock may be held for long periods of time when
1202 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001203 */
1204 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001205};
1206
Daniel Vetter1a240d42012-11-29 22:18:51 +01001207/* defined intel_pm.c */
1208extern spinlock_t mchdev_lock;
1209
Daniel Vetterc85aa882012-11-02 19:55:03 +01001210struct intel_ilk_power_mgmt {
1211 u8 cur_delay;
1212 u8 min_delay;
1213 u8 max_delay;
1214 u8 fmax;
1215 u8 fstart;
1216
1217 u64 last_count1;
1218 unsigned long last_time1;
1219 unsigned long chipset_power;
1220 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001221 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001222 unsigned long gfx_power;
1223 u8 corr;
1224
1225 int c_m;
1226 int r_t;
1227};
1228
Imre Deakc6cb5822014-03-04 19:22:55 +02001229struct drm_i915_private;
1230struct i915_power_well;
1231
1232struct i915_power_well_ops {
1233 /*
1234 * Synchronize the well's hw state to match the current sw state, for
1235 * example enable/disable it based on the current refcount. Called
1236 * during driver init and resume time, possibly after first calling
1237 * the enable/disable handlers.
1238 */
1239 void (*sync_hw)(struct drm_i915_private *dev_priv,
1240 struct i915_power_well *power_well);
1241 /*
1242 * Enable the well and resources that depend on it (for example
1243 * interrupts located on the well). Called after the 0->1 refcount
1244 * transition.
1245 */
1246 void (*enable)(struct drm_i915_private *dev_priv,
1247 struct i915_power_well *power_well);
1248 /*
1249 * Disable the well and resources that depend on it. Called after
1250 * the 1->0 refcount transition.
1251 */
1252 void (*disable)(struct drm_i915_private *dev_priv,
1253 struct i915_power_well *power_well);
1254 /* Returns the hw enabled state. */
1255 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1256 struct i915_power_well *power_well);
1257};
1258
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001259/* Power well structure for haswell */
1260struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001261 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001262 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001263 /* power well enable/disable usage count */
1264 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001265 /* cached hw enabled state */
1266 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001267 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001268 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001269 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001270};
1271
Imre Deak83c00f52013-10-25 17:36:47 +03001272struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001273 /*
1274 * Power wells needed for initialization at driver init and suspend
1275 * time are on. They are kept on until after the first modeset.
1276 */
1277 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001278 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001279 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001280
Imre Deak83c00f52013-10-25 17:36:47 +03001281 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001282 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001283 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001284};
1285
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001286#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001287struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001288 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001289 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001291};
1292
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001293struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001294 /** Memory allocator for GTT stolen memory */
1295 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001296 /** Protects the usage of the GTT stolen memory allocator. This is
1297 * always the inner lock when overlapping with struct_mutex. */
1298 struct mutex stolen_lock;
1299
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001300 /** List of all objects in gtt_space. Used to restore gtt
1301 * mappings on resume */
1302 struct list_head bound_list;
1303 /**
1304 * List of objects which are not bound to the GTT (thus
1305 * are idle and not used by the GPU) but still have
1306 * (presumably uncached) pages still attached.
1307 */
1308 struct list_head unbound_list;
1309
1310 /** Usable portion of the GTT for GEM */
1311 unsigned long stolen_base; /* limited to low memory (32-bit) */
1312
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001313 /** PPGTT used for aliasing the PPGTT with the GTT */
1314 struct i915_hw_ppgtt *aliasing_ppgtt;
1315
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01001316 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001317 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001318 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001319 bool shrinker_no_lock_stealing;
1320
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001321 /** LRU list of objects with fence regs on them. */
1322 struct list_head fence_list;
1323
1324 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001325 * Are we in a non-interruptible section of code like
1326 * modesetting?
1327 */
1328 bool interruptible;
1329
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001330 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001331 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001332
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001333 /** Bit 6 swizzling required for X tiling */
1334 uint32_t bit_6_swizzle_x;
1335 /** Bit 6 swizzling required for Y tiling */
1336 uint32_t bit_6_swizzle_y;
1337
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001338 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001339 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001340 size_t object_memory;
1341 u32 object_count;
1342};
1343
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001344struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001345 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001346 unsigned bytes;
1347 unsigned size;
1348 int err;
1349 u8 *buf;
1350 loff_t start;
1351 loff_t pos;
1352};
1353
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001354struct i915_error_state_file_priv {
1355 struct drm_device *dev;
1356 struct drm_i915_error_state *error;
1357};
1358
Daniel Vetter99584db2012-11-14 17:14:04 +01001359struct i915_gpu_error {
1360 /* For hangcheck timer */
1361#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1362#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001363 /* Hang gpu twice in this window and your context gets banned */
1364#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1365
Chris Wilson737b1502015-01-26 18:03:03 +02001366 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001367
1368 /* For reset and error_state handling. */
1369 spinlock_t lock;
1370 /* Protected by the above dev->gpu_error.lock. */
1371 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001372
1373 unsigned long missed_irq_rings;
1374
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001375 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001376 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001377 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001378 * This is a counter which gets incremented when reset is triggered,
1379 * and again when reset has been handled. So odd values (lowest bit set)
1380 * means that reset is in progress and even values that
1381 * (reset_counter >> 1):th reset was successfully completed.
1382 *
1383 * If reset is not completed succesfully, the I915_WEDGE bit is
1384 * set meaning that hardware is terminally sour and there is no
1385 * recovery. All waiters on the reset_queue will be woken when
1386 * that happens.
1387 *
1388 * This counter is used by the wait_seqno code to notice that reset
1389 * event happened and it needs to restart the entire ioctl (since most
1390 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001391 *
1392 * This is important for lock-free wait paths, where no contended lock
1393 * naturally enforces the correct ordering between the bail-out of the
1394 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001395 */
1396 atomic_t reset_counter;
1397
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001398#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001399#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001400
1401 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001402 * Waitqueue to signal when a hang is detected. Used to for waiters
1403 * to release the struct_mutex for the reset to procede.
1404 */
1405 wait_queue_head_t wait_queue;
1406
1407 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001408 * Waitqueue to signal when the reset has completed. Used by clients
1409 * that wait for dev_priv->mm.wedged to settle.
1410 */
1411 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001412
Chris Wilson094f9a52013-09-25 17:34:55 +01001413 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001414 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001415};
1416
Zhang Ruib8efb172013-02-05 15:41:53 +08001417enum modeset_restore {
1418 MODESET_ON_LID_OPEN,
1419 MODESET_DONE,
1420 MODESET_SUSPENDED,
1421};
1422
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001423#define DP_AUX_A 0x40
1424#define DP_AUX_B 0x10
1425#define DP_AUX_C 0x20
1426#define DP_AUX_D 0x30
1427
Xiong Zhang11c1b652015-08-17 16:04:04 +08001428#define DDC_PIN_B 0x05
1429#define DDC_PIN_C 0x04
1430#define DDC_PIN_D 0x06
1431
Paulo Zanoni6acab152013-09-12 17:06:24 -03001432struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001433 /*
1434 * This is an index in the HDMI/DVI DDI buffer translation table.
1435 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1436 * populate this field.
1437 */
1438#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001439 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001440
1441 uint8_t supports_dvi:1;
1442 uint8_t supports_hdmi:1;
1443 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001444
1445 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001446 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001447
1448 uint8_t dp_boost_level;
1449 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001450};
1451
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001452enum psr_lines_to_wait {
1453 PSR_0_LINES_TO_WAIT = 0,
1454 PSR_1_LINE_TO_WAIT,
1455 PSR_4_LINES_TO_WAIT,
1456 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301457};
1458
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001459struct intel_vbt_data {
1460 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1461 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1462
1463 /* Feature bits */
1464 unsigned int int_tv_support:1;
1465 unsigned int lvds_dither:1;
1466 unsigned int lvds_vbt:1;
1467 unsigned int int_crt_support:1;
1468 unsigned int lvds_use_ssc:1;
1469 unsigned int display_clock_mode:1;
1470 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001471 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001472 int lvds_ssc_freq;
1473 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1474
Pradeep Bhat83a72802014-03-28 10:14:57 +05301475 enum drrs_support_type drrs_type;
1476
Jani Nikula6aa23e62016-03-24 17:50:20 +02001477 struct {
1478 int rate;
1479 int lanes;
1480 int preemphasis;
1481 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001482 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001483 bool initialized;
1484 bool support;
1485 int bpp;
1486 struct edp_power_seq pps;
1487 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001488
Jani Nikulaf00076d2013-12-14 20:38:29 -02001489 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001490 bool full_link;
1491 bool require_aux_wakeup;
1492 int idle_frames;
1493 enum psr_lines_to_wait lines_to_wait;
1494 int tp1_wakeup_time;
1495 int tp2_tp3_wakeup_time;
1496 } psr;
1497
1498 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001499 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001500 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001501 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001502 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001503 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001504 } backlight;
1505
Shobhit Kumard17c5442013-08-27 15:12:25 +03001506 /* MIPI DSI */
1507 struct {
1508 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301509 struct mipi_config *config;
1510 struct mipi_pps_data *pps;
1511 u8 seq_version;
1512 u32 size;
1513 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001514 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001515 } dsi;
1516
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001517 int crt_ddc_pin;
1518
1519 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001520 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001521
1522 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001523 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001524};
1525
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001526enum intel_ddb_partitioning {
1527 INTEL_DDB_PART_1_2,
1528 INTEL_DDB_PART_5_6, /* IVB+ */
1529};
1530
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001531struct intel_wm_level {
1532 bool enable;
1533 uint32_t pri_val;
1534 uint32_t spr_val;
1535 uint32_t cur_val;
1536 uint32_t fbc_val;
1537};
1538
Imre Deak820c1982013-12-17 14:46:36 +02001539struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001540 uint32_t wm_pipe[3];
1541 uint32_t wm_lp[3];
1542 uint32_t wm_lp_spr[3];
1543 uint32_t wm_linetime[3];
1544 bool enable_fbc_wm;
1545 enum intel_ddb_partitioning partitioning;
1546};
1547
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001548struct vlv_pipe_wm {
1549 uint16_t primary;
1550 uint16_t sprite[2];
1551 uint8_t cursor;
1552};
1553
1554struct vlv_sr_wm {
1555 uint16_t plane;
1556 uint8_t cursor;
1557};
1558
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001559struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001560 struct vlv_pipe_wm pipe[3];
1561 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001562 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001563 uint8_t cursor;
1564 uint8_t sprite[2];
1565 uint8_t primary;
1566 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001567 uint8_t level;
1568 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001569};
1570
Damien Lespiauc1939242014-11-04 17:06:41 +00001571struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001572 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001573};
1574
1575static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1576{
Damien Lespiau16160e32014-11-04 17:06:53 +00001577 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001578}
1579
Damien Lespiau08db6652014-11-04 17:06:52 +00001580static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1581 const struct skl_ddb_entry *e2)
1582{
1583 if (e1->start == e2->start && e1->end == e2->end)
1584 return true;
1585
1586 return false;
1587}
1588
Damien Lespiauc1939242014-11-04 17:06:41 +00001589struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001590 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001591 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001592 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001593};
1594
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001595struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001596 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001597 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001598 uint32_t wm_linetime[I915_MAX_PIPES];
1599 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001600 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001601};
1602
1603struct skl_wm_level {
1604 bool plane_en[I915_MAX_PLANES];
1605 uint16_t plane_res_b[I915_MAX_PLANES];
1606 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001607};
1608
Paulo Zanonic67a4702013-08-19 13:18:09 -03001609/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001610 * This struct helps tracking the state needed for runtime PM, which puts the
1611 * device in PCI D3 state. Notice that when this happens, nothing on the
1612 * graphics device works, even register access, so we don't get interrupts nor
1613 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001614 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001615 * Every piece of our code that needs to actually touch the hardware needs to
1616 * either call intel_runtime_pm_get or call intel_display_power_get with the
1617 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001618 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001619 * Our driver uses the autosuspend delay feature, which means we'll only really
1620 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001621 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001622 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001623 *
1624 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1625 * goes back to false exactly before we reenable the IRQs. We use this variable
1626 * to check if someone is trying to enable/disable IRQs while they're supposed
1627 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001628 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001629 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001630 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001631 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001632struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001633 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001634 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001635 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001636 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001637};
1638
Daniel Vetter926321d2013-10-16 13:30:34 +02001639enum intel_pipe_crc_source {
1640 INTEL_PIPE_CRC_SOURCE_NONE,
1641 INTEL_PIPE_CRC_SOURCE_PLANE1,
1642 INTEL_PIPE_CRC_SOURCE_PLANE2,
1643 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001644 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001645 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1646 INTEL_PIPE_CRC_SOURCE_TV,
1647 INTEL_PIPE_CRC_SOURCE_DP_B,
1648 INTEL_PIPE_CRC_SOURCE_DP_C,
1649 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001650 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001651 INTEL_PIPE_CRC_SOURCE_MAX,
1652};
1653
Shuang He8bf1e9f2013-10-15 18:55:27 +01001654struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001655 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001656 uint32_t crc[5];
1657};
1658
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001659#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001660struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001661 spinlock_t lock;
1662 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001663 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001664 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001665 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001666 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001667};
1668
Daniel Vetterf99d7062014-06-19 16:01:59 +02001669struct i915_frontbuffer_tracking {
1670 struct mutex lock;
1671
1672 /*
1673 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1674 * scheduled flips.
1675 */
1676 unsigned busy_bits;
1677 unsigned flip_bits;
1678};
1679
Mika Kuoppala72253422014-10-07 17:21:26 +03001680struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001681 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001682 u32 value;
1683 /* bitmask representing WA bits */
1684 u32 mask;
1685};
1686
Arun Siluvery33136b02016-01-21 21:43:47 +00001687/*
1688 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1689 * allowing it for RCS as we don't foresee any requirement of having
1690 * a whitelist for other engines. When it is really required for
1691 * other engines then the limit need to be increased.
1692 */
1693#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001694
1695struct i915_workarounds {
1696 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1697 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001698 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001699};
1700
Yu Zhangcf9d2892015-02-10 19:05:47 +08001701struct i915_virtual_gpu {
1702 bool active;
1703};
1704
John Harrison5f19e2b2015-05-29 17:43:27 +01001705struct i915_execbuffer_params {
1706 struct drm_device *dev;
1707 struct drm_file *file;
1708 uint32_t dispatch_flags;
1709 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001710 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001711 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001712 struct drm_i915_gem_object *batch_obj;
Chris Wilsone2efd132016-05-24 14:53:34 +01001713 struct i915_gem_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001714 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001715};
1716
Matt Roperaa363132015-09-24 15:53:18 -07001717/* used in computing the new watermarks state */
1718struct intel_wm_config {
1719 unsigned int num_pipes_active;
1720 bool sprites_enabled;
1721 bool sprites_scaled;
1722};
1723
Jani Nikula77fec552014-03-31 14:27:22 +03001724struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001725 struct drm_device drm;
1726
Chris Wilsonefab6d82015-04-07 16:20:57 +01001727 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001728 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001729 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001730
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001731 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001732
1733 int relative_constants_mode;
1734
1735 void __iomem *regs;
1736
Chris Wilson907b28c2013-07-19 20:36:52 +01001737 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001738
Yu Zhangcf9d2892015-02-10 19:05:47 +08001739 struct i915_virtual_gpu vgpu;
1740
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001741 struct intel_gvt gvt;
1742
Alex Dai33a732f2015-08-12 15:43:36 +01001743 struct intel_guc guc;
1744
Daniel Vettereb805622015-05-04 14:58:44 +02001745 struct intel_csr csr;
1746
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001747 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001748
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001749 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1750 * controller on different i2c buses. */
1751 struct mutex gmbus_mutex;
1752
1753 /**
1754 * Base address of the gmbus and gpio block.
1755 */
1756 uint32_t gpio_mmio_base;
1757
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301758 /* MMIO base address for MIPI regs */
1759 uint32_t mipi_mmio_base;
1760
Ville Syrjälä443a3892015-11-11 20:34:15 +02001761 uint32_t psr_mmio_base;
1762
Daniel Vetter28c70f12012-12-01 13:53:45 +01001763 wait_queue_head_t gmbus_wait_queue;
1764
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001765 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001766 struct i915_gem_context *kernel_context;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001767 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001768 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001769 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770
Daniel Vetterba8286f2014-09-11 07:43:25 +02001771 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772 struct resource mch_res;
1773
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001774 /* protects the irq masks */
1775 spinlock_t irq_lock;
1776
Sourab Gupta84c33a62014-06-02 16:47:17 +05301777 /* protects the mmio flip data */
1778 spinlock_t mmio_flip_lock;
1779
Imre Deakf8b79e52014-03-04 19:23:07 +02001780 bool display_irqs_enabled;
1781
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001782 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1783 struct pm_qos_request pm_qos;
1784
Ville Syrjäläa5805162015-05-26 20:42:30 +03001785 /* Sideband mailbox protection */
1786 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001787
1788 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001789 union {
1790 u32 irq_mask;
1791 u32 de_irq_mask[I915_MAX_PIPES];
1792 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001794 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301795 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001796 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001797
Jani Nikula5fcece82015-05-27 15:03:42 +03001798 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001799 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301800 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001801 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001802 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001803
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001804 bool preserve_bios_swizzle;
1805
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001806 /* overlay */
1807 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001808
Jani Nikula58c68772013-11-08 16:48:54 +02001809 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001810 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001811
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001812 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001813 bool no_aux_handshake;
1814
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001815 /* protects panel power sequencer state */
1816 struct mutex pps_mutex;
1817
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001818 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001819 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1820
1821 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001822 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001823 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001824 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001825 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001826 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001827 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001828
Ville Syrjälä63911d72016-05-13 23:41:32 +03001829 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001830 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001831 } cdclk_pll;
1832
Daniel Vetter645416f2013-09-02 16:22:25 +02001833 /**
1834 * wq - Driver workqueue for GEM.
1835 *
1836 * NOTE: Work items scheduled here are not allowed to grab any modeset
1837 * locks, for otherwise the flushing done in the pageflip code will
1838 * result in deadlocks.
1839 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001840 struct workqueue_struct *wq;
1841
1842 /* Display functions */
1843 struct drm_i915_display_funcs display;
1844
1845 /* PCH chipset type */
1846 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001847 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001848
1849 unsigned long quirks;
1850
Zhang Ruib8efb172013-02-05 15:41:53 +08001851 enum modeset_restore modeset_restore;
1852 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001853 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001854
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001855 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001856 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001857
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001858 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001859 DECLARE_HASHTABLE(mm_structs, 7);
1860 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001861
Chris Wilson5d1808e2016-04-28 09:56:51 +01001862 /* The hw wants to have a stable context identifier for the lifetime
1863 * of the context (for OA, PASID, faults, etc). This is limited
1864 * in execlists to 21 bits.
1865 */
1866 struct ida context_hw_ida;
1867#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1868
Daniel Vetter87813422012-05-02 11:49:32 +02001869 /* Kernel Modesetting */
1870
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001871 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1872 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001873 wait_queue_head_t pending_flip_queue;
1874
Daniel Vetterc4597872013-10-21 21:04:07 +02001875#ifdef CONFIG_DEBUG_FS
1876 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1877#endif
1878
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001879 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 int num_shared_dpll;
1881 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001882 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001883
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001884 /*
1885 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1886 * Must be global rather than per dpll, because on some platforms
1887 * plls share registers.
1888 */
1889 struct mutex dpll_lock;
1890
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001891 unsigned int active_crtcs;
1892 unsigned int min_pixclk[I915_MAX_PIPES];
1893
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001894 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001895
Mika Kuoppala72253422014-10-07 17:21:26 +03001896 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001897
Daniel Vetterf99d7062014-06-19 16:01:59 +02001898 struct i915_frontbuffer_tracking fb_tracking;
1899
Jesse Barnes652c3932009-08-17 13:31:43 -07001900 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001901
Zhenyu Wangc48044112009-12-17 14:48:43 +08001902 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001903
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001904 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001905
Ben Widawsky59124502013-07-04 11:02:05 -07001906 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001907 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001908
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001909 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001910 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001911
Daniel Vetter20e4d402012-08-08 23:35:39 +02001912 /* ilk-only ips/rps state. Everything in here is protected by the global
1913 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001914 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001915
Imre Deak83c00f52013-10-25 17:36:47 +03001916 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001917
Rodrigo Vivia031d702013-10-03 16:15:06 -03001918 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001919
Daniel Vetter99584db2012-11-14 17:14:04 +01001920 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001921
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001922 struct drm_i915_gem_object *vlv_pctx;
1923
Daniel Vetter06957262015-08-10 13:34:08 +02001924#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001925 /* list of fbdev register on this device */
1926 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001927 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001928#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001929
1930 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001931 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001932
Imre Deak58fddc22015-01-08 17:54:14 +02001933 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001934 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001935 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001936 /**
1937 * av_mutex - mutex for audio/video sync
1938 *
1939 */
1940 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001941
Ben Widawsky254f9652012-06-04 14:42:42 -07001942 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001943 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001944
Damien Lespiau3e683202012-12-11 18:48:29 +00001945 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001946
Ville Syrjäläc2317752016-03-15 16:39:56 +02001947 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001948 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001949 /*
1950 * Shadows for CHV DPLL_MD regs to keep the state
1951 * checker somewhat working in the presence hardware
1952 * crappiness (can't read out DPLL_MD for pipes B & C).
1953 */
1954 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001955 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001956
Daniel Vetter842f1c82014-03-10 10:01:44 +01001957 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001958 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001959 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001960 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001961
Ville Syrjälä53615a52013-08-01 16:18:50 +03001962 struct {
1963 /*
1964 * Raw watermark latency values:
1965 * in 0.1us units for WM0,
1966 * in 0.5us units for WM1+.
1967 */
1968 /* primary */
1969 uint16_t pri_latency[5];
1970 /* sprite */
1971 uint16_t spr_latency[5];
1972 /* cursor */
1973 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001974 /*
1975 * Raw watermark memory latency values
1976 * for SKL for all 8 levels
1977 * in 1us units.
1978 */
1979 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001980
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001981 /*
1982 * The skl_wm_values structure is a bit too big for stack
1983 * allocation, so we keep the staging struct where we store
1984 * intermediate results here instead.
1985 */
1986 struct skl_wm_values skl_results;
1987
Ville Syrjälä609cede2013-10-09 19:18:03 +03001988 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001989 union {
1990 struct ilk_wm_values hw;
1991 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001992 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001993 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001994
1995 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001996
1997 /*
1998 * Should be held around atomic WM register writing; also
1999 * protects * intel_crtc->wm.active and
2000 * cstate->wm.need_postvbl_update.
2001 */
2002 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002003
2004 /*
2005 * Set during HW readout of watermarks/DDB. Some platforms
2006 * need to know when we're still using BIOS-provided values
2007 * (which we don't fully trust).
2008 */
2009 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002010 } wm;
2011
Paulo Zanoni8a187452013-12-06 20:32:13 -02002012 struct i915_runtime_pm pm;
2013
Oscar Mateoa83014d2014-07-24 17:04:21 +01002014 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2015 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01002016 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00002017 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002018 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002019 int (*init_engines)(struct drm_device *dev);
2020 void (*cleanup_engine)(struct intel_engine_cs *engine);
2021 void (*stop_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002022
2023 /**
2024 * Is the GPU currently considered idle, or busy executing
2025 * userspace requests? Whilst idle, we allow runtime power
2026 * management to power down the hardware and display clocks.
2027 * In order to reduce the effect on performance, there
2028 * is a slight delay before we do so.
2029 */
2030 unsigned int active_engines;
2031 bool awake;
2032
2033 /**
2034 * We leave the user IRQ off as much as possible,
2035 * but this means that requests will finish and never
2036 * be retired once the system goes idle. Set a timer to
2037 * fire periodically while the ring is running. When it
2038 * fires, go retire requests.
2039 */
2040 struct delayed_work retire_work;
2041
2042 /**
2043 * When we detect an idle GPU, we want to turn on
2044 * powersaving features. So once we see that there
2045 * are no more requests outstanding and no more
2046 * arrive within a small period of time, we fire
2047 * off the idle_work.
2048 */
2049 struct delayed_work idle_work;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002050 } gt;
2051
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002052 /* perform PHY state sanity checks? */
2053 bool chv_phy_assert[2];
2054
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002055 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2056
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002057 /*
2058 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2059 * will be rejected. Instead look for a better place.
2060 */
Jani Nikula77fec552014-03-31 14:27:22 +03002061};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062
Chris Wilson2c1792a2013-08-01 18:39:55 +01002063static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2064{
Chris Wilson091387c2016-06-24 14:00:21 +01002065 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002066}
2067
Imre Deak888d0d42015-01-08 17:54:13 +02002068static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2069{
2070 return to_i915(dev_get_drvdata(dev));
2071}
2072
Alex Dai33a732f2015-08-12 15:43:36 +01002073static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2074{
2075 return container_of(guc, struct drm_i915_private, guc);
2076}
2077
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002078/* Simple iterator over all initialised engines */
2079#define for_each_engine(engine__, dev_priv__) \
2080 for ((engine__) = &(dev_priv__)->engine[0]; \
2081 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2082 (engine__)++) \
2083 for_each_if (intel_engine_initialized(engine__))
Chris Wilsonb4519512012-05-11 14:29:30 +01002084
Dave Gordonc3232b12016-03-23 18:19:53 +00002085/* Iterator with engine_id */
2086#define for_each_engine_id(engine__, dev_priv__, id__) \
2087 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2088 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2089 (engine__)++) \
2090 for_each_if (((id__) = (engine__)->id, \
2091 intel_engine_initialized(engine__)))
2092
2093/* Iterator over subset of engines selected by mask */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002094#define for_each_engine_masked(engine__, dev_priv__, mask__) \
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002095 for ((engine__) = &(dev_priv__)->engine[0]; \
2096 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2097 (engine__)++) \
2098 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2099 intel_engine_initialized(engine__))
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002100
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002101enum hdmi_force_audio {
2102 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2103 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2104 HDMI_AUDIO_AUTO, /* trust EDID */
2105 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2106};
2107
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002108#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002109
Chris Wilson37e680a2012-06-07 15:38:42 +01002110struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002111 unsigned int flags;
2112#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2113
Chris Wilson37e680a2012-06-07 15:38:42 +01002114 /* Interface between the GEM object and its backing storage.
2115 * get_pages() is called once prior to the use of the associated set
2116 * of pages before to binding them into the GTT, and put_pages() is
2117 * called after we no longer need them. As we expect there to be
2118 * associated cost with migrating pages between the backing storage
2119 * and making them available for the GPU (e.g. clflush), we may hold
2120 * onto the pages after they are no longer referenced by the GPU
2121 * in case they may be used again shortly (for example migrating the
2122 * pages to a different memory domain within the GTT). put_pages()
2123 * will therefore most likely be called when the object itself is
2124 * being released or under memory pressure (where we attempt to
2125 * reap pages for the shrinker).
2126 */
2127 int (*get_pages)(struct drm_i915_gem_object *);
2128 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002129
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002130 int (*dmabuf_export)(struct drm_i915_gem_object *);
2131 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002132};
2133
Daniel Vettera071fa02014-06-18 23:28:09 +02002134/*
2135 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302136 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002137 * doesn't mean that the hw necessarily already scans it out, but that any
2138 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2139 *
2140 * We have one bit per pipe and per scanout plane type.
2141 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302142#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2143#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002144#define INTEL_FRONTBUFFER_BITS \
2145 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2146#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2147 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2148#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302149 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2150#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2151 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002152#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302153 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002154#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302155 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002156
Eric Anholt673a3942008-07-30 12:06:12 -07002157struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002158 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002159
Chris Wilson37e680a2012-06-07 15:38:42 +01002160 const struct drm_i915_gem_object_ops *ops;
2161
Ben Widawsky2f633152013-07-17 12:19:03 -07002162 /** List of VMAs backed by this object */
2163 struct list_head vma_list;
2164
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002165 /** Stolen memory for this object, instead of being backed by shmem. */
2166 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002167 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002168
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002169 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002170 /** Used in execbuf to temporarily hold a ref */
2171 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002172
Chris Wilson8d9d5742015-04-07 16:20:38 +01002173 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002174
Eric Anholt673a3942008-07-30 12:06:12 -07002175 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002176 * This is set if the object is on the active lists (has pending
2177 * rendering and so a non-zero seqno), and is not set if it i s on
2178 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002179 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002180 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002181
2182 /**
2183 * This is set if the object has been written to since last bound
2184 * to the GTT
2185 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002186 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002187
2188 /**
2189 * Fence register bits (if any) for this object. Will be set
2190 * as needed when mapped into the GTT.
2191 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002192 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002193 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002194
2195 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002196 * Advice: are the backing pages purgeable?
2197 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002198 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002199
2200 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002201 * Current tiling mode for the object.
2202 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002203 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002204 /**
2205 * Whether the tiling parameters for the currently associated fence
2206 * register have changed. Note that for the purposes of tracking
2207 * tiling changes we also treat the unfenced register, the register
2208 * slot that the object occupies whilst it executes a fenced
2209 * command (such as BLT on gen2/3), as a "fence".
2210 */
2211 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002212
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002213 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002214 * Is the object at the current location in the gtt mappable and
2215 * fenceable? Used to avoid costly recalculations.
2216 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002217 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002218
2219 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002220 * Whether the current gtt mapping needs to be mappable (and isn't just
2221 * mappable by accident). Track pin and fault separate for a more
2222 * accurate mappable working set.
2223 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002224 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002225
Chris Wilsoncaea7472010-11-12 13:53:37 +00002226 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302227 * Is the object to be mapped as read-only to the GPU
2228 * Only honoured if hardware has relevant pte bit
2229 */
2230 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002231 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002232 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002233
Daniel Vettera071fa02014-06-18 23:28:09 +02002234 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2235
Chris Wilsonaeecc962016-06-17 14:46:39 -03002236 unsigned int has_wc_mmap;
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002237 unsigned int pin_display;
2238
Chris Wilson9da3da62012-06-01 15:20:22 +01002239 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002240 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002241 struct get_page {
2242 struct scatterlist *sg;
2243 int last;
2244 } get_page;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002245 void *mapping;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002246
Chris Wilsonb4716182015-04-27 13:41:17 +01002247 /** Breadcrumb of last rendering to the buffer.
2248 * There can only be one writer, but we allow for multiple readers.
2249 * If there is a writer that necessarily implies that all other
2250 * read requests are complete - but we may only be lazily clearing
2251 * the read requests. A read request is naturally the most recent
2252 * request on a ring, so we may have two different write and read
2253 * requests on one ring where the write request is older than the
2254 * read request. This allows for the CPU to read from an active
2255 * buffer by only waiting for the write to complete.
2256 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002257 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002258 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002259 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002260 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002261
Daniel Vetter778c3542010-05-13 11:49:44 +02002262 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002264
Daniel Vetter80075d42013-10-09 21:23:52 +02002265 /** References from framebuffers, locks out tiling changes. */
2266 unsigned long framebuffer_references;
2267
Eric Anholt280b7132009-03-12 16:56:27 -07002268 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002269 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002270
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002271 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002272 /** for phy allocated objects */
2273 struct drm_dma_handle *phys_handle;
2274
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002275 struct i915_gem_userptr {
2276 uintptr_t ptr;
2277 unsigned read_only :1;
2278 unsigned workers :4;
2279#define I915_GEM_USERPTR_MAX_WORKERS 15
2280
Chris Wilsonad46cb52014-08-07 14:20:40 +01002281 struct i915_mm_struct *mm;
2282 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002283 struct work_struct *work;
2284 } userptr;
2285 };
2286};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002287#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002288
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002289static inline bool
2290i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2291{
2292 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2293}
2294
Dave Gordon85d12252016-05-20 11:54:06 +01002295/*
2296 * Optimised SGL iterator for GEM objects
2297 */
2298static __always_inline struct sgt_iter {
2299 struct scatterlist *sgp;
2300 union {
2301 unsigned long pfn;
2302 dma_addr_t dma;
2303 };
2304 unsigned int curr;
2305 unsigned int max;
2306} __sgt_iter(struct scatterlist *sgl, bool dma) {
2307 struct sgt_iter s = { .sgp = sgl };
2308
2309 if (s.sgp) {
2310 s.max = s.curr = s.sgp->offset;
2311 s.max += s.sgp->length;
2312 if (dma)
2313 s.dma = sg_dma_address(s.sgp);
2314 else
2315 s.pfn = page_to_pfn(sg_page(s.sgp));
2316 }
2317
2318 return s;
2319}
2320
2321/**
Dave Gordon63d15322016-05-20 11:54:07 +01002322 * __sg_next - return the next scatterlist entry in a list
2323 * @sg: The current sg entry
2324 *
2325 * Description:
2326 * If the entry is the last, return NULL; otherwise, step to the next
2327 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2328 * otherwise just return the pointer to the current element.
2329 **/
2330static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2331{
2332#ifdef CONFIG_DEBUG_SG
2333 BUG_ON(sg->sg_magic != SG_MAGIC);
2334#endif
2335 return sg_is_last(sg) ? NULL :
2336 likely(!sg_is_chain(++sg)) ? sg :
2337 sg_chain_ptr(sg);
2338}
2339
2340/**
Dave Gordon85d12252016-05-20 11:54:06 +01002341 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2342 * @__dmap: DMA address (output)
2343 * @__iter: 'struct sgt_iter' (iterator state, internal)
2344 * @__sgt: sg_table to iterate over (input)
2345 */
2346#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2347 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2348 ((__dmap) = (__iter).dma + (__iter).curr); \
2349 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002350 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002351
2352/**
2353 * for_each_sgt_page - iterate over the pages of the given sg_table
2354 * @__pp: page pointer (output)
2355 * @__iter: 'struct sgt_iter' (iterator state, internal)
2356 * @__sgt: sg_table to iterate over (input)
2357 */
2358#define for_each_sgt_page(__pp, __iter, __sgt) \
2359 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2360 ((__pp) = (__iter).pfn == 0 ? NULL : \
2361 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2362 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002363 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002364
Eric Anholt673a3942008-07-30 12:06:12 -07002365/**
2366 * Request queue structure.
2367 *
2368 * The request queue allows us to note sequence numbers that have been emitted
2369 * and may be associated with active buffers to be retired.
2370 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002371 * By keeping this list, we can avoid having to do questionable sequence
2372 * number comparisons on buffer last_read|write_seqno. It also allows an
2373 * emission time to be associated with the request for tracking how far ahead
2374 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002375 *
2376 * The requests are reference counted, so upon creation they should have an
2377 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002378 */
2379struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002380 struct kref ref;
2381
Zou Nan hai852835f2010-05-21 09:08:56 +08002382 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002383 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002384 struct intel_engine_cs *engine;
Chris Wilsonb3850852016-07-01 17:23:26 +01002385 struct intel_signal_node signaling;
Zou Nan hai852835f2010-05-21 09:08:56 +08002386
Chris Wilson821485d2015-12-11 11:32:59 +00002387 /** GEM sequence number associated with the previous request,
2388 * when the HWS breadcrumb is equal to this the GPU is processing
2389 * this request.
2390 */
2391 u32 previous_seqno;
2392
2393 /** GEM sequence number associated with this request,
2394 * when the HWS breadcrumb is equal or greater than this the GPU
2395 * has finished processing this request.
2396 */
2397 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002398
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002399 /** Position in the ringbuffer of the start of the request */
2400 u32 head;
2401
Nick Hoath72f95af2015-01-15 13:10:37 +00002402 /**
2403 * Position in the ringbuffer of the start of the postfix.
2404 * This is required to calculate the maximum available ringbuffer
2405 * space without overwriting the postfix.
2406 */
2407 u32 postfix;
2408
2409 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002410 u32 tail;
2411
Chris Wilson0251a962016-04-28 09:56:47 +01002412 /** Preallocate space in the ringbuffer for the emitting the request */
2413 u32 reserved_space;
2414
Nick Hoathb3a38992015-02-19 16:30:47 +00002415 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002416 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002417 * Contexts are refcounted, so when this request is associated with a
2418 * context, we must increment the context's refcount, to guarantee that
2419 * it persists while any request is linked to it. Requests themselves
2420 * are also refcounted, so the request will only be freed when the last
2421 * reference to it is dismissed, and the code in
2422 * i915_gem_request_free() will then decrement the refcount on the
2423 * context.
2424 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002425 struct i915_gem_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002426 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002427
Chris Wilsona16a4052016-04-28 09:56:56 +01002428 /**
2429 * Context related to the previous request.
2430 * As the contexts are accessed by the hardware until the switch is
2431 * completed to a new context, the hardware may still be writing
2432 * to the context object after the breadcrumb is visible. We must
2433 * not unpin/unbind/prune that object whilst still active and so
2434 * we keep the previous context pinned until the following (this)
2435 * request is retired.
2436 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002437 struct i915_gem_context *previous_context;
Chris Wilsona16a4052016-04-28 09:56:56 +01002438
John Harrisondc4be60712015-05-29 17:43:39 +01002439 /** Batch buffer related to this request if any (used for
2440 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002441 struct drm_i915_gem_object *batch_obj;
2442
Eric Anholt673a3942008-07-30 12:06:12 -07002443 /** Time at which this request was emitted, in jiffies. */
2444 unsigned long emitted_jiffies;
2445
Eric Anholtb9624422009-06-03 07:27:35 +00002446 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002447 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002448
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002449 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002450 /** file_priv list entry for this request */
2451 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002452
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002453 /** process identifier submitting this request */
2454 struct pid *pid;
2455
Nick Hoath6d3d8272015-01-15 13:10:39 +00002456 /**
2457 * The ELSP only accepts two elements at a time, so we queue
2458 * context/tail pairs on a given queue (ring->execlist_queue) until the
2459 * hardware is available. The queue serves a double purpose: we also use
2460 * it to keep track of the up to 2 contexts currently in the hardware
2461 * (usually one in execution and the other queued up by the GPU): We
2462 * only remove elements from the head of the queue when the hardware
2463 * informs us that an element has been completed.
2464 *
2465 * All accesses to the queue are mediated by a spinlock
2466 * (ring->execlist_lock).
2467 */
2468
2469 /** Execlist link in the submission queue.*/
2470 struct list_head execlist_link;
2471
2472 /** Execlists no. of times this request has been sent to the ELSP */
2473 int elsp_submitted;
2474
Tvrtko Ursulina3d12762016-04-28 09:56:57 +01002475 /** Execlists context hardware id. */
2476 unsigned ctx_hw_id;
Eric Anholt673a3942008-07-30 12:06:12 -07002477};
2478
Dave Gordon26827082016-01-19 19:02:53 +00002479struct drm_i915_gem_request * __must_check
2480i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002481 struct i915_gem_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002482void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002483int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2484 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002485
John Harrisonb793a002014-11-24 18:49:25 +00002486static inline uint32_t
2487i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2488{
2489 return req ? req->seqno : 0;
2490}
2491
2492static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002493i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002494{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002495 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002496}
2497
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002498static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002499i915_gem_request_reference(struct drm_i915_gem_request *req)
2500{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002501 if (req)
2502 kref_get(&req->ref);
2503 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002504}
2505
2506static inline void
2507i915_gem_request_unreference(struct drm_i915_gem_request *req)
2508{
2509 kref_put(&req->ref, i915_gem_request_free);
2510}
2511
2512static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2513 struct drm_i915_gem_request *src)
2514{
2515 if (src)
2516 i915_gem_request_reference(src);
2517
2518 if (*pdst)
2519 i915_gem_request_unreference(*pdst);
2520
2521 *pdst = src;
2522}
2523
John Harrison1b5a4332014-11-24 18:49:42 +00002524/*
2525 * XXX: i915_gem_request_completed should be here but currently needs the
2526 * definition of i915_seqno_passed() which is below. It will be moved in
2527 * a later patch when the call to i915_seqno_passed() is obsoleted...
2528 */
2529
Brad Volkin351e3db2014-02-18 10:15:46 -08002530/*
2531 * A command that requires special handling by the command parser.
2532 */
2533struct drm_i915_cmd_descriptor {
2534 /*
2535 * Flags describing how the command parser processes the command.
2536 *
2537 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2538 * a length mask if not set
2539 * CMD_DESC_SKIP: The command is allowed but does not follow the
2540 * standard length encoding for the opcode range in
2541 * which it falls
2542 * CMD_DESC_REJECT: The command is never allowed
2543 * CMD_DESC_REGISTER: The command should be checked against the
2544 * register whitelist for the appropriate ring
2545 * CMD_DESC_MASTER: The command is allowed if the submitting process
2546 * is the DRM master
2547 */
2548 u32 flags;
2549#define CMD_DESC_FIXED (1<<0)
2550#define CMD_DESC_SKIP (1<<1)
2551#define CMD_DESC_REJECT (1<<2)
2552#define CMD_DESC_REGISTER (1<<3)
2553#define CMD_DESC_BITMASK (1<<4)
2554#define CMD_DESC_MASTER (1<<5)
2555
2556 /*
2557 * The command's unique identification bits and the bitmask to get them.
2558 * This isn't strictly the opcode field as defined in the spec and may
2559 * also include type, subtype, and/or subop fields.
2560 */
2561 struct {
2562 u32 value;
2563 u32 mask;
2564 } cmd;
2565
2566 /*
2567 * The command's length. The command is either fixed length (i.e. does
2568 * not include a length field) or has a length field mask. The flag
2569 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2570 * a length mask. All command entries in a command table must include
2571 * length information.
2572 */
2573 union {
2574 u32 fixed;
2575 u32 mask;
2576 } length;
2577
2578 /*
2579 * Describes where to find a register address in the command to check
2580 * against the ring's register whitelist. Only valid if flags has the
2581 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002582 *
2583 * A non-zero step value implies that the command may access multiple
2584 * registers in sequence (e.g. LRI), in that case step gives the
2585 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002586 */
2587 struct {
2588 u32 offset;
2589 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002590 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002591 } reg;
2592
2593#define MAX_CMD_DESC_BITMASKS 3
2594 /*
2595 * Describes command checks where a particular dword is masked and
2596 * compared against an expected value. If the command does not match
2597 * the expected value, the parser rejects it. Only valid if flags has
2598 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2599 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002600 *
2601 * If the check specifies a non-zero condition_mask then the parser
2602 * only performs the check when the bits specified by condition_mask
2603 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002604 */
2605 struct {
2606 u32 offset;
2607 u32 mask;
2608 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002609 u32 condition_offset;
2610 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002611 } bits[MAX_CMD_DESC_BITMASKS];
2612};
2613
2614/*
2615 * A table of commands requiring special handling by the command parser.
2616 *
2617 * Each ring has an array of tables. Each table consists of an array of command
2618 * descriptors, which must be sorted with command opcodes in ascending order.
2619 */
2620struct drm_i915_cmd_table {
2621 const struct drm_i915_cmd_descriptor *table;
2622 int count;
2623};
2624
Chris Wilsondbbe9122014-08-09 19:18:43 +01002625/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002626#define __I915__(p) ({ \
2627 struct drm_i915_private *__p; \
2628 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2629 __p = (struct drm_i915_private *)p; \
2630 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2631 __p = to_i915((struct drm_device *)p); \
2632 else \
2633 BUILD_BUG(); \
2634 __p; \
2635})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002636#define INTEL_INFO(p) (&__I915__(p)->info)
Jani Nikula3f10e822016-04-07 12:48:17 +03002637#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
Chris Wilson87f1f462014-08-09 19:18:42 +01002638#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002639
Jani Nikulae87a0052015-10-20 15:22:02 +03002640#define REVID_FOREVER 0xff
Chris Wilson091387c2016-06-24 14:00:21 +01002641#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002642
2643#define GEN_FOREVER (0)
2644/*
2645 * Returns true if Gen is in inclusive range [Start, End].
2646 *
2647 * Use GEN_FOREVER for unbound start and or end.
2648 */
2649#define IS_GEN(p, s, e) ({ \
2650 unsigned int __s = (s), __e = (e); \
2651 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2652 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2653 if ((__s) != GEN_FOREVER) \
2654 __s = (s) - 1; \
2655 if ((__e) == GEN_FOREVER) \
2656 __e = BITS_PER_LONG - 1; \
2657 else \
2658 __e = (e) - 1; \
2659 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2660})
2661
Jani Nikulae87a0052015-10-20 15:22:02 +03002662/*
2663 * Return true if revision is in range [since,until] inclusive.
2664 *
2665 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2666 */
2667#define IS_REVID(p, since, until) \
2668 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2669
Chris Wilson87f1f462014-08-09 19:18:42 +01002670#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2671#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002672#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002673#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002674#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002675#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2676#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002677#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2678#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2679#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002680#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002681#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002682#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2683#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002684#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2685#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002686#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002687#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002688#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2689 INTEL_DEVID(dev) == 0x0152 || \
2690 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002691#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002692#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002693#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +01002694#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302695#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002696#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002697#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002698#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002699#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002700 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002701#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002702 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002703 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002704 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002705/* ULX machines are also considered ULT. */
2706#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2707 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002708#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2709 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002710#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002711 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002712#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002713 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002714/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002715#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2716 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002717#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2718 INTEL_DEVID(dev) == 0x1913 || \
2719 INTEL_DEVID(dev) == 0x1916 || \
2720 INTEL_DEVID(dev) == 0x1921 || \
2721 INTEL_DEVID(dev) == 0x1926)
2722#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2723 INTEL_DEVID(dev) == 0x1915 || \
2724 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002725#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2726 INTEL_DEVID(dev) == 0x5913 || \
2727 INTEL_DEVID(dev) == 0x5916 || \
2728 INTEL_DEVID(dev) == 0x5921 || \
2729 INTEL_DEVID(dev) == 0x5926)
2730#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2731 INTEL_DEVID(dev) == 0x5915 || \
2732 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302733#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2734 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2735#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2736 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2737
Ben Widawskyb833d682013-08-23 16:00:07 -07002738#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002739
Jani Nikulaef712bb2015-10-20 15:22:00 +03002740#define SKL_REVID_A0 0x0
2741#define SKL_REVID_B0 0x1
2742#define SKL_REVID_C0 0x2
2743#define SKL_REVID_D0 0x3
2744#define SKL_REVID_E0 0x4
2745#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002746
Jani Nikulae87a0052015-10-20 15:22:02 +03002747#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2748
Jani Nikulaef712bb2015-10-20 15:22:00 +03002749#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002750#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002751#define BXT_REVID_B0 0x3
2752#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002753
Jani Nikulae87a0052015-10-20 15:22:02 +03002754#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2755
Mika Kuoppalac033a372016-06-07 17:18:55 +03002756#define KBL_REVID_A0 0x0
2757#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002758#define KBL_REVID_C0 0x2
2759#define KBL_REVID_D0 0x3
2760#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002761
2762#define IS_KBL_REVID(p, since, until) \
2763 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2764
Jesse Barnes85436692011-04-06 12:11:14 -07002765/*
2766 * The genX designation typically refers to the render engine, so render
2767 * capability related checks should use IS_GEN, while display and other checks
2768 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2769 * chips, etc.).
2770 */
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002771#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2772#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2773#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2774#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2775#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2776#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2777#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2778#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002779
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002780#define ENGINE_MASK(id) BIT(id)
2781#define RENDER_RING ENGINE_MASK(RCS)
2782#define BSD_RING ENGINE_MASK(VCS)
2783#define BLT_RING ENGINE_MASK(BCS)
2784#define VEBOX_RING ENGINE_MASK(VECS)
2785#define BSD2_RING ENGINE_MASK(VCS2)
2786#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002787
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002788#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002789 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002790
2791#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2792#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2793#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2794#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2795
Ben Widawsky63c42e52014-04-18 18:04:27 -03002796#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002797#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002798#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
Ben Widawsky63c42e52014-04-18 18:04:27 -03002799#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002800 HAS_EDRAM(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002801#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2802
Ben Widawsky254f9652012-06-04 14:42:42 -07002803#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002804#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002805#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002806#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2807#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002808
Chris Wilson05394f32010-11-08 19:18:58 +00002809#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002810#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2811
Daniel Vetterb45305f2012-12-17 16:21:27 +01002812/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2813#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002814
2815/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002816#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2817 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2818 IS_SKL_GT3(dev_priv) || \
2819 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002820
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002821/*
2822 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2823 * even when in MSI mode. This results in spurious interrupt warnings if the
2824 * legacy irq no. is shared with another device. The kernel then disables that
2825 * interrupt source and so prevents the other device from working properly.
2826 */
2827#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2828#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002829
Zou Nan haicae58522010-11-09 17:17:32 +08002830/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2831 * rows, which changed the alignment requirements and fence programming.
2832 */
2833#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2834 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002835#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2836#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002837
2838#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2839#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002840#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002841
Damien Lespiaudbf77862014-10-01 20:04:14 +01002842#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002843
Jani Nikula0c9b3712015-05-18 17:10:01 +03002844#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2845 INTEL_INFO(dev)->gen >= 9)
2846
Damien Lespiaudd93be52013-04-22 18:40:39 +01002847#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002848#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002849#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302850 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002851 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002852#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302853 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002854 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
Imre Deak8f6d8552016-04-01 16:02:47 +03002855 IS_KABYLAKE(dev) || IS_BROXTON(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002856#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002857#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002858
Animesh Manna7b403ff2015-08-04 22:02:42 +05302859#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002860
Dave Gordon1a3d1892016-05-13 15:36:30 +01002861/*
2862 * For now, anything with a GuC requires uCode loading, and then supports
2863 * command submission once loaded. But these are logically independent
2864 * properties, so we have separate macros to test them.
2865 */
Peter Antoine6f8be282016-06-30 09:37:51 -07002866#define HAS_GUC(dev) (IS_GEN9(dev))
Dave Gordon1a3d1892016-05-13 15:36:30 +01002867#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2868#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002869
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002870#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2871 INTEL_INFO(dev)->gen >= 8)
2872
Akash Goel97d33082015-06-29 14:50:23 +05302873#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002874 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2875 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302876
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002877#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2878
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002879#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2880#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2881#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2882#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2883#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2884#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302885#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2886#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002887#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002888#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002889#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002890#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002891
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002892#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002893#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302894#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002895#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002896#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002897#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002898#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2899#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002900#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002901#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002902
Wayne Boyer666a4532015-12-09 12:29:35 -08002903#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2904 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302905
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002906/* DPF == dynamic parity feature */
2907#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2908#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002909
Ben Widawskyc8735b02012-09-07 19:43:39 -07002910#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302911#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002912
Chris Wilson05394f32010-11-08 19:18:58 +00002913#include "i915_trace.h"
2914
Chris Wilson48f112f2016-06-24 14:07:14 +01002915static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2916{
2917#ifdef CONFIG_INTEL_IOMMU
2918 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2919 return true;
2920#endif
2921 return false;
2922}
2923
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002924extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2925extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002926
Chris Wilsonc0336662016-05-06 15:40:21 +01002927int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2928 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002929
Chris Wilson0673ad42016-06-24 14:00:22 +01002930/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002931void __printf(3, 4)
2932__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2933 const char *fmt, ...);
2934
2935#define i915_report_error(dev_priv, fmt, ...) \
2936 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2937
Ben Widawskyc43b5632012-04-16 14:07:40 -07002938#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002939extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2940 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002941#endif
Chris Wilsondc979972016-05-10 14:10:04 +01002942extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2943extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilsonc0336662016-05-06 15:40:21 +01002944extern int i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002945extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002946extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002947extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2948extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2949extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2950extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002951int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002952
Jani Nikula77913b32015-06-18 13:06:16 +03002953/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002954void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2955 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002956void intel_hpd_init(struct drm_i915_private *dev_priv);
2957void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2958void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002959bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002960
Linus Torvalds1da177e2005-04-16 15:20:36 -07002961/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002962static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2963{
2964 unsigned long delay;
2965
2966 if (unlikely(!i915.enable_hangcheck))
2967 return;
2968
2969 /* Don't continually defer the hangcheck so that it is always run at
2970 * least once after work has been scheduled on any ring. Otherwise,
2971 * we will ignore a hung ring if a second ring is kept busy.
2972 */
2973
2974 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2975 queue_delayed_work(system_long_wq,
2976 &dev_priv->gpu_error.hangcheck_work, delay);
2977}
2978
Mika Kuoppala58174462014-02-25 17:11:26 +02002979__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002980void i915_handle_error(struct drm_i915_private *dev_priv,
2981 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002982 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983
Daniel Vetterb9632912014-09-30 10:56:44 +02002984extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002985int intel_irq_install(struct drm_i915_private *dev_priv);
2986void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002987
Chris Wilsondc979972016-05-10 14:10:04 +01002988extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2989extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002990 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002991extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002992extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002993extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002994extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2995extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2996 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002997const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002998void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002999 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003000void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003001 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003002/* Like above but the caller must manage the uncore.lock itself.
3003 * Must be used with I915_READ_FW and friends.
3004 */
3005void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3006 enum forcewake_domains domains);
3007void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3008 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003009u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3010
Mika Kuoppala59bad942015-01-16 11:34:40 +02003011void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003012
Chris Wilson1758b902016-06-30 15:32:44 +01003013int intel_wait_for_register(struct drm_i915_private *dev_priv,
3014 i915_reg_t reg,
3015 const u32 mask,
3016 const u32 value,
3017 const unsigned long timeout_ms);
3018int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3019 i915_reg_t reg,
3020 const u32 mask,
3021 const u32 value,
3022 const unsigned long timeout_ms);
3023
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003024static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3025{
3026 return dev_priv->gvt.initialized;
3027}
3028
Chris Wilsonc0336662016-05-06 15:40:21 +01003029static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003030{
Chris Wilsonc0336662016-05-06 15:40:21 +01003031 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003032}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003033
Keith Packard7c463582008-11-04 02:03:27 -08003034void
Jani Nikula50227e12014-03-31 14:27:21 +03003035i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003036 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003037
3038void
Jani Nikula50227e12014-03-31 14:27:21 +03003039i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003040 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003041
Imre Deakf8b79e52014-03-04 19:23:07 +02003042void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3043void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003044void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3045 uint32_t mask,
3046 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003047void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3048 uint32_t interrupt_mask,
3049 uint32_t enabled_irq_mask);
3050static inline void
3051ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3052{
3053 ilk_update_display_irq(dev_priv, bits, bits);
3054}
3055static inline void
3056ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3057{
3058 ilk_update_display_irq(dev_priv, bits, 0);
3059}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003060void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3061 enum pipe pipe,
3062 uint32_t interrupt_mask,
3063 uint32_t enabled_irq_mask);
3064static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3065 enum pipe pipe, uint32_t bits)
3066{
3067 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3068}
3069static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3070 enum pipe pipe, uint32_t bits)
3071{
3072 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3073}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003074void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3075 uint32_t interrupt_mask,
3076 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003077static inline void
3078ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3079{
3080 ibx_display_interrupt_update(dev_priv, bits, bits);
3081}
3082static inline void
3083ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3084{
3085 ibx_display_interrupt_update(dev_priv, bits, 0);
3086}
3087
Eric Anholt673a3942008-07-30 12:06:12 -07003088/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003089int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3090 struct drm_file *file_priv);
3091int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3092 struct drm_file *file_priv);
3093int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3094 struct drm_file *file_priv);
3095int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3096 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003097int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3098 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003099int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3100 struct drm_file *file_priv);
3101int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3102 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01003103void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01003104 struct drm_i915_gem_request *req);
John Harrison5f19e2b2015-05-29 17:43:27 +01003105int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01003106 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01003107 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07003108int i915_gem_execbuffer(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003110int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3111 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003112int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3113 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003114int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3115 struct drm_file *file);
3116int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3117 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003118int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3119 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003120int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3121 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003122int i915_gem_set_tiling(struct drm_device *dev, void *data,
3123 struct drm_file *file_priv);
3124int i915_gem_get_tiling(struct drm_device *dev, void *data,
3125 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003126void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003127int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3128 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003129int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3130 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003131int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3132 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02003133void i915_gem_load_init(struct drm_device *dev);
3134void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003135void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003136int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3137
Chris Wilson42dcedd2012-11-15 11:32:30 +00003138void *i915_gem_object_alloc(struct drm_device *dev);
3139void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003140void i915_gem_object_init(struct drm_i915_gem_object *obj,
3141 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003142struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003143 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01003144struct drm_i915_gem_object *i915_gem_object_create_from_data(
3145 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07003146void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003147void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003148
Daniel Vetter08755462015-04-20 09:04:05 -07003149/* Flags used by pin/bind&friends. */
3150#define PIN_MAPPABLE (1<<0)
3151#define PIN_NONBLOCK (1<<1)
3152#define PIN_GLOBAL (1<<2)
3153#define PIN_OFFSET_BIAS (1<<3)
3154#define PIN_USER (1<<4)
3155#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01003156#define PIN_ZONE_4G (1<<6)
3157#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00003158#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02003159#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003160int __must_check
3161i915_gem_object_pin(struct drm_i915_gem_object *obj,
3162 struct i915_address_space *vm,
3163 uint32_t alignment,
3164 uint64_t flags);
3165int __must_check
3166i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3167 const struct i915_ggtt_view *view,
3168 uint32_t alignment,
3169 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003170
3171int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3172 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003173void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003174int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003175/*
3176 * BEWARE: Do not use the function below unless you can _absolutely_
3177 * _guarantee_ VMA in question is _not in use_ anywhere.
3178 */
3179int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00003180int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02003181void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00003182void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003183
Brad Volkin4c914c02014-02-18 10:15:45 -08003184int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3185 int *needs_clflush);
3186
Chris Wilson37e680a2012-06-07 15:38:42 +01003187int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01003188
3189static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003190{
Chris Wilsonee286372015-04-07 16:20:25 +01003191 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003192}
Chris Wilsonee286372015-04-07 16:20:25 +01003193
Dave Gordon033908a2015-12-10 18:51:23 +00003194struct page *
3195i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3196
Chris Wilson341be1c2016-06-10 14:23:00 +05303197static inline dma_addr_t
3198i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3199{
3200 if (n < obj->get_page.last) {
3201 obj->get_page.sg = obj->pages->sgl;
3202 obj->get_page.last = 0;
3203 }
3204
3205 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3206 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3207 if (unlikely(sg_is_chain(obj->get_page.sg)))
3208 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3209 }
3210
3211 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3212}
3213
Chris Wilsonee286372015-04-07 16:20:25 +01003214static inline struct page *
3215i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3216{
3217 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3218 return NULL;
3219
3220 if (n < obj->get_page.last) {
3221 obj->get_page.sg = obj->pages->sgl;
3222 obj->get_page.last = 0;
3223 }
3224
3225 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3226 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3227 if (unlikely(sg_is_chain(obj->get_page.sg)))
3228 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3229 }
3230
3231 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3232}
3233
Chris Wilsona5570172012-09-04 21:02:54 +01003234static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3235{
3236 BUG_ON(obj->pages == NULL);
3237 obj->pages_pin_count++;
3238}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003239
Chris Wilsona5570172012-09-04 21:02:54 +01003240static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3241{
3242 BUG_ON(obj->pages_pin_count == 0);
3243 obj->pages_pin_count--;
3244}
3245
Chris Wilson0a798eb2016-04-08 12:11:11 +01003246/**
3247 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3248 * @obj - the object to map into kernel address space
3249 *
3250 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3251 * pages and then returns a contiguous mapping of the backing storage into
3252 * the kernel address space.
3253 *
Dave Gordon83052162016-04-12 14:46:16 +01003254 * The caller must hold the struct_mutex, and is responsible for calling
3255 * i915_gem_object_unpin_map() when the mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003256 *
Dave Gordon83052162016-04-12 14:46:16 +01003257 * Returns the pointer through which to access the mapped object, or an
3258 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003259 */
3260void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3261
3262/**
3263 * i915_gem_object_unpin_map - releases an earlier mapping
3264 * @obj - the object to unmap
3265 *
3266 * After pinning the object and mapping its pages, once you are finished
3267 * with your access, call i915_gem_object_unpin_map() to release the pin
3268 * upon the mapping. Once the pin count reaches zero, that mapping may be
3269 * removed.
3270 *
3271 * The caller must hold the struct_mutex.
3272 */
3273static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3274{
3275 lockdep_assert_held(&obj->base.dev->struct_mutex);
3276 i915_gem_object_unpin_pages(obj);
3277}
3278
Chris Wilson54cf91d2010-11-25 18:00:26 +00003279int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07003280int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003281 struct intel_engine_cs *to,
3282 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003283void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01003284 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10003285int i915_gem_dumb_create(struct drm_file *file_priv,
3286 struct drm_device *dev,
3287 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003288int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3289 uint32_t handle, uint64_t *offset);
Dave Gordon85d12252016-05-20 11:54:06 +01003290
3291void i915_gem_track_fb(struct drm_i915_gem_object *old,
3292 struct drm_i915_gem_object *new,
3293 unsigned frontbuffer_bits);
3294
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003295/**
3296 * Returns true if seq1 is later than seq2.
3297 */
3298static inline bool
3299i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3300{
3301 return (int32_t)(seq1 - seq2) >= 0;
3302}
3303
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003304static inline bool i915_gem_request_started(const struct drm_i915_gem_request *req)
Chris Wilson821485d2015-12-11 11:32:59 +00003305{
Chris Wilson1b7744e2016-07-01 17:23:17 +01003306 return i915_seqno_passed(intel_engine_get_seqno(req->engine),
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003307 req->previous_seqno);
Chris Wilson821485d2015-12-11 11:32:59 +00003308}
3309
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003310static inline bool i915_gem_request_completed(const struct drm_i915_gem_request *req)
John Harrison1b5a4332014-11-24 18:49:42 +00003311{
Chris Wilson1b7744e2016-07-01 17:23:17 +01003312 return i915_seqno_passed(intel_engine_get_seqno(req->engine),
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003313 req->seqno);
John Harrison1b5a4332014-11-24 18:49:42 +00003314}
3315
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003316bool __i915_spin_request(const struct drm_i915_gem_request *request,
3317 int state, unsigned long timeout_us);
3318static inline bool i915_spin_request(const struct drm_i915_gem_request *request,
3319 int state, unsigned long timeout_us)
3320{
3321 return (i915_gem_request_started(request) &&
3322 __i915_spin_request(request, state, timeout_us));
3323}
3324
Chris Wilsonc0336662016-05-06 15:40:21 +01003325int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003326int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003327
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003328struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003329i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003330
Chris Wilson67d97da2016-07-04 08:08:31 +01003331void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003332void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303333
Chris Wilsonc19ae982016-04-13 17:35:03 +01003334static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3335{
3336 return atomic_read(&error->reset_counter);
3337}
3338
3339static inline bool __i915_reset_in_progress(u32 reset)
3340{
3341 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3342}
3343
3344static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3345{
3346 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3347}
3348
3349static inline bool __i915_terminally_wedged(u32 reset)
3350{
3351 return unlikely(reset & I915_WEDGED);
3352}
3353
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003354static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3355{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003356 return __i915_reset_in_progress(i915_reset_counter(error));
3357}
3358
3359static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3360{
3361 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003362}
3363
3364static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3365{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003366 return __i915_terminally_wedged(i915_reset_counter(error));
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003367}
3368
3369static inline u32 i915_reset_count(struct i915_gpu_error *error)
3370{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003371 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003372}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003373
Chris Wilson069efc12010-09-30 16:53:18 +01003374void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003375bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003376int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003377int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003378int __must_check i915_gem_init_hw(struct drm_device *dev);
3379void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003380void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003381int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01003382int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003383void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003384 struct drm_i915_gem_object *batch_obj,
3385 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003386#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003387 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003388#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003389 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003390int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003391 bool interruptible,
3392 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003393 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003394int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003395int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003396int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003397i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3398 bool readonly);
3399int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003400i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3401 bool write);
3402int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003403i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3404int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003405i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3406 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003407 const struct i915_ggtt_view *view);
3408void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3409 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003410int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003411 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003412int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003413void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003414
Chris Wilson467cffb2011-03-07 10:42:03 +00003415uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003416i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3417uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02003418i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3419 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003420
Chris Wilsone4ffd172011-04-04 09:44:39 +01003421int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3422 enum i915_cache_level cache_level);
3423
Daniel Vetter1286ff72012-05-10 15:25:09 +02003424struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3425 struct dma_buf *dma_buf);
3426
3427struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3428 struct drm_gem_object *gem_obj, int flags);
3429
Michel Thierry088e0df2015-08-07 17:40:17 +01003430u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3431 const struct i915_ggtt_view *view);
3432u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3433 struct i915_address_space *vm);
3434static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003435i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003436{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003437 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003438}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003439
Ben Widawskya70a3142013-07-31 16:59:56 -07003440bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003441bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003442 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003443bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003444 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003445
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003446struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003447i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3448 struct i915_address_space *vm);
3449struct i915_vma *
3450i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3451 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003452
Ben Widawskyaccfef22013-08-14 11:38:35 +02003453struct i915_vma *
3454i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003455 struct i915_address_space *vm);
3456struct i915_vma *
3457i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3458 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003459
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003460static inline struct i915_vma *
3461i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3462{
3463 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003464}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003465bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003466
Ben Widawskya70a3142013-07-31 16:59:56 -07003467/* Some GGTT VM helpers */
Daniel Vetter841cd772014-08-06 15:04:48 +02003468static inline struct i915_hw_ppgtt *
3469i915_vm_to_ppgtt(struct i915_address_space *vm)
3470{
Daniel Vetter841cd772014-08-06 15:04:48 +02003471 return container_of(vm, struct i915_hw_ppgtt, base);
3472}
3473
3474
Ben Widawskya70a3142013-07-31 16:59:56 -07003475static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3476{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003477 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003478}
3479
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01003480unsigned long
3481i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003482
3483static inline int __must_check
3484i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3485 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003486 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003487{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003488 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3489 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3490
3491 return i915_gem_object_pin(obj, &ggtt->base,
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003492 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003493}
Ben Widawskya70a3142013-07-31 16:59:56 -07003494
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003495void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3496 const struct i915_ggtt_view *view);
3497static inline void
3498i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3499{
3500 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3501}
Daniel Vetterb2871102014-02-14 14:01:19 +01003502
Daniel Vetter41a36b72015-07-24 13:55:11 +02003503/* i915_gem_fence.c */
3504int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3505int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3506
3507bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3508void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3509
3510void i915_gem_restore_fences(struct drm_device *dev);
3511
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003512void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3513void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3514void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3515
Ben Widawsky254f9652012-06-04 14:42:42 -07003516/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003517int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003518void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003519void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003520void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b8882013-12-06 14:10:58 -08003521int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003522void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003523int i915_switch_context(struct drm_i915_gem_request *req);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003524void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003525struct drm_i915_gem_object *
3526i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003527struct i915_gem_context *
3528i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003529
3530static inline struct i915_gem_context *
3531i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3532{
3533 struct i915_gem_context *ctx;
3534
Chris Wilson091387c2016-06-24 14:00:21 +01003535 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003536
3537 ctx = idr_find(&file_priv->context_idr, id);
3538 if (!ctx)
3539 return ERR_PTR(-ENOENT);
3540
3541 return ctx;
3542}
3543
Chris Wilsone2efd132016-05-24 14:53:34 +01003544static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003545{
Chris Wilson691e6412014-04-09 09:07:36 +01003546 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003547}
3548
Chris Wilsone2efd132016-05-24 14:53:34 +01003549static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003550{
Chris Wilson091387c2016-06-24 14:00:21 +01003551 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003552 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003553}
3554
Chris Wilsone2efd132016-05-24 14:53:34 +01003555static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003556{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003557 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003558}
3559
Ben Widawsky84624812012-06-04 14:42:54 -07003560int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3561 struct drm_file *file);
3562int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3563 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003564int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3565 struct drm_file *file_priv);
3566int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3567 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003568int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3569 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003570
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003571/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003572int __must_check i915_gem_evict_something(struct drm_device *dev,
3573 struct i915_address_space *vm,
3574 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003575 unsigned alignment,
3576 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003577 unsigned long start,
3578 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003579 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003580int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003581int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003582
Ben Widawsky0260c422014-03-22 22:47:21 -07003583/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003584static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003585{
Chris Wilsonc0336662016-05-06 15:40:21 +01003586 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003587 intel_gtt_chipset_flush();
3588}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003589
Chris Wilson9797fbf2012-04-24 15:47:39 +01003590/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003591int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3592 struct drm_mm_node *node, u64 size,
3593 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003594int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3595 struct drm_mm_node *node, u64 size,
3596 unsigned alignment, u64 start,
3597 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003598void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3599 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003600int i915_gem_init_stolen(struct drm_device *dev);
3601void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003602struct drm_i915_gem_object *
3603i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003604struct drm_i915_gem_object *
3605i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3606 u32 stolen_offset,
3607 u32 gtt_offset,
3608 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003609
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003610/* i915_gem_shrinker.c */
3611unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003612 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003613 unsigned flags);
3614#define I915_SHRINK_PURGEABLE 0x1
3615#define I915_SHRINK_UNBOUND 0x2
3616#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003617#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003618#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003619unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3620void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003621void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003622
3623
Eric Anholt673a3942008-07-30 12:06:12 -07003624/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003625static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003626{
Chris Wilson091387c2016-06-24 14:00:21 +01003627 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003628
3629 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3630 obj->tiling_mode != I915_TILING_NONE;
3631}
3632
Eric Anholt673a3942008-07-30 12:06:12 -07003633/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003634#if WATCH_LISTS
3635int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003636#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003637#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003638#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003639
Ben Gamari20172632009-02-17 20:08:50 -05003640/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003641#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003642int i915_debugfs_register(struct drm_i915_private *dev_priv);
3643void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003644int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003645void intel_display_crc_init(struct drm_device *dev);
3646#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003647static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3648static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003649static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3650{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003651static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003652#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003653
3654/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003655__printf(2, 3)
3656void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003657int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3658 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003659int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003660 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003661 size_t count, loff_t pos);
3662static inline void i915_error_state_buf_release(
3663 struct drm_i915_error_state_buf *eb)
3664{
3665 kfree(eb->buf);
3666}
Chris Wilsonc0336662016-05-06 15:40:21 +01003667void i915_capture_error_state(struct drm_i915_private *dev_priv,
3668 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003669 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003670void i915_error_state_get(struct drm_device *dev,
3671 struct i915_error_state_file_priv *error_priv);
3672void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3673void i915_destroy_error_state(struct drm_device *dev);
3674
Chris Wilsonc0336662016-05-06 15:40:21 +01003675void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003676const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003677
Brad Volkin351e3db2014-02-18 10:15:46 -08003678/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003679int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003680int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3681void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3682bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3683int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003684 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003685 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003686 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003687 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003688 bool is_master);
3689
Jesse Barnes317c35d2008-08-25 15:11:06 -07003690/* i915_suspend.c */
3691extern int i915_save_state(struct drm_device *dev);
3692extern int i915_restore_state(struct drm_device *dev);
3693
Ben Widawsky0136db52012-04-10 21:17:01 -07003694/* i915_sysfs.c */
3695void i915_setup_sysfs(struct drm_device *dev_priv);
3696void i915_teardown_sysfs(struct drm_device *dev_priv);
3697
Chris Wilsonf899fc62010-07-20 15:44:45 -07003698/* intel_i2c.c */
3699extern int intel_setup_gmbus(struct drm_device *dev);
3700extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003701extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3702 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003703
Jani Nikula0184df462015-03-27 00:20:20 +02003704extern struct i2c_adapter *
3705intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003706extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3707extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003708static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003709{
3710 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3711}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003712extern void intel_i2c_reset(struct drm_device *dev);
3713
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003714/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003715int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003716bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003717bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003718bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003719bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003720bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003721bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003722bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303723bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3724 enum port port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003725
Chris Wilson3b617962010-08-24 09:02:58 +01003726/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003727#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003728extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003729extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3730extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003731extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003732extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3733 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003734extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003735 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003736extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003737#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003738static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003739static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3740static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003741static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3742{
3743}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003744static inline int
3745intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3746{
3747 return 0;
3748}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003749static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003750intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003751{
3752 return 0;
3753}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003754static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003755{
3756 return -ENODEV;
3757}
Len Brown65e082c2008-10-24 17:18:10 -04003758#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003759
Jesse Barnes723bfd72010-10-07 16:01:13 -07003760/* intel_acpi.c */
3761#ifdef CONFIG_ACPI
3762extern void intel_register_dsm_handler(void);
3763extern void intel_unregister_dsm_handler(void);
3764#else
3765static inline void intel_register_dsm_handler(void) { return; }
3766static inline void intel_unregister_dsm_handler(void) { return; }
3767#endif /* CONFIG_ACPI */
3768
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003769/* intel_device_info.c */
3770static inline struct intel_device_info *
3771mkwrite_device_info(struct drm_i915_private *dev_priv)
3772{
3773 return (struct intel_device_info *)&dev_priv->info;
3774}
3775
3776void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3777void intel_device_info_dump(struct drm_i915_private *dev_priv);
3778
Jesse Barnes79e53942008-11-07 14:24:08 -08003779/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003780extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003781extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003782extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003783extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003784extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003785extern void intel_connector_unregister(struct drm_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003786extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003787extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003788extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003789extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003790extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003791extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003792extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003793extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3794 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003795
Chris Wilsonc0336662016-05-06 15:40:21 +01003796extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003797int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3798 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003799
Chris Wilson6ef3d422010-08-04 20:26:07 +01003800/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003801extern struct intel_overlay_error_state *
3802intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003803extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3804 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003805
Chris Wilsonc0336662016-05-06 15:40:21 +01003806extern struct intel_display_error_state *
3807intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003808extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003809 struct drm_device *dev,
3810 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003811
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003812int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3813int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003814
3815/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303816u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3817void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003818u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003819u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3820void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003821u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3822void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3823u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3824void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003825u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3826void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003827u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3828void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003829u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3830 enum intel_sbi_destination destination);
3831void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3832 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303833u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3834void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003835
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003836/* intel_dpio_phy.c */
3837void chv_set_phy_signal_level(struct intel_encoder *encoder,
3838 u32 deemph_reg_value, u32 margin_reg_value,
3839 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003840void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3841 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003842void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003843void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3844void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003845void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003846
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003847void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3848 u32 demph_reg_value, u32 preemph_reg_value,
3849 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003850void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003851void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003852void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003853
Ville Syrjälä616bc822015-01-23 21:04:25 +02003854int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3855int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303856
Ben Widawsky0b274482013-10-04 21:22:51 -07003857#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3858#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003859
Ben Widawsky0b274482013-10-04 21:22:51 -07003860#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3861#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3862#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3863#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003864
Ben Widawsky0b274482013-10-04 21:22:51 -07003865#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3866#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3867#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3868#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003869
Chris Wilson698b3132014-03-21 13:16:43 +00003870/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3871 * will be implemented using 2 32-bit writes in an arbitrary order with
3872 * an arbitrary delay between them. This can cause the hardware to
3873 * act upon the intermediate value, possibly leading to corruption and
3874 * machine death. You have been warned.
3875 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003876#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3877#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003878
Chris Wilson50877442014-03-21 12:41:53 +00003879#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003880 u32 upper, lower, old_upper, loop = 0; \
3881 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003882 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003883 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003884 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003885 upper = I915_READ(upper_reg); \
3886 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003887 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003888
Zou Nan haicae58522010-11-09 17:17:32 +08003889#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3890#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3891
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003892#define __raw_read(x, s) \
3893static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003894 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003895{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003896 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003897}
3898
3899#define __raw_write(x, s) \
3900static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003901 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003902{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003903 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003904}
3905__raw_read(8, b)
3906__raw_read(16, w)
3907__raw_read(32, l)
3908__raw_read(64, q)
3909
3910__raw_write(8, b)
3911__raw_write(16, w)
3912__raw_write(32, l)
3913__raw_write(64, q)
3914
3915#undef __raw_read
3916#undef __raw_write
3917
Chris Wilsona6111f72015-04-07 16:21:02 +01003918/* These are untraced mmio-accessors that are only valid to be used inside
3919 * criticial sections inside IRQ handlers where forcewake is explicitly
3920 * controlled.
3921 * Think twice, and think again, before using these.
3922 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3923 * intel_uncore_forcewake_irqunlock().
3924 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003925#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3926#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003927#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003928#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3929
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003930/* "Broadcast RGB" property */
3931#define INTEL_BROADCAST_RGB_AUTO 0
3932#define INTEL_BROADCAST_RGB_FULL 1
3933#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003935static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003936{
Wayne Boyer666a4532015-12-09 12:29:35 -08003937 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003938 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303939 else if (INTEL_INFO(dev)->gen >= 5)
3940 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003941 else
3942 return VGACNTRL;
3943}
3944
Imre Deakdf977292013-05-21 20:03:17 +03003945static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3946{
3947 unsigned long j = msecs_to_jiffies(m);
3948
3949 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3950}
3951
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003952static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3953{
3954 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3955}
3956
Imre Deakdf977292013-05-21 20:03:17 +03003957static inline unsigned long
3958timespec_to_jiffies_timeout(const struct timespec *value)
3959{
3960 unsigned long j = timespec_to_jiffies(value);
3961
3962 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3963}
3964
Paulo Zanonidce56b32013-12-19 14:29:40 -02003965/*
3966 * If you need to wait X milliseconds between events A and B, but event B
3967 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3968 * when event A happened, then just before event B you call this function and
3969 * pass the timestamp as the first argument, and X as the second argument.
3970 */
3971static inline void
3972wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3973{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003974 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003975
3976 /*
3977 * Don't re-read the value of "jiffies" every time since it may change
3978 * behind our back and break the math.
3979 */
3980 tmp_jiffies = jiffies;
3981 target_jiffies = timestamp_jiffies +
3982 msecs_to_jiffies_timeout(to_wait_ms);
3983
3984 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003985 remaining_jiffies = target_jiffies - tmp_jiffies;
3986 while (remaining_jiffies)
3987 remaining_jiffies =
3988 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003989 }
3990}
Chris Wilson688e6c72016-07-01 17:23:15 +01003991static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3992{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003993 struct intel_engine_cs *engine = req->engine;
3994
Chris Wilson7ec2c732016-07-01 17:23:22 +01003995 /* Before we do the heavier coherent read of the seqno,
3996 * check the value (hopefully) in the CPU cacheline.
3997 */
3998 if (i915_gem_request_completed(req))
3999 return true;
4000
Chris Wilson688e6c72016-07-01 17:23:15 +01004001 /* Ensure our read of the seqno is coherent so that we
4002 * do not "miss an interrupt" (i.e. if this is the last
4003 * request and the seqno write from the GPU is not visible
4004 * by the time the interrupt fires, we will see that the
4005 * request is incomplete and go back to sleep awaiting
4006 * another interrupt that will never come.)
4007 *
4008 * Strictly, we only need to do this once after an interrupt,
4009 * but it is easier and safer to do it every time the waiter
4010 * is woken.
4011 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004012 if (engine->irq_seqno_barrier &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01004013 READ_ONCE(engine->breadcrumbs.irq_seqno_bh) == current &&
4014 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01004015 struct task_struct *tsk;
4016
Chris Wilson3d5564e2016-07-01 17:23:23 +01004017 /* The ordering of irq_posted versus applying the barrier
4018 * is crucial. The clearing of the current irq_posted must
4019 * be visible before we perform the barrier operation,
4020 * such that if a subsequent interrupt arrives, irq_posted
4021 * is reasserted and our task rewoken (which causes us to
4022 * do another __i915_request_irq_complete() immediately
4023 * and reapply the barrier). Conversely, if the clear
4024 * occurs after the barrier, then an interrupt that arrived
4025 * whilst we waited on the barrier would not trigger a
4026 * barrier on the next pass, and the read may not see the
4027 * seqno update.
4028 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004029 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004030
4031 /* If we consume the irq, but we are no longer the bottom-half,
4032 * the real bottom-half may not have serialised their own
4033 * seqno check with the irq-barrier (i.e. may have inspected
4034 * the seqno before we believe it coherent since they see
4035 * irq_posted == false but we are still running).
4036 */
4037 rcu_read_lock();
Chris Wilsonaca34b62016-07-06 12:39:02 +01004038 tsk = READ_ONCE(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004039 if (tsk && tsk != current)
4040 /* Note that if the bottom-half is changed as we
4041 * are sending the wake-up, the new bottom-half will
4042 * be woken by whomever made the change. We only have
4043 * to worry about when we steal the irq-posted for
4044 * ourself.
4045 */
4046 wake_up_process(tsk);
4047 rcu_read_unlock();
4048
Chris Wilson7ec2c732016-07-01 17:23:22 +01004049 if (i915_gem_request_completed(req))
4050 return true;
4051 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004052
4053 /* We need to check whether any gpu reset happened in between
4054 * the request being submitted and now. If a reset has occurred,
4055 * the seqno will have been advance past ours and our request
4056 * is complete. If we are in the process of handling a reset,
4057 * the request is effectively complete as the rendering will
4058 * be discarded, but we need to return in order to drop the
4059 * struct_mutex.
4060 */
4061 if (i915_reset_in_progress(&req->i915->gpu_error))
4062 return true;
4063
4064 return false;
4065}
4066
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067#endif