Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 33 | #include <uapi/drm/i915_drm.h> |
| 34 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 35 | #include "i915_reg.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_bios.h" |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 37 | #include "intel_ringbuffer.h" |
Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 38 | #include "intel_lrc.h" |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 39 | #include "i915_gem_gtt.h" |
Oscar Mateo | 564ddb2 | 2014-08-21 11:40:54 +0100 | [diff] [blame] | 40 | #include "i915_gem_render_state.h" |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 41 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 42 | #include <linux/i2c.h> |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 43 | #include <linux/i2c-algo-bit.h> |
Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 44 | #include <drm/intel-gtt.h> |
Daniel Vetter | ba8286f | 2014-09-11 07:43:25 +0200 | [diff] [blame] | 45 | #include <drm/drm_legacy.h> /* for struct drm_dma_handle */ |
Daniel Vetter | d9fc941 | 2014-09-23 15:46:53 +0200 | [diff] [blame] | 46 | #include <drm/drm_gem.h> |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 47 | #include <linux/backlight.h> |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 48 | #include <linux/hashtable.h> |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 49 | #include <linux/intel-iommu.h> |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 50 | #include <linux/kref.h> |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 51 | #include <linux/pm_qos.h> |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 52 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | /* General customization: |
| 54 | */ |
| 55 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | #define DRIVER_NAME "i915" |
| 57 | #define DRIVER_DESC "Intel Graphics" |
Daniel Vetter | 0a0c001 | 2015-01-17 10:43:04 +0100 | [diff] [blame] | 58 | #define DRIVER_DATE "20150117" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 60 | #undef WARN_ON |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 61 | /* Many gcc seem to no see through this and fall over :( */ |
| 62 | #if 0 |
| 63 | #define WARN_ON(x) ({ \ |
| 64 | bool __i915_warn_cond = (x); \ |
| 65 | if (__builtin_constant_p(__i915_warn_cond)) \ |
| 66 | BUILD_BUG_ON(__i915_warn_cond); \ |
| 67 | WARN(__i915_warn_cond, "WARN_ON(" #x ")"); }) |
| 68 | #else |
| 69 | #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")") |
| 70 | #endif |
| 71 | |
| 72 | #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \ |
| 73 | (long) (x), __func__); |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 74 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 75 | /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and |
| 76 | * WARN_ON()) for hw state sanity checks to check for unexpected conditions |
| 77 | * which may not necessarily be a user visible problem. This will either |
| 78 | * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to |
| 79 | * enable distros and users to tailor their preferred amount of i915 abrt |
| 80 | * spam. |
| 81 | */ |
| 82 | #define I915_STATE_WARN(condition, format...) ({ \ |
| 83 | int __ret_warn_on = !!(condition); \ |
| 84 | if (unlikely(__ret_warn_on)) { \ |
| 85 | if (i915.verbose_state_checks) \ |
Jani Nikula | 2f3408c | 2015-01-12 15:45:31 +0200 | [diff] [blame] | 86 | WARN(1, format); \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 87 | else \ |
| 88 | DRM_ERROR(format); \ |
| 89 | } \ |
| 90 | unlikely(__ret_warn_on); \ |
| 91 | }) |
| 92 | |
| 93 | #define I915_STATE_WARN_ON(condition) ({ \ |
| 94 | int __ret_warn_on = !!(condition); \ |
| 95 | if (unlikely(__ret_warn_on)) { \ |
| 96 | if (i915.verbose_state_checks) \ |
Jani Nikula | 2f3408c | 2015-01-12 15:45:31 +0200 | [diff] [blame] | 97 | WARN(1, "WARN_ON(" #condition ")\n"); \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 98 | else \ |
| 99 | DRM_ERROR("WARN_ON(" #condition ")\n"); \ |
| 100 | } \ |
| 101 | unlikely(__ret_warn_on); \ |
| 102 | }) |
| 103 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 104 | enum pipe { |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 105 | INVALID_PIPE = -1, |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 106 | PIPE_A = 0, |
| 107 | PIPE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 108 | PIPE_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 109 | _PIPE_EDP, |
| 110 | I915_MAX_PIPES = _PIPE_EDP |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 111 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 112 | #define pipe_name(p) ((p) + 'A') |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 113 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 114 | enum transcoder { |
| 115 | TRANSCODER_A = 0, |
| 116 | TRANSCODER_B, |
| 117 | TRANSCODER_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 118 | TRANSCODER_EDP, |
| 119 | I915_MAX_TRANSCODERS |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 120 | }; |
| 121 | #define transcoder_name(t) ((t) + 'A') |
| 122 | |
Damien Lespiau | 84139d1 | 2014-03-28 00:18:32 +0530 | [diff] [blame] | 123 | /* |
| 124 | * This is the maximum (across all platforms) number of planes (primary + |
| 125 | * sprites) that can be active at the same time on one pipe. |
| 126 | * |
| 127 | * This value doesn't count the cursor plane. |
| 128 | */ |
| 129 | #define I915_MAX_PLANES 3 |
| 130 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 131 | enum plane { |
| 132 | PLANE_A = 0, |
| 133 | PLANE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 134 | PLANE_C, |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 135 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 136 | #define plane_name(p) ((p) + 'A') |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 137 | |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 138 | #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A') |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 139 | |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 140 | enum port { |
| 141 | PORT_A = 0, |
| 142 | PORT_B, |
| 143 | PORT_C, |
| 144 | PORT_D, |
| 145 | PORT_E, |
| 146 | I915_MAX_PORTS |
| 147 | }; |
| 148 | #define port_name(p) ((p) + 'A') |
| 149 | |
Chon Ming Lee | a09cadd | 2014-04-09 13:28:14 +0300 | [diff] [blame] | 150 | #define I915_NUM_PHYS_VLV 2 |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 151 | |
| 152 | enum dpio_channel { |
| 153 | DPIO_CH0, |
| 154 | DPIO_CH1 |
| 155 | }; |
| 156 | |
| 157 | enum dpio_phy { |
| 158 | DPIO_PHY0, |
| 159 | DPIO_PHY1 |
| 160 | }; |
| 161 | |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 162 | enum intel_display_power_domain { |
| 163 | POWER_DOMAIN_PIPE_A, |
| 164 | POWER_DOMAIN_PIPE_B, |
| 165 | POWER_DOMAIN_PIPE_C, |
| 166 | POWER_DOMAIN_PIPE_A_PANEL_FITTER, |
| 167 | POWER_DOMAIN_PIPE_B_PANEL_FITTER, |
| 168 | POWER_DOMAIN_PIPE_C_PANEL_FITTER, |
| 169 | POWER_DOMAIN_TRANSCODER_A, |
| 170 | POWER_DOMAIN_TRANSCODER_B, |
| 171 | POWER_DOMAIN_TRANSCODER_C, |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 172 | POWER_DOMAIN_TRANSCODER_EDP, |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 173 | POWER_DOMAIN_PORT_DDI_A_2_LANES, |
| 174 | POWER_DOMAIN_PORT_DDI_A_4_LANES, |
| 175 | POWER_DOMAIN_PORT_DDI_B_2_LANES, |
| 176 | POWER_DOMAIN_PORT_DDI_B_4_LANES, |
| 177 | POWER_DOMAIN_PORT_DDI_C_2_LANES, |
| 178 | POWER_DOMAIN_PORT_DDI_C_4_LANES, |
| 179 | POWER_DOMAIN_PORT_DDI_D_2_LANES, |
| 180 | POWER_DOMAIN_PORT_DDI_D_4_LANES, |
| 181 | POWER_DOMAIN_PORT_DSI, |
| 182 | POWER_DOMAIN_PORT_CRT, |
| 183 | POWER_DOMAIN_PORT_OTHER, |
Ville Syrjälä | cdf8dd7 | 2013-09-16 17:38:30 +0300 | [diff] [blame] | 184 | POWER_DOMAIN_VGA, |
Imre Deak | fbeeaa2 | 2013-11-25 17:15:28 +0200 | [diff] [blame] | 185 | POWER_DOMAIN_AUDIO, |
Paulo Zanoni | bd2bb1b | 2014-07-04 11:27:38 -0300 | [diff] [blame] | 186 | POWER_DOMAIN_PLLS, |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 187 | POWER_DOMAIN_INIT, |
Imre Deak | bddc764 | 2013-10-16 17:25:49 +0300 | [diff] [blame] | 188 | |
| 189 | POWER_DOMAIN_NUM, |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 190 | }; |
| 191 | |
| 192 | #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A) |
| 193 | #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ |
| 194 | ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER) |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 195 | #define POWER_DOMAIN_TRANSCODER(tran) \ |
| 196 | ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \ |
| 197 | (tran) + POWER_DOMAIN_TRANSCODER_A) |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 198 | |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 199 | enum hpd_pin { |
| 200 | HPD_NONE = 0, |
| 201 | HPD_PORT_A = HPD_NONE, /* PORT_A is internal */ |
| 202 | HPD_TV = HPD_NONE, /* TV is known to be unreliable */ |
| 203 | HPD_CRT, |
| 204 | HPD_SDVO_B, |
| 205 | HPD_SDVO_C, |
| 206 | HPD_PORT_B, |
| 207 | HPD_PORT_C, |
| 208 | HPD_PORT_D, |
| 209 | HPD_NUM_PINS |
| 210 | }; |
| 211 | |
Chris Wilson | 2a2d548 | 2012-12-03 11:49:06 +0000 | [diff] [blame] | 212 | #define I915_GEM_GPU_DOMAINS \ |
| 213 | (I915_GEM_DOMAIN_RENDER | \ |
| 214 | I915_GEM_DOMAIN_SAMPLER | \ |
| 215 | I915_GEM_DOMAIN_COMMAND | \ |
| 216 | I915_GEM_DOMAIN_INSTRUCTION | \ |
| 217 | I915_GEM_DOMAIN_VERTEX) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 218 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 219 | #define for_each_pipe(__dev_priv, __p) \ |
| 220 | for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) |
Damien Lespiau | 2d025a5 | 2014-09-04 12:27:43 +0100 | [diff] [blame] | 221 | #define for_each_plane(pipe, p) \ |
| 222 | for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++) |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 223 | #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 224 | |
Damien Lespiau | d79b814 | 2014-05-13 23:32:23 +0100 | [diff] [blame] | 225 | #define for_each_crtc(dev, crtc) \ |
| 226 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 227 | |
Damien Lespiau | d063ae4 | 2014-05-13 23:32:21 +0100 | [diff] [blame] | 228 | #define for_each_intel_crtc(dev, intel_crtc) \ |
| 229 | list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) |
| 230 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 231 | #define for_each_intel_encoder(dev, intel_encoder) \ |
| 232 | list_for_each_entry(intel_encoder, \ |
| 233 | &(dev)->mode_config.encoder_list, \ |
| 234 | base.head) |
| 235 | |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 236 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ |
| 237 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ |
| 238 | if ((intel_encoder)->base.crtc == (__crtc)) |
| 239 | |
Jesse Barnes | 53f5e3c | 2014-02-07 12:48:15 -0800 | [diff] [blame] | 240 | #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \ |
| 241 | list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \ |
| 242 | if ((intel_connector)->base.encoder == (__encoder)) |
| 243 | |
Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 244 | #define for_each_power_domain(domain, mask) \ |
| 245 | for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \ |
| 246 | if ((1 << (domain)) & (mask)) |
| 247 | |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 248 | struct drm_i915_private; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 249 | struct i915_mm_struct; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 250 | struct i915_mmu_object; |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 251 | |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 252 | enum intel_dpll_id { |
| 253 | DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */ |
| 254 | /* real shared dpll ids must be >= 0 */ |
Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 255 | DPLL_ID_PCH_PLL_A = 0, |
| 256 | DPLL_ID_PCH_PLL_B = 1, |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 257 | /* hsw/bdw */ |
Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 258 | DPLL_ID_WRPLL1 = 0, |
| 259 | DPLL_ID_WRPLL2 = 1, |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 260 | /* skl */ |
| 261 | DPLL_ID_SKL_DPLL1 = 0, |
| 262 | DPLL_ID_SKL_DPLL2 = 1, |
| 263 | DPLL_ID_SKL_DPLL3 = 2, |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 264 | }; |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 265 | #define I915_NUM_PLLS 3 |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 266 | |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 267 | struct intel_dpll_hw_state { |
Damien Lespiau | dcfc355 | 2014-07-29 18:06:16 +0100 | [diff] [blame] | 268 | /* i9xx, pch plls */ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 269 | uint32_t dpll; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 270 | uint32_t dpll_md; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 271 | uint32_t fp0; |
| 272 | uint32_t fp1; |
Damien Lespiau | dcfc355 | 2014-07-29 18:06:16 +0100 | [diff] [blame] | 273 | |
| 274 | /* hsw, bdw */ |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 275 | uint32_t wrpll; |
Satheeshakrishna M | d1a2dc7 | 2014-11-13 14:55:18 +0000 | [diff] [blame] | 276 | |
| 277 | /* skl */ |
| 278 | /* |
| 279 | * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in |
| 280 | * lower part of crtl1 and they get shifted into position when writing |
| 281 | * the register. This allows us to easily compare the state to share |
| 282 | * the DPLL. |
| 283 | */ |
| 284 | uint32_t ctrl1; |
| 285 | /* HDMI only, 0 when used for DP */ |
| 286 | uint32_t cfgcr1, cfgcr2; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 287 | }; |
| 288 | |
Ander Conselvan de Oliveira | 3e369b7 | 2014-10-29 11:32:32 +0200 | [diff] [blame] | 289 | struct intel_shared_dpll_config { |
Ander Conselvan de Oliveira | 1e6f2dd | 2014-10-29 11:32:31 +0200 | [diff] [blame] | 290 | unsigned crtc_mask; /* mask of CRTCs sharing this PLL */ |
Ander Conselvan de Oliveira | 3e369b7 | 2014-10-29 11:32:32 +0200 | [diff] [blame] | 291 | struct intel_dpll_hw_state hw_state; |
| 292 | }; |
| 293 | |
| 294 | struct intel_shared_dpll { |
| 295 | struct intel_shared_dpll_config config; |
Ander Conselvan de Oliveira | 8bd31e6 | 2014-10-29 11:32:33 +0200 | [diff] [blame] | 296 | struct intel_shared_dpll_config *new_config; |
| 297 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | int active; /* count of number of active CRTCs (i.e. DPMS on) */ |
| 299 | bool on; /* is the PLL actually active? Disabled during modeset */ |
Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 300 | const char *name; |
| 301 | /* should match the index in the dev_priv->shared_dplls array */ |
| 302 | enum intel_dpll_id id; |
Daniel Vetter | 96f6128 | 2014-06-25 22:01:58 +0300 | [diff] [blame] | 303 | /* The mode_set hook is optional and should be used together with the |
| 304 | * intel_prepare_shared_dpll function. */ |
Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 305 | void (*mode_set)(struct drm_i915_private *dev_priv, |
| 306 | struct intel_shared_dpll *pll); |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 307 | void (*enable)(struct drm_i915_private *dev_priv, |
| 308 | struct intel_shared_dpll *pll); |
| 309 | void (*disable)(struct drm_i915_private *dev_priv, |
| 310 | struct intel_shared_dpll *pll); |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 311 | bool (*get_hw_state)(struct drm_i915_private *dev_priv, |
| 312 | struct intel_shared_dpll *pll, |
| 313 | struct intel_dpll_hw_state *hw_state); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 316 | #define SKL_DPLL0 0 |
| 317 | #define SKL_DPLL1 1 |
| 318 | #define SKL_DPLL2 2 |
| 319 | #define SKL_DPLL3 3 |
| 320 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 321 | /* Used by dp and fdi links */ |
| 322 | struct intel_link_m_n { |
| 323 | uint32_t tu; |
| 324 | uint32_t gmch_m; |
| 325 | uint32_t gmch_n; |
| 326 | uint32_t link_m; |
| 327 | uint32_t link_n; |
| 328 | }; |
| 329 | |
| 330 | void intel_link_compute_m_n(int bpp, int nlanes, |
| 331 | int pixel_clock, int link_clock, |
| 332 | struct intel_link_m_n *m_n); |
| 333 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | /* Interface history: |
| 335 | * |
| 336 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 337 | * 1.2: Add Power Management |
| 338 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 339 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 340 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 341 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 342 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | */ |
| 344 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 345 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | #define DRIVER_PATCHLEVEL 0 |
| 347 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 348 | #define WATCH_LISTS 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 349 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 350 | struct opregion_header; |
| 351 | struct opregion_acpi; |
| 352 | struct opregion_swsci; |
| 353 | struct opregion_asle; |
| 354 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 355 | struct intel_opregion { |
Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 356 | struct opregion_header __iomem *header; |
| 357 | struct opregion_acpi __iomem *acpi; |
| 358 | struct opregion_swsci __iomem *swsci; |
Jani Nikula | ebde53c | 2013-09-02 10:38:59 +0300 | [diff] [blame] | 359 | u32 swsci_gbda_sub_functions; |
| 360 | u32 swsci_sbcb_sub_functions; |
Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 361 | struct opregion_asle __iomem *asle; |
| 362 | void __iomem *vbt; |
Chris Wilson | 01fe9db | 2011-01-16 19:37:30 +0000 | [diff] [blame] | 363 | u32 __iomem *lid_state; |
Jani Nikula | 91a60f2 | 2013-10-31 18:55:48 +0200 | [diff] [blame] | 364 | struct work_struct asle_work; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 365 | }; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 366 | #define OPREGION_SIZE (8*1024) |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 367 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 368 | struct intel_overlay; |
| 369 | struct intel_overlay_error_state; |
| 370 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 371 | #define I915_FENCE_REG_NONE -1 |
Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 372 | #define I915_MAX_NUM_FENCES 32 |
| 373 | /* 32 fences + sign bit for FENCE_REG_NONE */ |
| 374 | #define I915_MAX_NUM_FENCE_BITS 6 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 375 | |
| 376 | struct drm_i915_fence_reg { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 377 | struct list_head lru_list; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 378 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 379 | int pin_count; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 380 | }; |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 381 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 382 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 383 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 384 | u8 dvo_port; |
| 385 | u8 slave_addr; |
| 386 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 387 | u8 i2c_pin; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 388 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 389 | }; |
| 390 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 391 | struct intel_display_error_state; |
| 392 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 393 | struct drm_i915_error_state { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 394 | struct kref ref; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 395 | struct timeval time; |
| 396 | |
Mika Kuoppala | cb38300 | 2014-02-25 17:11:25 +0200 | [diff] [blame] | 397 | char error_msg[128]; |
Mika Kuoppala | 48b031e | 2014-02-25 17:11:27 +0200 | [diff] [blame] | 398 | u32 reset_count; |
Mika Kuoppala | 62d5d69 | 2014-02-25 17:11:28 +0200 | [diff] [blame] | 399 | u32 suspend_count; |
Mika Kuoppala | cb38300 | 2014-02-25 17:11:25 +0200 | [diff] [blame] | 400 | |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 401 | /* Generic register state */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 402 | u32 eir; |
| 403 | u32 pgtbl_er; |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 404 | u32 ier; |
Rodrigo Vivi | 885ea5a | 2014-08-05 10:07:13 -0700 | [diff] [blame] | 405 | u32 gtier[4]; |
Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 406 | u32 ccid; |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 407 | u32 derrmr; |
| 408 | u32 forcewake; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 409 | u32 error; /* gen6+ */ |
| 410 | u32 err_int; /* gen7 */ |
| 411 | u32 done_reg; |
Ben Widawsky | 91ec5d1 | 2014-01-30 00:19:39 -0800 | [diff] [blame] | 412 | u32 gac_eco; |
| 413 | u32 gam_ecochk; |
| 414 | u32 gab_ctl; |
| 415 | u32 gfx_mode; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 416 | u32 extra_instdone[I915_NUM_INSTDONE_REG]; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 417 | u64 fence[I915_MAX_NUM_FENCES]; |
| 418 | struct intel_overlay_error_state *overlay; |
| 419 | struct intel_display_error_state *display; |
Ben Widawsky | 0ca36d7 | 2014-06-30 09:53:41 -0700 | [diff] [blame] | 420 | struct drm_i915_error_object *semaphore_obj; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 421 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 422 | struct drm_i915_error_ring { |
Chris Wilson | 372fbb8 | 2014-01-27 13:52:34 +0000 | [diff] [blame] | 423 | bool valid; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 424 | /* Software tracked state */ |
| 425 | bool waiting; |
| 426 | int hangcheck_score; |
| 427 | enum intel_ring_hangcheck_action hangcheck_action; |
| 428 | int num_requests; |
| 429 | |
| 430 | /* our own tracking of ring head and tail */ |
| 431 | u32 cpu_ring_head; |
| 432 | u32 cpu_ring_tail; |
| 433 | |
| 434 | u32 semaphore_seqno[I915_NUM_RINGS - 1]; |
| 435 | |
| 436 | /* Register state */ |
| 437 | u32 tail; |
| 438 | u32 head; |
| 439 | u32 ctl; |
| 440 | u32 hws; |
| 441 | u32 ipeir; |
| 442 | u32 ipehr; |
| 443 | u32 instdone; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 444 | u32 bbstate; |
| 445 | u32 instpm; |
| 446 | u32 instps; |
| 447 | u32 seqno; |
| 448 | u64 bbaddr; |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 449 | u64 acthd; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 450 | u32 fault_reg; |
Ben Widawsky | 13ffadd | 2014-04-01 16:31:07 -0700 | [diff] [blame] | 451 | u64 faddr; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 452 | u32 rc_psmi; /* sleep state */ |
| 453 | u32 semaphore_mboxes[I915_NUM_RINGS - 1]; |
| 454 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 455 | struct drm_i915_error_object { |
| 456 | int page_count; |
| 457 | u32 gtt_offset; |
| 458 | u32 *pages[0]; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 459 | } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 460 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 461 | struct drm_i915_error_request { |
| 462 | long jiffies; |
| 463 | u32 seqno; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 464 | u32 tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 465 | } *requests; |
Ben Widawsky | 6c7a01e | 2014-01-30 00:19:40 -0800 | [diff] [blame] | 466 | |
| 467 | struct { |
| 468 | u32 gfx_mode; |
| 469 | union { |
| 470 | u64 pdp[4]; |
| 471 | u32 pp_dir_base; |
| 472 | }; |
| 473 | } vm_info; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 474 | |
| 475 | pid_t pid; |
| 476 | char comm[TASK_COMM_LEN]; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 477 | } ring[I915_NUM_RINGS]; |
Chris Wilson | 3a44873 | 2014-08-12 20:05:47 +0100 | [diff] [blame] | 478 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 479 | struct drm_i915_error_buffer { |
Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 480 | u32 size; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 481 | u32 name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 482 | u32 rseqno, wseqno; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 483 | u32 gtt_offset; |
| 484 | u32 read_domains; |
| 485 | u32 write_domain; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 486 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 487 | s32 pinned:2; |
| 488 | u32 tiling:2; |
| 489 | u32 dirty:1; |
| 490 | u32 purgeable:1; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 491 | u32 userptr:1; |
Daniel Vetter | 5d1333f | 2012-02-16 11:03:29 +0100 | [diff] [blame] | 492 | s32 ring:4; |
Chris Wilson | f56383c | 2013-09-25 10:23:19 +0100 | [diff] [blame] | 493 | u32 cache_level:3; |
Ben Widawsky | 95f5301 | 2013-07-31 17:00:15 -0700 | [diff] [blame] | 494 | } **active_bo, **pinned_bo; |
Ben Widawsky | 6c7a01e | 2014-01-30 00:19:40 -0800 | [diff] [blame] | 495 | |
Ben Widawsky | 95f5301 | 2013-07-31 17:00:15 -0700 | [diff] [blame] | 496 | u32 *active_bo_count, *pinned_bo_count; |
Chris Wilson | 3a44873 | 2014-08-12 20:05:47 +0100 | [diff] [blame] | 497 | u32 vm_count; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 498 | }; |
| 499 | |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 500 | struct intel_connector; |
Jani Nikula | 820d2d7 | 2014-10-27 16:26:47 +0200 | [diff] [blame] | 501 | struct intel_encoder; |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 502 | struct intel_crtc_state; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 503 | struct intel_plane_config; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 504 | struct intel_crtc; |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 505 | struct intel_limit; |
| 506 | struct dpll; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 507 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 508 | struct drm_i915_display_funcs { |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 509 | bool (*fbc_enabled)(struct drm_device *dev); |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 510 | void (*enable_fbc)(struct drm_crtc *crtc); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 511 | void (*disable_fbc)(struct drm_device *dev); |
| 512 | int (*get_display_clock_speed)(struct drm_device *dev); |
| 513 | int (*get_fifo_size)(struct drm_device *dev, int plane); |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 514 | /** |
| 515 | * find_dpll() - Find the best values for the PLL |
| 516 | * @limit: limits for the PLL |
| 517 | * @crtc: current CRTC |
| 518 | * @target: target frequency in kHz |
| 519 | * @refclk: reference clock frequency in kHz |
| 520 | * @match_clock: if provided, @best_clock P divider must |
| 521 | * match the P divider from @match_clock |
| 522 | * used for LVDS downclocking |
| 523 | * @best_clock: best PLL values found |
| 524 | * |
| 525 | * Returns true on success, false on failure. |
| 526 | */ |
| 527 | bool (*find_dpll)(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 528 | struct intel_crtc *crtc, |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 529 | int target, int refclk, |
| 530 | struct dpll *match_clock, |
| 531 | struct dpll *best_clock); |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 532 | void (*update_wm)(struct drm_crtc *crtc); |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 533 | void (*update_sprite_wm)(struct drm_plane *plane, |
| 534 | struct drm_crtc *crtc, |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 535 | uint32_t sprite_width, uint32_t sprite_height, |
| 536 | int pixel_size, bool enable, bool scaled); |
Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 537 | void (*modeset_global_resources)(struct drm_device *dev); |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 538 | /* Returns the active state of the crtc, and if the crtc is active, |
| 539 | * fills out the pipe-config with the hw state. */ |
| 540 | bool (*get_pipe_config)(struct intel_crtc *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 541 | struct intel_crtc_state *); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 542 | void (*get_plane_config)(struct intel_crtc *, |
| 543 | struct intel_plane_config *); |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 544 | int (*crtc_compute_clock)(struct intel_crtc *crtc, |
| 545 | struct intel_crtc_state *crtc_state); |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 546 | void (*crtc_enable)(struct drm_crtc *crtc); |
| 547 | void (*crtc_disable)(struct drm_crtc *crtc); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 548 | void (*off)(struct drm_crtc *crtc); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 549 | void (*audio_codec_enable)(struct drm_connector *connector, |
| 550 | struct intel_encoder *encoder, |
| 551 | struct drm_display_mode *mode); |
| 552 | void (*audio_codec_disable)(struct intel_encoder *encoder); |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 553 | void (*fdi_link_train)(struct drm_crtc *crtc); |
Jesse Barnes | 6067aae | 2011-04-28 15:04:31 -0700 | [diff] [blame] | 554 | void (*init_clock_gating)(struct drm_device *dev); |
Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 555 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, |
| 556 | struct drm_framebuffer *fb, |
Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 557 | struct drm_i915_gem_object *obj, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 558 | struct intel_engine_cs *ring, |
Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 559 | uint32_t flags); |
Daniel Vetter | 29b9bde | 2014-04-24 23:55:01 +0200 | [diff] [blame] | 560 | void (*update_primary_plane)(struct drm_crtc *crtc, |
| 561 | struct drm_framebuffer *fb, |
| 562 | int x, int y); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 563 | void (*hpd_irq_setup)(struct drm_device *dev); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 564 | /* clock updates for mode set */ |
| 565 | /* cursor updates */ |
| 566 | /* render clock increase/decrease */ |
| 567 | /* display clock increase/decrease */ |
| 568 | /* pll clock increase/decrease */ |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 569 | |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 570 | int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe); |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 571 | uint32_t (*get_backlight)(struct intel_connector *connector); |
| 572 | void (*set_backlight)(struct intel_connector *connector, |
| 573 | uint32_t level); |
| 574 | void (*disable_backlight)(struct intel_connector *connector); |
| 575 | void (*enable_backlight)(struct intel_connector *connector); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 576 | }; |
| 577 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 578 | struct intel_uncore_funcs { |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 579 | void (*force_wake_get)(struct drm_i915_private *dev_priv, |
| 580 | int fw_engine); |
| 581 | void (*force_wake_put)(struct drm_i915_private *dev_priv, |
| 582 | int fw_engine); |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 583 | |
| 584 | uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 585 | uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 586 | uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 587 | uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 588 | |
| 589 | void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset, |
| 590 | uint8_t val, bool trace); |
| 591 | void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset, |
| 592 | uint16_t val, bool trace); |
| 593 | void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset, |
| 594 | uint32_t val, bool trace); |
| 595 | void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset, |
| 596 | uint64_t val, bool trace); |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 597 | }; |
| 598 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 599 | enum { |
| 600 | FW_DOMAIN_ID_RENDER = 0, |
| 601 | FW_DOMAIN_ID_BLITTER, |
| 602 | FW_DOMAIN_ID_MEDIA, |
| 603 | |
| 604 | FW_DOMAIN_ID_COUNT |
| 605 | }; |
| 606 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 607 | struct intel_uncore { |
| 608 | spinlock_t lock; /** lock is also taken in irq contexts. */ |
| 609 | |
| 610 | struct intel_uncore_funcs funcs; |
| 611 | |
| 612 | unsigned fifo_count; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 613 | unsigned fw_domains; |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 614 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 615 | struct intel_uncore_forcewake_domain { |
| 616 | struct drm_i915_private *i915; |
| 617 | int id; |
| 618 | unsigned wake_count; |
| 619 | struct timer_list timer; |
Mika Kuoppala | 05a2fb1 | 2015-01-19 16:20:43 +0200 | [diff] [blame^] | 620 | u32 reg_set; |
| 621 | u32 val_set; |
| 622 | u32 val_clear; |
| 623 | u32 reg_ack; |
| 624 | u32 reg_post; |
| 625 | u32 val_reset; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 626 | } fw_domain[FW_DOMAIN_ID_COUNT]; |
| 627 | #define FORCEWAKE_RENDER (1 << FW_DOMAIN_ID_RENDER) |
| 628 | #define FORCEWAKE_BLITTER (1 << FW_DOMAIN_ID_BLITTER) |
| 629 | #define FORCEWAKE_MEDIA (1 << FW_DOMAIN_ID_MEDIA) |
| 630 | #define FORCEWAKE_ALL (FORCEWAKE_RENDER | \ |
| 631 | FORCEWAKE_BLITTER | \ |
| 632 | FORCEWAKE_MEDIA) |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 633 | }; |
| 634 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 635 | /* Iterate over initialised fw domains */ |
| 636 | #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \ |
| 637 | for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \ |
| 638 | (i__) < FW_DOMAIN_ID_COUNT; \ |
| 639 | (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \ |
| 640 | if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__))) |
| 641 | |
| 642 | #define for_each_fw_domain(domain__, dev_priv__, i__) \ |
| 643 | for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__) |
| 644 | |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 645 | #define DEV_INFO_FOR_EACH_FLAG(func, sep) \ |
| 646 | func(is_mobile) sep \ |
| 647 | func(is_i85x) sep \ |
| 648 | func(is_i915g) sep \ |
| 649 | func(is_i945gm) sep \ |
| 650 | func(is_g33) sep \ |
| 651 | func(need_gfx_hws) sep \ |
| 652 | func(is_g4x) sep \ |
| 653 | func(is_pineview) sep \ |
| 654 | func(is_broadwater) sep \ |
| 655 | func(is_crestline) sep \ |
| 656 | func(is_ivybridge) sep \ |
| 657 | func(is_valleyview) sep \ |
| 658 | func(is_haswell) sep \ |
Satheeshakrishna M | 7201c0b | 2014-04-02 11:24:50 +0530 | [diff] [blame] | 659 | func(is_skylake) sep \ |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 660 | func(is_preliminary) sep \ |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 661 | func(has_fbc) sep \ |
| 662 | func(has_pipe_cxsr) sep \ |
| 663 | func(has_hotplug) sep \ |
| 664 | func(cursor_needs_physical) sep \ |
| 665 | func(has_overlay) sep \ |
| 666 | func(overlay_needs_physical) sep \ |
| 667 | func(supports_tv) sep \ |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 668 | func(has_llc) sep \ |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 669 | func(has_ddi) sep \ |
| 670 | func(has_fpga_dbg) |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 671 | |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 672 | #define DEFINE_FLAG(name) u8 name:1 |
| 673 | #define SEP_SEMICOLON ; |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 674 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 675 | struct intel_device_info { |
Ville Syrjälä | 10fce67 | 2013-01-24 15:29:28 +0200 | [diff] [blame] | 676 | u32 display_mmio_offset; |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 677 | u16 device_id; |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 678 | u8 num_pipes:3; |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 679 | u8 num_sprites[I915_MAX_PIPES]; |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 680 | u8 gen; |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 681 | u8 ring_mask; /* Rings supported by the HW */ |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 682 | DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON); |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 683 | /* Register offsets for the various display pipes and transcoders */ |
| 684 | int pipe_offsets[I915_MAX_TRANSCODERS]; |
| 685 | int trans_offsets[I915_MAX_TRANSCODERS]; |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 686 | int palette_offsets[I915_MAX_PIPES]; |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 687 | int cursor_offsets[I915_MAX_PIPES]; |
Deepak S | 693d11c | 2015-01-16 20:42:16 +0530 | [diff] [blame] | 688 | unsigned int eu_total; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 689 | }; |
| 690 | |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 691 | #undef DEFINE_FLAG |
| 692 | #undef SEP_SEMICOLON |
| 693 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 694 | enum i915_cache_level { |
| 695 | I915_CACHE_NONE = 0, |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 696 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ |
| 697 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc |
| 698 | caches, eg sampler/render caches, and the |
| 699 | large Last-Level-Cache. LLC is coherent with |
| 700 | the CPU, but L3 is only visible to the GPU. */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 701 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 702 | }; |
| 703 | |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 704 | struct i915_ctx_hang_stats { |
| 705 | /* This context had batch pending when hang was declared */ |
| 706 | unsigned batch_pending; |
| 707 | |
| 708 | /* This context had batch active when hang was declared */ |
| 709 | unsigned batch_active; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 710 | |
| 711 | /* Time when this context was last blamed for a GPU reset */ |
| 712 | unsigned long guilty_ts; |
| 713 | |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 714 | /* If the contexts causes a second GPU hang within this time, |
| 715 | * it is permanently banned from submitting any more work. |
| 716 | */ |
| 717 | unsigned long ban_period_seconds; |
| 718 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 719 | /* This context is banned to submit more work */ |
| 720 | bool banned; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 721 | }; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 722 | |
| 723 | /* This must match up with the value previously used for execbuf2.rsvd1. */ |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 724 | #define DEFAULT_CONTEXT_HANDLE 0 |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 725 | /** |
| 726 | * struct intel_context - as the name implies, represents a context. |
| 727 | * @ref: reference count. |
| 728 | * @user_handle: userspace tracking identity for this context. |
| 729 | * @remap_slice: l3 row remapping information. |
| 730 | * @file_priv: filp associated with this context (NULL for global default |
| 731 | * context). |
| 732 | * @hang_stats: information about the role of this context in possible GPU |
| 733 | * hangs. |
| 734 | * @vm: virtual memory space used by this context. |
| 735 | * @legacy_hw_ctx: render context backing object and whether it is correctly |
| 736 | * initialized (legacy ring submission mechanism only). |
| 737 | * @link: link in the global list of contexts. |
| 738 | * |
| 739 | * Contexts are memory images used by the hardware to store copies of their |
| 740 | * internal state. |
| 741 | */ |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 742 | struct intel_context { |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 743 | struct kref ref; |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 744 | int user_handle; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 745 | uint8_t remap_slice; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 746 | struct drm_i915_file_private *file_priv; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 747 | struct i915_ctx_hang_stats hang_stats; |
Daniel Vetter | ae6c4806 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 748 | struct i915_hw_ppgtt *ppgtt; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 749 | |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 750 | /* Legacy ring buffer submission */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 751 | struct { |
| 752 | struct drm_i915_gem_object *rcs_state; |
| 753 | bool initialized; |
| 754 | } legacy_hw_ctx; |
| 755 | |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 756 | /* Execlists */ |
Oscar Mateo | 564ddb2 | 2014-08-21 11:40:54 +0100 | [diff] [blame] | 757 | bool rcs_initialized; |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 758 | struct { |
| 759 | struct drm_i915_gem_object *state; |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 760 | struct intel_ringbuffer *ringbuf; |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 761 | int unpin_count; |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 762 | } engine[I915_NUM_RINGS]; |
| 763 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 764 | struct list_head link; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 765 | }; |
| 766 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 767 | struct i915_fbc { |
| 768 | unsigned long size; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 769 | unsigned threshold; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 770 | unsigned int fb_id; |
| 771 | enum plane plane; |
| 772 | int y; |
| 773 | |
Ben Widawsky | c421388 | 2014-06-19 12:06:10 -0700 | [diff] [blame] | 774 | struct drm_mm_node compressed_fb; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 775 | struct drm_mm_node *compressed_llb; |
| 776 | |
Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 777 | bool false_color; |
| 778 | |
Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 779 | /* Tracks whether the HW is actually enabled, not whether the feature is |
| 780 | * possible. */ |
| 781 | bool enabled; |
| 782 | |
Rodrigo Vivi | 1d73c2a | 2014-09-24 19:50:59 -0400 | [diff] [blame] | 783 | /* On gen8 some rings cannont perform fbc clean operation so for now |
| 784 | * we are doing this on SW with mmio. |
| 785 | * This variable works in the opposite information direction |
| 786 | * of ring->fbc_dirty telling software on frontbuffer tracking |
| 787 | * to perform the cache clean on sw side. |
| 788 | */ |
| 789 | bool need_sw_cache_clean; |
| 790 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 791 | struct intel_fbc_work { |
| 792 | struct delayed_work work; |
| 793 | struct drm_crtc *crtc; |
| 794 | struct drm_framebuffer *fb; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 795 | } *fbc_work; |
| 796 | |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 797 | enum no_fbc_reason { |
| 798 | FBC_OK, /* FBC is enabled */ |
| 799 | FBC_UNSUPPORTED, /* FBC is not supported by this chipset */ |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 800 | FBC_NO_OUTPUT, /* no outputs enabled to compress */ |
| 801 | FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */ |
| 802 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ |
| 803 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ |
| 804 | FBC_BAD_PLANE, /* fbc not supported on plane */ |
| 805 | FBC_NOT_TILED, /* buffer not tiled */ |
| 806 | FBC_MULTIPLE_PIPES, /* more than one pipe active */ |
| 807 | FBC_MODULE_PARAM, |
| 808 | FBC_CHIP_DEFAULT, /* disabled by default on this chip */ |
| 809 | } no_fbc_reason; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 810 | }; |
| 811 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 812 | /** |
| 813 | * HIGH_RR is the highest eDP panel refresh rate read from EDID |
| 814 | * LOW_RR is the lowest eDP panel refresh rate found from EDID |
| 815 | * parsing for same resolution. |
| 816 | */ |
| 817 | enum drrs_refresh_rate_type { |
| 818 | DRRS_HIGH_RR, |
| 819 | DRRS_LOW_RR, |
| 820 | DRRS_MAX_RR, /* RR count */ |
| 821 | }; |
| 822 | |
| 823 | enum drrs_support_type { |
| 824 | DRRS_NOT_SUPPORTED = 0, |
| 825 | STATIC_DRRS_SUPPORT = 1, |
| 826 | SEAMLESS_DRRS_SUPPORT = 2 |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 827 | }; |
| 828 | |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 829 | struct intel_dp; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 830 | struct i915_drrs { |
| 831 | struct mutex mutex; |
| 832 | struct delayed_work work; |
| 833 | struct intel_dp *dp; |
| 834 | unsigned busy_frontbuffer_bits; |
| 835 | enum drrs_refresh_rate_type refresh_rate_type; |
| 836 | enum drrs_support_type type; |
| 837 | }; |
| 838 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 839 | struct i915_psr { |
Daniel Vetter | f0355c4 | 2014-07-11 10:30:15 -0700 | [diff] [blame] | 840 | struct mutex lock; |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 841 | bool sink_support; |
| 842 | bool source_ok; |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 843 | struct intel_dp *enabled; |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 844 | bool active; |
| 845 | struct delayed_work work; |
Daniel Vetter | 9ca1530 | 2014-07-11 10:30:16 -0700 | [diff] [blame] | 846 | unsigned busy_frontbuffer_bits; |
Rodrigo Vivi | 0243f7b | 2015-01-12 10:14:32 -0800 | [diff] [blame] | 847 | bool link_standby; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 848 | }; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 849 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 850 | enum intel_pch { |
Paulo Zanoni | f035083 | 2012-07-03 18:48:16 -0300 | [diff] [blame] | 851 | PCH_NONE = 0, /* No PCH present */ |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 852 | PCH_IBX, /* Ibexpeak PCH */ |
| 853 | PCH_CPT, /* Cougarpoint PCH */ |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 854 | PCH_LPT, /* Lynxpoint PCH */ |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 855 | PCH_SPT, /* Sunrisepoint PCH */ |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 856 | PCH_NOP, |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 857 | }; |
| 858 | |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 859 | enum intel_sbi_destination { |
| 860 | SBI_ICLK, |
| 861 | SBI_MPHY, |
| 862 | }; |
| 863 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 864 | #define QUIRK_PIPEA_FORCE (1<<0) |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 865 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 866 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 867 | #define QUIRK_BACKLIGHT_PRESENT (1<<3) |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 868 | #define QUIRK_PIPEB_FORCE (1<<4) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 869 | #define QUIRK_PIN_SWIZZLED_PAGES (1<<5) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 870 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 871 | struct intel_fbdev; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 872 | struct intel_fbc_work; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 873 | |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 874 | struct intel_gmbus { |
| 875 | struct i2c_adapter adapter; |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 876 | u32 force_bit; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 877 | u32 reg0; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 878 | u32 gpio_reg; |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 879 | struct i2c_algo_bit_data bit_algo; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 880 | struct drm_i915_private *dev_priv; |
| 881 | }; |
| 882 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 883 | struct i915_suspend_saved_registers { |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 884 | u8 saveLBB; |
| 885 | u32 saveDSPACNTR; |
| 886 | u32 saveDSPBCNTR; |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 887 | u32 saveDSPARB; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 888 | u32 savePIPEACONF; |
| 889 | u32 savePIPEBCONF; |
| 890 | u32 savePIPEASRC; |
| 891 | u32 savePIPEBSRC; |
| 892 | u32 saveFPA0; |
| 893 | u32 saveFPA1; |
| 894 | u32 saveDPLL_A; |
| 895 | u32 saveDPLL_A_MD; |
| 896 | u32 saveHTOTAL_A; |
| 897 | u32 saveHBLANK_A; |
| 898 | u32 saveHSYNC_A; |
| 899 | u32 saveVTOTAL_A; |
| 900 | u32 saveVBLANK_A; |
| 901 | u32 saveVSYNC_A; |
| 902 | u32 saveBCLRPAT_A; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 903 | u32 saveTRANSACONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 904 | u32 saveTRANS_HTOTAL_A; |
| 905 | u32 saveTRANS_HBLANK_A; |
| 906 | u32 saveTRANS_HSYNC_A; |
| 907 | u32 saveTRANS_VTOTAL_A; |
| 908 | u32 saveTRANS_VBLANK_A; |
| 909 | u32 saveTRANS_VSYNC_A; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 910 | u32 savePIPEASTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 911 | u32 saveDSPASTRIDE; |
| 912 | u32 saveDSPASIZE; |
| 913 | u32 saveDSPAPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 914 | u32 saveDSPAADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 915 | u32 saveDSPASURF; |
| 916 | u32 saveDSPATILEOFF; |
| 917 | u32 savePFIT_PGM_RATIOS; |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 918 | u32 saveBLC_HIST_CTL; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 919 | u32 saveBLC_PWM_CTL; |
| 920 | u32 saveBLC_PWM_CTL2; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 921 | u32 saveBLC_CPU_PWM_CTL; |
| 922 | u32 saveBLC_CPU_PWM_CTL2; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 923 | u32 saveFPB0; |
| 924 | u32 saveFPB1; |
| 925 | u32 saveDPLL_B; |
| 926 | u32 saveDPLL_B_MD; |
| 927 | u32 saveHTOTAL_B; |
| 928 | u32 saveHBLANK_B; |
| 929 | u32 saveHSYNC_B; |
| 930 | u32 saveVTOTAL_B; |
| 931 | u32 saveVBLANK_B; |
| 932 | u32 saveVSYNC_B; |
| 933 | u32 saveBCLRPAT_B; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 934 | u32 saveTRANSBCONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 935 | u32 saveTRANS_HTOTAL_B; |
| 936 | u32 saveTRANS_HBLANK_B; |
| 937 | u32 saveTRANS_HSYNC_B; |
| 938 | u32 saveTRANS_VTOTAL_B; |
| 939 | u32 saveTRANS_VBLANK_B; |
| 940 | u32 saveTRANS_VSYNC_B; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 941 | u32 savePIPEBSTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 942 | u32 saveDSPBSTRIDE; |
| 943 | u32 saveDSPBSIZE; |
| 944 | u32 saveDSPBPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 945 | u32 saveDSPBADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 946 | u32 saveDSPBSURF; |
| 947 | u32 saveDSPBTILEOFF; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 948 | u32 saveVGA0; |
| 949 | u32 saveVGA1; |
| 950 | u32 saveVGA_PD; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 951 | u32 saveVGACNTRL; |
| 952 | u32 saveADPA; |
| 953 | u32 saveLVDS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 954 | u32 savePP_ON_DELAYS; |
| 955 | u32 savePP_OFF_DELAYS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 956 | u32 saveDVOA; |
| 957 | u32 saveDVOB; |
| 958 | u32 saveDVOC; |
| 959 | u32 savePP_ON; |
| 960 | u32 savePP_OFF; |
| 961 | u32 savePP_CONTROL; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 962 | u32 savePP_DIVISOR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 963 | u32 savePFIT_CONTROL; |
| 964 | u32 save_palette_a[256]; |
| 965 | u32 save_palette_b[256]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 966 | u32 saveFBC_CONTROL; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 967 | u32 saveIER; |
| 968 | u32 saveIIR; |
| 969 | u32 saveIMR; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 970 | u32 saveDEIER; |
| 971 | u32 saveDEIMR; |
| 972 | u32 saveGTIER; |
| 973 | u32 saveGTIMR; |
| 974 | u32 saveFDI_RXA_IMR; |
| 975 | u32 saveFDI_RXB_IMR; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 976 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 977 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 978 | u32 saveSWF0[16]; |
| 979 | u32 saveSWF1[16]; |
| 980 | u32 saveSWF2[3]; |
| 981 | u8 saveMSR; |
| 982 | u8 saveSR[8]; |
Jesse Barnes | 123f794 | 2008-02-07 11:15:20 -0800 | [diff] [blame] | 983 | u8 saveGR[25]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 984 | u8 saveAR_INDEX; |
Jesse Barnes | a59e122a | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 985 | u8 saveAR[21]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 986 | u8 saveDACMASK; |
Jesse Barnes | a59e122a | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 987 | u8 saveCR[37]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 988 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; |
Eric Anholt | 1fd1c62 | 2009-06-03 07:26:58 +0000 | [diff] [blame] | 989 | u32 saveCURACNTR; |
| 990 | u32 saveCURAPOS; |
| 991 | u32 saveCURABASE; |
| 992 | u32 saveCURBCNTR; |
| 993 | u32 saveCURBPOS; |
| 994 | u32 saveCURBBASE; |
| 995 | u32 saveCURSIZE; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 996 | u32 saveDP_B; |
| 997 | u32 saveDP_C; |
| 998 | u32 saveDP_D; |
| 999 | u32 savePIPEA_GMCH_DATA_M; |
| 1000 | u32 savePIPEB_GMCH_DATA_M; |
| 1001 | u32 savePIPEA_GMCH_DATA_N; |
| 1002 | u32 savePIPEB_GMCH_DATA_N; |
| 1003 | u32 savePIPEA_DP_LINK_M; |
| 1004 | u32 savePIPEB_DP_LINK_M; |
| 1005 | u32 savePIPEA_DP_LINK_N; |
| 1006 | u32 savePIPEB_DP_LINK_N; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 1007 | u32 saveFDI_RXA_CTL; |
| 1008 | u32 saveFDI_TXA_CTL; |
| 1009 | u32 saveFDI_RXB_CTL; |
| 1010 | u32 saveFDI_TXB_CTL; |
| 1011 | u32 savePFA_CTL_1; |
| 1012 | u32 savePFB_CTL_1; |
| 1013 | u32 savePFA_WIN_SZ; |
| 1014 | u32 savePFB_WIN_SZ; |
| 1015 | u32 savePFA_WIN_POS; |
| 1016 | u32 savePFB_WIN_POS; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 1017 | u32 savePCH_DREF_CONTROL; |
| 1018 | u32 saveDISP_ARB_CTL; |
| 1019 | u32 savePIPEA_DATA_M1; |
| 1020 | u32 savePIPEA_DATA_N1; |
| 1021 | u32 savePIPEA_LINK_M1; |
| 1022 | u32 savePIPEA_LINK_N1; |
| 1023 | u32 savePIPEB_DATA_M1; |
| 1024 | u32 savePIPEB_DATA_N1; |
| 1025 | u32 savePIPEB_LINK_M1; |
| 1026 | u32 savePIPEB_LINK_N1; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 1027 | u32 saveMCHBAR_RENDER_STANDBY; |
Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 1028 | u32 savePCH_PORT_HOTPLUG; |
Jesse Barnes | 9f49c37 | 2014-12-10 12:16:05 -0800 | [diff] [blame] | 1029 | u16 saveGCDGMBUS; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1030 | }; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1031 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1032 | struct vlv_s0ix_state { |
| 1033 | /* GAM */ |
| 1034 | u32 wr_watermark; |
| 1035 | u32 gfx_prio_ctrl; |
| 1036 | u32 arb_mode; |
| 1037 | u32 gfx_pend_tlb0; |
| 1038 | u32 gfx_pend_tlb1; |
| 1039 | u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM]; |
| 1040 | u32 media_max_req_count; |
| 1041 | u32 gfx_max_req_count; |
| 1042 | u32 render_hwsp; |
| 1043 | u32 ecochk; |
| 1044 | u32 bsd_hwsp; |
| 1045 | u32 blt_hwsp; |
| 1046 | u32 tlb_rd_addr; |
| 1047 | |
| 1048 | /* MBC */ |
| 1049 | u32 g3dctl; |
| 1050 | u32 gsckgctl; |
| 1051 | u32 mbctl; |
| 1052 | |
| 1053 | /* GCP */ |
| 1054 | u32 ucgctl1; |
| 1055 | u32 ucgctl3; |
| 1056 | u32 rcgctl1; |
| 1057 | u32 rcgctl2; |
| 1058 | u32 rstctl; |
| 1059 | u32 misccpctl; |
| 1060 | |
| 1061 | /* GPM */ |
| 1062 | u32 gfxpause; |
| 1063 | u32 rpdeuhwtc; |
| 1064 | u32 rpdeuc; |
| 1065 | u32 ecobus; |
| 1066 | u32 pwrdwnupctl; |
| 1067 | u32 rp_down_timeout; |
| 1068 | u32 rp_deucsw; |
| 1069 | u32 rcubmabdtmr; |
| 1070 | u32 rcedata; |
| 1071 | u32 spare2gh; |
| 1072 | |
| 1073 | /* Display 1 CZ domain */ |
| 1074 | u32 gt_imr; |
| 1075 | u32 gt_ier; |
| 1076 | u32 pm_imr; |
| 1077 | u32 pm_ier; |
| 1078 | u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM]; |
| 1079 | |
| 1080 | /* GT SA CZ domain */ |
| 1081 | u32 tilectl; |
| 1082 | u32 gt_fifoctl; |
| 1083 | u32 gtlc_wake_ctrl; |
| 1084 | u32 gtlc_survive; |
| 1085 | u32 pmwgicz; |
| 1086 | |
| 1087 | /* Display 2 CZ domain */ |
| 1088 | u32 gu_ctl0; |
| 1089 | u32 gu_ctl1; |
| 1090 | u32 clock_gate_dis2; |
| 1091 | }; |
| 1092 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1093 | struct intel_rps_ei { |
| 1094 | u32 cz_clock; |
| 1095 | u32 render_c0; |
| 1096 | u32 media_c0; |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 1097 | }; |
| 1098 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1099 | struct intel_gen6_power_mgmt { |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1100 | /* |
| 1101 | * work, interrupts_enabled and pm_iir are protected by |
| 1102 | * dev_priv->irq_lock |
| 1103 | */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1104 | struct work_struct work; |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1105 | bool interrupts_enabled; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1106 | u32 pm_iir; |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1107 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 1108 | /* Frequencies are stored in potentially platform dependent multiples. |
| 1109 | * In other words, *_freq needs to be multiplied by X to be interesting. |
| 1110 | * Soft limits are those which are used for the dynamic reclocking done |
| 1111 | * by the driver (raise frequencies under heavy loads, and lower for |
| 1112 | * lighter loads). Hard limits are those imposed by the hardware. |
| 1113 | * |
| 1114 | * A distinction is made for overclocking, which is never enabled by |
| 1115 | * default, and is considered to be above the hard limit if it's |
| 1116 | * possible at all. |
| 1117 | */ |
| 1118 | u8 cur_freq; /* Current frequency (cached, may not == HW) */ |
| 1119 | u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */ |
| 1120 | u8 max_freq_softlimit; /* Max frequency permitted by the driver */ |
| 1121 | u8 max_freq; /* Maximum frequency, RP0 if not overclocking */ |
| 1122 | u8 min_freq; /* AKA RPn. Minimum frequency */ |
| 1123 | u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */ |
| 1124 | u8 rp1_freq; /* "less than" RP0 power/freqency */ |
| 1125 | u8 rp0_freq; /* Non-overclocked max frequency. */ |
Deepak S | 67c3bf6 | 2014-07-10 13:16:24 +0530 | [diff] [blame] | 1126 | u32 cz_freq; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1127 | |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 1128 | u32 ei_interrupt_count; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1129 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 1130 | int last_adj; |
| 1131 | enum { LOW_POWER, BETWEEN, HIGH_POWER } power; |
| 1132 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 1133 | bool enabled; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1134 | struct delayed_work delayed_resume_work; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1135 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1136 | /* manual wa residency calculations */ |
| 1137 | struct intel_rps_ei up_ei, down_ei; |
| 1138 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1139 | /* |
| 1140 | * Protects RPS/RC6 register access and PCU communication. |
| 1141 | * Must be taken after struct_mutex if nested. |
| 1142 | */ |
| 1143 | struct mutex hw_lock; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1144 | }; |
| 1145 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1146 | /* defined intel_pm.c */ |
| 1147 | extern spinlock_t mchdev_lock; |
| 1148 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1149 | struct intel_ilk_power_mgmt { |
| 1150 | u8 cur_delay; |
| 1151 | u8 min_delay; |
| 1152 | u8 max_delay; |
| 1153 | u8 fmax; |
| 1154 | u8 fstart; |
| 1155 | |
| 1156 | u64 last_count1; |
| 1157 | unsigned long last_time1; |
| 1158 | unsigned long chipset_power; |
| 1159 | u64 last_count2; |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1160 | u64 last_time2; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1161 | unsigned long gfx_power; |
| 1162 | u8 corr; |
| 1163 | |
| 1164 | int c_m; |
| 1165 | int r_t; |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 1166 | |
| 1167 | struct drm_i915_gem_object *pwrctx; |
| 1168 | struct drm_i915_gem_object *renderctx; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1169 | }; |
| 1170 | |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1171 | struct drm_i915_private; |
| 1172 | struct i915_power_well; |
| 1173 | |
| 1174 | struct i915_power_well_ops { |
| 1175 | /* |
| 1176 | * Synchronize the well's hw state to match the current sw state, for |
| 1177 | * example enable/disable it based on the current refcount. Called |
| 1178 | * during driver init and resume time, possibly after first calling |
| 1179 | * the enable/disable handlers. |
| 1180 | */ |
| 1181 | void (*sync_hw)(struct drm_i915_private *dev_priv, |
| 1182 | struct i915_power_well *power_well); |
| 1183 | /* |
| 1184 | * Enable the well and resources that depend on it (for example |
| 1185 | * interrupts located on the well). Called after the 0->1 refcount |
| 1186 | * transition. |
| 1187 | */ |
| 1188 | void (*enable)(struct drm_i915_private *dev_priv, |
| 1189 | struct i915_power_well *power_well); |
| 1190 | /* |
| 1191 | * Disable the well and resources that depend on it. Called after |
| 1192 | * the 1->0 refcount transition. |
| 1193 | */ |
| 1194 | void (*disable)(struct drm_i915_private *dev_priv, |
| 1195 | struct i915_power_well *power_well); |
| 1196 | /* Returns the hw enabled state. */ |
| 1197 | bool (*is_enabled)(struct drm_i915_private *dev_priv, |
| 1198 | struct i915_power_well *power_well); |
| 1199 | }; |
| 1200 | |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1201 | /* Power well structure for haswell */ |
| 1202 | struct i915_power_well { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1203 | const char *name; |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 1204 | bool always_on; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1205 | /* power well enable/disable usage count */ |
| 1206 | int count; |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 1207 | /* cached hw enabled state */ |
| 1208 | bool hw_enabled; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1209 | unsigned long domains; |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 1210 | unsigned long data; |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1211 | const struct i915_power_well_ops *ops; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1212 | }; |
| 1213 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1214 | struct i915_power_domains { |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1215 | /* |
| 1216 | * Power wells needed for initialization at driver init and suspend |
| 1217 | * time are on. They are kept on until after the first modeset. |
| 1218 | */ |
| 1219 | bool init_power_on; |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 1220 | bool initializing; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1221 | int power_well_count; |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1222 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1223 | struct mutex lock; |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 1224 | int domain_use_count[POWER_DOMAIN_NUM]; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1225 | struct i915_power_well *power_wells; |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1226 | }; |
| 1227 | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1228 | #define MAX_L3_SLICES 2 |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1229 | struct intel_l3_parity { |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1230 | u32 *remap_info[MAX_L3_SLICES]; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1231 | struct work_struct error_work; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1232 | int which_slice; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1233 | }; |
| 1234 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 1235 | struct i915_gem_batch_pool { |
| 1236 | struct drm_device *dev; |
| 1237 | struct list_head cache_list; |
| 1238 | }; |
| 1239 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1240 | struct i915_gem_mm { |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1241 | /** Memory allocator for GTT stolen memory */ |
| 1242 | struct drm_mm stolen; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1243 | /** List of all objects in gtt_space. Used to restore gtt |
| 1244 | * mappings on resume */ |
| 1245 | struct list_head bound_list; |
| 1246 | /** |
| 1247 | * List of objects which are not bound to the GTT (thus |
| 1248 | * are idle and not used by the GPU) but still have |
| 1249 | * (presumably uncached) pages still attached. |
| 1250 | */ |
| 1251 | struct list_head unbound_list; |
| 1252 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 1253 | /* |
| 1254 | * A pool of objects to use as shadow copies of client batch buffers |
| 1255 | * when the command parser is enabled. Prevents the client from |
| 1256 | * modifying the batch contents after software parsing. |
| 1257 | */ |
| 1258 | struct i915_gem_batch_pool batch_pool; |
| 1259 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1260 | /** Usable portion of the GTT for GEM */ |
| 1261 | unsigned long stolen_base; /* limited to low memory (32-bit) */ |
| 1262 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1263 | /** PPGTT used for aliasing the PPGTT with the GTT */ |
| 1264 | struct i915_hw_ppgtt *aliasing_ppgtt; |
| 1265 | |
Chris Wilson | 2cfcd32a | 2014-05-20 08:28:43 +0100 | [diff] [blame] | 1266 | struct notifier_block oom_notifier; |
Chris Wilson | ceabbba5 | 2014-03-25 13:23:04 +0000 | [diff] [blame] | 1267 | struct shrinker shrinker; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1268 | bool shrinker_no_lock_stealing; |
| 1269 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1270 | /** LRU list of objects with fence regs on them. */ |
| 1271 | struct list_head fence_list; |
| 1272 | |
| 1273 | /** |
| 1274 | * We leave the user IRQ off as much as possible, |
| 1275 | * but this means that requests will finish and never |
| 1276 | * be retired once the system goes idle. Set a timer to |
| 1277 | * fire periodically while the ring is running. When it |
| 1278 | * fires, go retire requests. |
| 1279 | */ |
| 1280 | struct delayed_work retire_work; |
| 1281 | |
| 1282 | /** |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1283 | * When we detect an idle GPU, we want to turn on |
| 1284 | * powersaving features. So once we see that there |
| 1285 | * are no more requests outstanding and no more |
| 1286 | * arrive within a small period of time, we fire |
| 1287 | * off the idle_work. |
| 1288 | */ |
| 1289 | struct delayed_work idle_work; |
| 1290 | |
| 1291 | /** |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1292 | * Are we in a non-interruptible section of code like |
| 1293 | * modesetting? |
| 1294 | */ |
| 1295 | bool interruptible; |
| 1296 | |
Chris Wilson | f62a007 | 2014-02-21 17:55:39 +0000 | [diff] [blame] | 1297 | /** |
| 1298 | * Is the GPU currently considered idle, or busy executing userspace |
| 1299 | * requests? Whilst idle, we attempt to power down the hardware and |
| 1300 | * display clocks. In order to reduce the effect on performance, there |
| 1301 | * is a slight delay before we do so. |
| 1302 | */ |
| 1303 | bool busy; |
| 1304 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1305 | /* the indicator for dispatch video commands on two BSD rings */ |
| 1306 | int bsd_ring_dispatch_index; |
| 1307 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1308 | /** Bit 6 swizzling required for X tiling */ |
| 1309 | uint32_t bit_6_swizzle_x; |
| 1310 | /** Bit 6 swizzling required for Y tiling */ |
| 1311 | uint32_t bit_6_swizzle_y; |
| 1312 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1313 | /* accounting, useful for userland debugging */ |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 1314 | spinlock_t object_stat_lock; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1315 | size_t object_memory; |
| 1316 | u32 object_count; |
| 1317 | }; |
| 1318 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1319 | struct drm_i915_error_state_buf { |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 1320 | struct drm_i915_private *i915; |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1321 | unsigned bytes; |
| 1322 | unsigned size; |
| 1323 | int err; |
| 1324 | u8 *buf; |
| 1325 | loff_t start; |
| 1326 | loff_t pos; |
| 1327 | }; |
| 1328 | |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 1329 | struct i915_error_state_file_priv { |
| 1330 | struct drm_device *dev; |
| 1331 | struct drm_i915_error_state *error; |
| 1332 | }; |
| 1333 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1334 | struct i915_gpu_error { |
| 1335 | /* For hangcheck timer */ |
| 1336 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ |
| 1337 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 1338 | /* Hang gpu twice in this window and your context gets banned */ |
| 1339 | #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000) |
| 1340 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1341 | struct timer_list hangcheck_timer; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1342 | |
| 1343 | /* For reset and error_state handling. */ |
| 1344 | spinlock_t lock; |
| 1345 | /* Protected by the above dev->gpu_error.lock. */ |
| 1346 | struct drm_i915_error_state *first_error; |
| 1347 | struct work_struct work; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1348 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1349 | |
| 1350 | unsigned long missed_irq_rings; |
| 1351 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1352 | /** |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1353 | * State variable controlling the reset flow and count |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1354 | * |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1355 | * This is a counter which gets incremented when reset is triggered, |
| 1356 | * and again when reset has been handled. So odd values (lowest bit set) |
| 1357 | * means that reset is in progress and even values that |
| 1358 | * (reset_counter >> 1):th reset was successfully completed. |
| 1359 | * |
| 1360 | * If reset is not completed succesfully, the I915_WEDGE bit is |
| 1361 | * set meaning that hardware is terminally sour and there is no |
| 1362 | * recovery. All waiters on the reset_queue will be woken when |
| 1363 | * that happens. |
| 1364 | * |
| 1365 | * This counter is used by the wait_seqno code to notice that reset |
| 1366 | * event happened and it needs to restart the entire ioctl (since most |
| 1367 | * likely the seqno it waited for won't ever signal anytime soon). |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1368 | * |
| 1369 | * This is important for lock-free wait paths, where no contended lock |
| 1370 | * naturally enforces the correct ordering between the bail-out of the |
| 1371 | * waiter and the gpu reset work code. |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1372 | */ |
| 1373 | atomic_t reset_counter; |
| 1374 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1375 | #define I915_RESET_IN_PROGRESS_FLAG 1 |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1376 | #define I915_WEDGED (1 << 31) |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1377 | |
| 1378 | /** |
| 1379 | * Waitqueue to signal when the reset has completed. Used by clients |
| 1380 | * that wait for dev_priv->mm.wedged to settle. |
| 1381 | */ |
| 1382 | wait_queue_head_t reset_queue; |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1383 | |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 1384 | /* Userspace knobs for gpu hang simulation; |
| 1385 | * combines both a ring mask, and extra flags |
| 1386 | */ |
| 1387 | u32 stop_rings; |
| 1388 | #define I915_STOP_RING_ALLOW_BAN (1 << 31) |
| 1389 | #define I915_STOP_RING_ALLOW_WARN (1 << 30) |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1390 | |
| 1391 | /* For missed irq/seqno simulation. */ |
| 1392 | unsigned int test_irq_rings; |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1393 | |
| 1394 | /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */ |
| 1395 | bool reload_in_reset; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1396 | }; |
| 1397 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1398 | enum modeset_restore { |
| 1399 | MODESET_ON_LID_OPEN, |
| 1400 | MODESET_DONE, |
| 1401 | MODESET_SUSPENDED, |
| 1402 | }; |
| 1403 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1404 | struct ddi_vbt_port_info { |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 1405 | /* |
| 1406 | * This is an index in the HDMI/DVI DDI buffer translation table. |
| 1407 | * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't |
| 1408 | * populate this field. |
| 1409 | */ |
| 1410 | #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1411 | uint8_t hdmi_level_shift; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1412 | |
| 1413 | uint8_t supports_dvi:1; |
| 1414 | uint8_t supports_hdmi:1; |
| 1415 | uint8_t supports_dp:1; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1416 | }; |
| 1417 | |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1418 | enum psr_lines_to_wait { |
| 1419 | PSR_0_LINES_TO_WAIT = 0, |
| 1420 | PSR_1_LINE_TO_WAIT, |
| 1421 | PSR_4_LINES_TO_WAIT, |
| 1422 | PSR_8_LINES_TO_WAIT |
| 1423 | }; |
| 1424 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1425 | struct intel_vbt_data { |
| 1426 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 1427 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
| 1428 | |
| 1429 | /* Feature bits */ |
| 1430 | unsigned int int_tv_support:1; |
| 1431 | unsigned int lvds_dither:1; |
| 1432 | unsigned int lvds_vbt:1; |
| 1433 | unsigned int int_crt_support:1; |
| 1434 | unsigned int lvds_use_ssc:1; |
| 1435 | unsigned int display_clock_mode:1; |
| 1436 | unsigned int fdi_rx_polarity_inverted:1; |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1437 | unsigned int has_mipi:1; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1438 | int lvds_ssc_freq; |
| 1439 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ |
| 1440 | |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1441 | enum drrs_support_type drrs_type; |
| 1442 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1443 | /* eDP */ |
| 1444 | int edp_rate; |
| 1445 | int edp_lanes; |
| 1446 | int edp_preemphasis; |
| 1447 | int edp_vswing; |
| 1448 | bool edp_initialized; |
| 1449 | bool edp_support; |
| 1450 | int edp_bpp; |
| 1451 | struct edp_power_seq edp_pps; |
| 1452 | |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1453 | struct { |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1454 | bool full_link; |
| 1455 | bool require_aux_wakeup; |
| 1456 | int idle_frames; |
| 1457 | enum psr_lines_to_wait lines_to_wait; |
| 1458 | int tp1_wakeup_time; |
| 1459 | int tp2_tp3_wakeup_time; |
| 1460 | } psr; |
| 1461 | |
| 1462 | struct { |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1463 | u16 pwm_freq_hz; |
Jani Nikula | 39fbc9c | 2014-04-09 11:22:06 +0300 | [diff] [blame] | 1464 | bool present; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1465 | bool active_low_pwm; |
Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 1466 | u8 min_brightness; /* min_brightness/255 of max */ |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1467 | } backlight; |
| 1468 | |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1469 | /* MIPI DSI */ |
| 1470 | struct { |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1471 | u16 port; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1472 | u16 panel_id; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1473 | struct mipi_config *config; |
| 1474 | struct mipi_pps_data *pps; |
| 1475 | u8 seq_version; |
| 1476 | u32 size; |
| 1477 | u8 *data; |
| 1478 | u8 *sequence[MIPI_SEQ_MAX]; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1479 | } dsi; |
| 1480 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1481 | int crt_ddc_pin; |
| 1482 | |
| 1483 | int child_dev_num; |
Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 1484 | union child_device_config *child_dev; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1485 | |
| 1486 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1487 | }; |
| 1488 | |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 1489 | enum intel_ddb_partitioning { |
| 1490 | INTEL_DDB_PART_1_2, |
| 1491 | INTEL_DDB_PART_5_6, /* IVB+ */ |
| 1492 | }; |
| 1493 | |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 1494 | struct intel_wm_level { |
| 1495 | bool enable; |
| 1496 | uint32_t pri_val; |
| 1497 | uint32_t spr_val; |
| 1498 | uint32_t cur_val; |
| 1499 | uint32_t fbc_val; |
| 1500 | }; |
| 1501 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1502 | struct ilk_wm_values { |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1503 | uint32_t wm_pipe[3]; |
| 1504 | uint32_t wm_lp[3]; |
| 1505 | uint32_t wm_lp_spr[3]; |
| 1506 | uint32_t wm_linetime[3]; |
| 1507 | bool enable_fbc_wm; |
| 1508 | enum intel_ddb_partitioning partitioning; |
| 1509 | }; |
| 1510 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1511 | struct skl_ddb_entry { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1512 | uint16_t start, end; /* in number of blocks, 'end' is exclusive */ |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1513 | }; |
| 1514 | |
| 1515 | static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry) |
| 1516 | { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1517 | return entry->end - entry->start; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1518 | } |
| 1519 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 1520 | static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1, |
| 1521 | const struct skl_ddb_entry *e2) |
| 1522 | { |
| 1523 | if (e1->start == e2->start && e1->end == e2->end) |
| 1524 | return true; |
| 1525 | |
| 1526 | return false; |
| 1527 | } |
| 1528 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1529 | struct skl_ddb_allocation { |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 1530 | struct skl_ddb_entry pipe[I915_MAX_PIPES]; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1531 | struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; |
| 1532 | struct skl_ddb_entry cursor[I915_MAX_PIPES]; |
| 1533 | }; |
| 1534 | |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1535 | struct skl_wm_values { |
| 1536 | bool dirty[I915_MAX_PIPES]; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1537 | struct skl_ddb_allocation ddb; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1538 | uint32_t wm_linetime[I915_MAX_PIPES]; |
| 1539 | uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8]; |
| 1540 | uint32_t cursor[I915_MAX_PIPES][8]; |
| 1541 | uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES]; |
| 1542 | uint32_t cursor_trans[I915_MAX_PIPES]; |
| 1543 | }; |
| 1544 | |
| 1545 | struct skl_wm_level { |
| 1546 | bool plane_en[I915_MAX_PLANES]; |
Damien Lespiau | b99f58d | 2014-11-04 17:06:56 +0000 | [diff] [blame] | 1547 | bool cursor_en; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1548 | uint16_t plane_res_b[I915_MAX_PLANES]; |
| 1549 | uint8_t plane_res_l[I915_MAX_PLANES]; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1550 | uint16_t cursor_res_b; |
| 1551 | uint8_t cursor_res_l; |
| 1552 | }; |
| 1553 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1554 | /* |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1555 | * This struct helps tracking the state needed for runtime PM, which puts the |
| 1556 | * device in PCI D3 state. Notice that when this happens, nothing on the |
| 1557 | * graphics device works, even register access, so we don't get interrupts nor |
| 1558 | * anything else. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1559 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1560 | * Every piece of our code that needs to actually touch the hardware needs to |
| 1561 | * either call intel_runtime_pm_get or call intel_display_power_get with the |
| 1562 | * appropriate power domain. |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1563 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1564 | * Our driver uses the autosuspend delay feature, which means we'll only really |
| 1565 | * suspend if we stay with zero refcount for a certain amount of time. The |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1566 | * default value is currently very conservative (see intel_runtime_pm_enable), but |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1567 | * it can be changed with the standard runtime PM files from sysfs. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1568 | * |
| 1569 | * The irqs_disabled variable becomes true exactly after we disable the IRQs and |
| 1570 | * goes back to false exactly before we reenable the IRQs. We use this variable |
| 1571 | * to check if someone is trying to enable/disable IRQs while they're supposed |
| 1572 | * to be disabled. This shouldn't happen and we'll print some error messages in |
Paulo Zanoni | 730488b | 2014-03-07 20:12:32 -0300 | [diff] [blame] | 1573 | * case it happens. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1574 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1575 | * For more, read the Documentation/power/runtime_pm.txt. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1576 | */ |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1577 | struct i915_runtime_pm { |
| 1578 | bool suspended; |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 1579 | bool irqs_enabled; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1580 | }; |
| 1581 | |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1582 | enum intel_pipe_crc_source { |
| 1583 | INTEL_PIPE_CRC_SOURCE_NONE, |
| 1584 | INTEL_PIPE_CRC_SOURCE_PLANE1, |
| 1585 | INTEL_PIPE_CRC_SOURCE_PLANE2, |
| 1586 | INTEL_PIPE_CRC_SOURCE_PF, |
Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 1587 | INTEL_PIPE_CRC_SOURCE_PIPE, |
Daniel Vetter | 3d099a0 | 2013-10-16 22:55:58 +0200 | [diff] [blame] | 1588 | /* TV/DP on pre-gen5/vlv can't use the pipe source. */ |
| 1589 | INTEL_PIPE_CRC_SOURCE_TV, |
| 1590 | INTEL_PIPE_CRC_SOURCE_DP_B, |
| 1591 | INTEL_PIPE_CRC_SOURCE_DP_C, |
| 1592 | INTEL_PIPE_CRC_SOURCE_DP_D, |
Daniel Vetter | 46a1918 | 2013-11-01 10:50:20 +0100 | [diff] [blame] | 1593 | INTEL_PIPE_CRC_SOURCE_AUTO, |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1594 | INTEL_PIPE_CRC_SOURCE_MAX, |
| 1595 | }; |
| 1596 | |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1597 | struct intel_pipe_crc_entry { |
Damien Lespiau | ac2300d | 2013-10-15 18:55:30 +0100 | [diff] [blame] | 1598 | uint32_t frame; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1599 | uint32_t crc[5]; |
| 1600 | }; |
| 1601 | |
Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 1602 | #define INTEL_PIPE_CRC_ENTRIES_NR 128 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1603 | struct intel_pipe_crc { |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1604 | spinlock_t lock; |
| 1605 | bool opened; /* exclusive access to the result file */ |
Damien Lespiau | e5f75ac | 2013-10-15 18:55:34 +0100 | [diff] [blame] | 1606 | struct intel_pipe_crc_entry *entries; |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1607 | enum intel_pipe_crc_source source; |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1608 | int head, tail; |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 1609 | wait_queue_head_t wq; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1610 | }; |
| 1611 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1612 | struct i915_frontbuffer_tracking { |
| 1613 | struct mutex lock; |
| 1614 | |
| 1615 | /* |
| 1616 | * Tracking bits for delayed frontbuffer flushing du to gpu activity or |
| 1617 | * scheduled flips. |
| 1618 | */ |
| 1619 | unsigned busy_bits; |
| 1620 | unsigned flip_bits; |
| 1621 | }; |
| 1622 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1623 | struct i915_wa_reg { |
| 1624 | u32 addr; |
| 1625 | u32 value; |
| 1626 | /* bitmask representing WA bits */ |
| 1627 | u32 mask; |
| 1628 | }; |
| 1629 | |
| 1630 | #define I915_MAX_WA_REGS 16 |
| 1631 | |
| 1632 | struct i915_workarounds { |
| 1633 | struct i915_wa_reg reg[I915_MAX_WA_REGS]; |
| 1634 | u32 count; |
| 1635 | }; |
| 1636 | |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1637 | struct drm_i915_private { |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1638 | struct drm_device *dev; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 1639 | struct kmem_cache *slab; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1640 | |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 1641 | const struct intel_device_info info; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1642 | |
| 1643 | int relative_constants_mode; |
| 1644 | |
| 1645 | void __iomem *regs; |
| 1646 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1647 | struct intel_uncore uncore; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1648 | |
| 1649 | struct intel_gmbus gmbus[GMBUS_NUM_PORTS]; |
| 1650 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1651 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1652 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
| 1653 | * controller on different i2c buses. */ |
| 1654 | struct mutex gmbus_mutex; |
| 1655 | |
| 1656 | /** |
| 1657 | * Base address of the gmbus and gpio block. |
| 1658 | */ |
| 1659 | uint32_t gpio_mmio_base; |
| 1660 | |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1661 | /* MMIO base address for MIPI regs */ |
| 1662 | uint32_t mipi_mmio_base; |
| 1663 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1664 | wait_queue_head_t gmbus_wait_queue; |
| 1665 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1666 | struct pci_dev *bridge_dev; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1667 | struct intel_engine_cs ring[I915_NUM_RINGS]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1668 | struct drm_i915_gem_object *semaphore_obj; |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1669 | uint32_t last_seqno, next_seqno; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1670 | |
Daniel Vetter | ba8286f | 2014-09-11 07:43:25 +0200 | [diff] [blame] | 1671 | struct drm_dma_handle *status_page_dmah; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1672 | struct resource mch_res; |
| 1673 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1674 | /* protects the irq masks */ |
| 1675 | spinlock_t irq_lock; |
| 1676 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 1677 | /* protects the mmio flip data */ |
| 1678 | spinlock_t mmio_flip_lock; |
| 1679 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 1680 | bool display_irqs_enabled; |
| 1681 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1682 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ |
| 1683 | struct pm_qos_request pm_qos; |
| 1684 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1685 | /* DPIO indirect register protection */ |
Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 1686 | struct mutex dpio_lock; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1687 | |
| 1688 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1689 | union { |
| 1690 | u32 irq_mask; |
| 1691 | u32 de_irq_mask[I915_MAX_PIPES]; |
| 1692 | }; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1693 | u32 gt_irq_mask; |
Paulo Zanoni | 605cd25 | 2013-08-06 18:57:15 -0300 | [diff] [blame] | 1694 | u32 pm_irq_mask; |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 1695 | u32 pm_rps_events; |
Imre Deak | 91d181d | 2014-02-10 18:42:49 +0200 | [diff] [blame] | 1696 | u32 pipestat_irq_mask[I915_MAX_PIPES]; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1697 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1698 | struct work_struct hotplug_work; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 1699 | struct { |
| 1700 | unsigned long hpd_last_jiffies; |
| 1701 | int hpd_cnt; |
| 1702 | enum { |
| 1703 | HPD_ENABLED = 0, |
| 1704 | HPD_DISABLED = 1, |
| 1705 | HPD_MARK_DISABLED = 2 |
| 1706 | } hpd_mark; |
| 1707 | } hpd_stats[HPD_NUM_PINS]; |
Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 1708 | u32 hpd_event_bits; |
Imre Deak | 6323751 | 2014-08-18 15:37:02 +0300 | [diff] [blame] | 1709 | struct delayed_work hotplug_reenable_work; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1710 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1711 | struct i915_fbc fbc; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1712 | struct i915_drrs drrs; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1713 | struct intel_opregion opregion; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1714 | struct intel_vbt_data vbt; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1715 | |
Jesse Barnes | d9ceb81 | 2014-10-09 12:57:43 -0700 | [diff] [blame] | 1716 | bool preserve_bios_swizzle; |
| 1717 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1718 | /* overlay */ |
| 1719 | struct intel_overlay *overlay; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1720 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 1721 | /* backlight registers and fields in struct intel_panel */ |
Daniel Vetter | 07f11d4 | 2014-09-15 14:35:09 +0200 | [diff] [blame] | 1722 | struct mutex backlight_lock; |
Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 1723 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1724 | /* LVDS info */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1725 | bool no_aux_handshake; |
| 1726 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1727 | /* protects panel power sequencer state */ |
| 1728 | struct mutex pps_mutex; |
| 1729 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1730 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ |
| 1731 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ |
| 1732 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 1733 | |
| 1734 | unsigned int fsb_freq, mem_freq, is_ddr3; |
Imre Deak | d60c447 | 2014-03-27 17:45:10 +0200 | [diff] [blame] | 1735 | unsigned int vlv_cdclk_freq; |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 1736 | unsigned int hpll_freq; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1737 | |
Daniel Vetter | 645416f | 2013-09-02 16:22:25 +0200 | [diff] [blame] | 1738 | /** |
| 1739 | * wq - Driver workqueue for GEM. |
| 1740 | * |
| 1741 | * NOTE: Work items scheduled here are not allowed to grab any modeset |
| 1742 | * locks, for otherwise the flushing done in the pageflip code will |
| 1743 | * result in deadlocks. |
| 1744 | */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1745 | struct workqueue_struct *wq; |
| 1746 | |
| 1747 | /* Display functions */ |
| 1748 | struct drm_i915_display_funcs display; |
| 1749 | |
| 1750 | /* PCH chipset type */ |
| 1751 | enum intel_pch pch_type; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 1752 | unsigned short pch_id; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1753 | |
| 1754 | unsigned long quirks; |
| 1755 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1756 | enum modeset_restore modeset_restore; |
| 1757 | struct mutex modeset_restore_lock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1758 | |
Ben Widawsky | a7bbbd6 | 2013-07-16 16:50:07 -0700 | [diff] [blame] | 1759 | struct list_head vm_list; /* Global list of all address spaces */ |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 1760 | struct i915_gtt gtt; /* VM representing the global address space */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1761 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1762 | struct i915_gem_mm mm; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 1763 | DECLARE_HASHTABLE(mm_structs, 7); |
| 1764 | struct mutex mm_lock; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1765 | |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1766 | /* Kernel Modesetting */ |
| 1767 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 1768 | struct sdvo_device_mapping sdvo_mappings[2]; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1769 | |
Damien Lespiau | 76c4ac0 | 2014-02-07 19:12:52 +0000 | [diff] [blame] | 1770 | struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES]; |
| 1771 | struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES]; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 1772 | wait_queue_head_t pending_flip_queue; |
| 1773 | |
Daniel Vetter | c459787 | 2013-10-21 21:04:07 +0200 | [diff] [blame] | 1774 | #ifdef CONFIG_DEBUG_FS |
| 1775 | struct intel_pipe_crc pipe_crc[I915_MAX_PIPES]; |
| 1776 | #endif |
| 1777 | |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 1778 | int num_shared_dpll; |
| 1779 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1780 | int dpio_phy_iosf_port[I915_NUM_PHYS_VLV]; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1781 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1782 | struct i915_workarounds workarounds; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 1783 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1784 | /* Reclocking support */ |
| 1785 | bool render_reclock_avail; |
| 1786 | bool lvds_downclock_avail; |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 1787 | /* indicates the reduced downclock for LVDS*/ |
| 1788 | int lvds_downclock; |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1789 | |
| 1790 | struct i915_frontbuffer_tracking fb_tracking; |
| 1791 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1792 | u16 orig_clock; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1793 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 1794 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1795 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1796 | struct intel_l3_parity l3_parity; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1797 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 1798 | /* Cannot be determined by PCIID. You must always read a register. */ |
| 1799 | size_t ellc_size; |
| 1800 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1801 | /* gen6+ rps state */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1802 | struct intel_gen6_power_mgmt rps; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1803 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 1804 | /* ilk-only ips/rps state. Everything in here is protected by the global |
| 1805 | * mchdev_lock in intel_pm.c */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1806 | struct intel_ilk_power_mgmt ips; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 1807 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1808 | struct i915_power_domains power_domains; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1809 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1810 | struct i915_psr psr; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 1811 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1812 | struct i915_gpu_error gpu_error; |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 1813 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 1814 | struct drm_i915_gem_object *vlv_pctx; |
| 1815 | |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1816 | #ifdef CONFIG_DRM_I915_FBDEV |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 1817 | /* list of fbdev register on this device */ |
| 1818 | struct intel_fbdev *fbdev; |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1819 | struct work_struct fbdev_suspend_work; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1820 | #endif |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1821 | |
| 1822 | struct drm_property *broadcast_rgb_property; |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1823 | struct drm_property *force_audio_property; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 1824 | |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1825 | /* hda/i915 audio component */ |
| 1826 | bool audio_component_registered; |
| 1827 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1828 | uint32_t hw_context_size; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 1829 | struct list_head context_list; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1830 | |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 1831 | u32 fdi_rx_config; |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 1832 | |
Daniel Vetter | 842f1c8 | 2014-03-10 10:01:44 +0100 | [diff] [blame] | 1833 | u32 suspend_count; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1834 | struct i915_suspend_saved_registers regfile; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1835 | struct vlv_s0ix_state vlv_s0ix_state; |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1836 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1837 | struct { |
| 1838 | /* |
| 1839 | * Raw watermark latency values: |
| 1840 | * in 0.1us units for WM0, |
| 1841 | * in 0.5us units for WM1+. |
| 1842 | */ |
| 1843 | /* primary */ |
| 1844 | uint16_t pri_latency[5]; |
| 1845 | /* sprite */ |
| 1846 | uint16_t spr_latency[5]; |
| 1847 | /* cursor */ |
| 1848 | uint16_t cur_latency[5]; |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 1849 | /* |
| 1850 | * Raw watermark memory latency values |
| 1851 | * for SKL for all 8 levels |
| 1852 | * in 1us units. |
| 1853 | */ |
| 1854 | uint16_t skl_latency[8]; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1855 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 1856 | /* |
| 1857 | * The skl_wm_values structure is a bit too big for stack |
| 1858 | * allocation, so we keep the staging struct where we store |
| 1859 | * intermediate results here instead. |
| 1860 | */ |
| 1861 | struct skl_wm_values skl_results; |
| 1862 | |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1863 | /* current hardware state */ |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 1864 | union { |
| 1865 | struct ilk_wm_values hw; |
| 1866 | struct skl_wm_values skl_hw; |
| 1867 | }; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1868 | } wm; |
| 1869 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1870 | struct i915_runtime_pm pm; |
| 1871 | |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 1872 | struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS]; |
| 1873 | u32 long_hpd_port_mask; |
| 1874 | u32 short_hpd_port_mask; |
| 1875 | struct work_struct dig_port_work; |
| 1876 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1877 | /* |
| 1878 | * if we get a HPD irq from DP and a HPD irq from non-DP |
| 1879 | * the non-DP HPD could block the workqueue on a mode config |
| 1880 | * mutex getting, that userspace may have taken. However |
| 1881 | * userspace is waiting on the DP workqueue to run which is |
| 1882 | * blocked behind the non-DP one. |
| 1883 | */ |
| 1884 | struct workqueue_struct *dp_wq; |
| 1885 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 1886 | /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */ |
| 1887 | struct { |
| 1888 | int (*do_execbuf)(struct drm_device *dev, struct drm_file *file, |
| 1889 | struct intel_engine_cs *ring, |
| 1890 | struct intel_context *ctx, |
| 1891 | struct drm_i915_gem_execbuffer2 *args, |
| 1892 | struct list_head *vmas, |
| 1893 | struct drm_i915_gem_object *batch_obj, |
| 1894 | u64 exec_start, u32 flags); |
| 1895 | int (*init_rings)(struct drm_device *dev); |
| 1896 | void (*cleanup_ring)(struct intel_engine_cs *ring); |
| 1897 | void (*stop_ring)(struct intel_engine_cs *ring); |
| 1898 | } gt; |
| 1899 | |
John Harrison | 67e2937 | 2014-12-05 13:49:35 +0000 | [diff] [blame] | 1900 | uint32_t request_uniq; |
| 1901 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1902 | /* |
| 1903 | * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch |
| 1904 | * will be rejected. Instead look for a better place. |
| 1905 | */ |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1906 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1907 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1908 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) |
| 1909 | { |
| 1910 | return dev->dev_private; |
| 1911 | } |
| 1912 | |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 1913 | static inline struct drm_i915_private *dev_to_i915(struct device *dev) |
| 1914 | { |
| 1915 | return to_i915(dev_get_drvdata(dev)); |
| 1916 | } |
| 1917 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1918 | /* Iterate over initialised rings */ |
| 1919 | #define for_each_ring(ring__, dev_priv__, i__) \ |
| 1920 | for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \ |
| 1921 | if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))) |
| 1922 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1923 | enum hdmi_force_audio { |
| 1924 | HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */ |
| 1925 | HDMI_AUDIO_OFF, /* force turn off HDMI audio */ |
| 1926 | HDMI_AUDIO_AUTO, /* trust EDID */ |
| 1927 | HDMI_AUDIO_ON, /* force turn on HDMI audio */ |
| 1928 | }; |
| 1929 | |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 1930 | #define I915_GTT_OFFSET_NONE ((u32)-1) |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1931 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1932 | struct drm_i915_gem_object_ops { |
| 1933 | /* Interface between the GEM object and its backing storage. |
| 1934 | * get_pages() is called once prior to the use of the associated set |
| 1935 | * of pages before to binding them into the GTT, and put_pages() is |
| 1936 | * called after we no longer need them. As we expect there to be |
| 1937 | * associated cost with migrating pages between the backing storage |
| 1938 | * and making them available for the GPU (e.g. clflush), we may hold |
| 1939 | * onto the pages after they are no longer referenced by the GPU |
| 1940 | * in case they may be used again shortly (for example migrating the |
| 1941 | * pages to a different memory domain within the GTT). put_pages() |
| 1942 | * will therefore most likely be called when the object itself is |
| 1943 | * being released or under memory pressure (where we attempt to |
| 1944 | * reap pages for the shrinker). |
| 1945 | */ |
| 1946 | int (*get_pages)(struct drm_i915_gem_object *); |
| 1947 | void (*put_pages)(struct drm_i915_gem_object *); |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 1948 | int (*dmabuf_export)(struct drm_i915_gem_object *); |
| 1949 | void (*release)(struct drm_i915_gem_object *); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1950 | }; |
| 1951 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1952 | /* |
| 1953 | * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is |
| 1954 | * considered to be the frontbuffer for the given plane interface-vise. This |
| 1955 | * doesn't mean that the hw necessarily already scans it out, but that any |
| 1956 | * rendering (by the cpu or gpu) will land in the frontbuffer eventually. |
| 1957 | * |
| 1958 | * We have one bit per pipe and per scanout plane type. |
| 1959 | */ |
| 1960 | #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4 |
| 1961 | #define INTEL_FRONTBUFFER_BITS \ |
| 1962 | (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES) |
| 1963 | #define INTEL_FRONTBUFFER_PRIMARY(pipe) \ |
| 1964 | (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
| 1965 | #define INTEL_FRONTBUFFER_CURSOR(pipe) \ |
| 1966 | (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
| 1967 | #define INTEL_FRONTBUFFER_SPRITE(pipe) \ |
| 1968 | (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
| 1969 | #define INTEL_FRONTBUFFER_OVERLAY(pipe) \ |
| 1970 | (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 1971 | #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \ |
| 1972 | (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1973 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1974 | struct drm_i915_gem_object { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 1975 | struct drm_gem_object base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1976 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1977 | const struct drm_i915_gem_object_ops *ops; |
| 1978 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 1979 | /** List of VMAs backed by this object */ |
| 1980 | struct list_head vma_list; |
| 1981 | |
Chris Wilson | c1ad11f | 2012-11-15 11:32:21 +0000 | [diff] [blame] | 1982 | /** Stolen memory for this object, instead of being backed by shmem. */ |
| 1983 | struct drm_mm_node *stolen; |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1984 | struct list_head global_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1985 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1986 | struct list_head ring_list; |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 1987 | /** Used in execbuf to temporarily hold a ref */ |
| 1988 | struct list_head obj_exec_link; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1989 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 1990 | struct list_head batch_pool_list; |
| 1991 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1992 | /** |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 1993 | * This is set if the object is on the active lists (has pending |
| 1994 | * rendering and so a non-zero seqno), and is not set if it i s on |
| 1995 | * inactive (ready to be unbound) list. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1996 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1997 | unsigned int active:1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1998 | |
| 1999 | /** |
| 2000 | * This is set if the object has been written to since last bound |
| 2001 | * to the GTT |
| 2002 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2003 | unsigned int dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2004 | |
| 2005 | /** |
| 2006 | * Fence register bits (if any) for this object. Will be set |
| 2007 | * as needed when mapped into the GTT. |
| 2008 | * Protected by dev->struct_mutex. |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2009 | */ |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 2010 | signed int fence_reg:I915_MAX_NUM_FENCE_BITS; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2011 | |
| 2012 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2013 | * Advice: are the backing pages purgeable? |
| 2014 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2015 | unsigned int madv:2; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2016 | |
| 2017 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2018 | * Current tiling mode for the object. |
| 2019 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2020 | unsigned int tiling_mode:2; |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 2021 | /** |
| 2022 | * Whether the tiling parameters for the currently associated fence |
| 2023 | * register have changed. Note that for the purposes of tracking |
| 2024 | * tiling changes we also treat the unfenced register, the register |
| 2025 | * slot that the object occupies whilst it executes a fenced |
| 2026 | * command (such as BLT on gen2/3), as a "fence". |
| 2027 | */ |
| 2028 | unsigned int fence_dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2029 | |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 2030 | /** |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2031 | * Is the object at the current location in the gtt mappable and |
| 2032 | * fenceable? Used to avoid costly recalculations. |
| 2033 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2034 | unsigned int map_and_fenceable:1; |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2035 | |
| 2036 | /** |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 2037 | * Whether the current gtt mapping needs to be mappable (and isn't just |
| 2038 | * mappable by accident). Track pin and fault separate for a more |
| 2039 | * accurate mappable working set. |
| 2040 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2041 | unsigned int fault_mappable:1; |
| 2042 | unsigned int pin_mappable:1; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2043 | unsigned int pin_display:1; |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 2044 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2045 | /* |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2046 | * Is the object to be mapped as read-only to the GPU |
| 2047 | * Only honoured if hardware has relevant pte bit |
| 2048 | */ |
| 2049 | unsigned long gt_ro:1; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 2050 | unsigned int cache_level:3; |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 2051 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2052 | unsigned int has_dma_mapping:1; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 2053 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2054 | unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS; |
| 2055 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2056 | struct sg_table *pages; |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2057 | int pages_pin_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2058 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2059 | /* prime dma-buf support */ |
Dave Airlie | 9a70cc2 | 2012-05-22 13:09:21 +0100 | [diff] [blame] | 2060 | void *dma_buf_vmapping; |
| 2061 | int vmapping_count; |
| 2062 | |
Chris Wilson | 1c293ea | 2012-04-17 15:31:27 +0100 | [diff] [blame] | 2063 | /** Breadcrumb of last rendering to the buffer. */ |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2064 | struct drm_i915_gem_request *last_read_req; |
| 2065 | struct drm_i915_gem_request *last_write_req; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2066 | /** Breadcrumb of last fenced GPU access to the buffer. */ |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2067 | struct drm_i915_gem_request *last_fenced_req; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2068 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2069 | /** Current tiling stride for the object, if it's tiled. */ |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2070 | uint32_t stride; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2071 | |
Daniel Vetter | 80075d4 | 2013-10-09 21:23:52 +0200 | [diff] [blame] | 2072 | /** References from framebuffers, locks out tiling changes. */ |
| 2073 | unsigned long framebuffer_references; |
| 2074 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2075 | /** Record of address bit 17 of each page at last unbind. */ |
Chris Wilson | d312ec2 | 2010-06-06 15:40:22 +0100 | [diff] [blame] | 2076 | unsigned long *bit_17; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2077 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2078 | union { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 2079 | /** for phy allocated objects */ |
| 2080 | struct drm_dma_handle *phys_handle; |
| 2081 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2082 | struct i915_gem_userptr { |
| 2083 | uintptr_t ptr; |
| 2084 | unsigned read_only :1; |
| 2085 | unsigned workers :4; |
| 2086 | #define I915_GEM_USERPTR_MAX_WORKERS 15 |
| 2087 | |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 2088 | struct i915_mm_struct *mm; |
| 2089 | struct i915_mmu_object *mmu_object; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2090 | struct work_struct *work; |
| 2091 | } userptr; |
| 2092 | }; |
| 2093 | }; |
Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 2094 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2095 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2096 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 2097 | struct drm_i915_gem_object *new, |
| 2098 | unsigned frontbuffer_bits); |
| 2099 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2100 | /** |
| 2101 | * Request queue structure. |
| 2102 | * |
| 2103 | * The request queue allows us to note sequence numbers that have been emitted |
| 2104 | * and may be associated with active buffers to be retired. |
| 2105 | * |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2106 | * By keeping this list, we can avoid having to do questionable sequence |
| 2107 | * number comparisons on buffer last_read|write_seqno. It also allows an |
| 2108 | * emission time to be associated with the request for tracking how far ahead |
| 2109 | * of the GPU the submission is. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2110 | */ |
| 2111 | struct drm_i915_gem_request { |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2112 | struct kref ref; |
| 2113 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2114 | /** On Which ring this request was generated */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2115 | struct intel_engine_cs *ring; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2116 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2117 | /** GEM sequence number associated with this request. */ |
| 2118 | uint32_t seqno; |
| 2119 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2120 | /** Position in the ringbuffer of the start of the request */ |
| 2121 | u32 head; |
| 2122 | |
Nick Hoath | 72f95af | 2015-01-15 13:10:37 +0000 | [diff] [blame] | 2123 | /** |
| 2124 | * Position in the ringbuffer of the start of the postfix. |
| 2125 | * This is required to calculate the maximum available ringbuffer |
| 2126 | * space without overwriting the postfix. |
| 2127 | */ |
| 2128 | u32 postfix; |
| 2129 | |
| 2130 | /** Position in the ringbuffer of the end of the whole request */ |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2131 | u32 tail; |
| 2132 | |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2133 | /** Context related to this request */ |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2134 | struct intel_context *ctx; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2135 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2136 | /** Batch buffer related to this request if any */ |
| 2137 | struct drm_i915_gem_object *batch_obj; |
| 2138 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2139 | /** Time at which this request was emitted, in jiffies. */ |
| 2140 | unsigned long emitted_jiffies; |
| 2141 | |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2142 | /** global list entry for this request */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2143 | struct list_head list; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2144 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2145 | struct drm_i915_file_private *file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2146 | /** file_priv list entry for this request */ |
| 2147 | struct list_head client_list; |
John Harrison | 67e2937 | 2014-12-05 13:49:35 +0000 | [diff] [blame] | 2148 | |
| 2149 | uint32_t uniq; |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2150 | |
| 2151 | /** |
| 2152 | * The ELSP only accepts two elements at a time, so we queue |
| 2153 | * context/tail pairs on a given queue (ring->execlist_queue) until the |
| 2154 | * hardware is available. The queue serves a double purpose: we also use |
| 2155 | * it to keep track of the up to 2 contexts currently in the hardware |
| 2156 | * (usually one in execution and the other queued up by the GPU): We |
| 2157 | * only remove elements from the head of the queue when the hardware |
| 2158 | * informs us that an element has been completed. |
| 2159 | * |
| 2160 | * All accesses to the queue are mediated by a spinlock |
| 2161 | * (ring->execlist_lock). |
| 2162 | */ |
| 2163 | |
| 2164 | /** Execlist link in the submission queue.*/ |
| 2165 | struct list_head execlist_link; |
| 2166 | |
| 2167 | /** Execlists no. of times this request has been sent to the ELSP */ |
| 2168 | int elsp_submitted; |
| 2169 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2170 | }; |
| 2171 | |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2172 | void i915_gem_request_free(struct kref *req_ref); |
| 2173 | |
John Harrison | b793a00 | 2014-11-24 18:49:25 +0000 | [diff] [blame] | 2174 | static inline uint32_t |
| 2175 | i915_gem_request_get_seqno(struct drm_i915_gem_request *req) |
| 2176 | { |
| 2177 | return req ? req->seqno : 0; |
| 2178 | } |
| 2179 | |
| 2180 | static inline struct intel_engine_cs * |
| 2181 | i915_gem_request_get_ring(struct drm_i915_gem_request *req) |
| 2182 | { |
| 2183 | return req ? req->ring : NULL; |
| 2184 | } |
| 2185 | |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2186 | static inline void |
| 2187 | i915_gem_request_reference(struct drm_i915_gem_request *req) |
| 2188 | { |
| 2189 | kref_get(&req->ref); |
| 2190 | } |
| 2191 | |
| 2192 | static inline void |
| 2193 | i915_gem_request_unreference(struct drm_i915_gem_request *req) |
| 2194 | { |
Daniel Vetter | f245860 | 2014-11-26 10:26:05 +0100 | [diff] [blame] | 2195 | WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex)); |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2196 | kref_put(&req->ref, i915_gem_request_free); |
| 2197 | } |
| 2198 | |
| 2199 | static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst, |
| 2200 | struct drm_i915_gem_request *src) |
| 2201 | { |
| 2202 | if (src) |
| 2203 | i915_gem_request_reference(src); |
| 2204 | |
| 2205 | if (*pdst) |
| 2206 | i915_gem_request_unreference(*pdst); |
| 2207 | |
| 2208 | *pdst = src; |
| 2209 | } |
| 2210 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2211 | /* |
| 2212 | * XXX: i915_gem_request_completed should be here but currently needs the |
| 2213 | * definition of i915_seqno_passed() which is below. It will be moved in |
| 2214 | * a later patch when the call to i915_seqno_passed() is obsoleted... |
| 2215 | */ |
| 2216 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2217 | struct drm_i915_file_private { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2218 | struct drm_i915_private *dev_priv; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 2219 | struct drm_file *file; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2220 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2221 | struct { |
Luis R. Rodriguez | 99057c8 | 2012-11-29 12:45:06 -0800 | [diff] [blame] | 2222 | spinlock_t lock; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2223 | struct list_head request_list; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2224 | struct delayed_work idle_work; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2225 | } mm; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 2226 | struct idr context_idr; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 2227 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2228 | atomic_t rps_wait_boost; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2229 | struct intel_engine_cs *bsd_ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2230 | }; |
| 2231 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2232 | /* |
| 2233 | * A command that requires special handling by the command parser. |
| 2234 | */ |
| 2235 | struct drm_i915_cmd_descriptor { |
| 2236 | /* |
| 2237 | * Flags describing how the command parser processes the command. |
| 2238 | * |
| 2239 | * CMD_DESC_FIXED: The command has a fixed length if this is set, |
| 2240 | * a length mask if not set |
| 2241 | * CMD_DESC_SKIP: The command is allowed but does not follow the |
| 2242 | * standard length encoding for the opcode range in |
| 2243 | * which it falls |
| 2244 | * CMD_DESC_REJECT: The command is never allowed |
| 2245 | * CMD_DESC_REGISTER: The command should be checked against the |
| 2246 | * register whitelist for the appropriate ring |
| 2247 | * CMD_DESC_MASTER: The command is allowed if the submitting process |
| 2248 | * is the DRM master |
| 2249 | */ |
| 2250 | u32 flags; |
| 2251 | #define CMD_DESC_FIXED (1<<0) |
| 2252 | #define CMD_DESC_SKIP (1<<1) |
| 2253 | #define CMD_DESC_REJECT (1<<2) |
| 2254 | #define CMD_DESC_REGISTER (1<<3) |
| 2255 | #define CMD_DESC_BITMASK (1<<4) |
| 2256 | #define CMD_DESC_MASTER (1<<5) |
| 2257 | |
| 2258 | /* |
| 2259 | * The command's unique identification bits and the bitmask to get them. |
| 2260 | * This isn't strictly the opcode field as defined in the spec and may |
| 2261 | * also include type, subtype, and/or subop fields. |
| 2262 | */ |
| 2263 | struct { |
| 2264 | u32 value; |
| 2265 | u32 mask; |
| 2266 | } cmd; |
| 2267 | |
| 2268 | /* |
| 2269 | * The command's length. The command is either fixed length (i.e. does |
| 2270 | * not include a length field) or has a length field mask. The flag |
| 2271 | * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has |
| 2272 | * a length mask. All command entries in a command table must include |
| 2273 | * length information. |
| 2274 | */ |
| 2275 | union { |
| 2276 | u32 fixed; |
| 2277 | u32 mask; |
| 2278 | } length; |
| 2279 | |
| 2280 | /* |
| 2281 | * Describes where to find a register address in the command to check |
| 2282 | * against the ring's register whitelist. Only valid if flags has the |
| 2283 | * CMD_DESC_REGISTER bit set. |
| 2284 | */ |
| 2285 | struct { |
| 2286 | u32 offset; |
| 2287 | u32 mask; |
| 2288 | } reg; |
| 2289 | |
| 2290 | #define MAX_CMD_DESC_BITMASKS 3 |
| 2291 | /* |
| 2292 | * Describes command checks where a particular dword is masked and |
| 2293 | * compared against an expected value. If the command does not match |
| 2294 | * the expected value, the parser rejects it. Only valid if flags has |
| 2295 | * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero |
| 2296 | * are valid. |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2297 | * |
| 2298 | * If the check specifies a non-zero condition_mask then the parser |
| 2299 | * only performs the check when the bits specified by condition_mask |
| 2300 | * are non-zero. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2301 | */ |
| 2302 | struct { |
| 2303 | u32 offset; |
| 2304 | u32 mask; |
| 2305 | u32 expected; |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2306 | u32 condition_offset; |
| 2307 | u32 condition_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2308 | } bits[MAX_CMD_DESC_BITMASKS]; |
| 2309 | }; |
| 2310 | |
| 2311 | /* |
| 2312 | * A table of commands requiring special handling by the command parser. |
| 2313 | * |
| 2314 | * Each ring has an array of tables. Each table consists of an array of command |
| 2315 | * descriptors, which must be sorted with command opcodes in ascending order. |
| 2316 | */ |
| 2317 | struct drm_i915_cmd_table { |
| 2318 | const struct drm_i915_cmd_descriptor *table; |
| 2319 | int count; |
| 2320 | }; |
| 2321 | |
Chris Wilson | dbbe912 | 2014-08-09 19:18:43 +0100 | [diff] [blame] | 2322 | /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */ |
Chris Wilson | 7312e2d | 2014-08-13 12:14:12 +0100 | [diff] [blame] | 2323 | #define __I915__(p) ({ \ |
| 2324 | struct drm_i915_private *__p; \ |
| 2325 | if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \ |
| 2326 | __p = (struct drm_i915_private *)p; \ |
| 2327 | else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \ |
| 2328 | __p = to_i915((struct drm_device *)p); \ |
| 2329 | else \ |
| 2330 | BUILD_BUG(); \ |
| 2331 | __p; \ |
| 2332 | }) |
Chris Wilson | dbbe912 | 2014-08-09 19:18:43 +0100 | [diff] [blame] | 2333 | #define INTEL_INFO(p) (&__I915__(p)->info) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2334 | #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2335 | |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2336 | #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577) |
| 2337 | #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2338 | #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2339 | #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2340 | #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2341 | #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592) |
| 2342 | #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2343 | #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm) |
| 2344 | #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater) |
| 2345 | #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2346 | #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2347 | #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2348 | #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001) |
| 2349 | #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2350 | #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview) |
| 2351 | #define IS_G33(dev) (INTEL_INFO(dev)->is_g33) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2352 | #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046) |
Jesse Barnes | 4b65177 | 2011-04-28 14:33:09 -0700 | [diff] [blame] | 2353 | #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2354 | #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \ |
| 2355 | INTEL_DEVID(dev) == 0x0152 || \ |
| 2356 | INTEL_DEVID(dev) == 0x015a) |
| 2357 | #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \ |
| 2358 | INTEL_DEVID(dev) == 0x0106 || \ |
| 2359 | INTEL_DEVID(dev) == 0x010A) |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 2360 | #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview) |
Ville Syrjälä | 6df4027 | 2014-04-09 13:28:00 +0300 | [diff] [blame] | 2361 | #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev)) |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 2362 | #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell) |
Ville Syrjälä | 8179f1f | 2014-04-09 13:27:59 +0300 | [diff] [blame] | 2363 | #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev)) |
Satheeshakrishna M | 7201c0b | 2014-04-02 11:24:50 +0530 | [diff] [blame] | 2364 | #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2365 | #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile) |
Paulo Zanoni | ed1c9e2 | 2013-08-12 14:34:08 -0300 | [diff] [blame] | 2366 | #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2367 | (INTEL_DEVID(dev) & 0xFF00) == 0x0C00) |
Ben Widawsky | 5dd8c4c | 2013-11-08 10:20:06 -0800 | [diff] [blame] | 2368 | #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2369 | ((INTEL_DEVID(dev) & 0xf) == 0x2 || \ |
| 2370 | (INTEL_DEVID(dev) & 0xf) == 0x6 || \ |
| 2371 | (INTEL_DEVID(dev) & 0xf) == 0xe)) |
Rodrigo Vivi | a0fcbd9 | 2014-09-19 20:16:26 -0400 | [diff] [blame] | 2372 | #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \ |
| 2373 | (INTEL_DEVID(dev) & 0x00F0) == 0x0020) |
Ben Widawsky | 5dd8c4c | 2013-11-08 10:20:06 -0800 | [diff] [blame] | 2374 | #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2375 | (INTEL_DEVID(dev) & 0xFF00) == 0x0A00) |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 2376 | #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2377 | (INTEL_DEVID(dev) & 0x00F0) == 0x0020) |
Paulo Zanoni | 9bbfd20 | 2014-04-29 11:00:22 -0300 | [diff] [blame] | 2378 | /* ULX machines are also considered ULT. */ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2379 | #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \ |
| 2380 | INTEL_DEVID(dev) == 0x0A1E) |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 2381 | #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2382 | |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2383 | /* |
| 2384 | * The genX designation typically refers to the render engine, so render |
| 2385 | * capability related checks should use IS_GEN, while display and other checks |
| 2386 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular |
| 2387 | * chips, etc.). |
| 2388 | */ |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2389 | #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2) |
| 2390 | #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3) |
| 2391 | #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4) |
| 2392 | #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5) |
| 2393 | #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6) |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2394 | #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7) |
Ben Widawsky | d298084 | 2013-11-02 21:06:59 -0700 | [diff] [blame] | 2395 | #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8) |
Damien Lespiau | b71252d | 2013-02-13 15:27:24 +0000 | [diff] [blame] | 2396 | #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2397 | |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 2398 | #define RENDER_RING (1<<RCS) |
| 2399 | #define BSD_RING (1<<VCS) |
| 2400 | #define BLT_RING (1<<BCS) |
| 2401 | #define VEBOX_RING (1<<VECS) |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2402 | #define BSD2_RING (1<<VCS2) |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 2403 | #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING) |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2404 | #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING) |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 2405 | #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING) |
| 2406 | #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING) |
| 2407 | #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc) |
| 2408 | #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \ |
Chris Wilson | f2fbc69 | 2014-08-24 19:35:31 +0100 | [diff] [blame] | 2409 | __I915__(dev)->ellc_size) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2410 | #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws) |
| 2411 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2412 | #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6) |
Oscar Mateo | d7f621e | 2014-07-24 17:04:49 +0100 | [diff] [blame] | 2413 | #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8) |
Jesse Barnes | 692ef70 | 2014-08-05 07:51:18 -0700 | [diff] [blame] | 2414 | #define USES_PPGTT(dev) (i915.enable_ppgtt) |
| 2415 | #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2416 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2417 | #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2418 | #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical) |
| 2419 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2420 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ |
| 2421 | #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev)) |
Daniel Vetter | 4e6b788 | 2014-02-07 16:33:20 +0100 | [diff] [blame] | 2422 | /* |
| 2423 | * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts |
| 2424 | * even when in MSI mode. This results in spurious interrupt warnings if the |
| 2425 | * legacy irq no. is shared with another device. The kernel then disables that |
| 2426 | * interrupt source and so prevents the other device from working properly. |
| 2427 | */ |
| 2428 | #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5) |
| 2429 | #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5) |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2430 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2431 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 2432 | * rows, which changed the alignment requirements and fence programming. |
| 2433 | */ |
| 2434 | #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \ |
| 2435 | IS_I915GM(dev))) |
| 2436 | #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) |
| 2437 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
| 2438 | #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2439 | #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv) |
| 2440 | #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2441 | |
| 2442 | #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2) |
| 2443 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) |
Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 2444 | #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2445 | |
Damien Lespiau | dbf7786 | 2014-10-01 20:04:14 +0100 | [diff] [blame] | 2446 | #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev)) |
Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 2447 | |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 2448 | #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi) |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 2449 | #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg) |
Rodrigo Vivi | b32c6f4 | 2014-11-20 03:44:37 -0800 | [diff] [blame] | 2450 | #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \ |
| 2451 | IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Paulo Zanoni | 6157d3c | 2014-03-07 20:12:37 -0300 | [diff] [blame] | 2452 | #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \ |
Imre Deak | fd7f8cc | 2014-04-14 20:41:30 +0300 | [diff] [blame] | 2453 | IS_BROADWELL(dev) || IS_VALLEYVIEW(dev)) |
Rodrigo Vivi | 58abf1d | 2014-10-07 07:06:50 -0700 | [diff] [blame] | 2454 | #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6) |
| 2455 | #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev)) |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2456 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2457 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
| 2458 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
| 2459 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
| 2460 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
| 2461 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 |
| 2462 | #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00 |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 2463 | #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100 |
| 2464 | #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00 |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2465 | |
Chris Wilson | f2fbc69 | 2014-08-24 19:35:31 +0100 | [diff] [blame] | 2466 | #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type) |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 2467 | #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT) |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 2468 | #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2469 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) |
| 2470 | #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX) |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 2471 | #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP) |
Paulo Zanoni | 45e6e3a | 2012-07-03 15:57:32 -0300 | [diff] [blame] | 2472 | #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2473 | |
Sonika Jindal | 5fafe29 | 2014-07-21 15:23:38 +0530 | [diff] [blame] | 2474 | #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)) |
| 2475 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 2476 | /* DPF == dynamic parity feature */ |
| 2477 | #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) |
| 2478 | #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev)) |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 2479 | |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2480 | #define GT_FREQUENCY_MULTIPLIER 50 |
| 2481 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2482 | #include "i915_trace.h" |
| 2483 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 2484 | extern const struct drm_ioctl_desc i915_ioctls[]; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 2485 | extern int i915_max_ioctl; |
| 2486 | |
Imre Deak | fc49b3d | 2014-10-23 19:23:27 +0300 | [diff] [blame] | 2487 | extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state); |
| 2488 | extern int i915_resume_legacy(struct drm_device *dev); |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 2489 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
| 2490 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); |
| 2491 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2492 | /* i915_params.c */ |
| 2493 | struct i915_params { |
| 2494 | int modeset; |
| 2495 | int panel_ignore_lid; |
| 2496 | unsigned int powersave; |
| 2497 | int semaphores; |
| 2498 | unsigned int lvds_downclock; |
| 2499 | int lvds_channel_mode; |
| 2500 | int panel_use_ssc; |
| 2501 | int vbt_sdvo_panel_type; |
| 2502 | int enable_rc6; |
| 2503 | int enable_fbc; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2504 | int enable_ppgtt; |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 2505 | int enable_execlists; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2506 | int enable_psr; |
| 2507 | unsigned int preliminary_hw_support; |
| 2508 | int disable_power_well; |
| 2509 | int enable_ips; |
Damien Lespiau | e5aa654 | 2014-02-07 19:12:53 +0000 | [diff] [blame] | 2510 | int invert_brightness; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2511 | int enable_cmd_parser; |
Damien Lespiau | e5aa654 | 2014-02-07 19:12:53 +0000 | [diff] [blame] | 2512 | /* leave bools at the end to not create holes */ |
| 2513 | bool enable_hangcheck; |
| 2514 | bool fastboot; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2515 | bool prefault_disable; |
| 2516 | bool reset; |
Damien Lespiau | a0bae57 | 2014-02-10 17:20:55 +0000 | [diff] [blame] | 2517 | bool disable_display; |
Daniel Vetter | 7a10dfa | 2014-04-01 09:33:47 +0200 | [diff] [blame] | 2518 | bool disable_vtd_wa; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 2519 | int use_mmio_flip; |
Paulo Zanoni | 5978118 | 2014-07-16 17:49:29 -0300 | [diff] [blame] | 2520 | bool mmio_debug; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 2521 | bool verbose_state_checks; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2522 | }; |
| 2523 | extern struct i915_params i915 __read_mostly; |
| 2524 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2525 | /* i915_dma.c */ |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 2526 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 2527 | extern int i915_driver_unload(struct drm_device *); |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2528 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 2529 | extern void i915_driver_lastclose(struct drm_device * dev); |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 2530 | extern void i915_driver_preclose(struct drm_device *dev, |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2531 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2532 | extern void i915_driver_postclose(struct drm_device *dev, |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2533 | struct drm_file *file); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 2534 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2535 | #ifdef CONFIG_COMPAT |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 2536 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 2537 | unsigned long arg); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2538 | #endif |
Ben Widawsky | 8e96d9c | 2012-06-04 14:42:56 -0700 | [diff] [blame] | 2539 | extern int intel_gpu_reset(struct drm_device *dev); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 2540 | extern int i915_reset(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2541 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
| 2542 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); |
| 2543 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); |
| 2544 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2545 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on); |
Imre Deak | 1d0d343 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 2546 | void intel_hpd_cancel_work(struct drm_i915_private *dev_priv); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2547 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2548 | /* i915_irq.c */ |
Mika Kuoppala | 10cd45b | 2013-07-03 17:22:08 +0300 | [diff] [blame] | 2549 | void i915_queue_hangcheck(struct drm_device *dev); |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2550 | __printf(3, 4) |
| 2551 | void i915_handle_error(struct drm_device *dev, bool wedged, |
| 2552 | const char *fmt, ...); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2553 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 2554 | extern void intel_irq_init(struct drm_i915_private *dev_priv); |
| 2555 | extern void intel_hpd_init(struct drm_i915_private *dev_priv); |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 2556 | int intel_irq_install(struct drm_i915_private *dev_priv); |
| 2557 | void intel_irq_uninstall(struct drm_i915_private *dev_priv); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2558 | |
| 2559 | extern void intel_uncore_sanitize(struct drm_device *dev); |
Imre Deak | 1001860 | 2014-06-06 12:59:39 +0300 | [diff] [blame] | 2560 | extern void intel_uncore_early_sanitize(struct drm_device *dev, |
| 2561 | bool restore_forcewake); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2562 | extern void intel_uncore_init(struct drm_device *dev); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2563 | extern void intel_uncore_check_errors(struct drm_device *dev); |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 2564 | extern void intel_uncore_fini(struct drm_device *dev); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 2565 | extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore); |
Mika Kuoppala | 05a2fb1 | 2015-01-19 16:20:43 +0200 | [diff] [blame^] | 2566 | const char *intel_uncore_forcewake_domain_to_str(const int domain_id); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2567 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2568 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2569 | i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2570 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2571 | |
| 2572 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2573 | i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2574 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2575 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 2576 | void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv); |
| 2577 | void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv); |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 2578 | void |
| 2579 | ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask); |
| 2580 | void |
| 2581 | ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask); |
| 2582 | void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, |
| 2583 | uint32_t interrupt_mask, |
| 2584 | uint32_t enabled_irq_mask); |
| 2585 | #define ibx_enable_display_interrupt(dev_priv, bits) \ |
| 2586 | ibx_display_interrupt_update((dev_priv), (bits), (bits)) |
| 2587 | #define ibx_disable_display_interrupt(dev_priv, bits) \ |
| 2588 | ibx_display_interrupt_update((dev_priv), (bits), 0) |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 2589 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2590 | /* i915_gem.c */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2591 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 2592 | struct drm_file *file_priv); |
| 2593 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 2594 | struct drm_file *file_priv); |
| 2595 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 2596 | struct drm_file *file_priv); |
| 2597 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 2598 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2599 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2600 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2601 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 2602 | struct drm_file *file_priv); |
| 2603 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 2604 | struct drm_file *file_priv); |
Oscar Mateo | ba8b7cc | 2014-07-24 17:04:33 +0100 | [diff] [blame] | 2605 | void i915_gem_execbuffer_move_to_active(struct list_head *vmas, |
| 2606 | struct intel_engine_cs *ring); |
| 2607 | void i915_gem_execbuffer_retire_commands(struct drm_device *dev, |
| 2608 | struct drm_file *file, |
| 2609 | struct intel_engine_cs *ring, |
| 2610 | struct drm_i915_gem_object *obj); |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2611 | int i915_gem_ringbuffer_submission(struct drm_device *dev, |
| 2612 | struct drm_file *file, |
| 2613 | struct intel_engine_cs *ring, |
| 2614 | struct intel_context *ctx, |
| 2615 | struct drm_i915_gem_execbuffer2 *args, |
| 2616 | struct list_head *vmas, |
| 2617 | struct drm_i915_gem_object *batch_obj, |
| 2618 | u64 exec_start, u32 flags); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2619 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 2620 | struct drm_file *file_priv); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 2621 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 2622 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2623 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 2624 | struct drm_file *file_priv); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 2625 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 2626 | struct drm_file *file); |
| 2627 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 2628 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2629 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 2630 | struct drm_file *file_priv); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2631 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 2632 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2633 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 2634 | struct drm_file *file_priv); |
| 2635 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 2636 | struct drm_file *file_priv); |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2637 | int i915_gem_init_userptr(struct drm_device *dev); |
| 2638 | int i915_gem_userptr_ioctl(struct drm_device *dev, void *data, |
| 2639 | struct drm_file *file); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 2640 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 2641 | struct drm_file *file_priv); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2642 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, |
| 2643 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2644 | void i915_gem_load(struct drm_device *dev); |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2645 | unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv, |
| 2646 | long target, |
| 2647 | unsigned flags); |
| 2648 | #define I915_SHRINK_PURGEABLE 0x1 |
| 2649 | #define I915_SHRINK_UNBOUND 0x2 |
| 2650 | #define I915_SHRINK_BOUND 0x4 |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2651 | void *i915_gem_object_alloc(struct drm_device *dev); |
| 2652 | void i915_gem_object_free(struct drm_i915_gem_object *obj); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2653 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 2654 | const struct drm_i915_gem_object_ops *ops); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2655 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 2656 | size_t size); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 2657 | void i915_init_vm(struct drm_i915_private *dev_priv, |
| 2658 | struct i915_address_space *vm); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2659 | void i915_gem_free_object(struct drm_gem_object *obj); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2660 | void i915_gem_vma_destroy(struct i915_vma *vma); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2661 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2662 | #define PIN_MAPPABLE 0x1 |
| 2663 | #define PIN_NONBLOCK 0x2 |
Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 2664 | #define PIN_GLOBAL 0x4 |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 2665 | #define PIN_OFFSET_BIAS 0x8 |
| 2666 | #define PIN_OFFSET_MASK (~4095) |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2667 | int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj, |
| 2668 | struct i915_address_space *vm, |
| 2669 | uint32_t alignment, |
| 2670 | uint64_t flags, |
| 2671 | const struct i915_ggtt_view *view); |
| 2672 | static inline |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2673 | int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj, |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2674 | struct i915_address_space *vm, |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2675 | uint32_t alignment, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2676 | uint64_t flags) |
| 2677 | { |
| 2678 | return i915_gem_object_pin_view(obj, vm, alignment, flags, |
| 2679 | &i915_ggtt_view_normal); |
| 2680 | } |
| 2681 | |
| 2682 | int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level, |
| 2683 | u32 flags); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2684 | int __must_check i915_vma_unbind(struct i915_vma *vma); |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2685 | int i915_gem_object_put_pages(struct drm_i915_gem_object *obj); |
Paulo Zanoni | 48018a5 | 2013-12-13 15:22:31 -0200 | [diff] [blame] | 2686 | void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2687 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2688 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 2689 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 2690 | int *needs_clflush); |
| 2691 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2692 | int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2693 | static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n) |
| 2694 | { |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2695 | struct sg_page_iter sg_iter; |
Chris Wilson | 1cf8378 | 2012-10-10 12:11:52 +0100 | [diff] [blame] | 2696 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2697 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n) |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2698 | return sg_page_iter_page(&sg_iter); |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2699 | |
| 2700 | return NULL; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2701 | } |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2702 | static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
| 2703 | { |
| 2704 | BUG_ON(obj->pages == NULL); |
| 2705 | obj->pages_pin_count++; |
| 2706 | } |
| 2707 | static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
| 2708 | { |
| 2709 | BUG_ON(obj->pages_pin_count == 0); |
| 2710 | obj->pages_pin_count--; |
| 2711 | } |
| 2712 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2713 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2714 | int i915_gem_object_sync(struct drm_i915_gem_object *obj, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2715 | struct intel_engine_cs *to); |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2716 | void i915_vma_move_to_active(struct i915_vma *vma, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2717 | struct intel_engine_cs *ring); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2718 | int i915_gem_dumb_create(struct drm_file *file_priv, |
| 2719 | struct drm_device *dev, |
| 2720 | struct drm_mode_create_dumb *args); |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2721 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, |
| 2722 | uint32_t handle, uint64_t *offset); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2723 | /** |
| 2724 | * Returns true if seq1 is later than seq2. |
| 2725 | */ |
| 2726 | static inline bool |
| 2727 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) |
| 2728 | { |
| 2729 | return (int32_t)(seq1 - seq2) >= 0; |
| 2730 | } |
| 2731 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2732 | static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req, |
| 2733 | bool lazy_coherency) |
| 2734 | { |
| 2735 | u32 seqno; |
| 2736 | |
| 2737 | BUG_ON(req == NULL); |
| 2738 | |
| 2739 | seqno = req->ring->get_seqno(req->ring, lazy_coherency); |
| 2740 | |
| 2741 | return i915_seqno_passed(seqno, req->seqno); |
| 2742 | } |
| 2743 | |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2744 | int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno); |
| 2745 | int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno); |
Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 2746 | int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2747 | int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2748 | |
Daniel Vetter | d8ffa60 | 2014-05-13 12:11:26 +0200 | [diff] [blame] | 2749 | bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj); |
| 2750 | void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2751 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2752 | struct drm_i915_gem_request * |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2753 | i915_gem_find_active_request(struct intel_engine_cs *ring); |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2754 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2755 | bool i915_gem_retire_requests(struct drm_device *dev); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2756 | void i915_gem_retire_requests_ring(struct intel_engine_cs *ring); |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 2757 | int __must_check i915_gem_check_wedge(struct i915_gpu_error *error, |
Daniel Vetter | d6b2c79 | 2012-07-04 22:54:13 +0200 | [diff] [blame] | 2758 | bool interruptible); |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 2759 | int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 2760 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2761 | static inline bool i915_reset_in_progress(struct i915_gpu_error *error) |
| 2762 | { |
| 2763 | return unlikely(atomic_read(&error->reset_counter) |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 2764 | & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED)); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2765 | } |
| 2766 | |
| 2767 | static inline bool i915_terminally_wedged(struct i915_gpu_error *error) |
| 2768 | { |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 2769 | return atomic_read(&error->reset_counter) & I915_WEDGED; |
| 2770 | } |
| 2771 | |
| 2772 | static inline u32 i915_reset_count(struct i915_gpu_error *error) |
| 2773 | { |
| 2774 | return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2; |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2775 | } |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2776 | |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 2777 | static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv) |
| 2778 | { |
| 2779 | return dev_priv->gpu_error.stop_rings == 0 || |
| 2780 | dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN; |
| 2781 | } |
| 2782 | |
| 2783 | static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv) |
| 2784 | { |
| 2785 | return dev_priv->gpu_error.stop_rings == 0 || |
| 2786 | dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN; |
| 2787 | } |
| 2788 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2789 | void i915_gem_reset(struct drm_device *dev); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 2790 | bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2791 | int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 2792 | int __must_check i915_gem_init(struct drm_device *dev); |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2793 | int i915_gem_init_rings(struct drm_device *dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2794 | int __must_check i915_gem_init_hw(struct drm_device *dev); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2795 | int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2796 | void i915_gem_init_swizzling(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2797 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2798 | int __must_check i915_gpu_idle(struct drm_device *dev); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 2799 | int __must_check i915_gem_suspend(struct drm_device *dev); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2800 | int __i915_add_request(struct intel_engine_cs *ring, |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2801 | struct drm_file *file, |
John Harrison | 9400ae5 | 2014-11-24 18:49:36 +0000 | [diff] [blame] | 2802 | struct drm_i915_gem_object *batch_obj); |
| 2803 | #define i915_add_request(ring) \ |
| 2804 | __i915_add_request(ring, NULL, NULL) |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 2805 | int __i915_wait_request(struct drm_i915_gem_request *req, |
Ander Conselvan de Oliveira | 16e9a21 | 2014-11-06 09:26:38 +0200 | [diff] [blame] | 2806 | unsigned reset_counter, |
| 2807 | bool interruptible, |
| 2808 | s64 *timeout, |
| 2809 | struct drm_i915_file_private *file_priv); |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 2810 | int __must_check i915_wait_request(struct drm_i915_gem_request *req); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2811 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2812 | int __must_check |
| 2813 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, |
| 2814 | bool write); |
| 2815 | int __must_check |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 2816 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); |
| 2817 | int __must_check |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 2818 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 2819 | u32 alignment, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2820 | struct intel_engine_cs *pipelined); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2821 | void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 2822 | int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 2823 | int align); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2824 | int i915_gem_open(struct drm_device *dev, struct drm_file *file); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2825 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2826 | |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2827 | uint32_t |
Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 2828 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode); |
| 2829 | uint32_t |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2830 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
| 2831 | int tiling_mode, bool fenced); |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2832 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 2833 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 2834 | enum i915_cache_level cache_level); |
| 2835 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2836 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
| 2837 | struct dma_buf *dma_buf); |
| 2838 | |
| 2839 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, |
| 2840 | struct drm_gem_object *gem_obj, int flags); |
| 2841 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2842 | void i915_gem_restore_fences(struct drm_device *dev); |
| 2843 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2844 | unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o, |
| 2845 | struct i915_address_space *vm, |
| 2846 | enum i915_ggtt_view_type view); |
| 2847 | static inline |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2848 | unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2849 | struct i915_address_space *vm) |
| 2850 | { |
| 2851 | return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL); |
| 2852 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2853 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2854 | bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o, |
| 2855 | struct i915_address_space *vm, |
| 2856 | enum i915_ggtt_view_type view); |
| 2857 | static inline |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2858 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2859 | struct i915_address_space *vm) |
| 2860 | { |
| 2861 | return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL); |
| 2862 | } |
| 2863 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2864 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, |
| 2865 | struct i915_address_space *vm); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2866 | struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj, |
| 2867 | struct i915_address_space *vm, |
| 2868 | const struct i915_ggtt_view *view); |
| 2869 | static inline |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2870 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2871 | struct i915_address_space *vm) |
| 2872 | { |
| 2873 | return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal); |
| 2874 | } |
| 2875 | |
| 2876 | struct i915_vma * |
| 2877 | i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj, |
| 2878 | struct i915_address_space *vm, |
| 2879 | const struct i915_ggtt_view *view); |
| 2880 | |
| 2881 | static inline |
Ben Widawsky | accfef2 | 2013-08-14 11:38:35 +0200 | [diff] [blame] | 2882 | struct i915_vma * |
| 2883 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2884 | struct i915_address_space *vm) |
| 2885 | { |
| 2886 | return i915_gem_obj_lookup_or_create_vma_view(obj, vm, |
| 2887 | &i915_ggtt_view_normal); |
| 2888 | } |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 2889 | |
| 2890 | struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 2891 | static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) { |
| 2892 | struct i915_vma *vma; |
| 2893 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
| 2894 | if (vma->pin_count > 0) |
| 2895 | return true; |
| 2896 | return false; |
| 2897 | } |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 2898 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2899 | /* Some GGTT VM helpers */ |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2900 | #define i915_obj_to_ggtt(obj) \ |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2901 | (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base) |
| 2902 | static inline bool i915_is_ggtt(struct i915_address_space *vm) |
| 2903 | { |
| 2904 | struct i915_address_space *ggtt = |
| 2905 | &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base; |
| 2906 | return vm == ggtt; |
| 2907 | } |
| 2908 | |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 2909 | static inline struct i915_hw_ppgtt * |
| 2910 | i915_vm_to_ppgtt(struct i915_address_space *vm) |
| 2911 | { |
| 2912 | WARN_ON(i915_is_ggtt(vm)); |
| 2913 | |
| 2914 | return container_of(vm, struct i915_hw_ppgtt, base); |
| 2915 | } |
| 2916 | |
| 2917 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2918 | static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj) |
| 2919 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2920 | return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj)); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2921 | } |
| 2922 | |
| 2923 | static inline unsigned long |
| 2924 | i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj) |
| 2925 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2926 | return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj)); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2927 | } |
| 2928 | |
| 2929 | static inline unsigned long |
| 2930 | i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj) |
| 2931 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2932 | return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj)); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2933 | } |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2934 | |
| 2935 | static inline int __must_check |
| 2936 | i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj, |
| 2937 | uint32_t alignment, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2938 | unsigned flags) |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2939 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2940 | return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj), |
| 2941 | alignment, flags | PIN_GLOBAL); |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2942 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2943 | |
Daniel Vetter | b287110 | 2014-02-14 14:01:19 +0100 | [diff] [blame] | 2944 | static inline int |
| 2945 | i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj) |
| 2946 | { |
| 2947 | return i915_vma_unbind(i915_gem_obj_to_ggtt(obj)); |
| 2948 | } |
| 2949 | |
| 2950 | void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj); |
| 2951 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2952 | /* i915_gem_context.c */ |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 2953 | int __must_check i915_gem_context_init(struct drm_device *dev); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2954 | void i915_gem_context_fini(struct drm_device *dev); |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2955 | void i915_gem_context_reset(struct drm_device *dev); |
Ben Widawsky | e422b888 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 2956 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 2957 | int i915_gem_context_enable(struct drm_i915_private *dev_priv); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2958 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2959 | int i915_switch_context(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2960 | struct intel_context *to); |
| 2961 | struct intel_context * |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 2962 | i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2963 | void i915_gem_context_free(struct kref *ctx_ref); |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 2964 | struct drm_i915_gem_object * |
| 2965 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size); |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2966 | static inline void i915_gem_context_reference(struct intel_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2967 | { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 2968 | kref_get(&ctx->ref); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2969 | } |
| 2970 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2971 | static inline void i915_gem_context_unreference(struct intel_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2972 | { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 2973 | kref_put(&ctx->ref, i915_gem_context_free); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2974 | } |
| 2975 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2976 | static inline bool i915_gem_context_is_default(const struct intel_context *c) |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2977 | { |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 2978 | return c->user_handle == DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2979 | } |
| 2980 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 2981 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 2982 | struct drm_file *file); |
| 2983 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 2984 | struct drm_file *file); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 2985 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 2986 | struct drm_file *file_priv); |
| 2987 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 2988 | struct drm_file *file_priv); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2989 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2990 | /* i915_gem_evict.c */ |
Ben Widawsky | f6cd1f1 | 2013-07-31 17:00:11 -0700 | [diff] [blame] | 2991 | int __must_check i915_gem_evict_something(struct drm_device *dev, |
| 2992 | struct i915_address_space *vm, |
| 2993 | int min_size, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2994 | unsigned alignment, |
| 2995 | unsigned cache_level, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 2996 | unsigned long start, |
| 2997 | unsigned long end, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2998 | unsigned flags); |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 2999 | int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3000 | int i915_gem_evict_everything(struct drm_device *dev); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 3001 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 3002 | /* belongs in i915_gem_gtt.h */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3003 | static inline void i915_gem_chipset_flush(struct drm_device *dev) |
| 3004 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3005 | if (INTEL_INFO(dev)->gen < 6) |
| 3006 | intel_gtt_chipset_flush(); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3007 | } |
Ben Widawsky | 246cbfb | 2013-12-06 14:11:14 -0800 | [diff] [blame] | 3008 | |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3009 | /* i915_gem_stolen.c */ |
| 3010 | int i915_gem_init_stolen(struct drm_device *dev); |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 3011 | int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp); |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 3012 | void i915_gem_stolen_cleanup_compression(struct drm_device *dev); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3013 | void i915_gem_cleanup_stolen(struct drm_device *dev); |
Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 3014 | struct drm_i915_gem_object * |
| 3015 | i915_gem_object_create_stolen(struct drm_device *dev, u32 size); |
Chris Wilson | 866d12b | 2013-02-19 13:31:37 -0800 | [diff] [blame] | 3016 | struct drm_i915_gem_object * |
| 3017 | i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev, |
| 3018 | u32 stolen_offset, |
| 3019 | u32 gtt_offset, |
| 3020 | u32 size); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3021 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3022 | /* i915_gem_tiling.c */ |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 3023 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3024 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 3025 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3026 | |
| 3027 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
| 3028 | obj->tiling_mode != I915_TILING_NONE; |
| 3029 | } |
| 3030 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3031 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 3032 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj); |
| 3033 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3034 | |
| 3035 | /* i915_gem_debug.c */ |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 3036 | #if WATCH_LISTS |
| 3037 | int i915_verify_lists(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3038 | #else |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 3039 | #define i915_verify_lists(dev) 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3040 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3041 | |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3042 | /* i915_debugfs.c */ |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 3043 | int i915_debugfs_init(struct drm_minor *minor); |
| 3044 | void i915_debugfs_cleanup(struct drm_minor *minor); |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 3045 | #ifdef CONFIG_DEBUG_FS |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3046 | void intel_display_crc_init(struct drm_device *dev); |
| 3047 | #else |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 3048 | static inline void intel_display_crc_init(struct drm_device *dev) {} |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3049 | #endif |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3050 | |
| 3051 | /* i915_gpu_error.c */ |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3052 | __printf(2, 3) |
| 3053 | void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...); |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 3054 | int i915_error_state_to_str(struct drm_i915_error_state_buf *estr, |
| 3055 | const struct i915_error_state_file_priv *error); |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3056 | int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb, |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3057 | struct drm_i915_private *i915, |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3058 | size_t count, loff_t pos); |
| 3059 | static inline void i915_error_state_buf_release( |
| 3060 | struct drm_i915_error_state_buf *eb) |
| 3061 | { |
| 3062 | kfree(eb->buf); |
| 3063 | } |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 3064 | void i915_capture_error_state(struct drm_device *dev, bool wedge, |
| 3065 | const char *error_msg); |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3066 | void i915_error_state_get(struct drm_device *dev, |
| 3067 | struct i915_error_state_file_priv *error_priv); |
| 3068 | void i915_error_state_put(struct i915_error_state_file_priv *error_priv); |
| 3069 | void i915_destroy_error_state(struct drm_device *dev); |
| 3070 | |
| 3071 | void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone); |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3072 | const char *i915_cache_level_str(struct drm_i915_private *i915, int type); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3073 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 3074 | /* i915_gem_batch_pool.c */ |
| 3075 | void i915_gem_batch_pool_init(struct drm_device *dev, |
| 3076 | struct i915_gem_batch_pool *pool); |
| 3077 | void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool); |
| 3078 | struct drm_i915_gem_object* |
| 3079 | i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size); |
| 3080 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3081 | /* i915_cmd_parser.c */ |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 3082 | int i915_cmd_parser_get_version(void); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3083 | int i915_cmd_parser_init_ring(struct intel_engine_cs *ring); |
| 3084 | void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring); |
| 3085 | bool i915_needs_cmd_parser(struct intel_engine_cs *ring); |
| 3086 | int i915_parse_cmds(struct intel_engine_cs *ring, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3087 | struct drm_i915_gem_object *batch_obj, |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 3088 | struct drm_i915_gem_object *shadow_batch_obj, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3089 | u32 batch_start_offset, |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 3090 | u32 batch_len, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3091 | bool is_master); |
| 3092 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 3093 | /* i915_suspend.c */ |
| 3094 | extern int i915_save_state(struct drm_device *dev); |
| 3095 | extern int i915_restore_state(struct drm_device *dev); |
| 3096 | |
Daniel Vetter | d8157a3 | 2013-01-25 17:53:20 +0100 | [diff] [blame] | 3097 | /* i915_ums.c */ |
| 3098 | void i915_save_display_reg(struct drm_device *dev); |
| 3099 | void i915_restore_display_reg(struct drm_device *dev); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 3100 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3101 | /* i915_sysfs.c */ |
| 3102 | void i915_setup_sysfs(struct drm_device *dev_priv); |
| 3103 | void i915_teardown_sysfs(struct drm_device *dev_priv); |
| 3104 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3105 | /* intel_i2c.c */ |
| 3106 | extern int intel_setup_gmbus(struct drm_device *dev); |
| 3107 | extern void intel_teardown_gmbus(struct drm_device *dev); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 3108 | static inline bool intel_gmbus_is_port_valid(unsigned port) |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 3109 | { |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 3110 | return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD); |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 3111 | } |
| 3112 | |
| 3113 | extern struct i2c_adapter *intel_gmbus_get_adapter( |
| 3114 | struct drm_i915_private *dev_priv, unsigned port); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 3115 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
| 3116 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 3117 | static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 3118 | { |
| 3119 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; |
| 3120 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3121 | extern void intel_i2c_reset(struct drm_device *dev); |
| 3122 | |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3123 | /* intel_opregion.c */ |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3124 | #ifdef CONFIG_ACPI |
Lv Zheng | 27d50c8 | 2013-12-06 16:52:05 +0800 | [diff] [blame] | 3125 | extern int intel_opregion_setup(struct drm_device *dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3126 | extern void intel_opregion_init(struct drm_device *dev); |
| 3127 | extern void intel_opregion_fini(struct drm_device *dev); |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3128 | extern void intel_opregion_asle_intr(struct drm_device *dev); |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3129 | extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, |
| 3130 | bool enable); |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3131 | extern int intel_opregion_notify_adapter(struct drm_device *dev, |
| 3132 | pci_power_t state); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3133 | #else |
Lv Zheng | 27d50c8 | 2013-12-06 16:52:05 +0800 | [diff] [blame] | 3134 | static inline int intel_opregion_setup(struct drm_device *dev) { return 0; } |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3135 | static inline void intel_opregion_init(struct drm_device *dev) { return; } |
| 3136 | static inline void intel_opregion_fini(struct drm_device *dev) { return; } |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3137 | static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; } |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3138 | static inline int |
| 3139 | intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable) |
| 3140 | { |
| 3141 | return 0; |
| 3142 | } |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3143 | static inline int |
| 3144 | intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state) |
| 3145 | { |
| 3146 | return 0; |
| 3147 | } |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3148 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 3149 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 3150 | /* intel_acpi.c */ |
| 3151 | #ifdef CONFIG_ACPI |
| 3152 | extern void intel_register_dsm_handler(void); |
| 3153 | extern void intel_unregister_dsm_handler(void); |
| 3154 | #else |
| 3155 | static inline void intel_register_dsm_handler(void) { return; } |
| 3156 | static inline void intel_unregister_dsm_handler(void) { return; } |
| 3157 | #endif /* CONFIG_ACPI */ |
| 3158 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3159 | /* modesetting */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 3160 | extern void intel_modeset_init_hw(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3161 | extern void intel_modeset_init(struct drm_device *dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 3162 | extern void intel_modeset_gem_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3163 | extern void intel_modeset_cleanup(struct drm_device *dev); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 3164 | extern void intel_connector_unregister(struct intel_connector *); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 3165 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); |
Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 3166 | extern void intel_modeset_setup_hw_state(struct drm_device *dev, |
| 3167 | bool force_restore); |
Daniel Vetter | 44cec74 | 2013-01-25 17:53:21 +0100 | [diff] [blame] | 3168 | extern void i915_redisable_vga(struct drm_device *dev); |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 3169 | extern void i915_redisable_vga_power_on(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 3170 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 3171 | extern void intel_init_pch_refclk(struct drm_device *dev); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 3172 | extern void gen6_set_rps(struct drm_device *dev, u8 val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3173 | extern void valleyview_set_rps(struct drm_device *dev, u8 val); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 3174 | extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, |
| 3175 | bool enable); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3176 | extern void intel_detect_pch(struct drm_device *dev); |
| 3177 | extern int intel_trans_dp_port_sel(struct drm_crtc *crtc); |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3178 | extern int intel_enable_rc6(const struct drm_device *dev); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 3179 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3180 | extern bool i915_semaphore_is_enabled(struct drm_device *dev); |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 3181 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
| 3182 | struct drm_file *file); |
Mika Kuoppala | b635991 | 2013-10-30 15:44:16 +0200 | [diff] [blame] | 3183 | int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data, |
| 3184 | struct drm_file *file); |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 3185 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 3186 | void intel_notify_mmio_flip(struct intel_engine_cs *ring); |
| 3187 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3188 | /* overlay */ |
| 3189 | extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3190 | extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e, |
| 3191 | struct intel_overlay_error_state *error); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3192 | |
| 3193 | extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3194 | extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3195 | struct drm_device *dev, |
| 3196 | struct intel_display_error_state *error); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3197 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 3198 | /* On SNB platform, before reading ring registers forcewake bit |
| 3199 | * must be set to prevent GT core from power down and stale values being |
| 3200 | * returned. |
| 3201 | */ |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 3202 | void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, |
| 3203 | unsigned fw_domains); |
| 3204 | void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, |
| 3205 | unsigned fw_domains); |
Paulo Zanoni | e998c40 | 2014-02-21 13:52:26 -0300 | [diff] [blame] | 3206 | void assert_force_wake_inactive(struct drm_i915_private *dev_priv); |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 3207 | |
Tom O'Rourke | 151a49d | 2014-11-13 18:50:10 -0800 | [diff] [blame] | 3208 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val); |
| 3209 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3210 | |
| 3211 | /* intel_sideband.c */ |
Deepak S | 707b6e3 | 2015-01-16 20:42:17 +0530 | [diff] [blame] | 3212 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr); |
| 3213 | void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3214 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 3215 | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3216 | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 3217 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3218 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 3219 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3220 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 3221 | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3222 | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 3223 | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3224 | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 3225 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg); |
| 3226 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3227 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 3228 | enum intel_sbi_destination destination); |
| 3229 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 3230 | enum intel_sbi_destination destination); |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 3231 | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3232 | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3233 | |
Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 3234 | int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val); |
| 3235 | int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3236 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3237 | #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true) |
| 3238 | #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3239 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3240 | #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true) |
| 3241 | #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true) |
| 3242 | #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false) |
| 3243 | #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3244 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3245 | #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true) |
| 3246 | #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true) |
| 3247 | #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false) |
| 3248 | #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3249 | |
Chris Wilson | 698b313 | 2014-03-21 13:16:43 +0000 | [diff] [blame] | 3250 | /* Be very careful with read/write 64-bit values. On 32-bit machines, they |
| 3251 | * will be implemented using 2 32-bit writes in an arbitrary order with |
| 3252 | * an arbitrary delay between them. This can cause the hardware to |
| 3253 | * act upon the intermediate value, possibly leading to corruption and |
| 3254 | * machine death. You have been warned. |
| 3255 | */ |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3256 | #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true) |
| 3257 | #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3258 | |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 3259 | #define I915_READ64_2x32(lower_reg, upper_reg) ({ \ |
| 3260 | u32 upper = I915_READ(upper_reg); \ |
| 3261 | u32 lower = I915_READ(lower_reg); \ |
| 3262 | u32 tmp = I915_READ(upper_reg); \ |
| 3263 | if (upper != tmp) { \ |
| 3264 | upper = tmp; \ |
| 3265 | lower = I915_READ(lower_reg); \ |
| 3266 | WARN_ON(I915_READ(upper_reg) != upper); \ |
| 3267 | } \ |
| 3268 | (u64)upper << 32 | lower; }) |
| 3269 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3270 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) |
| 3271 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) |
| 3272 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 3273 | /* "Broadcast RGB" property */ |
| 3274 | #define INTEL_BROADCAST_RGB_AUTO 0 |
| 3275 | #define INTEL_BROADCAST_RGB_FULL 1 |
| 3276 | #define INTEL_BROADCAST_RGB_LIMITED 2 |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 3277 | |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3278 | static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev) |
| 3279 | { |
Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 3280 | if (IS_VALLEYVIEW(dev)) |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3281 | return VLV_VGACNTRL; |
Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 3282 | else if (INTEL_INFO(dev)->gen >= 5) |
| 3283 | return CPU_VGACNTRL; |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3284 | else |
| 3285 | return VGACNTRL; |
| 3286 | } |
| 3287 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 3288 | static inline void __user *to_user_ptr(u64 address) |
| 3289 | { |
| 3290 | return (void __user *)(uintptr_t)address; |
| 3291 | } |
| 3292 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3293 | static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m) |
| 3294 | { |
| 3295 | unsigned long j = msecs_to_jiffies(m); |
| 3296 | |
| 3297 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3298 | } |
| 3299 | |
Daniel Vetter | 7bd0e22 | 2014-12-04 11:12:54 +0100 | [diff] [blame] | 3300 | static inline unsigned long nsecs_to_jiffies_timeout(const u64 n) |
| 3301 | { |
| 3302 | return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1); |
| 3303 | } |
| 3304 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3305 | static inline unsigned long |
| 3306 | timespec_to_jiffies_timeout(const struct timespec *value) |
| 3307 | { |
| 3308 | unsigned long j = timespec_to_jiffies(value); |
| 3309 | |
| 3310 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3311 | } |
| 3312 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3313 | /* |
| 3314 | * If you need to wait X milliseconds between events A and B, but event B |
| 3315 | * doesn't happen exactly after event A, you record the timestamp (jiffies) of |
| 3316 | * when event A happened, then just before event B you call this function and |
| 3317 | * pass the timestamp as the first argument, and X as the second argument. |
| 3318 | */ |
| 3319 | static inline void |
| 3320 | wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms) |
| 3321 | { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3322 | unsigned long target_jiffies, tmp_jiffies, remaining_jiffies; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3323 | |
| 3324 | /* |
| 3325 | * Don't re-read the value of "jiffies" every time since it may change |
| 3326 | * behind our back and break the math. |
| 3327 | */ |
| 3328 | tmp_jiffies = jiffies; |
| 3329 | target_jiffies = timestamp_jiffies + |
| 3330 | msecs_to_jiffies_timeout(to_wait_ms); |
| 3331 | |
| 3332 | if (time_after(target_jiffies, tmp_jiffies)) { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3333 | remaining_jiffies = target_jiffies - tmp_jiffies; |
| 3334 | while (remaining_jiffies) |
| 3335 | remaining_jiffies = |
| 3336 | schedule_timeout_uninterruptible(remaining_jiffies); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3337 | } |
| 3338 | } |
| 3339 | |
John Harrison | 581c26e8 | 2014-11-24 18:49:39 +0000 | [diff] [blame] | 3340 | static inline void i915_trace_irq_get(struct intel_engine_cs *ring, |
| 3341 | struct drm_i915_gem_request *req) |
| 3342 | { |
| 3343 | if (ring->trace_irq_req == NULL && ring->irq_get(ring)) |
| 3344 | i915_gem_request_assign(&ring->trace_irq_req, req); |
| 3345 | } |
| 3346 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3347 | #endif |