blob: b14dccda0154c2b0ce863e1e099a52487d53358c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030027 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040028 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010049#include <linux/ahci-remap.h>
50#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040051#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090054#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020058 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080059 AHCI_PCI_BAR_ENMOTUS = 2,
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -070060 AHCI_PCI_BAR_CAVIUM_GEN5 = 4,
Alessandro Rubini318893e2012-01-06 13:33:39 +010061 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090062};
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Tejun Heo441577e2010-03-29 10:32:39 +090064enum board_ids {
65 /* board IDs by feature in alphabetical order */
66 board_ahci,
67 board_ahci_ign_iferr,
Hans de Goedeebb82e32017-12-11 17:52:16 +010068 board_ahci_mobile,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040069 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050070 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020072 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090073
74 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040075 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090076 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090077 board_ahci_mcp77,
78 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090079 board_ahci_mv,
80 board_ahci_sb600,
81 board_ahci_sb700, /* for SB700 and SB800 */
82 board_ahci_vt8251,
83
84 /* aliases */
85 board_ahci_mcp_linux = board_ahci_mcp65,
86 board_ahci_mcp67 = board_ahci_mcp65,
87 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090088 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089};
90
Jeff Garzik2dcb4072007-10-19 06:42:56 -040091static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020092static void ahci_remove_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090093static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
94 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040095static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
96 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110097static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
98static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090099static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
100 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +0200101#ifdef CONFIG_PM
102static int ahci_pci_device_runtime_suspend(struct device *dev);
103static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200104#ifdef CONFIG_PM_SLEEP
105static int ahci_pci_device_suspend(struct device *dev);
106static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900107#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200108#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heofad16e72010-09-21 09:25:48 +0200110static struct scsi_host_template ahci_sht = {
111 AHCI_SHT("ahci"),
112};
113
Tejun Heo029cfd62008-03-25 12:22:49 +0900114static struct ata_port_operations ahci_vt8251_ops = {
115 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900116 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900117};
118
Tejun Heo029cfd62008-03-25 12:22:49 +0900119static struct ata_port_operations ahci_p5wdh_ops = {
120 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900121 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900122};
123
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400124static struct ata_port_operations ahci_avn_ops = {
125 .inherits = &ahci_ops,
126 .hardreset = ahci_avn_hardreset,
127};
128
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100129static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900130 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530131 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900132 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100133 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400134 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 .port_ops = &ahci_ops,
136 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900138 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
139 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100140 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400141 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900142 .port_ops = &ahci_ops,
143 },
Hans de Goedeebb82e32017-12-11 17:52:16 +0100144 [board_ahci_mobile] = {
145 AHCI_HFLAGS (AHCI_HFLAG_IS_MOBILE),
146 .flags = AHCI_FLAG_COMMON,
147 .pio_mask = ATA_PIO4,
148 .udma_mask = ATA_UDMA6,
149 .port_ops = &ahci_ops,
150 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400151 [board_ahci_nomsi] = {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500158 [board_ahci_noncq] = {
159 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530165 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900166 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
167 .flags = AHCI_FLAG_COMMON,
168 .pio_mask = ATA_PIO4,
169 .udma_mask = ATA_UDMA6,
170 .port_ops = &ahci_ops,
171 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530172 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200173 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
174 .flags = AHCI_FLAG_COMMON,
175 .pio_mask = ATA_PIO4,
176 .udma_mask = ATA_UDMA6,
177 .port_ops = &ahci_ops,
178 },
Tejun Heo441577e2010-03-29 10:32:39 +0900179 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400180 [board_ahci_avn] = {
181 .flags = AHCI_FLAG_COMMON,
182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_avn_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900187 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
188 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100189 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900190 .pio_mask = ATA_PIO4,
191 .udma_mask = ATA_UDMA6,
192 .port_ops = &ahci_ops,
193 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530194 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
196 .flags = AHCI_FLAG_COMMON,
197 .pio_mask = ATA_PIO4,
198 .udma_mask = ATA_UDMA6,
199 .port_ops = &ahci_ops,
200 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530201 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900202 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .flags = AHCI_FLAG_COMMON,
204 .pio_mask = ATA_PIO4,
205 .udma_mask = ATA_UDMA6,
206 .port_ops = &ahci_ops,
207 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530208 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900209 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
210 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300211 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900212 .pio_mask = ATA_PIO4,
213 .udma_mask = ATA_UDMA6,
214 .port_ops = &ahci_ops,
215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900218 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
219 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100221 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400222 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800223 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800224 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530225 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800226 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800227 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100228 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800229 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800230 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800231 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530232 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900233 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900234 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100235 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900236 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900237 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239};
240
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500241static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400242 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400243 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
244 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
245 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
246 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
247 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900248 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400249 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
250 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
251 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
252 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900253 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800254 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900255 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
256 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
257 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
258 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
259 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
260 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
261 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
262 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100263 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_mobile }, /* ICH9M */
264 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_mobile }, /* ICH9M */
265 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_mobile }, /* ICH9M */
266 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_mobile }, /* ICH9M */
267 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_mobile }, /* ICH9M */
Tejun Heo7a234af2007-09-03 12:44:57 +0900268 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100269 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_mobile }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400270 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
271 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800272 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500273 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800274 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500275 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
276 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700277 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700278 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100279 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci_mobile }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700280 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100281 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci_mobile }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500282 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Alexandra Yates342decf2016-02-05 15:27:49 -0800283 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci }, /* DNV AHCI */
284 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci }, /* DNV AHCI */
285 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci }, /* DNV AHCI */
286 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci }, /* DNV AHCI */
287 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci }, /* DNV AHCI */
288 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci }, /* DNV AHCI */
289 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci }, /* DNV AHCI */
290 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci }, /* DNV AHCI */
294 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci }, /* DNV AHCI */
295 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci }, /* DNV AHCI */
296 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci }, /* DNV AHCI */
297 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci }, /* DNV AHCI */
298 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci }, /* DNV AHCI */
299 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci }, /* DNV AHCI */
300 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci }, /* DNV AHCI */
301 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci }, /* DNV AHCI */
302 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800303 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100304 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci_mobile }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800305 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100306 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci_mobile }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800307 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
308 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700309 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
310 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
311 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800312 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800313 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700314 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100315 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci_mobile }, /* Panther M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700316 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
317 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
318 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100319 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci_mobile }, /* Panther M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700320 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800321 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100322 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci_mobile }, /* Lynx M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800323 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100324 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800325 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100326 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800327 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100328 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci_mobile }, /* Lynx M RAID */
329 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci_mobile }, /* Lynx LP AHCI */
330 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci_mobile }, /* Lynx LP AHCI */
331 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci_mobile }, /* Lynx LP RAID */
332 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci_mobile }, /* Lynx LP RAID */
333 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci_mobile }, /* Lynx LP RAID */
334 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci_mobile }, /* Lynx LP RAID */
335 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci_mobile }, /* Lynx LP RAID */
336 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci_mobile }, /* Lynx LP RAID */
Mika Westerberg4544e402018-05-24 11:12:16 +0300337 { PCI_VDEVICE(INTEL, 0x9dd3), board_ahci_mobile }, /* Cannon Lake PCH-LP AHCI */
Seth Heasley29e674d2013-01-25 12:01:05 -0800338 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
339 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
340 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
341 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
342 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
343 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
344 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
345 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400346 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
347 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
348 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
349 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
350 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
351 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
352 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
353 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800354 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
355 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800356 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
357 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
358 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
359 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
360 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
361 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
362 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
363 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700364 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100365 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci_mobile }, /* Wildcat LP AHCI */
366 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci_mobile }, /* Wildcat LP RAID */
367 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci_mobile }, /* Wildcat LP RAID */
368 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci_mobile }, /* Wildcat LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700369 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100370 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci_mobile }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700371 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100372 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700373 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100374 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700375 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100376 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci_mobile }, /* 9 Series M RAID */
377 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci_mobile }, /* Sunrise LP AHCI */
378 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci_mobile }, /* Sunrise LP RAID */
379 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci_mobile }, /* Sunrise LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600380 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100381 { PCI_VDEVICE(INTEL, 0xa103), board_ahci_mobile }, /* Sunrise M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700382 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600383 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100384 { PCI_VDEVICE(INTEL, 0xa107), board_ahci_mobile }, /* Sunrise M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700385 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500386 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800387 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500388 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800389 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500390 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500391 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800392 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
393 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500394 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500395 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800396 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
397 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerbergf919dde2018-01-11 15:55:50 +0300398 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100399 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci_mobile }, /* Bay Trail AHCI */
400 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci_mobile }, /* Bay Trail AHCI */
401 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci_mobile }, /* Cherry Tr. AHCI */
402 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci_mobile }, /* ApolloLake AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400403
Tejun Heoe34bb372007-02-26 20:24:03 +0900404 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
405 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
406 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100407 /* JMicron 362B and 362C have an AHCI function with IDE class code */
408 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
409 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500410 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400411
412 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800413 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800414 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
415 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
416 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
417 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
418 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
419 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400420
Shane Huange2dd90b2009-07-29 11:34:49 +0800421 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800422 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800423 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800424 /* AMD is using RAID class only for ahci controllers */
425 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
426 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
427
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400428 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400429 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900430 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400431
432 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900433 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
434 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
435 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
436 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
437 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
438 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
439 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
440 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900441 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
442 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
443 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
444 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
445 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
446 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
447 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
448 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
449 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
450 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
451 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
452 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
453 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
454 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
455 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
456 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
457 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
458 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
459 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
460 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
461 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
462 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
463 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
464 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
465 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
466 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
467 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
468 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
469 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
470 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
471 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
472 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
473 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
474 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
475 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
476 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
477 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
478 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
479 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
480 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
481 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
482 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
483 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
484 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
485 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
486 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
487 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
488 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
489 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
490 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
491 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
492 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
493 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
494 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
495 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
496 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
497 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
498 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
499 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
500 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
501 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
502 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
503 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
504 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
505 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
506 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
507 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
508 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
509 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
510 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
511 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
512 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
513 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
514 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
515 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
516 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400517
Jeff Garzik95916ed2006-07-29 04:10:14 -0400518 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900519 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
520 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
521 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400522
Alessandro Rubini318893e2012-01-06 13:33:39 +0100523 /* ST Microelectronics */
524 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
525
Jeff Garzikcd70c262007-07-08 02:29:42 -0400526 /* Marvell */
527 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100528 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600529 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500530 .class = PCI_CLASS_STORAGE_SATA_AHCI,
531 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200532 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600533 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100534 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100535 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
536 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
537 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600538 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500539 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900540 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400541 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
542 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900543 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600544 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100545 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200546 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
547 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200548 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
549 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600550 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100551 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100552 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
553 .driver_data = board_ahci_yes_fbs },
Hans de Goede28b21822018-03-02 11:36:32 +0100554 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
555 .driver_data = board_ahci_yes_fbs },
556 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400557 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400558
Mark Nelsonc77a0362008-10-23 14:08:16 +1100559 /* Promise */
560 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200561 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100562
Keng-Yu Linc9703762011-11-09 01:47:36 -0500563 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100564 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
565 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
566 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
567 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800568 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
569 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500570
Levente Kurusa67809f82014-02-18 10:22:17 -0500571 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400572 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
573 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500574 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400575 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500576 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500577
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800578 /* Enmotus */
579 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
580
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500581 /* Generic, PCI class code for AHCI */
582 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500583 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500584
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 { } /* terminate list */
586};
587
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200588static const struct dev_pm_ops ahci_pci_pm_ops = {
589 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200590 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
591 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200592};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
594static struct pci_driver ahci_pci_driver = {
595 .name = DRV_NAME,
596 .id_table = ahci_pci_tbl,
597 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200598 .remove = ahci_remove_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200599 .driver = {
600 .pm = &ahci_pci_pm_ops,
601 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602};
603
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400604#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100605static int marvell_enable;
606#else
607static int marvell_enable = 1;
608#endif
609module_param(marvell_enable, int, 0644);
610MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
611
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -0700612static int mobile_lpm_policy = -1;
Hans de Goedeebb82e32017-12-11 17:52:16 +0100613module_param(mobile_lpm_policy, int, 0644);
614MODULE_PARM_DESC(mobile_lpm_policy, "Default LPM policy for mobile chipsets");
Alan Cox5b66c822008-09-03 14:48:34 +0100615
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300616static void ahci_pci_save_initial_config(struct pci_dev *pdev,
617 struct ahci_host_priv *hpriv)
618{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300619 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
620 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100621 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300622 }
623
624 /*
625 * Temporary Marvell 6145 hack: PATA port presence
626 * is asserted through the standard AHCI port
627 * presence register, as bit 4 (counting from 0)
628 */
629 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
630 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100631 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300632 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100633 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300634 dev_info(&pdev->dev,
635 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
636 }
637
Antoine Ténart725c7b52014-07-30 20:13:56 +0200638 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300639}
640
Anton Vorontsov33030402010-03-03 20:17:39 +0300641static int ahci_pci_reset_controller(struct ata_host *host)
642{
643 struct pci_dev *pdev = to_pci_dev(host->dev);
Ard Biesheuveld312fef2017-10-02 19:31:24 +0100644 int rc;
Anton Vorontsov33030402010-03-03 20:17:39 +0300645
Ard Biesheuveld312fef2017-10-02 19:31:24 +0100646 rc = ahci_reset_controller(host);
647 if (rc)
648 return rc;
Anton Vorontsov33030402010-03-03 20:17:39 +0300649
Tejun Heod91542c2006-07-26 15:59:26 +0900650 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300651 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900652 u16 tmp16;
653
654 /* configure PCS */
655 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900656 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
657 tmp16 |= hpriv->port_map;
658 pci_write_config_word(pdev, 0x92, tmp16);
659 }
Tejun Heod91542c2006-07-26 15:59:26 +0900660 }
661
662 return 0;
663}
664
Anton Vorontsov781d6552010-03-03 20:17:42 +0300665static void ahci_pci_init_controller(struct ata_host *host)
666{
667 struct ahci_host_priv *hpriv = host->private_data;
668 struct pci_dev *pdev = to_pci_dev(host->dev);
669 void __iomem *port_mmio;
670 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100671 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900672
Tejun Heo417a1a62007-09-23 13:19:55 +0900673 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100674 if (pdev->device == 0x6121)
675 mv = 2;
676 else
677 mv = 4;
678 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400679
680 writel(0, port_mmio + PORT_IRQ_MASK);
681
682 /* clear port IRQ */
683 tmp = readl(port_mmio + PORT_IRQ_STAT);
684 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
685 if (tmp)
686 writel(tmp, port_mmio + PORT_IRQ_STAT);
687 }
688
Anton Vorontsov781d6552010-03-03 20:17:42 +0300689 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900690}
691
Tejun Heocc0680a2007-08-06 18:36:23 +0900692static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900693 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900694{
Tejun Heocc0680a2007-08-06 18:36:23 +0900695 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100696 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900697 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900698 int rc;
699
700 DPRINTK("ENTER\n");
701
Evan Wangfa89f532018-04-13 12:32:30 +0800702 hpriv->stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900703
Tejun Heocc0680a2007-08-06 18:36:23 +0900704 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900705 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900706
Hans de Goede039ece32014-02-22 16:53:30 +0100707 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900708
709 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
710
711 /* vt8251 doesn't clear BSY on signature FIS reception,
712 * request follow-up softreset.
713 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900714 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900715}
716
Tejun Heoedc93052007-10-25 14:59:16 +0900717static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
718 unsigned long deadline)
719{
720 struct ata_port *ap = link->ap;
721 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100722 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900723 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
724 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900725 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900726 int rc;
727
Evan Wangfa89f532018-04-13 12:32:30 +0800728 hpriv->stop_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900729
730 /* clear D2H reception area to properly wait for D2H FIS */
731 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400732 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900733 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
734
735 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900736 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900737
Hans de Goede039ece32014-02-22 16:53:30 +0100738 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900739
Tejun Heoedc93052007-10-25 14:59:16 +0900740 /* The pseudo configuration device on SIMG4726 attached to
741 * ASUS P5W-DH Deluxe doesn't send signature FIS after
742 * hardreset if no device is attached to the first downstream
743 * port && the pseudo device locks up on SRST w/ PMP==0. To
744 * work around this, wait for !BSY only briefly. If BSY isn't
745 * cleared, perform CLO and proceed to IDENTIFY (achieved by
746 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
747 *
748 * Wait for two seconds. Devices attached to downstream port
749 * which can't process the following IDENTIFY after this will
750 * have to be reset again. For most cases, this should
751 * suffice while making probing snappish enough.
752 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900753 if (online) {
754 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
755 ahci_check_ready);
756 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800757 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900758 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900759 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900760}
761
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400762/*
763 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
764 *
765 * It has been observed with some SSDs that the timing of events in the
766 * link synchronization phase can leave the port in a state that can not
767 * be recovered by a SATA-hard-reset alone. The failing signature is
768 * SStatus.DET stuck at 1 ("Device presence detected but Phy
769 * communication not established"). It was found that unloading and
770 * reloading the driver when this problem occurs allows the drive
771 * connection to be recovered (DET advanced to 0x3). The critical
772 * component of reloading the driver is that the port state machines are
773 * reset by bouncing "port enable" in the AHCI PCS configuration
774 * register. So, reproduce that effect by bouncing a port whenever we
775 * see DET==1 after a reset.
776 */
777static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
778 unsigned long deadline)
779{
780 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
781 struct ata_port *ap = link->ap;
782 struct ahci_port_priv *pp = ap->private_data;
783 struct ahci_host_priv *hpriv = ap->host->private_data;
784 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
785 unsigned long tmo = deadline - jiffies;
786 struct ata_taskfile tf;
787 bool online;
788 int rc, i;
789
790 DPRINTK("ENTER\n");
791
Evan Wangfa89f532018-04-13 12:32:30 +0800792 hpriv->stop_engine(ap);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400793
794 for (i = 0; i < 2; i++) {
795 u16 val;
796 u32 sstatus;
797 int port = ap->port_no;
798 struct ata_host *host = ap->host;
799 struct pci_dev *pdev = to_pci_dev(host->dev);
800
801 /* clear D2H reception area to properly wait for D2H FIS */
802 ata_tf_init(link->device, &tf);
803 tf.command = ATA_BUSY;
804 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
805
806 rc = sata_link_hardreset(link, timing, deadline, &online,
807 ahci_check_ready);
808
809 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
810 (sstatus & 0xf) != 1)
811 break;
812
813 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
814 port);
815
816 pci_read_config_word(pdev, 0x92, &val);
817 val &= ~(1 << port);
818 pci_write_config_word(pdev, 0x92, val);
819 ata_msleep(ap, 1000);
820 val |= 1 << port;
821 pci_write_config_word(pdev, 0x92, val);
822 deadline += tmo;
823 }
824
825 hpriv->start_engine(ap);
826
827 if (online)
828 *class = ahci_dev_classify(ap);
829
830 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
831 return rc;
832}
833
834
Mika Westerberg02e53292016-02-18 10:54:17 +0200835#ifdef CONFIG_PM
836static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900837{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900838 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300839 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900840 u32 ctl;
841
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200842 /* AHCI spec rev1.1 section 8.3.3:
843 * Software must disable interrupts prior to requesting a
844 * transition of the HBA to D3 state.
845 */
846 ctl = readl(mmio + HOST_CTL);
847 ctl &= ~HOST_IRQ_EN;
848 writel(ctl, mmio + HOST_CTL);
849 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200850}
Tejun Heoc1332872006-07-26 15:59:26 +0900851
Mika Westerberg02e53292016-02-18 10:54:17 +0200852static int ahci_pci_device_runtime_suspend(struct device *dev)
853{
854 struct pci_dev *pdev = to_pci_dev(dev);
855 struct ata_host *host = pci_get_drvdata(pdev);
856
857 ahci_pci_disable_interrupts(host);
858 return 0;
859}
860
861static int ahci_pci_device_runtime_resume(struct device *dev)
862{
863 struct pci_dev *pdev = to_pci_dev(dev);
864 struct ata_host *host = pci_get_drvdata(pdev);
865 int rc;
866
867 rc = ahci_pci_reset_controller(host);
868 if (rc)
869 return rc;
870 ahci_pci_init_controller(host);
871 return 0;
872}
873
874#ifdef CONFIG_PM_SLEEP
875static int ahci_pci_device_suspend(struct device *dev)
876{
877 struct pci_dev *pdev = to_pci_dev(dev);
878 struct ata_host *host = pci_get_drvdata(pdev);
879 struct ahci_host_priv *hpriv = host->private_data;
880
881 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
882 dev_err(&pdev->dev,
883 "BIOS update required for suspend/resume\n");
884 return -EIO;
885 }
886
887 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200888 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900889}
890
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200891static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900892{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200893 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900894 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900895 int rc;
896
James Lairdcb856962013-11-19 11:06:38 +1100897 /* Apple BIOS helpfully mangles the registers on resume */
898 if (is_mcp89_apple(pdev))
899 ahci_mcp89_apple_enable(pdev);
900
Tejun Heoc1332872006-07-26 15:59:26 +0900901 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300902 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900903 if (rc)
904 return rc;
905
Anton Vorontsov781d6552010-03-03 20:17:42 +0300906 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900907 }
908
Jeff Garzikcca39742006-08-24 03:19:22 -0400909 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900910
911 return 0;
912}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900913#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900914
Mika Westerberg02e53292016-02-18 10:54:17 +0200915#endif /* CONFIG_PM */
916
Tejun Heo4447d352007-04-17 23:44:08 +0900917static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
Alessandro Rubini318893e2012-01-06 13:33:39 +0100921 /*
922 * If the device fixup already set the dma_mask to some non-standard
923 * value, don't extend it here. This happens on STA2X11, for example.
924 */
925 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
926 return 0;
927
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200929 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
930 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200932 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700934 dev_err(&pdev->dev,
935 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 return rc;
937 }
938 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200940 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700942 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 return rc;
944 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200945 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700947 dev_err(&pdev->dev,
948 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 return rc;
950 }
951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 return 0;
953}
954
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300955static void ahci_pci_print_info(struct ata_host *host)
956{
957 struct pci_dev *pdev = to_pci_dev(host->dev);
958 u16 cc;
959 const char *scc_s;
960
961 pci_read_config_word(pdev, 0x0a, &cc);
962 if (cc == PCI_CLASS_STORAGE_IDE)
963 scc_s = "IDE";
964 else if (cc == PCI_CLASS_STORAGE_SATA)
965 scc_s = "SATA";
966 else if (cc == PCI_CLASS_STORAGE_RAID)
967 scc_s = "RAID";
968 else
969 scc_s = "unknown";
970
971 ahci_print_info(host, scc_s);
972}
973
Tejun Heoedc93052007-10-25 14:59:16 +0900974/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
975 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
976 * support PMP and the 4726 either directly exports the device
977 * attached to the first downstream port or acts as a hardware storage
978 * controller and emulate a single ATA device (can be RAID 0/1 or some
979 * other configuration).
980 *
981 * When there's no device attached to the first downstream port of the
982 * 4726, "Config Disk" appears, which is a pseudo ATA device to
983 * configure the 4726. However, ATA emulation of the device is very
984 * lame. It doesn't send signature D2H Reg FIS after the initial
985 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
986 *
987 * The following function works around the problem by always using
988 * hardreset on the port and not depending on receiving signature FIS
989 * afterward. If signature FIS isn't received soon, ATA class is
990 * assumed without follow-up softreset.
991 */
992static void ahci_p5wdh_workaround(struct ata_host *host)
993{
Mathias Krause1bd06862014-08-31 10:57:09 +0200994 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900995 {
996 .ident = "P5W DH Deluxe",
997 .matches = {
998 DMI_MATCH(DMI_SYS_VENDOR,
999 "ASUSTEK COMPUTER INC"),
1000 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
1001 },
1002 },
1003 { }
1004 };
1005 struct pci_dev *pdev = to_pci_dev(host->dev);
1006
1007 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
1008 dmi_check_system(sysids)) {
1009 struct ata_port *ap = host->ports[1];
1010
Joe Perchesa44fec12011-04-15 15:51:58 -07001011 dev_info(&pdev->dev,
1012 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +09001013
1014 ap->ops = &ahci_p5wdh_ops;
1015 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
1016 }
1017}
1018
James Lairdcb856962013-11-19 11:06:38 +11001019/*
1020 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
1021 * booting in BIOS compatibility mode. We restore the registers but not ID.
1022 */
1023static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1024{
1025 u32 val;
1026
1027 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1028
1029 pci_read_config_dword(pdev, 0xf8, &val);
1030 val |= 1 << 0x1b;
1031 /* the following changes the device ID, but appears not to affect function */
1032 /* val = (val & ~0xf0000000) | 0x80000000; */
1033 pci_write_config_dword(pdev, 0xf8, val);
1034
1035 pci_read_config_dword(pdev, 0x54c, &val);
1036 val |= 1 << 0xc;
1037 pci_write_config_dword(pdev, 0x54c, val);
1038
1039 pci_read_config_dword(pdev, 0x4a4, &val);
1040 val &= 0xff;
1041 val |= 0x01060100;
1042 pci_write_config_dword(pdev, 0x4a4, val);
1043
1044 pci_read_config_dword(pdev, 0x54c, &val);
1045 val &= ~(1 << 0xc);
1046 pci_write_config_dword(pdev, 0x54c, val);
1047
1048 pci_read_config_dword(pdev, 0xf8, &val);
1049 val &= ~(1 << 0x1b);
1050 pci_write_config_dword(pdev, 0xf8, val);
1051}
1052
1053static bool is_mcp89_apple(struct pci_dev *pdev)
1054{
1055 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1056 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1057 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1058 pdev->subsystem_device == 0xcb89;
1059}
1060
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001061/* only some SB600 ahci controllers can do 64bit DMA */
1062static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001063{
1064 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001065 /*
1066 * The oldest version known to be broken is 0901 and
1067 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001068 * Enable 64bit DMA on 1501 and anything newer.
1069 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001070 * Please read bko#9412 for more info.
1071 */
Shane Huang58a09b32009-05-27 15:04:43 +08001072 {
1073 .ident = "ASUS M2A-VM",
1074 .matches = {
1075 DMI_MATCH(DMI_BOARD_VENDOR,
1076 "ASUSTeK Computer INC."),
1077 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1078 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001079 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001080 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001081 /*
1082 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1083 * support 64bit DMA.
1084 *
1085 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1086 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1087 * This spelling mistake was fixed in BIOS version 1.5, so
1088 * 1.5 and later have the Manufacturer as
1089 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1090 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1091 *
1092 * BIOS versions earlier than 1.9 had a Board Product Name
1093 * DMI field of "MS-7376". This was changed to be
1094 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1095 * match on DMI_BOARD_NAME of "MS-7376".
1096 */
1097 {
1098 .ident = "MSI K9A2 Platinum",
1099 .matches = {
1100 DMI_MATCH(DMI_BOARD_VENDOR,
1101 "MICRO-STAR INTER"),
1102 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1103 },
1104 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001105 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001106 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1107 * 64bit DMA.
1108 *
1109 * This board also had the typo mentioned above in the
1110 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1111 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1112 */
1113 {
1114 .ident = "MSI K9AGM2",
1115 .matches = {
1116 DMI_MATCH(DMI_BOARD_VENDOR,
1117 "MICRO-STAR INTER"),
1118 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1119 },
1120 },
1121 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001122 * All BIOS versions for the Asus M3A support 64bit DMA.
1123 * (all release versions from 0301 to 1206 were tested)
1124 */
1125 {
1126 .ident = "ASUS M3A",
1127 .matches = {
1128 DMI_MATCH(DMI_BOARD_VENDOR,
1129 "ASUSTeK Computer INC."),
1130 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1131 },
1132 },
Shane Huang58a09b32009-05-27 15:04:43 +08001133 { }
1134 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001135 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001136 int year, month, date;
1137 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001138
Tejun Heo03d783b2009-08-16 21:04:02 +09001139 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001140 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001141 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001142 return false;
1143
Mark Nelsone65cc192009-11-03 20:06:48 +11001144 if (!match->driver_data)
1145 goto enable_64bit;
1146
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001147 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1148 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001149
Mark Nelsone65cc192009-11-03 20:06:48 +11001150 if (strcmp(buf, match->driver_data) >= 0)
1151 goto enable_64bit;
1152 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001153 dev_warn(&pdev->dev,
1154 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1155 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001156 return false;
1157 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001158
1159enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001160 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001161 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001162}
1163
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001164static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1165{
1166 static const struct dmi_system_id broken_systems[] = {
1167 {
1168 .ident = "HP Compaq nx6310",
1169 .matches = {
1170 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1171 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1172 },
1173 /* PCI slot number of the controller */
1174 .driver_data = (void *)0x1FUL,
1175 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001176 {
1177 .ident = "HP Compaq 6720s",
1178 .matches = {
1179 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1180 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1181 },
1182 /* PCI slot number of the controller */
1183 .driver_data = (void *)0x1FUL,
1184 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001185
1186 { } /* terminate list */
1187 };
1188 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1189
1190 if (dmi) {
1191 unsigned long slot = (unsigned long)dmi->driver_data;
1192 /* apply the quirk only to on-board controllers */
1193 return slot == PCI_SLOT(pdev->devfn);
1194 }
1195
1196 return false;
1197}
1198
Tejun Heo9b10ae82009-05-30 20:50:12 +09001199static bool ahci_broken_suspend(struct pci_dev *pdev)
1200{
1201 static const struct dmi_system_id sysids[] = {
1202 /*
1203 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1204 * to the harddisk doesn't become online after
1205 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001206 *
1207 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1208 *
1209 * Use dates instead of versions to match as HP is
1210 * apparently recycling both product and version
1211 * strings.
1212 *
1213 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001214 */
1215 {
1216 .ident = "dv4",
1217 .matches = {
1218 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1219 DMI_MATCH(DMI_PRODUCT_NAME,
1220 "HP Pavilion dv4 Notebook PC"),
1221 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001222 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001223 },
1224 {
1225 .ident = "dv5",
1226 .matches = {
1227 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1228 DMI_MATCH(DMI_PRODUCT_NAME,
1229 "HP Pavilion dv5 Notebook PC"),
1230 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001231 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001232 },
1233 {
1234 .ident = "dv6",
1235 .matches = {
1236 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1237 DMI_MATCH(DMI_PRODUCT_NAME,
1238 "HP Pavilion dv6 Notebook PC"),
1239 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001240 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001241 },
1242 {
1243 .ident = "HDX18",
1244 .matches = {
1245 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1246 DMI_MATCH(DMI_PRODUCT_NAME,
1247 "HP HDX18 Notebook PC"),
1248 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001249 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001250 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001251 /*
1252 * Acer eMachines G725 has the same problem. BIOS
1253 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001254 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001255 * that we don't have much idea about. For now,
1256 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001257 *
1258 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001259 */
1260 {
1261 .ident = "G725",
1262 .matches = {
1263 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1264 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1265 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001266 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001267 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001268 { } /* terminate list */
1269 };
1270 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001271 int year, month, date;
1272 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001273
1274 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1275 return false;
1276
Tejun Heo9deb3432010-03-16 09:50:26 +09001277 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1278 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001279
Tejun Heo9deb3432010-03-16 09:50:26 +09001280 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001281}
1282
Tejun Heo55946392009-08-04 14:30:08 +09001283static bool ahci_broken_online(struct pci_dev *pdev)
1284{
1285#define ENCODE_BUSDEVFN(bus, slot, func) \
1286 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1287 static const struct dmi_system_id sysids[] = {
1288 /*
1289 * There are several gigabyte boards which use
1290 * SIMG5723s configured as hardware RAID. Certain
1291 * 5723 firmware revisions shipped there keep the link
1292 * online but fail to answer properly to SRST or
1293 * IDENTIFY when no device is attached downstream
1294 * causing libata to retry quite a few times leading
1295 * to excessive detection delay.
1296 *
1297 * As these firmwares respond to the second reset try
1298 * with invalid device signature, considering unknown
1299 * sig as offline works around the problem acceptably.
1300 */
1301 {
1302 .ident = "EP45-DQ6",
1303 .matches = {
1304 DMI_MATCH(DMI_BOARD_VENDOR,
1305 "Gigabyte Technology Co., Ltd."),
1306 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1307 },
1308 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1309 },
1310 {
1311 .ident = "EP45-DS5",
1312 .matches = {
1313 DMI_MATCH(DMI_BOARD_VENDOR,
1314 "Gigabyte Technology Co., Ltd."),
1315 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1316 },
1317 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1318 },
1319 { } /* terminate list */
1320 };
1321#undef ENCODE_BUSDEVFN
1322 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1323 unsigned int val;
1324
1325 if (!dmi)
1326 return false;
1327
1328 val = (unsigned long)dmi->driver_data;
1329
1330 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1331}
1332
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001333static bool ahci_broken_devslp(struct pci_dev *pdev)
1334{
1335 /* device with broken DEVSLP but still showing SDS capability */
1336 static const struct pci_device_id ids[] = {
1337 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1338 {}
1339 };
1340
1341 return pci_match_id(ids, pdev);
1342}
1343
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001344#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001345static void ahci_gtf_filter_workaround(struct ata_host *host)
1346{
1347 static const struct dmi_system_id sysids[] = {
1348 /*
1349 * Aspire 3810T issues a bunch of SATA enable commands
1350 * via _GTF including an invalid one and one which is
1351 * rejected by the device. Among the successful ones
1352 * is FPDMA non-zero offset enable which when enabled
1353 * only on the drive side leads to NCQ command
1354 * failures. Filter it out.
1355 */
1356 {
1357 .ident = "Aspire 3810T",
1358 .matches = {
1359 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1360 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1361 },
1362 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1363 },
1364 { }
1365 };
1366 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1367 unsigned int filter;
1368 int i;
1369
1370 if (!dmi)
1371 return;
1372
1373 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001374 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1375 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001376
1377 for (i = 0; i < host->n_ports; i++) {
1378 struct ata_port *ap = host->ports[i];
1379 struct ata_link *link;
1380 struct ata_device *dev;
1381
1382 ata_for_each_link(link, ap, EDGE)
1383 ata_for_each_dev(dev, link, ALL)
1384 dev->gtf_filter |= filter;
1385 }
1386}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001387#else
1388static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1389{}
1390#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001391
Sui Chen8bfd1742017-05-09 07:47:22 -05001392/*
1393 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1394 * as DUMMY, or detected but eventually get a "link down" and never get up
1395 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1396 * port_map may hold a value of 0x00.
1397 *
1398 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1399 * and can significantly reduce the occurrence of the problem.
1400 *
1401 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1402 */
1403static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1404 struct pci_dev *pdev)
1405{
1406 static const struct dmi_system_id sysids[] = {
1407 {
1408 .ident = "Acer Switch Alpha 12",
1409 .matches = {
1410 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1411 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1412 },
1413 },
1414 { }
1415 };
1416
1417 if (dmi_check_system(sysids)) {
1418 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1419 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1420 hpriv->port_map = 0x7;
1421 hpriv->cap = 0xC734FF02;
1422 }
1423 }
1424}
1425
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001426#ifdef CONFIG_ARM64
1427/*
1428 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1429 * Workaround is to make sure all pending IRQs are served before leaving
1430 * handler.
1431 */
1432static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1433{
1434 struct ata_host *host = dev_instance;
1435 struct ahci_host_priv *hpriv;
1436 unsigned int rc = 0;
1437 void __iomem *mmio;
1438 u32 irq_stat, irq_masked;
1439 unsigned int handled = 1;
1440
1441 VPRINTK("ENTER\n");
1442 hpriv = host->private_data;
1443 mmio = hpriv->mmio;
1444 irq_stat = readl(mmio + HOST_IRQ_STAT);
1445 if (!irq_stat)
1446 return IRQ_NONE;
1447
1448 do {
1449 irq_masked = irq_stat & hpriv->port_map;
1450 spin_lock(&host->lock);
1451 rc = ahci_handle_port_intr(host, irq_masked);
1452 if (!rc)
1453 handled = 0;
1454 writel(irq_stat, mmio + HOST_IRQ_STAT);
1455 irq_stat = readl(mmio + HOST_IRQ_STAT);
1456 spin_unlock(&host->lock);
1457 } while (irq_stat);
1458 VPRINTK("EXIT\n");
1459
1460 return IRQ_RETVAL(handled);
1461}
1462#endif
1463
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001464static void ahci_remap_check(struct pci_dev *pdev, int bar,
1465 struct ahci_host_priv *hpriv)
1466{
1467 int i, count = 0;
1468 u32 cap;
1469
1470 /*
1471 * Check if this device might have remapped nvme devices.
1472 */
1473 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1474 pci_resource_len(pdev, bar) < SZ_512K ||
1475 bar != AHCI_PCI_BAR_STANDARD ||
1476 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1477 return;
1478
1479 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1480 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1481 if ((cap & (1 << i)) == 0)
1482 continue;
1483 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1484 != PCI_CLASS_STORAGE_EXPRESS)
1485 continue;
1486
1487 /* We've found a remapped device */
1488 count++;
1489 }
1490
1491 if (!count)
1492 return;
1493
1494 dev_warn(&pdev->dev, "Found %d remapped NVMe devices.\n", count);
Christoph Hellwigf723fa42017-09-05 18:46:47 +02001495 dev_warn(&pdev->dev,
1496 "Switch your BIOS from RAID to AHCI mode to use them.\n");
1497
1498 /*
1499 * Don't rely on the msi-x capability in the remap case,
1500 * share the legacy interrupt across ahci and remapped devices.
1501 */
1502 hpriv->flags |= AHCI_HFLAG_NO_MSI;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001503}
1504
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001505static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001506{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001507 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001508}
1509
Robert Richtera1c8231172015-05-31 13:55:17 +02001510static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1511 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001512{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001513 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001514
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001515 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001516 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001517
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001518 /*
1519 * If number of MSIs is less than number of ports then Sharing Last
1520 * Message mode could be enforced. In this case assume that advantage
1521 * of multipe MSIs is negated and use single MSI mode instead.
1522 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001523 if (n_ports > 1) {
1524 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1525 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1526 if (nvec > 0) {
1527 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1528 hpriv->get_irq_vector = ahci_get_irq_vector;
1529 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1530 return nvec;
1531 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001532
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001533 /*
1534 * Fallback to single MSI mode if the controller
1535 * enforced MRSM mode.
1536 */
1537 printk(KERN_INFO
1538 "ahci: MRSM is on, fallback to single MSI\n");
1539 pci_free_irq_vectors(pdev);
1540 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001541 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001542
Dan Williamsd684a902015-11-11 16:27:33 -08001543 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001544 * If the host is not capable of supporting per-port vectors, fall
1545 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001546 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001547 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1548 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001549 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001550 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001551}
1552
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001553static void ahci_update_initial_lpm_policy(struct ata_port *ap,
1554 struct ahci_host_priv *hpriv)
1555{
1556 int policy = CONFIG_SATA_MOBILE_LPM_POLICY;
1557
1558
1559 /* Ignore processing for non mobile platforms */
1560 if (!(hpriv->flags & AHCI_HFLAG_IS_MOBILE))
1561 return;
1562
1563 /* user modified policy via module param */
1564 if (mobile_lpm_policy != -1) {
1565 policy = mobile_lpm_policy;
1566 goto update_policy;
1567 }
1568
1569#ifdef CONFIG_ACPI
1570 if (policy > ATA_LPM_MED_POWER &&
1571 (acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0)) {
1572 if (hpriv->cap & HOST_CAP_PART)
1573 policy = ATA_LPM_MIN_POWER_WITH_PARTIAL;
1574 else if (hpriv->cap & HOST_CAP_SSC)
1575 policy = ATA_LPM_MIN_POWER;
1576 }
1577#endif
1578
1579update_policy:
1580 if (policy >= ATA_LPM_UNKNOWN && policy <= ATA_LPM_MIN_POWER)
1581 ap->target_lpm_policy = policy;
1582}
1583
Tejun Heo24dc5f32007-01-20 16:00:28 +09001584static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585{
Tejun Heoe297d992008-06-10 00:13:04 +09001586 unsigned int board_id = ent->driver_data;
1587 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001588 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001589 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001591 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001592 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001593 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
1595 VPRINTK("ENTER\n");
1596
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001597 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001598
Joe Perches06296a12011-04-15 15:52:00 -07001599 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Alan Cox5b66c822008-09-03 14:48:34 +01001601 /* The AHCI driver can only drive the SATA ports, the PATA driver
1602 can drive them all so if both drivers are selected make sure
1603 AHCI stays out of the way */
1604 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1605 return -ENODEV;
1606
James Lairdcb856962013-11-19 11:06:38 +11001607 /* Apple BIOS on MCP89 prevents us using AHCI */
1608 if (is_mcp89_apple(pdev))
1609 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001610
Mark Nelson7a022672009-11-22 12:07:41 +11001611 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1612 * At the moment, we can only use the AHCI mode. Let the users know
1613 * that for SAS drives they're out of luck.
1614 */
1615 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001616 dev_info(&pdev->dev,
1617 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001618
Robert Richterb7ae1282015-06-05 19:49:26 +02001619 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001620 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1621 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001622 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1623 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001624 else if (pdev->vendor == PCI_VENDOR_ID_CAVIUM) {
1625 if (pdev->device == 0xa01c)
1626 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
1627 if (pdev->device == 0xa084)
1628 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM_GEN5;
1629 }
Alessandro Rubini318893e2012-01-06 13:33:39 +01001630
Tejun Heo4447d352007-04-17 23:44:08 +09001631 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001632 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 if (rc)
1634 return rc;
1635
Tejun Heoc4f77922007-12-06 15:09:43 +09001636 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1637 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1638 u8 map;
1639
1640 /* ICH6s share the same PCI ID for both piix and ahci
1641 * modes. Enabling ahci mode while MAP indicates
1642 * combined mode is a bad idea. Yield to ata_piix.
1643 */
1644 pci_read_config_byte(pdev, ICH_MAP, &map);
1645 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001646 dev_info(&pdev->dev,
1647 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001648 return -ENODEV;
1649 }
1650 }
1651
Paul Bolle6fec8872013-12-16 11:34:21 +01001652 /* AHCI controllers often implement SFF compatible interface.
1653 * Grab all PCI BARs just in case.
1654 */
1655 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1656 if (rc == -EBUSY)
1657 pcim_pin_device(pdev);
1658 if (rc)
1659 return rc;
1660
Tejun Heo24dc5f32007-01-20 16:00:28 +09001661 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1662 if (!hpriv)
1663 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001664 hpriv->flags |= (unsigned long)pi.private_data;
1665
Tejun Heoe297d992008-06-10 00:13:04 +09001666 /* MCP65 revision A1 and A2 can't do MSI */
1667 if (board_id == board_ahci_mcp65 &&
1668 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1669 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1670
Shane Huange427fe02008-12-30 10:53:41 +08001671 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1672 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1673 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1674
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001675 /* only some SB600s can do 64bit DMA */
1676 if (ahci_sb600_enable_64bit(pdev))
1677 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001678
Alessandro Rubini318893e2012-01-06 13:33:39 +01001679 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001680
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001681 /* detect remapped nvme devices */
1682 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1683
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001684 /* must set flag prior to save config in order to take effect */
1685 if (ahci_broken_devslp(pdev))
1686 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1687
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001688#ifdef CONFIG_ARM64
1689 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1690 hpriv->irq_handler = ahci_thunderx_irq_handler;
1691#endif
1692
Tejun Heo4447d352007-04-17 23:44:08 +09001693 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001694 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Tejun Heo4447d352007-04-17 23:44:08 +09001696 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001697 if (hpriv->cap & HOST_CAP_NCQ) {
1698 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001699 /*
1700 * Auto-activate optimization is supposed to be
1701 * supported on all AHCI controllers indicating NCQ
1702 * capability, but it seems to be broken on some
1703 * chipsets including NVIDIAs.
1704 */
1705 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001706 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001707
1708 /*
1709 * All AHCI controllers should be forward-compatible
1710 * with the new auxiliary field. This code should be
1711 * conditionalized if any buggy AHCI controllers are
1712 * encountered.
1713 */
1714 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001715 }
Tejun Heo4447d352007-04-17 23:44:08 +09001716
Tejun Heo7d50b602007-09-23 13:19:54 +09001717 if (hpriv->cap & HOST_CAP_PMP)
1718 pi.flags |= ATA_FLAG_PMP;
1719
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001720 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001721
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001722 if (ahci_broken_system_poweroff(pdev)) {
1723 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1724 dev_info(&pdev->dev,
1725 "quirky BIOS, skipping spindown on poweroff\n");
1726 }
1727
Tejun Heo9b10ae82009-05-30 20:50:12 +09001728 if (ahci_broken_suspend(pdev)) {
1729 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001730 dev_warn(&pdev->dev,
1731 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001732 }
1733
Tejun Heo55946392009-08-04 14:30:08 +09001734 if (ahci_broken_online(pdev)) {
1735 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1736 dev_info(&pdev->dev,
1737 "online status unreliable, applying workaround\n");
1738 }
1739
Sui Chen8bfd1742017-05-09 07:47:22 -05001740
1741 /* Acer SA5-271 workaround modifies private_data */
1742 acer_sa5_271_workaround(hpriv, pdev);
1743
Tejun Heo837f5f82008-02-06 15:13:51 +09001744 /* CAP.NP sometimes indicate the index of the last enabled
1745 * port, at other times, that of the last possible port, so
1746 * determining the maximum port number requires looking at
1747 * both CAP.NP and port_map.
1748 */
1749 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1750
1751 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001752 if (!host)
1753 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001754 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001755
1756 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1757 /* legacy intx interrupts */
1758 pci_intx(pdev, 1);
1759 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001760 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001761
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001762 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001763 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001764 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001765 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001766
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001767 if (pi.flags & ATA_FLAG_EM)
1768 ahci_reset_em(host);
1769
Tejun Heo4447d352007-04-17 23:44:08 +09001770 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001771 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001772
Alessandro Rubini318893e2012-01-06 13:33:39 +01001773 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1774 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001775 0x100 + ap->port_no * 0x80, "port");
1776
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001777 /* set enclosure management message type */
1778 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001779 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001780
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001781 ahci_update_initial_lpm_policy(ap, hpriv);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001782
Jeff Garzikdab632e2007-05-28 08:33:01 -04001783 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001784 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001785 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001786 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Tejun Heoedc93052007-10-25 14:59:16 +09001788 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1789 ahci_p5wdh_workaround(host);
1790
Tejun Heof80ae7e2009-09-16 04:18:03 +09001791 /* apply gtf filter quirk */
1792 ahci_gtf_filter_workaround(host);
1793
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001795 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001797 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Anton Vorontsov33030402010-03-03 20:17:39 +03001799 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001800 if (rc)
1801 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001802
Anton Vorontsov781d6552010-03-03 20:17:42 +03001803 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001804 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805
Tejun Heo4447d352007-04-17 23:44:08 +09001806 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001807
Mika Westerberg02e53292016-02-18 10:54:17 +02001808 rc = ahci_host_activate(host, &ahci_sht);
1809 if (rc)
1810 return rc;
1811
1812 pm_runtime_put_noidle(&pdev->dev);
1813 return 0;
1814}
1815
1816static void ahci_remove_one(struct pci_dev *pdev)
1817{
1818 pm_runtime_get_noresume(&pdev->dev);
1819 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001820}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
Axel Lin2fc75da2012-04-19 13:43:05 +08001822module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823
1824MODULE_AUTHOR("Jeff Garzik");
1825MODULE_DESCRIPTION("AHCI SATA low-level driver");
1826MODULE_LICENSE("GPL");
1827MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001828MODULE_VERSION(DRV_VERSION);