blob: c3e68fbdde3b7d86231b055e407529d61aa96497 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab9bb9a392017-05-16 09:16:37 -030027 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040028 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010049#include <linux/ahci-remap.h>
50#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040051#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090054#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020058 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080059 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010060 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090061};
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Tejun Heo441577e2010-03-29 10:32:39 +090063enum board_ids {
64 /* board IDs by feature in alphabetical order */
65 board_ahci,
66 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040067 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050068 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020070 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090071
72 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040073 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090074 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090075 board_ahci_mcp77,
76 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090077 board_ahci_mv,
78 board_ahci_sb600,
79 board_ahci_sb700, /* for SB700 and SB800 */
80 board_ahci_vt8251,
81
82 /* aliases */
83 board_ahci_mcp_linux = board_ahci_mcp65,
84 board_ahci_mcp67 = board_ahci_mcp65,
85 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090086 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070087};
88
Jeff Garzik2dcb4072007-10-19 06:42:56 -040089static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020090static void ahci_remove_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090091static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
92 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040093static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
94 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110095static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
96static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090097static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
98 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020099#ifdef CONFIG_PM
100static int ahci_pci_device_runtime_suspend(struct device *dev);
101static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200102#ifdef CONFIG_PM_SLEEP
103static int ahci_pci_device_suspend(struct device *dev);
104static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900105#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200106#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Tejun Heofad16e72010-09-21 09:25:48 +0200108static struct scsi_host_template ahci_sht = {
109 AHCI_SHT("ahci"),
110};
111
Tejun Heo029cfd62008-03-25 12:22:49 +0900112static struct ata_port_operations ahci_vt8251_ops = {
113 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900114 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900115};
116
Tejun Heo029cfd62008-03-25 12:22:49 +0900117static struct ata_port_operations ahci_p5wdh_ops = {
118 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900119 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900120};
121
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400122static struct ata_port_operations ahci_avn_ops = {
123 .inherits = &ahci_ops,
124 .hardreset = ahci_avn_hardreset,
125};
126
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100127static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900128 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530129 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900130 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100131 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400132 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 .port_ops = &ahci_ops,
134 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530135 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900136 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
137 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100138 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400139 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900140 .port_ops = &ahci_ops,
141 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400142 [board_ahci_nomsi] = {
143 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
144 .flags = AHCI_FLAG_COMMON,
145 .pio_mask = ATA_PIO4,
146 .udma_mask = ATA_UDMA6,
147 .port_ops = &ahci_ops,
148 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500149 [board_ahci_noncq] = {
150 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
151 .flags = AHCI_FLAG_COMMON,
152 .pio_mask = ATA_PIO4,
153 .udma_mask = ATA_UDMA6,
154 .port_ops = &ahci_ops,
155 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530156 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900157 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
158 .flags = AHCI_FLAG_COMMON,
159 .pio_mask = ATA_PIO4,
160 .udma_mask = ATA_UDMA6,
161 .port_ops = &ahci_ops,
162 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530163 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200164 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
165 .flags = AHCI_FLAG_COMMON,
166 .pio_mask = ATA_PIO4,
167 .udma_mask = ATA_UDMA6,
168 .port_ops = &ahci_ops,
169 },
Tejun Heo441577e2010-03-29 10:32:39 +0900170 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400171 [board_ahci_avn] = {
172 .flags = AHCI_FLAG_COMMON,
173 .pio_mask = ATA_PIO4,
174 .udma_mask = ATA_UDMA6,
175 .port_ops = &ahci_avn_ops,
176 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530177 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900178 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
179 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100180 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900181 .pio_mask = ATA_PIO4,
182 .udma_mask = ATA_UDMA6,
183 .port_ops = &ahci_ops,
184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900186 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
187 .flags = AHCI_FLAG_COMMON,
188 .pio_mask = ATA_PIO4,
189 .udma_mask = ATA_UDMA6,
190 .port_ops = &ahci_ops,
191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900194 .flags = AHCI_FLAG_COMMON,
195 .pio_mask = ATA_PIO4,
196 .udma_mask = ATA_UDMA6,
197 .port_ops = &ahci_ops,
198 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530199 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900200 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
201 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300202 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .pio_mask = ATA_PIO4,
204 .udma_mask = ATA_UDMA6,
205 .port_ops = &ahci_ops,
206 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530207 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900208 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900209 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
210 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900211 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100212 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400213 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800214 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800218 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100219 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800220 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800221 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800222 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530223 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900224 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900225 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100226 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900227 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900228 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800229 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230};
231
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500232static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400233 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400234 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
235 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
236 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
237 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
238 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900239 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400240 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
241 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
242 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
243 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900244 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800245 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900246 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
247 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
248 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
249 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
250 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
251 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
252 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
253 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
254 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
255 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
256 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
257 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
258 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
259 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
260 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400261 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
262 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800263 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500264 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800265 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500266 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
267 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700268 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700269 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500270 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700271 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700272 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500273 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Alexandra Yates342decf2016-02-05 15:27:49 -0800274 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci }, /* DNV AHCI */
275 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci }, /* DNV AHCI */
276 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci }, /* DNV AHCI */
277 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci }, /* DNV AHCI */
278 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci }, /* DNV AHCI */
279 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci }, /* DNV AHCI */
280 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci }, /* DNV AHCI */
281 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci }, /* DNV AHCI */
282 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci }, /* DNV AHCI */
283 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci }, /* DNV AHCI */
284 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci }, /* DNV AHCI */
285 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci }, /* DNV AHCI */
286 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci }, /* DNV AHCI */
287 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci }, /* DNV AHCI */
288 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci }, /* DNV AHCI */
289 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci }, /* DNV AHCI */
290 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800294 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
295 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
296 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
297 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
298 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
299 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700300 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
301 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
302 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800303 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800304 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700305 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
306 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
307 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
308 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
309 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
310 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700311 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800312 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
313 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
314 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
315 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
316 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
317 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
318 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
319 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700320 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
321 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
322 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
323 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
324 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
325 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
326 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
327 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800328 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
329 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
330 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
331 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
332 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
333 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
334 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
335 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400336 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
337 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
338 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
339 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
340 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
341 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
342 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
343 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800344 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
345 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800346 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
347 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
348 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
349 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
350 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
351 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
352 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
353 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700354 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800355 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
356 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
357 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
358 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700359 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
360 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
361 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
362 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
363 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
364 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
365 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
366 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500367 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
368 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
369 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600370 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700371 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700372 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600373 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
James Ralston690000b2014-10-13 15:16:38 -0700374 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
375 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500376 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800377 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500378 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800379 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500380 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500381 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800382 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
383 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500384 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500385 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800386 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
387 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400388
Tejun Heoe34bb372007-02-26 20:24:03 +0900389 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
390 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
391 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100392 /* JMicron 362B and 362C have an AHCI function with IDE class code */
393 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
394 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500395 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400396
397 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800398 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800399 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
400 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
401 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
402 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
403 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
404 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400405
Shane Huange2dd90b2009-07-29 11:34:49 +0800406 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800407 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800408 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800409 /* AMD is using RAID class only for ahci controllers */
410 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
411 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
412
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400413 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400414 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900415 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400416
417 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900418 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
419 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
420 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
421 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
422 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
423 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
424 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
425 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900426 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
427 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
428 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
429 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
430 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
431 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
432 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
433 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
434 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
435 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
437 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
439 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
440 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
441 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
442 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
443 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
444 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
445 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
446 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
447 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
448 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
449 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
450 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
451 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
452 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
453 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
454 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
455 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
456 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
457 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
458 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
459 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
460 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
461 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
462 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
463 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
464 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
465 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
466 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
467 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
468 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
469 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
470 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
471 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
472 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
473 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
474 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
475 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
476 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
477 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
478 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
479 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
480 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
481 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
482 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
483 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
484 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
485 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
486 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
487 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
488 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
489 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
490 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
491 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
492 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
493 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
494 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
495 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
496 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
497 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
498 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
499 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
500 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
501 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400502
Jeff Garzik95916ed2006-07-29 04:10:14 -0400503 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900504 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
505 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
506 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400507
Alessandro Rubini318893e2012-01-06 13:33:39 +0100508 /* ST Microelectronics */
509 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
510
Jeff Garzikcd70c262007-07-08 02:29:42 -0400511 /* Marvell */
512 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100513 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600514 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500515 .class = PCI_CLASS_STORAGE_SATA_AHCI,
516 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200517 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600518 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100519 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100520 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
521 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
522 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600523 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500524 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900525 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400526 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
527 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900528 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600529 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100530 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200531 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
532 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200533 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
534 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600535 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100536 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100537 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
538 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400539 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
540 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400541
Mark Nelsonc77a0362008-10-23 14:08:16 +1100542 /* Promise */
543 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200544 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100545
Keng-Yu Linc9703762011-11-09 01:47:36 -0500546 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100547 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
548 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
549 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
550 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800551 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
552 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500553
Levente Kurusa67809f82014-02-18 10:22:17 -0500554 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400555 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
556 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500557 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400558 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500559 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500560
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800561 /* Enmotus */
562 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
563
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500564 /* Generic, PCI class code for AHCI */
565 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500566 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 { } /* terminate list */
569};
570
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200571static const struct dev_pm_ops ahci_pci_pm_ops = {
572 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200573 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
574 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200575};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577static struct pci_driver ahci_pci_driver = {
578 .name = DRV_NAME,
579 .id_table = ahci_pci_tbl,
580 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200581 .remove = ahci_remove_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200582 .driver = {
583 .pm = &ahci_pci_pm_ops,
584 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585};
586
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400587#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100588static int marvell_enable;
589#else
590static int marvell_enable = 1;
591#endif
592module_param(marvell_enable, int, 0644);
593MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
594
595
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300596static void ahci_pci_save_initial_config(struct pci_dev *pdev,
597 struct ahci_host_priv *hpriv)
598{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300599 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
600 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100601 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300602 }
603
604 /*
605 * Temporary Marvell 6145 hack: PATA port presence
606 * is asserted through the standard AHCI port
607 * presence register, as bit 4 (counting from 0)
608 */
609 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
610 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100611 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300612 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100613 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300614 dev_info(&pdev->dev,
615 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
616 }
617
Antoine Ténart725c7b52014-07-30 20:13:56 +0200618 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300619}
620
Anton Vorontsov33030402010-03-03 20:17:39 +0300621static int ahci_pci_reset_controller(struct ata_host *host)
622{
623 struct pci_dev *pdev = to_pci_dev(host->dev);
624
625 ahci_reset_controller(host);
626
Tejun Heod91542c2006-07-26 15:59:26 +0900627 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300628 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900629 u16 tmp16;
630
631 /* configure PCS */
632 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900633 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
634 tmp16 |= hpriv->port_map;
635 pci_write_config_word(pdev, 0x92, tmp16);
636 }
Tejun Heod91542c2006-07-26 15:59:26 +0900637 }
638
639 return 0;
640}
641
Anton Vorontsov781d6552010-03-03 20:17:42 +0300642static void ahci_pci_init_controller(struct ata_host *host)
643{
644 struct ahci_host_priv *hpriv = host->private_data;
645 struct pci_dev *pdev = to_pci_dev(host->dev);
646 void __iomem *port_mmio;
647 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100648 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900649
Tejun Heo417a1a62007-09-23 13:19:55 +0900650 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100651 if (pdev->device == 0x6121)
652 mv = 2;
653 else
654 mv = 4;
655 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400656
657 writel(0, port_mmio + PORT_IRQ_MASK);
658
659 /* clear port IRQ */
660 tmp = readl(port_mmio + PORT_IRQ_STAT);
661 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
662 if (tmp)
663 writel(tmp, port_mmio + PORT_IRQ_STAT);
664 }
665
Anton Vorontsov781d6552010-03-03 20:17:42 +0300666 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900667}
668
Tejun Heocc0680a2007-08-06 18:36:23 +0900669static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900670 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900671{
Tejun Heocc0680a2007-08-06 18:36:23 +0900672 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100673 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900674 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900675 int rc;
676
677 DPRINTK("ENTER\n");
678
Tejun Heo4447d352007-04-17 23:44:08 +0900679 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900680
Tejun Heocc0680a2007-08-06 18:36:23 +0900681 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900682 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900683
Hans de Goede039ece32014-02-22 16:53:30 +0100684 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900685
686 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
687
688 /* vt8251 doesn't clear BSY on signature FIS reception,
689 * request follow-up softreset.
690 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900691 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900692}
693
Tejun Heoedc93052007-10-25 14:59:16 +0900694static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
695 unsigned long deadline)
696{
697 struct ata_port *ap = link->ap;
698 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100699 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900700 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
701 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900702 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900703 int rc;
704
705 ahci_stop_engine(ap);
706
707 /* clear D2H reception area to properly wait for D2H FIS */
708 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400709 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900710 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
711
712 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900713 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900714
Hans de Goede039ece32014-02-22 16:53:30 +0100715 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900716
Tejun Heoedc93052007-10-25 14:59:16 +0900717 /* The pseudo configuration device on SIMG4726 attached to
718 * ASUS P5W-DH Deluxe doesn't send signature FIS after
719 * hardreset if no device is attached to the first downstream
720 * port && the pseudo device locks up on SRST w/ PMP==0. To
721 * work around this, wait for !BSY only briefly. If BSY isn't
722 * cleared, perform CLO and proceed to IDENTIFY (achieved by
723 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
724 *
725 * Wait for two seconds. Devices attached to downstream port
726 * which can't process the following IDENTIFY after this will
727 * have to be reset again. For most cases, this should
728 * suffice while making probing snappish enough.
729 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900730 if (online) {
731 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
732 ahci_check_ready);
733 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800734 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900735 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900736 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900737}
738
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400739/*
740 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
741 *
742 * It has been observed with some SSDs that the timing of events in the
743 * link synchronization phase can leave the port in a state that can not
744 * be recovered by a SATA-hard-reset alone. The failing signature is
745 * SStatus.DET stuck at 1 ("Device presence detected but Phy
746 * communication not established"). It was found that unloading and
747 * reloading the driver when this problem occurs allows the drive
748 * connection to be recovered (DET advanced to 0x3). The critical
749 * component of reloading the driver is that the port state machines are
750 * reset by bouncing "port enable" in the AHCI PCS configuration
751 * register. So, reproduce that effect by bouncing a port whenever we
752 * see DET==1 after a reset.
753 */
754static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
755 unsigned long deadline)
756{
757 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
758 struct ata_port *ap = link->ap;
759 struct ahci_port_priv *pp = ap->private_data;
760 struct ahci_host_priv *hpriv = ap->host->private_data;
761 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
762 unsigned long tmo = deadline - jiffies;
763 struct ata_taskfile tf;
764 bool online;
765 int rc, i;
766
767 DPRINTK("ENTER\n");
768
769 ahci_stop_engine(ap);
770
771 for (i = 0; i < 2; i++) {
772 u16 val;
773 u32 sstatus;
774 int port = ap->port_no;
775 struct ata_host *host = ap->host;
776 struct pci_dev *pdev = to_pci_dev(host->dev);
777
778 /* clear D2H reception area to properly wait for D2H FIS */
779 ata_tf_init(link->device, &tf);
780 tf.command = ATA_BUSY;
781 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
782
783 rc = sata_link_hardreset(link, timing, deadline, &online,
784 ahci_check_ready);
785
786 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
787 (sstatus & 0xf) != 1)
788 break;
789
790 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
791 port);
792
793 pci_read_config_word(pdev, 0x92, &val);
794 val &= ~(1 << port);
795 pci_write_config_word(pdev, 0x92, val);
796 ata_msleep(ap, 1000);
797 val |= 1 << port;
798 pci_write_config_word(pdev, 0x92, val);
799 deadline += tmo;
800 }
801
802 hpriv->start_engine(ap);
803
804 if (online)
805 *class = ahci_dev_classify(ap);
806
807 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
808 return rc;
809}
810
811
Mika Westerberg02e53292016-02-18 10:54:17 +0200812#ifdef CONFIG_PM
813static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900814{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900815 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300816 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900817 u32 ctl;
818
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200819 /* AHCI spec rev1.1 section 8.3.3:
820 * Software must disable interrupts prior to requesting a
821 * transition of the HBA to D3 state.
822 */
823 ctl = readl(mmio + HOST_CTL);
824 ctl &= ~HOST_IRQ_EN;
825 writel(ctl, mmio + HOST_CTL);
826 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200827}
Tejun Heoc1332872006-07-26 15:59:26 +0900828
Mika Westerberg02e53292016-02-18 10:54:17 +0200829static int ahci_pci_device_runtime_suspend(struct device *dev)
830{
831 struct pci_dev *pdev = to_pci_dev(dev);
832 struct ata_host *host = pci_get_drvdata(pdev);
833
834 ahci_pci_disable_interrupts(host);
835 return 0;
836}
837
838static int ahci_pci_device_runtime_resume(struct device *dev)
839{
840 struct pci_dev *pdev = to_pci_dev(dev);
841 struct ata_host *host = pci_get_drvdata(pdev);
842 int rc;
843
844 rc = ahci_pci_reset_controller(host);
845 if (rc)
846 return rc;
847 ahci_pci_init_controller(host);
848 return 0;
849}
850
851#ifdef CONFIG_PM_SLEEP
852static int ahci_pci_device_suspend(struct device *dev)
853{
854 struct pci_dev *pdev = to_pci_dev(dev);
855 struct ata_host *host = pci_get_drvdata(pdev);
856 struct ahci_host_priv *hpriv = host->private_data;
857
858 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
859 dev_err(&pdev->dev,
860 "BIOS update required for suspend/resume\n");
861 return -EIO;
862 }
863
864 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200865 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900866}
867
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200868static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900869{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200870 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900871 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900872 int rc;
873
James Lairdcb856962013-11-19 11:06:38 +1100874 /* Apple BIOS helpfully mangles the registers on resume */
875 if (is_mcp89_apple(pdev))
876 ahci_mcp89_apple_enable(pdev);
877
Tejun Heoc1332872006-07-26 15:59:26 +0900878 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300879 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900880 if (rc)
881 return rc;
882
Anton Vorontsov781d6552010-03-03 20:17:42 +0300883 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900884 }
885
Jeff Garzikcca39742006-08-24 03:19:22 -0400886 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900887
888 return 0;
889}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900890#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900891
Mika Westerberg02e53292016-02-18 10:54:17 +0200892#endif /* CONFIG_PM */
893
Tejun Heo4447d352007-04-17 23:44:08 +0900894static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
Alessandro Rubini318893e2012-01-06 13:33:39 +0100898 /*
899 * If the device fixup already set the dma_mask to some non-standard
900 * value, don't extend it here. This happens on STA2X11, for example.
901 */
902 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
903 return 0;
904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200906 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
907 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200909 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700911 dev_err(&pdev->dev,
912 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 return rc;
914 }
915 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200917 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700919 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 return rc;
921 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200922 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700924 dev_err(&pdev->dev,
925 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 return rc;
927 }
928 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 return 0;
930}
931
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300932static void ahci_pci_print_info(struct ata_host *host)
933{
934 struct pci_dev *pdev = to_pci_dev(host->dev);
935 u16 cc;
936 const char *scc_s;
937
938 pci_read_config_word(pdev, 0x0a, &cc);
939 if (cc == PCI_CLASS_STORAGE_IDE)
940 scc_s = "IDE";
941 else if (cc == PCI_CLASS_STORAGE_SATA)
942 scc_s = "SATA";
943 else if (cc == PCI_CLASS_STORAGE_RAID)
944 scc_s = "RAID";
945 else
946 scc_s = "unknown";
947
948 ahci_print_info(host, scc_s);
949}
950
Tejun Heoedc93052007-10-25 14:59:16 +0900951/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
952 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
953 * support PMP and the 4726 either directly exports the device
954 * attached to the first downstream port or acts as a hardware storage
955 * controller and emulate a single ATA device (can be RAID 0/1 or some
956 * other configuration).
957 *
958 * When there's no device attached to the first downstream port of the
959 * 4726, "Config Disk" appears, which is a pseudo ATA device to
960 * configure the 4726. However, ATA emulation of the device is very
961 * lame. It doesn't send signature D2H Reg FIS after the initial
962 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
963 *
964 * The following function works around the problem by always using
965 * hardreset on the port and not depending on receiving signature FIS
966 * afterward. If signature FIS isn't received soon, ATA class is
967 * assumed without follow-up softreset.
968 */
969static void ahci_p5wdh_workaround(struct ata_host *host)
970{
Mathias Krause1bd06862014-08-31 10:57:09 +0200971 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900972 {
973 .ident = "P5W DH Deluxe",
974 .matches = {
975 DMI_MATCH(DMI_SYS_VENDOR,
976 "ASUSTEK COMPUTER INC"),
977 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
978 },
979 },
980 { }
981 };
982 struct pci_dev *pdev = to_pci_dev(host->dev);
983
984 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
985 dmi_check_system(sysids)) {
986 struct ata_port *ap = host->ports[1];
987
Joe Perchesa44fec12011-04-15 15:51:58 -0700988 dev_info(&pdev->dev,
989 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900990
991 ap->ops = &ahci_p5wdh_ops;
992 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
993 }
994}
995
James Lairdcb856962013-11-19 11:06:38 +1100996/*
997 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
998 * booting in BIOS compatibility mode. We restore the registers but not ID.
999 */
1000static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1001{
1002 u32 val;
1003
1004 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1005
1006 pci_read_config_dword(pdev, 0xf8, &val);
1007 val |= 1 << 0x1b;
1008 /* the following changes the device ID, but appears not to affect function */
1009 /* val = (val & ~0xf0000000) | 0x80000000; */
1010 pci_write_config_dword(pdev, 0xf8, val);
1011
1012 pci_read_config_dword(pdev, 0x54c, &val);
1013 val |= 1 << 0xc;
1014 pci_write_config_dword(pdev, 0x54c, val);
1015
1016 pci_read_config_dword(pdev, 0x4a4, &val);
1017 val &= 0xff;
1018 val |= 0x01060100;
1019 pci_write_config_dword(pdev, 0x4a4, val);
1020
1021 pci_read_config_dword(pdev, 0x54c, &val);
1022 val &= ~(1 << 0xc);
1023 pci_write_config_dword(pdev, 0x54c, val);
1024
1025 pci_read_config_dword(pdev, 0xf8, &val);
1026 val &= ~(1 << 0x1b);
1027 pci_write_config_dword(pdev, 0xf8, val);
1028}
1029
1030static bool is_mcp89_apple(struct pci_dev *pdev)
1031{
1032 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1033 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1034 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1035 pdev->subsystem_device == 0xcb89;
1036}
1037
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001038/* only some SB600 ahci controllers can do 64bit DMA */
1039static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001040{
1041 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001042 /*
1043 * The oldest version known to be broken is 0901 and
1044 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001045 * Enable 64bit DMA on 1501 and anything newer.
1046 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001047 * Please read bko#9412 for more info.
1048 */
Shane Huang58a09b32009-05-27 15:04:43 +08001049 {
1050 .ident = "ASUS M2A-VM",
1051 .matches = {
1052 DMI_MATCH(DMI_BOARD_VENDOR,
1053 "ASUSTeK Computer INC."),
1054 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1055 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001056 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001057 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001058 /*
1059 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1060 * support 64bit DMA.
1061 *
1062 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1063 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1064 * This spelling mistake was fixed in BIOS version 1.5, so
1065 * 1.5 and later have the Manufacturer as
1066 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1067 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1068 *
1069 * BIOS versions earlier than 1.9 had a Board Product Name
1070 * DMI field of "MS-7376". This was changed to be
1071 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1072 * match on DMI_BOARD_NAME of "MS-7376".
1073 */
1074 {
1075 .ident = "MSI K9A2 Platinum",
1076 .matches = {
1077 DMI_MATCH(DMI_BOARD_VENDOR,
1078 "MICRO-STAR INTER"),
1079 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1080 },
1081 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001082 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001083 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1084 * 64bit DMA.
1085 *
1086 * This board also had the typo mentioned above in the
1087 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1088 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1089 */
1090 {
1091 .ident = "MSI K9AGM2",
1092 .matches = {
1093 DMI_MATCH(DMI_BOARD_VENDOR,
1094 "MICRO-STAR INTER"),
1095 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1096 },
1097 },
1098 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001099 * All BIOS versions for the Asus M3A support 64bit DMA.
1100 * (all release versions from 0301 to 1206 were tested)
1101 */
1102 {
1103 .ident = "ASUS M3A",
1104 .matches = {
1105 DMI_MATCH(DMI_BOARD_VENDOR,
1106 "ASUSTeK Computer INC."),
1107 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1108 },
1109 },
Shane Huang58a09b32009-05-27 15:04:43 +08001110 { }
1111 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001112 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001113 int year, month, date;
1114 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001115
Tejun Heo03d783b2009-08-16 21:04:02 +09001116 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001117 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001118 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001119 return false;
1120
Mark Nelsone65cc192009-11-03 20:06:48 +11001121 if (!match->driver_data)
1122 goto enable_64bit;
1123
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001124 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1125 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001126
Mark Nelsone65cc192009-11-03 20:06:48 +11001127 if (strcmp(buf, match->driver_data) >= 0)
1128 goto enable_64bit;
1129 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001130 dev_warn(&pdev->dev,
1131 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1132 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001133 return false;
1134 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001135
1136enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001137 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001138 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001139}
1140
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001141static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1142{
1143 static const struct dmi_system_id broken_systems[] = {
1144 {
1145 .ident = "HP Compaq nx6310",
1146 .matches = {
1147 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1148 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1149 },
1150 /* PCI slot number of the controller */
1151 .driver_data = (void *)0x1FUL,
1152 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001153 {
1154 .ident = "HP Compaq 6720s",
1155 .matches = {
1156 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1157 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1158 },
1159 /* PCI slot number of the controller */
1160 .driver_data = (void *)0x1FUL,
1161 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001162
1163 { } /* terminate list */
1164 };
1165 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1166
1167 if (dmi) {
1168 unsigned long slot = (unsigned long)dmi->driver_data;
1169 /* apply the quirk only to on-board controllers */
1170 return slot == PCI_SLOT(pdev->devfn);
1171 }
1172
1173 return false;
1174}
1175
Tejun Heo9b10ae82009-05-30 20:50:12 +09001176static bool ahci_broken_suspend(struct pci_dev *pdev)
1177{
1178 static const struct dmi_system_id sysids[] = {
1179 /*
1180 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1181 * to the harddisk doesn't become online after
1182 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001183 *
1184 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1185 *
1186 * Use dates instead of versions to match as HP is
1187 * apparently recycling both product and version
1188 * strings.
1189 *
1190 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001191 */
1192 {
1193 .ident = "dv4",
1194 .matches = {
1195 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1196 DMI_MATCH(DMI_PRODUCT_NAME,
1197 "HP Pavilion dv4 Notebook PC"),
1198 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001199 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001200 },
1201 {
1202 .ident = "dv5",
1203 .matches = {
1204 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1205 DMI_MATCH(DMI_PRODUCT_NAME,
1206 "HP Pavilion dv5 Notebook PC"),
1207 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001208 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001209 },
1210 {
1211 .ident = "dv6",
1212 .matches = {
1213 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1214 DMI_MATCH(DMI_PRODUCT_NAME,
1215 "HP Pavilion dv6 Notebook PC"),
1216 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001217 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001218 },
1219 {
1220 .ident = "HDX18",
1221 .matches = {
1222 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1223 DMI_MATCH(DMI_PRODUCT_NAME,
1224 "HP HDX18 Notebook PC"),
1225 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001226 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001227 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001228 /*
1229 * Acer eMachines G725 has the same problem. BIOS
1230 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001231 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001232 * that we don't have much idea about. For now,
1233 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001234 *
1235 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001236 */
1237 {
1238 .ident = "G725",
1239 .matches = {
1240 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1241 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1242 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001243 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001244 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001245 { } /* terminate list */
1246 };
1247 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001248 int year, month, date;
1249 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001250
1251 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1252 return false;
1253
Tejun Heo9deb3432010-03-16 09:50:26 +09001254 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1255 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001256
Tejun Heo9deb3432010-03-16 09:50:26 +09001257 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001258}
1259
Tejun Heo55946392009-08-04 14:30:08 +09001260static bool ahci_broken_online(struct pci_dev *pdev)
1261{
1262#define ENCODE_BUSDEVFN(bus, slot, func) \
1263 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1264 static const struct dmi_system_id sysids[] = {
1265 /*
1266 * There are several gigabyte boards which use
1267 * SIMG5723s configured as hardware RAID. Certain
1268 * 5723 firmware revisions shipped there keep the link
1269 * online but fail to answer properly to SRST or
1270 * IDENTIFY when no device is attached downstream
1271 * causing libata to retry quite a few times leading
1272 * to excessive detection delay.
1273 *
1274 * As these firmwares respond to the second reset try
1275 * with invalid device signature, considering unknown
1276 * sig as offline works around the problem acceptably.
1277 */
1278 {
1279 .ident = "EP45-DQ6",
1280 .matches = {
1281 DMI_MATCH(DMI_BOARD_VENDOR,
1282 "Gigabyte Technology Co., Ltd."),
1283 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1284 },
1285 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1286 },
1287 {
1288 .ident = "EP45-DS5",
1289 .matches = {
1290 DMI_MATCH(DMI_BOARD_VENDOR,
1291 "Gigabyte Technology Co., Ltd."),
1292 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1293 },
1294 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1295 },
1296 { } /* terminate list */
1297 };
1298#undef ENCODE_BUSDEVFN
1299 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1300 unsigned int val;
1301
1302 if (!dmi)
1303 return false;
1304
1305 val = (unsigned long)dmi->driver_data;
1306
1307 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1308}
1309
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001310static bool ahci_broken_devslp(struct pci_dev *pdev)
1311{
1312 /* device with broken DEVSLP but still showing SDS capability */
1313 static const struct pci_device_id ids[] = {
1314 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1315 {}
1316 };
1317
1318 return pci_match_id(ids, pdev);
1319}
1320
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001321#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001322static void ahci_gtf_filter_workaround(struct ata_host *host)
1323{
1324 static const struct dmi_system_id sysids[] = {
1325 /*
1326 * Aspire 3810T issues a bunch of SATA enable commands
1327 * via _GTF including an invalid one and one which is
1328 * rejected by the device. Among the successful ones
1329 * is FPDMA non-zero offset enable which when enabled
1330 * only on the drive side leads to NCQ command
1331 * failures. Filter it out.
1332 */
1333 {
1334 .ident = "Aspire 3810T",
1335 .matches = {
1336 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1337 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1338 },
1339 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1340 },
1341 { }
1342 };
1343 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1344 unsigned int filter;
1345 int i;
1346
1347 if (!dmi)
1348 return;
1349
1350 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001351 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1352 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001353
1354 for (i = 0; i < host->n_ports; i++) {
1355 struct ata_port *ap = host->ports[i];
1356 struct ata_link *link;
1357 struct ata_device *dev;
1358
1359 ata_for_each_link(link, ap, EDGE)
1360 ata_for_each_dev(dev, link, ALL)
1361 dev->gtf_filter |= filter;
1362 }
1363}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001364#else
1365static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1366{}
1367#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001368
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001369#ifdef CONFIG_ARM64
1370/*
1371 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1372 * Workaround is to make sure all pending IRQs are served before leaving
1373 * handler.
1374 */
1375static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1376{
1377 struct ata_host *host = dev_instance;
1378 struct ahci_host_priv *hpriv;
1379 unsigned int rc = 0;
1380 void __iomem *mmio;
1381 u32 irq_stat, irq_masked;
1382 unsigned int handled = 1;
1383
1384 VPRINTK("ENTER\n");
1385 hpriv = host->private_data;
1386 mmio = hpriv->mmio;
1387 irq_stat = readl(mmio + HOST_IRQ_STAT);
1388 if (!irq_stat)
1389 return IRQ_NONE;
1390
1391 do {
1392 irq_masked = irq_stat & hpriv->port_map;
1393 spin_lock(&host->lock);
1394 rc = ahci_handle_port_intr(host, irq_masked);
1395 if (!rc)
1396 handled = 0;
1397 writel(irq_stat, mmio + HOST_IRQ_STAT);
1398 irq_stat = readl(mmio + HOST_IRQ_STAT);
1399 spin_unlock(&host->lock);
1400 } while (irq_stat);
1401 VPRINTK("EXIT\n");
1402
1403 return IRQ_RETVAL(handled);
1404}
1405#endif
1406
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001407static void ahci_remap_check(struct pci_dev *pdev, int bar,
1408 struct ahci_host_priv *hpriv)
1409{
1410 int i, count = 0;
1411 u32 cap;
1412
1413 /*
1414 * Check if this device might have remapped nvme devices.
1415 */
1416 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1417 pci_resource_len(pdev, bar) < SZ_512K ||
1418 bar != AHCI_PCI_BAR_STANDARD ||
1419 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1420 return;
1421
1422 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1423 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1424 if ((cap & (1 << i)) == 0)
1425 continue;
1426 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1427 != PCI_CLASS_STORAGE_EXPRESS)
1428 continue;
1429
1430 /* We've found a remapped device */
1431 count++;
1432 }
1433
1434 if (!count)
1435 return;
1436
1437 dev_warn(&pdev->dev, "Found %d remapped NVMe devices.\n", count);
1438 dev_warn(&pdev->dev, "Switch your BIOS from RAID to AHCI mode to use them.\n");
1439}
1440
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001441static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001442{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001443 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001444}
1445
Robert Richtera1c8231172015-05-31 13:55:17 +02001446static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1447 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001448{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001449 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001450
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001451 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001452 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001453
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001454 /*
1455 * If number of MSIs is less than number of ports then Sharing Last
1456 * Message mode could be enforced. In this case assume that advantage
1457 * of multipe MSIs is negated and use single MSI mode instead.
1458 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001459 if (n_ports > 1) {
1460 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1461 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1462 if (nvec > 0) {
1463 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1464 hpriv->get_irq_vector = ahci_get_irq_vector;
1465 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1466 return nvec;
1467 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001468
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001469 /*
1470 * Fallback to single MSI mode if the controller
1471 * enforced MRSM mode.
1472 */
1473 printk(KERN_INFO
1474 "ahci: MRSM is on, fallback to single MSI\n");
1475 pci_free_irq_vectors(pdev);
1476 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001477 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001478
Dan Williamsd684a902015-11-11 16:27:33 -08001479 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001480 * If the host is not capable of supporting per-port vectors, fall
1481 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001482 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001483 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1484 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001485 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001486 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001487}
1488
Tejun Heo24dc5f32007-01-20 16:00:28 +09001489static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
Tejun Heoe297d992008-06-10 00:13:04 +09001491 unsigned int board_id = ent->driver_data;
1492 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001493 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001494 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001496 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001497 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001498 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 VPRINTK("ENTER\n");
1501
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001502 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001503
Joe Perches06296a12011-04-15 15:52:00 -07001504 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Alan Cox5b66c822008-09-03 14:48:34 +01001506 /* The AHCI driver can only drive the SATA ports, the PATA driver
1507 can drive them all so if both drivers are selected make sure
1508 AHCI stays out of the way */
1509 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1510 return -ENODEV;
1511
James Lairdcb856962013-11-19 11:06:38 +11001512 /* Apple BIOS on MCP89 prevents us using AHCI */
1513 if (is_mcp89_apple(pdev))
1514 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001515
Mark Nelson7a022672009-11-22 12:07:41 +11001516 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1517 * At the moment, we can only use the AHCI mode. Let the users know
1518 * that for SAS drives they're out of luck.
1519 */
1520 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001521 dev_info(&pdev->dev,
1522 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001523
Robert Richterb7ae1282015-06-05 19:49:26 +02001524 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001525 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1526 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001527 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1528 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001529 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1530 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001531
Tejun Heo4447d352007-04-17 23:44:08 +09001532 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001533 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 if (rc)
1535 return rc;
1536
Tejun Heoc4f77922007-12-06 15:09:43 +09001537 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1538 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1539 u8 map;
1540
1541 /* ICH6s share the same PCI ID for both piix and ahci
1542 * modes. Enabling ahci mode while MAP indicates
1543 * combined mode is a bad idea. Yield to ata_piix.
1544 */
1545 pci_read_config_byte(pdev, ICH_MAP, &map);
1546 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001547 dev_info(&pdev->dev,
1548 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001549 return -ENODEV;
1550 }
1551 }
1552
Paul Bolle6fec8872013-12-16 11:34:21 +01001553 /* AHCI controllers often implement SFF compatible interface.
1554 * Grab all PCI BARs just in case.
1555 */
1556 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1557 if (rc == -EBUSY)
1558 pcim_pin_device(pdev);
1559 if (rc)
1560 return rc;
1561
Tejun Heo24dc5f32007-01-20 16:00:28 +09001562 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1563 if (!hpriv)
1564 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001565 hpriv->flags |= (unsigned long)pi.private_data;
1566
Tejun Heoe297d992008-06-10 00:13:04 +09001567 /* MCP65 revision A1 and A2 can't do MSI */
1568 if (board_id == board_ahci_mcp65 &&
1569 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1570 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1571
Shane Huange427fe02008-12-30 10:53:41 +08001572 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1573 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1574 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1575
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001576 /* only some SB600s can do 64bit DMA */
1577 if (ahci_sb600_enable_64bit(pdev))
1578 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001579
Alessandro Rubini318893e2012-01-06 13:33:39 +01001580 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001581
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001582 /* detect remapped nvme devices */
1583 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1584
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001585 /* must set flag prior to save config in order to take effect */
1586 if (ahci_broken_devslp(pdev))
1587 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1588
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001589#ifdef CONFIG_ARM64
1590 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1591 hpriv->irq_handler = ahci_thunderx_irq_handler;
1592#endif
1593
Tejun Heo4447d352007-04-17 23:44:08 +09001594 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001595 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Tejun Heo4447d352007-04-17 23:44:08 +09001597 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001598 if (hpriv->cap & HOST_CAP_NCQ) {
1599 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001600 /*
1601 * Auto-activate optimization is supposed to be
1602 * supported on all AHCI controllers indicating NCQ
1603 * capability, but it seems to be broken on some
1604 * chipsets including NVIDIAs.
1605 */
1606 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001607 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001608
1609 /*
1610 * All AHCI controllers should be forward-compatible
1611 * with the new auxiliary field. This code should be
1612 * conditionalized if any buggy AHCI controllers are
1613 * encountered.
1614 */
1615 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001616 }
Tejun Heo4447d352007-04-17 23:44:08 +09001617
Tejun Heo7d50b602007-09-23 13:19:54 +09001618 if (hpriv->cap & HOST_CAP_PMP)
1619 pi.flags |= ATA_FLAG_PMP;
1620
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001621 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001622
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001623 if (ahci_broken_system_poweroff(pdev)) {
1624 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1625 dev_info(&pdev->dev,
1626 "quirky BIOS, skipping spindown on poweroff\n");
1627 }
1628
Tejun Heo9b10ae82009-05-30 20:50:12 +09001629 if (ahci_broken_suspend(pdev)) {
1630 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001631 dev_warn(&pdev->dev,
1632 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001633 }
1634
Tejun Heo55946392009-08-04 14:30:08 +09001635 if (ahci_broken_online(pdev)) {
1636 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1637 dev_info(&pdev->dev,
1638 "online status unreliable, applying workaround\n");
1639 }
1640
Tejun Heo837f5f82008-02-06 15:13:51 +09001641 /* CAP.NP sometimes indicate the index of the last enabled
1642 * port, at other times, that of the last possible port, so
1643 * determining the maximum port number requires looking at
1644 * both CAP.NP and port_map.
1645 */
1646 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1647
1648 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001649 if (!host)
1650 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001651 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001652
1653 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1654 /* legacy intx interrupts */
1655 pci_intx(pdev, 1);
1656 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001657 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001658
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001659 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001660 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001661 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001662 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001663
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001664 if (pi.flags & ATA_FLAG_EM)
1665 ahci_reset_em(host);
1666
Tejun Heo4447d352007-04-17 23:44:08 +09001667 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001668 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001669
Alessandro Rubini318893e2012-01-06 13:33:39 +01001670 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1671 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001672 0x100 + ap->port_no * 0x80, "port");
1673
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001674 /* set enclosure management message type */
1675 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001676 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001677
1678
Jeff Garzikdab632e2007-05-28 08:33:01 -04001679 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001680 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001681 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001682 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
Tejun Heoedc93052007-10-25 14:59:16 +09001684 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1685 ahci_p5wdh_workaround(host);
1686
Tejun Heof80ae7e2009-09-16 04:18:03 +09001687 /* apply gtf filter quirk */
1688 ahci_gtf_filter_workaround(host);
1689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001691 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001693 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Anton Vorontsov33030402010-03-03 20:17:39 +03001695 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001696 if (rc)
1697 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001698
Anton Vorontsov781d6552010-03-03 20:17:42 +03001699 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001700 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
Tejun Heo4447d352007-04-17 23:44:08 +09001702 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001703
Mika Westerberg02e53292016-02-18 10:54:17 +02001704 rc = ahci_host_activate(host, &ahci_sht);
1705 if (rc)
1706 return rc;
1707
1708 pm_runtime_put_noidle(&pdev->dev);
1709 return 0;
1710}
1711
1712static void ahci_remove_one(struct pci_dev *pdev)
1713{
1714 pm_runtime_get_noresume(&pdev->dev);
1715 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001716}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Axel Lin2fc75da2012-04-19 13:43:05 +08001718module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
1720MODULE_AUTHOR("Jeff Garzik");
1721MODULE_DESCRIPTION("AHCI SATA low-level driver");
1722MODULE_LICENSE("GPL");
1723MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001724MODULE_VERSION(DRV_VERSION);