blob: 083b90e80d2045b05b91abf08a67eca574427f89 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530109 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900110 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100111 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400112 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 .port_ops = &ahci_ops,
114 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530115 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900116 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
117 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100118 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400119 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900120 .port_ops = &ahci_ops,
121 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
124 .flags = AHCI_FLAG_COMMON,
125 .pio_mask = ATA_PIO4,
126 .udma_mask = ATA_UDMA6,
127 .port_ops = &ahci_ops,
128 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530129 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200130 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
131 .flags = AHCI_FLAG_COMMON,
132 .pio_mask = ATA_PIO4,
133 .udma_mask = ATA_UDMA6,
134 .port_ops = &ahci_ops,
135 },
Tejun Heo441577e2010-03-29 10:32:39 +0900136 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900138 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
139 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100140 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
147 .flags = AHCI_FLAG_COMMON,
148 .pio_mask = ATA_PIO4,
149 .udma_mask = ATA_UDMA6,
150 .port_ops = &ahci_ops,
151 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530152 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900153 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900154 .flags = AHCI_FLAG_COMMON,
155 .pio_mask = ATA_PIO4,
156 .udma_mask = ATA_UDMA6,
157 .port_ops = &ahci_ops,
158 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530159 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900160 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
161 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300162 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900168 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900169 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
170 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900171 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100172 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400173 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800174 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800178 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100179 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800180 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800181 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900184 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900185 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100186 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900187 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900188 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800189 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190};
191
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500192static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400193 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400194 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
195 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
196 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
197 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
198 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900199 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400200 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
201 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
202 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900204 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900206 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
207 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
208 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
209 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
210 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
211 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
215 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
216 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400221 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
222 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800223 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500224 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800225 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500226 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
227 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700228 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700229 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500230 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700231 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700232 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500233 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800234 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
235 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
236 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
237 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
238 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700240 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
241 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
242 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800243 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800244 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700245 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
246 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
247 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
248 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
249 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700251 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800252 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
253 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
255 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
256 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700260 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
261 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
262 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
263 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
264 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800268 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
269 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
270 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
271 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
272 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
273 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
274 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
275 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
276 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
277 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
279 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284
Tejun Heoe34bb372007-02-26 20:24:03 +0900285 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
286 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
287 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100288 /* JMicron 362B and 362C have an AHCI function with IDE class code */
289 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
290 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400291
292 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800293 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800294 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
295 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
296 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
297 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
298 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
299 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400300
Shane Huange2dd90b2009-07-29 11:34:49 +0800301 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800302 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800303 /* AMD is using RAID class only for ahci controllers */
304 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
305 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
306
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400307 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400308 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900309 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400310
311 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900312 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
313 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
314 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
315 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
316 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
317 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
318 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
319 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900320 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
321 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
322 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
323 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
324 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
325 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
326 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
327 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
328 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
329 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
330 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
331 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
332 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
333 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
334 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
335 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
336 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
337 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
338 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
339 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
340 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
341 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
342 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
343 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
344 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
345 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
346 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
347 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
348 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
349 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
350 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
351 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
352 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
353 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
354 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
355 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
356 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
357 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
358 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
359 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
360 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
361 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
362 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
363 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
364 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
365 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
366 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
367 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
368 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
369 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
370 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
371 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
372 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
373 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
374 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
375 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
376 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
377 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
378 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
379 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
380 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
381 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
382 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
383 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
384 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
385 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
386 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
387 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
388 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
389 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
390 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
391 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
392 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
393 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
394 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
395 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400396
Jeff Garzik95916ed2006-07-29 04:10:14 -0400397 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900398 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
399 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
400 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400401
Alessandro Rubini318893e2012-01-06 13:33:39 +0100402 /* ST Microelectronics */
403 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
404
Jeff Garzikcd70c262007-07-08 02:29:42 -0400405 /* Marvell */
406 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100407 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200408 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500409 .class = PCI_CLASS_STORAGE_SATA_AHCI,
410 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200411 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100412 { PCI_DEVICE(0x1b4b, 0x9125),
413 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500414 { PCI_DEVICE(0x1b4b, 0x917a),
415 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Cox17c60c62012-09-04 16:07:18 +0100416 { PCI_DEVICE(0x1b4b, 0x9192),
417 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100418 { PCI_DEVICE(0x1b4b, 0x91a3),
419 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400420
Mark Nelsonc77a0362008-10-23 14:08:16 +1100421 /* Promise */
422 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
423
Keng-Yu Linc9703762011-11-09 01:47:36 -0500424 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100425 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
426 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
427 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
428 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500429
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800430 /* Enmotus */
431 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
432
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500433 /* Generic, PCI class code for AHCI */
434 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500435 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 { } /* terminate list */
438};
439
440
441static struct pci_driver ahci_pci_driver = {
442 .name = DRV_NAME,
443 .id_table = ahci_pci_tbl,
444 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900445 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900446#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900447 .suspend = ahci_pci_device_suspend,
448 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900449#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450};
451
Alan Cox5b66c822008-09-03 14:48:34 +0100452#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
453static int marvell_enable;
454#else
455static int marvell_enable = 1;
456#endif
457module_param(marvell_enable, int, 0644);
458MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
459
460
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300461static void ahci_pci_save_initial_config(struct pci_dev *pdev,
462 struct ahci_host_priv *hpriv)
463{
464 unsigned int force_port_map = 0;
465 unsigned int mask_port_map = 0;
466
467 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
468 dev_info(&pdev->dev, "JMB361 has only one port\n");
469 force_port_map = 1;
470 }
471
472 /*
473 * Temporary Marvell 6145 hack: PATA port presence
474 * is asserted through the standard AHCI port
475 * presence register, as bit 4 (counting from 0)
476 */
477 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
478 if (pdev->device == 0x6121)
479 mask_port_map = 0x3;
480 else
481 mask_port_map = 0xf;
482 dev_info(&pdev->dev,
483 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
484 }
485
Anton Vorontsov1d513352010-03-03 20:17:37 +0300486 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
487 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300488}
489
Anton Vorontsov33030402010-03-03 20:17:39 +0300490static int ahci_pci_reset_controller(struct ata_host *host)
491{
492 struct pci_dev *pdev = to_pci_dev(host->dev);
493
494 ahci_reset_controller(host);
495
Tejun Heod91542c2006-07-26 15:59:26 +0900496 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300497 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900498 u16 tmp16;
499
500 /* configure PCS */
501 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900502 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
503 tmp16 |= hpriv->port_map;
504 pci_write_config_word(pdev, 0x92, tmp16);
505 }
Tejun Heod91542c2006-07-26 15:59:26 +0900506 }
507
508 return 0;
509}
510
Anton Vorontsov781d6552010-03-03 20:17:42 +0300511static void ahci_pci_init_controller(struct ata_host *host)
512{
513 struct ahci_host_priv *hpriv = host->private_data;
514 struct pci_dev *pdev = to_pci_dev(host->dev);
515 void __iomem *port_mmio;
516 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100517 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900518
Tejun Heo417a1a62007-09-23 13:19:55 +0900519 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100520 if (pdev->device == 0x6121)
521 mv = 2;
522 else
523 mv = 4;
524 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400525
526 writel(0, port_mmio + PORT_IRQ_MASK);
527
528 /* clear port IRQ */
529 tmp = readl(port_mmio + PORT_IRQ_STAT);
530 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
531 if (tmp)
532 writel(tmp, port_mmio + PORT_IRQ_STAT);
533 }
534
Anton Vorontsov781d6552010-03-03 20:17:42 +0300535 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900536}
537
Tejun Heocc0680a2007-08-06 18:36:23 +0900538static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900539 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900540{
Tejun Heocc0680a2007-08-06 18:36:23 +0900541 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900542 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900543 int rc;
544
545 DPRINTK("ENTER\n");
546
Tejun Heo4447d352007-04-17 23:44:08 +0900547 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900548
Tejun Heocc0680a2007-08-06 18:36:23 +0900549 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900550 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900551
Tejun Heo4447d352007-04-17 23:44:08 +0900552 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900553
554 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
555
556 /* vt8251 doesn't clear BSY on signature FIS reception,
557 * request follow-up softreset.
558 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900559 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900560}
561
Tejun Heoedc93052007-10-25 14:59:16 +0900562static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
563 unsigned long deadline)
564{
565 struct ata_port *ap = link->ap;
566 struct ahci_port_priv *pp = ap->private_data;
567 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
568 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900569 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900570 int rc;
571
572 ahci_stop_engine(ap);
573
574 /* clear D2H reception area to properly wait for D2H FIS */
575 ata_tf_init(link->device, &tf);
576 tf.command = 0x80;
577 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
578
579 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900580 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900581
582 ahci_start_engine(ap);
583
Tejun Heoedc93052007-10-25 14:59:16 +0900584 /* The pseudo configuration device on SIMG4726 attached to
585 * ASUS P5W-DH Deluxe doesn't send signature FIS after
586 * hardreset if no device is attached to the first downstream
587 * port && the pseudo device locks up on SRST w/ PMP==0. To
588 * work around this, wait for !BSY only briefly. If BSY isn't
589 * cleared, perform CLO and proceed to IDENTIFY (achieved by
590 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
591 *
592 * Wait for two seconds. Devices attached to downstream port
593 * which can't process the following IDENTIFY after this will
594 * have to be reset again. For most cases, this should
595 * suffice while making probing snappish enough.
596 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900597 if (online) {
598 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
599 ahci_check_ready);
600 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800601 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900602 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900603 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900604}
605
Tejun Heo438ac6d2007-03-02 17:31:26 +0900606#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900607static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
608{
Jeff Garzikcca39742006-08-24 03:19:22 -0400609 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900610 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300611 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900612 u32 ctl;
613
Tejun Heo9b10ae82009-05-30 20:50:12 +0900614 if (mesg.event & PM_EVENT_SUSPEND &&
615 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700616 dev_err(&pdev->dev,
617 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900618 return -EIO;
619 }
620
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100621 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900622 /* AHCI spec rev1.1 section 8.3.3:
623 * Software must disable interrupts prior to requesting a
624 * transition of the HBA to D3 state.
625 */
626 ctl = readl(mmio + HOST_CTL);
627 ctl &= ~HOST_IRQ_EN;
628 writel(ctl, mmio + HOST_CTL);
629 readl(mmio + HOST_CTL); /* flush */
630 }
631
632 return ata_pci_device_suspend(pdev, mesg);
633}
634
635static int ahci_pci_device_resume(struct pci_dev *pdev)
636{
Jeff Garzikcca39742006-08-24 03:19:22 -0400637 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900638 int rc;
639
Tejun Heo553c4aa2006-12-26 19:39:50 +0900640 rc = ata_pci_device_do_resume(pdev);
641 if (rc)
642 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900643
644 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300645 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900646 if (rc)
647 return rc;
648
Anton Vorontsov781d6552010-03-03 20:17:42 +0300649 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900650 }
651
Jeff Garzikcca39742006-08-24 03:19:22 -0400652 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900653
654 return 0;
655}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900656#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900657
Tejun Heo4447d352007-04-17 23:44:08 +0900658static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Alessandro Rubini318893e2012-01-06 13:33:39 +0100662 /*
663 * If the device fixup already set the dma_mask to some non-standard
664 * value, don't extend it here. This happens on STA2X11, for example.
665 */
666 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
667 return 0;
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700670 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
671 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700673 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700675 dev_err(&pdev->dev,
676 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return rc;
678 }
679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700681 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700683 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 return rc;
685 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700686 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700688 dev_err(&pdev->dev,
689 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 return rc;
691 }
692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 return 0;
694}
695
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300696static void ahci_pci_print_info(struct ata_host *host)
697{
698 struct pci_dev *pdev = to_pci_dev(host->dev);
699 u16 cc;
700 const char *scc_s;
701
702 pci_read_config_word(pdev, 0x0a, &cc);
703 if (cc == PCI_CLASS_STORAGE_IDE)
704 scc_s = "IDE";
705 else if (cc == PCI_CLASS_STORAGE_SATA)
706 scc_s = "SATA";
707 else if (cc == PCI_CLASS_STORAGE_RAID)
708 scc_s = "RAID";
709 else
710 scc_s = "unknown";
711
712 ahci_print_info(host, scc_s);
713}
714
Tejun Heoedc93052007-10-25 14:59:16 +0900715/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
716 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
717 * support PMP and the 4726 either directly exports the device
718 * attached to the first downstream port or acts as a hardware storage
719 * controller and emulate a single ATA device (can be RAID 0/1 or some
720 * other configuration).
721 *
722 * When there's no device attached to the first downstream port of the
723 * 4726, "Config Disk" appears, which is a pseudo ATA device to
724 * configure the 4726. However, ATA emulation of the device is very
725 * lame. It doesn't send signature D2H Reg FIS after the initial
726 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
727 *
728 * The following function works around the problem by always using
729 * hardreset on the port and not depending on receiving signature FIS
730 * afterward. If signature FIS isn't received soon, ATA class is
731 * assumed without follow-up softreset.
732 */
733static void ahci_p5wdh_workaround(struct ata_host *host)
734{
735 static struct dmi_system_id sysids[] = {
736 {
737 .ident = "P5W DH Deluxe",
738 .matches = {
739 DMI_MATCH(DMI_SYS_VENDOR,
740 "ASUSTEK COMPUTER INC"),
741 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
742 },
743 },
744 { }
745 };
746 struct pci_dev *pdev = to_pci_dev(host->dev);
747
748 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
749 dmi_check_system(sysids)) {
750 struct ata_port *ap = host->ports[1];
751
Joe Perchesa44fec12011-04-15 15:51:58 -0700752 dev_info(&pdev->dev,
753 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900754
755 ap->ops = &ahci_p5wdh_ops;
756 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
757 }
758}
759
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900760/* only some SB600 ahci controllers can do 64bit DMA */
761static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800762{
763 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900764 /*
765 * The oldest version known to be broken is 0901 and
766 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900767 * Enable 64bit DMA on 1501 and anything newer.
768 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900769 * Please read bko#9412 for more info.
770 */
Shane Huang58a09b32009-05-27 15:04:43 +0800771 {
772 .ident = "ASUS M2A-VM",
773 .matches = {
774 DMI_MATCH(DMI_BOARD_VENDOR,
775 "ASUSTeK Computer INC."),
776 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
777 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900778 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800779 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100780 /*
781 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
782 * support 64bit DMA.
783 *
784 * BIOS versions earlier than 1.5 had the Manufacturer DMI
785 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
786 * This spelling mistake was fixed in BIOS version 1.5, so
787 * 1.5 and later have the Manufacturer as
788 * "MICRO-STAR INTERNATIONAL CO.,LTD".
789 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
790 *
791 * BIOS versions earlier than 1.9 had a Board Product Name
792 * DMI field of "MS-7376". This was changed to be
793 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
794 * match on DMI_BOARD_NAME of "MS-7376".
795 */
796 {
797 .ident = "MSI K9A2 Platinum",
798 .matches = {
799 DMI_MATCH(DMI_BOARD_VENDOR,
800 "MICRO-STAR INTER"),
801 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
802 },
803 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000804 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000805 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
806 * 64bit DMA.
807 *
808 * This board also had the typo mentioned above in the
809 * Manufacturer DMI field (fixed in BIOS version 1.5), so
810 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
811 */
812 {
813 .ident = "MSI K9AGM2",
814 .matches = {
815 DMI_MATCH(DMI_BOARD_VENDOR,
816 "MICRO-STAR INTER"),
817 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
818 },
819 },
820 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000821 * All BIOS versions for the Asus M3A support 64bit DMA.
822 * (all release versions from 0301 to 1206 were tested)
823 */
824 {
825 .ident = "ASUS M3A",
826 .matches = {
827 DMI_MATCH(DMI_BOARD_VENDOR,
828 "ASUSTeK Computer INC."),
829 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
830 },
831 },
Shane Huang58a09b32009-05-27 15:04:43 +0800832 { }
833 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900834 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900835 int year, month, date;
836 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800837
Tejun Heo03d783b2009-08-16 21:04:02 +0900838 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800839 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900840 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800841 return false;
842
Mark Nelsone65cc192009-11-03 20:06:48 +1100843 if (!match->driver_data)
844 goto enable_64bit;
845
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900846 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
847 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800848
Mark Nelsone65cc192009-11-03 20:06:48 +1100849 if (strcmp(buf, match->driver_data) >= 0)
850 goto enable_64bit;
851 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700852 dev_warn(&pdev->dev,
853 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
854 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900855 return false;
856 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100857
858enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700859 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100860 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800861}
862
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100863static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
864{
865 static const struct dmi_system_id broken_systems[] = {
866 {
867 .ident = "HP Compaq nx6310",
868 .matches = {
869 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
870 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
871 },
872 /* PCI slot number of the controller */
873 .driver_data = (void *)0x1FUL,
874 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100875 {
876 .ident = "HP Compaq 6720s",
877 .matches = {
878 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
879 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
880 },
881 /* PCI slot number of the controller */
882 .driver_data = (void *)0x1FUL,
883 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100884
885 { } /* terminate list */
886 };
887 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
888
889 if (dmi) {
890 unsigned long slot = (unsigned long)dmi->driver_data;
891 /* apply the quirk only to on-board controllers */
892 return slot == PCI_SLOT(pdev->devfn);
893 }
894
895 return false;
896}
897
Tejun Heo9b10ae82009-05-30 20:50:12 +0900898static bool ahci_broken_suspend(struct pci_dev *pdev)
899{
900 static const struct dmi_system_id sysids[] = {
901 /*
902 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
903 * to the harddisk doesn't become online after
904 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900905 *
906 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
907 *
908 * Use dates instead of versions to match as HP is
909 * apparently recycling both product and version
910 * strings.
911 *
912 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900913 */
914 {
915 .ident = "dv4",
916 .matches = {
917 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
918 DMI_MATCH(DMI_PRODUCT_NAME,
919 "HP Pavilion dv4 Notebook PC"),
920 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900921 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900922 },
923 {
924 .ident = "dv5",
925 .matches = {
926 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
927 DMI_MATCH(DMI_PRODUCT_NAME,
928 "HP Pavilion dv5 Notebook PC"),
929 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900930 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900931 },
932 {
933 .ident = "dv6",
934 .matches = {
935 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
936 DMI_MATCH(DMI_PRODUCT_NAME,
937 "HP Pavilion dv6 Notebook PC"),
938 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900939 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900940 },
941 {
942 .ident = "HDX18",
943 .matches = {
944 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
945 DMI_MATCH(DMI_PRODUCT_NAME,
946 "HP HDX18 Notebook PC"),
947 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900948 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900949 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900950 /*
951 * Acer eMachines G725 has the same problem. BIOS
952 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300953 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900954 * that we don't have much idea about. For now,
955 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900956 *
957 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900958 */
959 {
960 .ident = "G725",
961 .matches = {
962 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
963 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
964 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900965 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900966 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900967 { } /* terminate list */
968 };
969 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900970 int year, month, date;
971 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900972
973 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
974 return false;
975
Tejun Heo9deb3432010-03-16 09:50:26 +0900976 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
977 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900978
Tejun Heo9deb3432010-03-16 09:50:26 +0900979 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900980}
981
Tejun Heo55946392009-08-04 14:30:08 +0900982static bool ahci_broken_online(struct pci_dev *pdev)
983{
984#define ENCODE_BUSDEVFN(bus, slot, func) \
985 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
986 static const struct dmi_system_id sysids[] = {
987 /*
988 * There are several gigabyte boards which use
989 * SIMG5723s configured as hardware RAID. Certain
990 * 5723 firmware revisions shipped there keep the link
991 * online but fail to answer properly to SRST or
992 * IDENTIFY when no device is attached downstream
993 * causing libata to retry quite a few times leading
994 * to excessive detection delay.
995 *
996 * As these firmwares respond to the second reset try
997 * with invalid device signature, considering unknown
998 * sig as offline works around the problem acceptably.
999 */
1000 {
1001 .ident = "EP45-DQ6",
1002 .matches = {
1003 DMI_MATCH(DMI_BOARD_VENDOR,
1004 "Gigabyte Technology Co., Ltd."),
1005 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1006 },
1007 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1008 },
1009 {
1010 .ident = "EP45-DS5",
1011 .matches = {
1012 DMI_MATCH(DMI_BOARD_VENDOR,
1013 "Gigabyte Technology Co., Ltd."),
1014 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1015 },
1016 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1017 },
1018 { } /* terminate list */
1019 };
1020#undef ENCODE_BUSDEVFN
1021 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1022 unsigned int val;
1023
1024 if (!dmi)
1025 return false;
1026
1027 val = (unsigned long)dmi->driver_data;
1028
1029 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1030}
1031
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001032#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001033static void ahci_gtf_filter_workaround(struct ata_host *host)
1034{
1035 static const struct dmi_system_id sysids[] = {
1036 /*
1037 * Aspire 3810T issues a bunch of SATA enable commands
1038 * via _GTF including an invalid one and one which is
1039 * rejected by the device. Among the successful ones
1040 * is FPDMA non-zero offset enable which when enabled
1041 * only on the drive side leads to NCQ command
1042 * failures. Filter it out.
1043 */
1044 {
1045 .ident = "Aspire 3810T",
1046 .matches = {
1047 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1048 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1049 },
1050 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1051 },
1052 { }
1053 };
1054 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1055 unsigned int filter;
1056 int i;
1057
1058 if (!dmi)
1059 return;
1060
1061 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001062 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1063 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001064
1065 for (i = 0; i < host->n_ports; i++) {
1066 struct ata_port *ap = host->ports[i];
1067 struct ata_link *link;
1068 struct ata_device *dev;
1069
1070 ata_for_each_link(link, ap, EDGE)
1071 ata_for_each_dev(dev, link, ALL)
1072 dev->gtf_filter |= filter;
1073 }
1074}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001075#else
1076static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1077{}
1078#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001079
Tejun Heo24dc5f32007-01-20 16:00:28 +09001080static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
Tejun Heoe297d992008-06-10 00:13:04 +09001082 unsigned int board_id = ent->driver_data;
1083 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001084 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001085 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001087 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001088 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001089 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
1091 VPRINTK("ENTER\n");
1092
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001093 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001094
Joe Perches06296a12011-04-15 15:52:00 -07001095 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Alan Cox5b66c822008-09-03 14:48:34 +01001097 /* The AHCI driver can only drive the SATA ports, the PATA driver
1098 can drive them all so if both drivers are selected make sure
1099 AHCI stays out of the way */
1100 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1101 return -ENODEV;
1102
Tejun Heoc6353b42010-06-17 11:42:22 +02001103 /*
1104 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1105 * ahci, use ata_generic instead.
1106 */
1107 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1108 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1109 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1110 pdev->subsystem_device == 0xcb89)
1111 return -ENODEV;
1112
Mark Nelson7a022672009-11-22 12:07:41 +11001113 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1114 * At the moment, we can only use the AHCI mode. Let the users know
1115 * that for SAS drives they're out of luck.
1116 */
1117 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001118 dev_info(&pdev->dev,
1119 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001120
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001121 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001122 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1123 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001124 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1125 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001126
Tejun Heo4447d352007-04-17 23:44:08 +09001127 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001128 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 if (rc)
1130 return rc;
1131
Tejun Heodea55132008-03-11 19:52:31 +09001132 /* AHCI controllers often implement SFF compatible interface.
1133 * Grab all PCI BARs just in case.
1134 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001135 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001136 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001137 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001138 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001139 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Tejun Heoc4f77922007-12-06 15:09:43 +09001141 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1142 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1143 u8 map;
1144
1145 /* ICH6s share the same PCI ID for both piix and ahci
1146 * modes. Enabling ahci mode while MAP indicates
1147 * combined mode is a bad idea. Yield to ata_piix.
1148 */
1149 pci_read_config_byte(pdev, ICH_MAP, &map);
1150 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001151 dev_info(&pdev->dev,
1152 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001153 return -ENODEV;
1154 }
1155 }
1156
Tejun Heo24dc5f32007-01-20 16:00:28 +09001157 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1158 if (!hpriv)
1159 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001160 hpriv->flags |= (unsigned long)pi.private_data;
1161
Tejun Heoe297d992008-06-10 00:13:04 +09001162 /* MCP65 revision A1 and A2 can't do MSI */
1163 if (board_id == board_ahci_mcp65 &&
1164 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1165 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1166
Shane Huange427fe02008-12-30 10:53:41 +08001167 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1168 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1169 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1170
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001171 /* only some SB600s can do 64bit DMA */
1172 if (ahci_sb600_enable_64bit(pdev))
1173 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001174
Tejun Heo31b239a2009-09-17 00:34:39 +09001175 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1176 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Alessandro Rubini318893e2012-01-06 13:33:39 +01001178 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001179
Tejun Heo4447d352007-04-17 23:44:08 +09001180 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001181 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Tejun Heo4447d352007-04-17 23:44:08 +09001183 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001184 if (hpriv->cap & HOST_CAP_NCQ) {
1185 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001186 /*
1187 * Auto-activate optimization is supposed to be
1188 * supported on all AHCI controllers indicating NCQ
1189 * capability, but it seems to be broken on some
1190 * chipsets including NVIDIAs.
1191 */
1192 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001193 pi.flags |= ATA_FLAG_FPDMA_AA;
1194 }
Tejun Heo4447d352007-04-17 23:44:08 +09001195
Tejun Heo7d50b602007-09-23 13:19:54 +09001196 if (hpriv->cap & HOST_CAP_PMP)
1197 pi.flags |= ATA_FLAG_PMP;
1198
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001199 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001200
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001201 if (ahci_broken_system_poweroff(pdev)) {
1202 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1203 dev_info(&pdev->dev,
1204 "quirky BIOS, skipping spindown on poweroff\n");
1205 }
1206
Tejun Heo9b10ae82009-05-30 20:50:12 +09001207 if (ahci_broken_suspend(pdev)) {
1208 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001209 dev_warn(&pdev->dev,
1210 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001211 }
1212
Tejun Heo55946392009-08-04 14:30:08 +09001213 if (ahci_broken_online(pdev)) {
1214 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1215 dev_info(&pdev->dev,
1216 "online status unreliable, applying workaround\n");
1217 }
1218
Tejun Heo837f5f82008-02-06 15:13:51 +09001219 /* CAP.NP sometimes indicate the index of the last enabled
1220 * port, at other times, that of the last possible port, so
1221 * determining the maximum port number requires looking at
1222 * both CAP.NP and port_map.
1223 */
1224 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1225
1226 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001227 if (!host)
1228 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001229 host->private_data = hpriv;
1230
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001231 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001232 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001233 else
1234 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001235
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001236 if (pi.flags & ATA_FLAG_EM)
1237 ahci_reset_em(host);
1238
Tejun Heo4447d352007-04-17 23:44:08 +09001239 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001240 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001241
Alessandro Rubini318893e2012-01-06 13:33:39 +01001242 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1243 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001244 0x100 + ap->port_no * 0x80, "port");
1245
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001246 /* set enclosure management message type */
1247 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001248 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001249
1250
Jeff Garzikdab632e2007-05-28 08:33:01 -04001251 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001252 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001253 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001254 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255
Tejun Heoedc93052007-10-25 14:59:16 +09001256 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1257 ahci_p5wdh_workaround(host);
1258
Tejun Heof80ae7e2009-09-16 04:18:03 +09001259 /* apply gtf filter quirk */
1260 ahci_gtf_filter_workaround(host);
1261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001263 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001265 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
Anton Vorontsov33030402010-03-03 20:17:39 +03001267 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001268 if (rc)
1269 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001270
Anton Vorontsov781d6552010-03-03 20:17:42 +03001271 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001272 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Tejun Heo4447d352007-04-17 23:44:08 +09001274 pci_set_master(pdev);
1275 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1276 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001277}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
Axel Lin2fc75da2012-04-19 13:43:05 +08001279module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
1281MODULE_AUTHOR("Jeff Garzik");
1282MODULE_DESCRIPTION("AHCI SATA low-level driver");
1283MODULE_LICENSE("GPL");
1284MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001285MODULE_VERSION(DRV_VERSION);