blob: e099c39e0355d14976eecf0fccfd88be6646564f [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 * Support functions for OMAP GPIO
4 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01005 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02006 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01007 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 */
11
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012#include <linux/init.h>
13#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020015#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010016#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000017#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010018#include <linux/io.h>
Tony Lindgrenb764a582018-09-20 12:35:31 -070019#include <linux/cpu_pm.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010020#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080021#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053022#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020023#include <linux/of.h>
24#include <linux/of_device.h>
Linus Walleijb7351b02018-05-24 14:24:00 +020025#include <linux/gpio/driver.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020026#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070027#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +030029#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053030
Charulatha V6d62e212011-04-18 15:06:51 +000031struct gpio_regs {
Tony Lindgrenddd8d942021-04-17 11:38:39 +030032 u32 sysconfig;
Charulatha V6d62e212011-04-18 15:06:51 +000033 u32 irqenable1;
34 u32 irqenable2;
35 u32 wake_en;
36 u32 ctrl;
37 u32 oe;
38 u32 leveldetect0;
39 u32 leveldetect1;
40 u32 risingdetect;
41 u32 fallingdetect;
42 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053043 u32 debounce;
44 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000045};
46
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010047struct gpio_bank {
Tony Lindgren92105bb2005-09-07 17:20:26 +010048 void __iomem *base;
Russell King18bd49c2019-06-10 20:11:00 +030049 const struct omap_gpio_reg_offs *regs;
50
Grygorii Strashko30cefea2015-09-25 12:06:02 -070051 int irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080052 u32 non_wakeup_gpios;
53 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000054 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080055 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080056 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080057 u32 toggle_mask;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +020058 raw_spinlock_t lock;
Grygorii Strashko450fa542015-09-25 12:28:03 -070059 raw_spinlock_t wa_lock;
David Brownell52e31342008-03-03 12:43:23 -080060 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080061 struct clk *dbck;
Tony Lindgrenb764a582018-09-20 12:35:31 -070062 struct notifier_block nb;
63 unsigned int is_suspended:1;
Tony Lindgrenf02a0392020-06-29 09:41:14 -070064 unsigned int needs_resume:1;
Charulatha V058af1e2009-11-22 10:11:25 -080065 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020066 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080067 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053068 bool dbck_enabled;
Charulatha Vd0d665a2011-08-31 00:02:21 +053069 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080070 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053071 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050072 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080073 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070074 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053075 int context_loss_count;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070076
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020077 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053078 int (*get_context_loss_count)(struct device *dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010079};
80
Charulatha Vc8eef652011-05-02 15:21:42 +053081#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010082
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020083#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020084#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020085
Tony Lindgren3d009c82015-01-16 14:50:50 -080086static void omap_gpio_unmask_irq(struct irq_data *d);
87
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020088static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -060089{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +020090 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
Linus Walleijd99f7ae2015-12-07 11:16:00 +010091 return gpiochip_get_data(chip);
Benoit Cousson25db7112012-02-23 21:50:10 +010092}
93
Russell King8ee1de62019-06-10 20:10:55 +030094static inline u32 omap_gpio_rmw(void __iomem *reg, u32 mask, bool set)
95{
96 u32 val = readl_relaxed(reg);
97
98 if (set)
99 val |= mask;
100 else
101 val &= ~mask;
102
103 writel_relaxed(val, reg);
104
105 return val;
106}
107
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200108static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
109 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100110{
Russell King8ee1de62019-06-10 20:10:55 +0300111 bank->context.oe = omap_gpio_rmw(bank->base + bank->regs->direction,
112 BIT(gpio), is_input);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113}
114
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700115
116/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200117static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200118 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100119{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100120 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200121 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100122
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530123 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700124 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530125 bank->context.dataout |= l;
126 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700127 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530128 bank->context.dataout &= ~l;
129 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700130
Victor Kamensky661553b2013-11-16 02:01:04 +0200131 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700132}
133
134/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200135static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200136 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700137{
Russell King8ee1de62019-06-10 20:10:55 +0300138 bank->context.dataout = omap_gpio_rmw(bank->base + bank->regs->dataout,
139 BIT(offset), enable);
Kevin Hilmanece95282011-07-12 08:18:15 -0700140}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100141
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200142static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530143{
144 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300145 clk_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530146 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300147
Victor Kamensky661553b2013-11-16 02:01:04 +0200148 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300149 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530150 }
151}
152
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200153static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530154{
155 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300156 /*
157 * Disable debounce before cutting it's clock. If debounce is
158 * enabled but the clock is not, GPIO module seems to be unable
159 * to detect events and generate interrupts at least on OMAP3.
160 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200161 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300162
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300163 clk_disable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530164 bank->dbck_enabled = false;
165 }
166}
167
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700168/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200169 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700170 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200171 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700172 * @debounce: debounce time to use
173 *
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300174 * OMAP's debounce time is in 31us steps
175 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
176 * so we need to convert and round up to the closest unit.
David Rivshin83977442017-04-24 18:56:50 -0400177 *
178 * Return: 0 on success, negative error otherwise.
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700179 */
David Rivshin83977442017-04-24 18:56:50 -0400180static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
181 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700182{
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700183 u32 val;
184 u32 l;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300185 bool enable = !!debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700186
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800187 if (!bank->dbck_flag)
David Rivshin83977442017-04-24 18:56:50 -0400188 return -ENOTSUPP;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800189
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300190 if (enable) {
191 debounce = DIV_ROUND_UP(debounce, 31) - 1;
David Rivshin83977442017-04-24 18:56:50 -0400192 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
193 return -EINVAL;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300194 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700195
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200196 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700197
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300198 clk_enable(bank->dbck);
Russell King754dfd72019-06-10 20:11:03 +0300199 writel_relaxed(debounce, bank->base + bank->regs->debounce);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700200
Russell King8ee1de62019-06-10 20:10:55 +0300201 val = omap_gpio_rmw(bank->base + bank->regs->debounce_en, l, enable);
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300202 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700203
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300204 clk_disable(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530205 /*
206 * Enable debounce clock per module.
207 * This call is mandatory because in omap_gpio_request() when
208 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
209 * runtime callbck fails to turn on dbck because dbck_enable_mask
210 * used within _gpio_dbck_enable() is still not initialized at
211 * that point. Therefore we have to enable dbck here.
212 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200213 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530214 if (bank->dbck_enable_mask) {
215 bank->context.debounce = debounce;
216 bank->context.debounce_en = val;
217 }
David Rivshin83977442017-04-24 18:56:50 -0400218
219 return 0;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700220}
221
Jon Hunterc9c55d92012-10-26 14:26:04 -0500222/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200223 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500224 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200225 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500226 *
227 * If a gpio is using debounce, then clear the debounce enable bit and if
228 * this is the only gpio in this bank using debounce, then clear the debounce
229 * time too. The debounce clock will also be disabled when calling this function
230 * if this is the only gpio in the bank using debounce.
231 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200232static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500233{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200234 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500235
236 if (!bank->dbck_flag)
237 return;
238
239 if (!(bank->dbck_enable_mask & gpio_bit))
240 return;
241
242 bank->dbck_enable_mask &= ~gpio_bit;
243 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200244 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500245 bank->base + bank->regs->debounce_en);
246
247 if (!bank->dbck_enable_mask) {
248 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200249 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500250 bank->regs->debounce);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300251 clk_disable(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500252 bank->dbck_enabled = false;
253 }
254}
255
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700256/*
257 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
258 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
259 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
260 * are capable waking up the system from off mode.
261 */
262static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
263{
264 u32 no_wake = bank->non_wakeup_gpios;
265
266 if (no_wake)
267 return !!(~no_wake & gpio_mask);
268
269 return false;
270}
271
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200272static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530273 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100274{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800275 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200276 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100277
Russell King8ee1de62019-06-10 20:10:55 +0300278 omap_gpio_rmw(base + bank->regs->leveldetect0, gpio_bit,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200279 trigger & IRQ_TYPE_LEVEL_LOW);
Russell King8ee1de62019-06-10 20:10:55 +0300280 omap_gpio_rmw(base + bank->regs->leveldetect1, gpio_bit,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200281 trigger & IRQ_TYPE_LEVEL_HIGH);
Russell Kinge6818d22019-04-08 12:46:53 -0700282
283 /*
284 * We need the edge detection enabled for to allow the GPIO block
285 * to be woken from idle state. Set the appropriate edge detection
286 * in addition to the level detection.
287 */
Russell King8ee1de62019-06-10 20:10:55 +0300288 omap_gpio_rmw(base + bank->regs->risingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700289 trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
Russell King8ee1de62019-06-10 20:10:55 +0300290 omap_gpio_rmw(base + bank->regs->fallingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700291 trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530292
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530293 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200294 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530295 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200296 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530297 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200298 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530299 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200300 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530301
Russell Kinga0e881e2019-06-10 20:10:54 +0300302 bank->level_mask = bank->context.leveldetect0 |
303 bank->context.leveldetect1;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530304
Ambresh K55b220c2011-06-15 13:40:45 -0700305 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700306 if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000307 /*
308 * Log the edge gpio and manually trigger the IRQ
309 * after resume if the input level changes
310 * to avoid irq lost during PER RET/OFF mode
311 * Applies for omap2 non-wakeup gpio and all omap3 gpios
312 */
313 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800314 bank->enabled_non_wakeup_gpios |= gpio_bit;
315 else
316 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
317 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100318}
319
Cory Maccarrone4318f362010-01-08 10:29:04 -0800320/*
321 * This only applies to chips that can't do both rising and falling edge
322 * detection at once. For all other chips, this function is a noop.
323 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200324static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800325{
Russell Kinga47b9152019-06-10 20:10:56 +0300326 if (IS_ENABLED(CONFIG_ARCH_OMAP1) && bank->regs->irqctrl) {
327 void __iomem *reg = bank->base + bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800328
Russell Kinga47b9152019-06-10 20:10:56 +0300329 writel_relaxed(readl_relaxed(reg) ^ BIT(gpio), reg);
330 }
Cory Maccarrone4318f362010-01-08 10:29:04 -0800331}
332
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200333static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
334 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100335{
336 void __iomem *reg = bank->base;
337 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100338
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530339 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200340 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530341 } else if (bank->regs->irqctrl) {
342 reg += bank->regs->irqctrl;
343
Victor Kamensky661553b2013-11-16 02:01:04 +0200344 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000345 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200346 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100347 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200348 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100349 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200350 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100351 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530352 return -EINVAL;
353
Victor Kamensky661553b2013-11-16 02:01:04 +0200354 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530355 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100356 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530357 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100358 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530359 reg += bank->regs->edgectrl1;
360
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100361 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200362 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100363 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100364 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100365 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100366 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200367 l |= BIT(gpio << 1);
Victor Kamensky661553b2013-11-16 02:01:04 +0200368 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100369 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100370 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100371}
372
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200373static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200374{
375 if (bank->regs->pinctrl) {
376 void __iomem *reg = bank->base + bank->regs->pinctrl;
377
378 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200379 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200380 }
381
382 if (bank->regs->ctrl && !BANK_USED(bank)) {
383 void __iomem *reg = bank->base + bank->regs->ctrl;
384 u32 ctrl;
385
Victor Kamensky661553b2013-11-16 02:01:04 +0200386 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200387 /* Module is enabled, clocks are not gated */
388 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200389 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200390 bank->context.ctrl = ctrl;
391 }
392}
393
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200394static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200395{
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200396 if (bank->regs->ctrl && !BANK_USED(bank)) {
397 void __iomem *reg = bank->base + bank->regs->ctrl;
398 u32 ctrl;
399
Victor Kamensky661553b2013-11-16 02:01:04 +0200400 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200401 /* Module is disabled, clocks are gated */
402 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200403 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200404 bank->context.ctrl = ctrl;
405 }
406}
407
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200408static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200409{
410 void __iomem *reg = bank->base + bank->regs->direction;
411
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200412 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200413}
414
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200415static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800416{
417 if (!LINE_USED(bank->mod_usage, offset)) {
418 omap_enable_gpio_module(bank, offset);
419 omap_set_gpio_direction(bank, offset, 1);
420 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200421 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800422}
423
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200424static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100425{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200426 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100427 int retval;
David Brownella6472532008-03-03 04:33:30 -0800428 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200429 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100430
David Brownelle5c56ed2006-12-06 17:13:59 -0800431 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100432 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800433
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530434 if (!bank->regs->leveldetect0 &&
435 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100436 return -EINVAL;
437
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200438 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200439 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300440 if (retval) {
Axel Lin627c89b2015-08-05 22:37:41 +0800441 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300442 goto error;
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300443 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200444 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200445 if (!omap_gpio_is_input(bank, offset)) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200446 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300447 retval = -EINVAL;
448 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200449 }
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200450 raw_spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800451
452 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner43ec2e42015-06-23 15:52:39 +0200453 irq_set_handler_locked(d, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800454 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500455 /*
456 * Edge IRQs are already cleared/acked in irq_handler and
457 * not need to be masked, as result handle_edge_irq()
458 * logic is excessed here and may cause lose of interrupts.
459 * So just use handle_simple_irq.
460 */
461 irq_set_handler_locked(d, handle_simple_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800462
Grygorii Strashko1562e462015-05-22 17:35:49 +0300463 return 0;
464
465error:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100466 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100467}
468
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200469static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100470{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100471 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100472
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700473 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200474 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300475
476 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700477 if (bank->regs->irqstatus2) {
478 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200479 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700480 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700481
482 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200483 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100484}
485
Grygorii Strashko9943f262015-03-23 14:18:27 +0200486static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
487 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100488{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200489 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100490}
491
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200492static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700493{
494 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700495 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200496 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700497
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700498 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200499 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700500 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700501 l = ~l;
502 l &= mask;
503 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700504}
505
Grygorii Strashko9943f262015-03-23 14:18:27 +0200506static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
507 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100508{
Russell King31b2d7f2019-06-10 20:10:57 +0300509 void __iomem *reg = bank->base;
510 u32 gpio_mask = BIT(offset);
511
512 if (bank->regs->set_irqenable && bank->regs->clr_irqenable) {
513 if (enable) {
514 reg += bank->regs->set_irqenable;
515 bank->context.irqenable1 |= gpio_mask;
516 } else {
517 reg += bank->regs->clr_irqenable;
518 bank->context.irqenable1 &= ~gpio_mask;
519 }
520 writel_relaxed(gpio_mask, reg);
521 } else {
522 bank->context.irqenable1 =
523 omap_gpio_rmw(reg + bank->regs->irqenable, gpio_mask,
524 enable ^ bank->regs->irqenable_inv);
525 }
Russell King40fd4222019-06-10 20:11:01 +0300526
527 /*
528 * Program GPIO wakeup along with IRQ enable to satisfy OMAP4430 TRM
529 * note requiring correlation between the IRQ enable registers and
530 * the wakeup registers. In any case, we want wakeup from idle
531 * enabled for the GPIOs which support this feature.
532 */
533 if (bank->regs->wkup_en &&
534 (bank->regs->edgectrl1 || !(bank->non_wakeup_gpios & gpio_mask))) {
535 bank->context.wake_en =
536 omap_gpio_rmw(bank->base + bank->regs->wkup_en,
537 gpio_mask, enable);
538 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100539}
540
Tony Lindgren92105bb2005-09-07 17:20:26 +0100541/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200542static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100543{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200544 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100545
Grygorii Strashko0c0451e2016-04-12 13:52:31 +0300546 return irq_set_irq_wake(bank->irq, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100547}
548
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100549/*
550 * We need to unmask the GPIO bank interrupt as soon as possible to
551 * avoid missing GPIO interrupts for other lines in the bank.
552 * Then we need to mask-read-clear-unmask the triggered GPIO lines
553 * in the bank to avoid missing nested interrupts for a GPIO line.
554 * If we wait to unmask individual GPIO lines in the bank after the
555 * line's interrupt handler has been run, we may miss some nested
556 * interrupts.
557 */
Grygorii Strashko450fa542015-09-25 12:28:03 -0700558static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100559{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100560 void __iomem *isr_reg = NULL;
Russell King395373c2019-06-10 20:10:47 +0300561 u32 enabled, isr, edge;
Jon Hunter3513cde2013-04-04 15:16:14 -0500562 unsigned int bit;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700563 struct gpio_bank *bank = gpiobank;
564 unsigned long wa_lock_flags;
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300565 unsigned long lock_flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700567 isr_reg = bank->base + bank->regs->irqstatus;
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800568 if (WARN_ON(!isr_reg))
569 goto exit;
570
Tony Lindgren52845212018-09-20 12:35:32 -0700571 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
572 "gpio irq%i while runtime suspended?\n", irq))
573 return IRQ_NONE;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700574
Laurent Navete83507b2013-03-20 13:15:57 +0100575 while (1) {
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300576 raw_spin_lock_irqsave(&bank->lock, lock_flags);
577
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200578 enabled = omap_get_gpio_irqbank_mask(bank);
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500579 isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100580
Russell King395373c2019-06-10 20:10:47 +0300581 /*
582 * Clear edge sensitive interrupts before calling handler(s)
583 * so subsequent edge transitions are not missed while the
584 * handlers are running.
585 */
586 edge = isr & ~bank->level_mask;
587 if (edge)
588 omap_clear_gpio_irqbank(bank, edge);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100589
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300590 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
591
Tony Lindgren92105bb2005-09-07 17:20:26 +0100592 if (!isr)
593 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100594
Jon Hunter3513cde2013-04-04 15:16:14 -0500595 while (isr) {
596 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200597 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100598
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300599 raw_spin_lock_irqsave(&bank->lock, lock_flags);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800600 /*
601 * Some chips can't respond to both rising and falling
602 * at the same time. If this irq was requested with
603 * both flags, we need to flip the ICR data for the IRQ
604 * to respond to the IRQ for the opposite direction.
605 * This will be indicated in the bank toggle_mask.
606 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200607 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200608 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800609
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300610 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
611
Grygorii Strashko450fa542015-09-25 12:28:03 -0700612 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
613
Marc Zyngierdbd1c542021-05-04 17:42:18 +0100614 generic_handle_domain_irq(bank->chip.irq.domain, bit);
Grygorii Strashko450fa542015-09-25 12:28:03 -0700615
616 raw_spin_unlock_irqrestore(&bank->wa_lock,
617 wa_lock_flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100618 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000619 }
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800620exit:
Grygorii Strashko450fa542015-09-25 12:28:03 -0700621 return IRQ_HANDLED;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100622}
623
Tony Lindgren3d009c82015-01-16 14:50:50 -0800624static unsigned int omap_gpio_irq_startup(struct irq_data *d)
625{
626 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800627 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200628 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800629
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200630 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300631
632 if (!LINE_USED(bank->mod_usage, offset))
633 omap_set_gpio_direction(bank, offset, 1);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300634 omap_enable_gpio_module(bank, offset);
635 bank->irq_usage |= BIT(offset);
636
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200637 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800638 omap_gpio_unmask_irq(d);
639
640 return 0;
641}
642
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200643static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300644{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200645 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700646 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200647 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300648
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200649 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200650 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300651 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Russell Kingc859e0d2019-06-10 20:10:44 +0300652 omap_clear_gpio_irqstatus(bank, offset);
653 omap_set_gpio_irqenable(bank, offset, 0);
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300654 if (!LINE_USED(bank->mod_usage, offset))
655 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200656 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200657 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700658}
659
660static void omap_gpio_irq_bus_lock(struct irq_data *data)
661{
662 struct gpio_bank *bank = omap_irq_data_get_bank(data);
663
Grygorii Strashko46748072018-09-28 16:39:50 -0500664 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700665}
666
667static void gpio_irq_bus_sync_unlock(struct irq_data *data)
668{
669 struct gpio_bank *bank = omap_irq_data_get_bank(data);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200670
Grygorii Strashko46748072018-09-28 16:39:50 -0500671 pm_runtime_put(bank->chip.parent);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300672}
673
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200674static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100675{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200676 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200677 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700678 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100679
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200680 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200681 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Russell Kingc859e0d2019-06-10 20:10:44 +0300682 omap_set_gpio_irqenable(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200683 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100684}
685
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200686static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100687{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200688 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200689 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100690 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700691 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700692
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200693 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200694 omap_set_gpio_irqenable(bank, offset, 1);
Russell Kingd01849f2019-03-01 11:02:52 -0800695
696 /*
697 * For level-triggered GPIOs, clearing must be done after the source
698 * is cleared, thus after the handler has run. OMAP4 needs this done
699 * after enabing the interrupt to clear the wakeup status.
700 */
Russell Kingc859e0d2019-06-10 20:10:44 +0300701 if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
702 trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
Russell Kingd01849f2019-03-01 11:02:52 -0800703 omap_clear_gpio_irqstatus(bank, offset);
704
Russell Kingc859e0d2019-06-10 20:10:44 +0300705 if (trigger)
706 omap_set_gpio_triggering(bank, offset, trigger);
707
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200708 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100709}
710
David Brownelle5c56ed2006-12-06 17:13:59 -0800711/*---------------------------------------------------------------------*/
712
Magnus Damm79ee0312009-07-08 13:22:04 +0200713static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800714{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200715 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800716 void __iomem *mask_reg = bank->base +
717 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800718 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800719
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200720 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200721 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200722 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800723
724 return 0;
725}
726
Magnus Damm79ee0312009-07-08 13:22:04 +0200727static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800728{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200729 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800730 void __iomem *mask_reg = bank->base +
731 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800732 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800733
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200734 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200735 writel_relaxed(bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200736 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800737
738 return 0;
739}
740
Alexey Dobriyan47145212009-12-14 18:00:08 -0800741static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200742 .suspend_noirq = omap_mpuio_suspend_noirq,
743 .resume_noirq = omap_mpuio_resume_noirq,
744};
745
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200746/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800747static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800748 .driver = {
749 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200750 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800751 },
752};
753
754static struct platform_device omap_mpuio_device = {
755 .name = "mpuio",
756 .id = -1,
757 .dev = {
758 .driver = &omap_mpuio_driver.driver,
759 }
760 /* could list the /proc/iomem resources */
761};
762
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200763static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800764{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800765 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700766
David Brownell11a78b72006-12-06 17:14:11 -0800767 if (platform_driver_register(&omap_mpuio_driver) == 0)
768 (void) platform_device_register(&omap_mpuio_device);
769}
770
David Brownelle5c56ed2006-12-06 17:13:59 -0800771/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100772
Russell Kingdfbc6c72019-06-10 20:10:49 +0300773static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
774{
775 struct gpio_bank *bank = gpiochip_get_data(chip);
776 unsigned long flags;
777
778 pm_runtime_get_sync(chip->parent);
779
780 raw_spin_lock_irqsave(&bank->lock, flags);
781 omap_enable_gpio_module(bank, offset);
782 bank->mod_usage |= BIT(offset);
783 raw_spin_unlock_irqrestore(&bank->lock, flags);
784
785 return 0;
786}
787
788static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
789{
790 struct gpio_bank *bank = gpiochip_get_data(chip);
791 unsigned long flags;
792
793 raw_spin_lock_irqsave(&bank->lock, flags);
794 bank->mod_usage &= ~(BIT(offset));
795 if (!LINE_USED(bank->irq_usage, offset)) {
796 omap_set_gpio_direction(bank, offset, 1);
797 omap_clear_gpio_debounce(bank, offset);
798 }
799 omap_disable_gpio_module(bank, offset);
800 raw_spin_unlock_irqrestore(&bank->lock, flags);
801
802 pm_runtime_put(chip->parent);
803}
804
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200805static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +0200806{
Russell King40bb2272019-06-10 20:10:50 +0300807 struct gpio_bank *bank = gpiochip_get_data(chip);
Yegor Yefremov93700842014-04-24 08:57:39 +0200808
Matti Vaittinene42615e2019-11-06 10:54:12 +0200809 if (readl_relaxed(bank->base + bank->regs->direction) & BIT(offset))
810 return GPIO_LINE_DIRECTION_IN;
811
812 return GPIO_LINE_DIRECTION_OUT;
Yegor Yefremov93700842014-04-24 08:57:39 +0200813}
814
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200815static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800816{
817 struct gpio_bank *bank;
818 unsigned long flags;
819
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100820 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200821 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200822 omap_set_gpio_direction(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200823 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800824 return 0;
825}
826
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200827static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800828{
Russell King5ca5f922019-06-10 20:10:51 +0300829 struct gpio_bank *bank = gpiochip_get_data(chip);
830 void __iomem *reg;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300831
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200832 if (omap_gpio_is_input(bank, offset))
Russell King5ca5f922019-06-10 20:10:51 +0300833 reg = bank->base + bank->regs->datain;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300834 else
Russell King5ca5f922019-06-10 20:10:51 +0300835 reg = bank->base + bank->regs->dataout;
836
837 return (readl_relaxed(reg) & BIT(offset)) != 0;
David Brownell52e31342008-03-03 12:43:23 -0800838}
839
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200840static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -0800841{
842 struct gpio_bank *bank;
843 unsigned long flags;
844
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100845 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200846 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700847 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200848 omap_set_gpio_direction(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200849 raw_spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +0200850 return 0;
David Brownell52e31342008-03-03 12:43:23 -0800851}
852
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200853static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
854 unsigned long *bits)
855{
856 struct gpio_bank *bank = gpiochip_get_data(chip);
Russell King6653dd82019-06-10 20:10:52 +0300857 void __iomem *base = bank->base;
858 u32 direction, m, val = 0;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200859
Russell King6653dd82019-06-10 20:10:52 +0300860 direction = readl_relaxed(base + bank->regs->direction);
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200861
Russell King6653dd82019-06-10 20:10:52 +0300862 m = direction & *mask;
863 if (m)
864 val |= readl_relaxed(base + bank->regs->datain) & m;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200865
Russell King6653dd82019-06-10 20:10:52 +0300866 m = ~direction & *mask;
867 if (m)
868 val |= readl_relaxed(base + bank->regs->dataout) & m;
869
870 *bits = val;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200871
872 return 0;
873}
874
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200875static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
876 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700877{
878 struct gpio_bank *bank;
879 unsigned long flags;
David Rivshin83977442017-04-24 18:56:50 -0400880 int ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700881
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100882 bank = gpiochip_get_data(chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800883
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200884 raw_spin_lock_irqsave(&bank->lock, flags);
David Rivshin83977442017-04-24 18:56:50 -0400885 ret = omap2_set_gpio_debounce(bank, offset, debounce);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200886 raw_spin_unlock_irqrestore(&bank->lock, flags);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700887
David Rivshin83977442017-04-24 18:56:50 -0400888 if (ret)
889 dev_info(chip->parent,
890 "Could not set line %u debounce to %u microseconds (%d)",
891 offset, debounce, ret);
892
893 return ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700894}
895
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300896static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
897 unsigned long config)
898{
899 u32 debounce;
Drew Fustini75dec562020-07-17 21:40:43 +0200900 int ret = -ENOTSUPP;
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300901
Drew Fustinibde8c0e2020-07-22 14:07:56 +0200902 switch (pinconf_to_config_param(config)) {
903 case PIN_CONFIG_BIAS_DISABLE:
904 case PIN_CONFIG_BIAS_PULL_UP:
905 case PIN_CONFIG_BIAS_PULL_DOWN:
Drew Fustini75dec562020-07-17 21:40:43 +0200906 ret = gpiochip_generic_config(chip, offset, config);
Drew Fustinibde8c0e2020-07-22 14:07:56 +0200907 break;
908 case PIN_CONFIG_INPUT_DEBOUNCE:
Drew Fustini75dec562020-07-17 21:40:43 +0200909 debounce = pinconf_to_config_argument(config);
910 ret = omap_gpio_debounce(chip, offset, debounce);
Drew Fustinibde8c0e2020-07-22 14:07:56 +0200911 break;
912 default:
913 break;
Drew Fustini75dec562020-07-17 21:40:43 +0200914 }
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300915
Drew Fustini75dec562020-07-17 21:40:43 +0200916 return ret;
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300917}
918
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200919static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -0800920{
921 struct gpio_bank *bank;
922 unsigned long flags;
923
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100924 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200925 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700926 bank->set_dataout(bank, offset, value);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200927 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800928}
929
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200930static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
931 unsigned long *bits)
932{
933 struct gpio_bank *bank = gpiochip_get_data(chip);
Russell King8ba70592019-06-10 20:10:53 +0300934 void __iomem *reg = bank->base + bank->regs->dataout;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200935 unsigned long flags;
Russell King8ba70592019-06-10 20:10:53 +0300936 u32 l;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200937
938 raw_spin_lock_irqsave(&bank->lock, flags);
Russell King8ba70592019-06-10 20:10:53 +0300939 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
940 writel_relaxed(l, reg);
941 bank->context.dataout = l;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200942 raw_spin_unlock_irqrestore(&bank->lock, flags);
943}
944
David Brownell52e31342008-03-03 12:43:23 -0800945/*---------------------------------------------------------------------*/
946
Arnd Bergmanne4b2ae72017-09-16 22:42:21 +0200947static void omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700948{
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700949 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700950 u32 rev;
951
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700952 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700953 return;
954
Victor Kamensky661553b2013-11-16 02:01:04 +0200955 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700956 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700957 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700958
959 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700960}
961
Charulatha V03e128c2011-05-05 19:58:01 +0530962static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800963{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530964 void __iomem *base = bank->base;
965 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800966
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530967 if (bank->width == 16)
968 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800969
Charulatha Vd0d665a2011-08-31 00:02:21 +0530970 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +0200971 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530972 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800973 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530974
Russell King8ee1de62019-06-10 20:10:55 +0300975 omap_gpio_rmw(base + bank->regs->irqenable, l,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200976 bank->regs->irqenable_inv);
Russell King8ee1de62019-06-10 20:10:55 +0300977 omap_gpio_rmw(base + bank->regs->irqstatus, l,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200978 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530979 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +0200980 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530981
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +0530982 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +0200983 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530984 /* Initialize interface clk ungated, module enabled */
985 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +0200986 writel_relaxed(0, base + bank->regs->ctrl);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800987}
988
Nishanth Menon46824e222014-09-05 14:52:55 -0500989static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800990{
Grygorii Strashko81930322017-11-15 12:36:33 -0600991 struct gpio_irq_chip *irq;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800992 static int gpio;
Linus Walleij088413b2017-12-29 13:22:58 +0100993 const char *label;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200994 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +0200995 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800996
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800997 /*
998 * REVISIT eventually switch from OMAP-specific gpio structs
999 * over to the generic ones
1000 */
1001 bank->chip.request = omap_gpio_request;
1002 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001003 bank->chip.get_direction = omap_gpio_get_direction;
1004 bank->chip.direction_input = omap_gpio_input;
1005 bank->chip.get = omap_gpio_get;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001006 bank->chip.get_multiple = omap_gpio_get_multiple;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001007 bank->chip.direction_output = omap_gpio_output;
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001008 bank->chip.set_config = omap_gpio_set_config;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001009 bank->chip.set = omap_gpio_set;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001010 bank->chip.set_multiple = omap_gpio_set_multiple;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301011 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001012 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301013 if (bank->regs->wkup_en)
Linus Walleij58383c782015-11-04 09:56:26 +01001014 bank->chip.parent = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001015 bank->chip.base = OMAP_MPUIO(0);
1016 } else {
Linus Walleij088413b2017-12-29 13:22:58 +01001017 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1018 gpio, gpio + bank->width - 1);
1019 if (!label)
1020 return -ENOMEM;
1021 bank->chip.label = label;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001022 bank->chip.base = gpio;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001023 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001024 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001025
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001026#ifdef CONFIG_ARCH_OMAP1
1027 /*
1028 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1029 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1030 */
Bartosz Golaszewski2ed36f32017-03-04 17:23:31 +01001031 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1032 -1, 0, bank->width, 0);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001033 if (irq_base < 0) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001034 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001035 return -ENODEV;
1036 }
1037#endif
1038
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001039 /* MPUIO is a bit different, reading IRQ status clears it */
Russell King693de832019-06-10 20:10:48 +03001040 if (bank->is_mpuio && !bank->regs->wkup_en)
1041 irqc->irq_set_wake = NULL;
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001042
Grygorii Strashko81930322017-11-15 12:36:33 -06001043 irq = &bank->chip.irq;
1044 irq->chip = irqc;
1045 irq->handler = handle_bad_irq;
1046 irq->default_type = IRQ_TYPE_NONE;
1047 irq->num_parents = 1;
1048 irq->parents = &bank->irq;
1049 irq->first = irq_base;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001050
Grygorii Strashko81930322017-11-15 12:36:33 -06001051 ret = gpiochip_add_data(&bank->chip, bank);
Grygorii Strashko2ae136a2020-11-18 16:31:49 +02001052 if (ret)
1053 return dev_err_probe(bank->chip.parent, ret, "Could not register gpio chip\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001054
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001055 ret = devm_request_irq(bank->chip.parent, bank->irq,
1056 omap_gpio_irq_handler,
1057 0, dev_name(bank->chip.parent), bank);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001058 if (ret)
1059 gpiochip_remove(&bank->chip);
1060
Grygorii Strashko81930322017-11-15 12:36:33 -06001061 if (!bank->is_mpuio)
1062 gpio += bank->width;
1063
Grygorii Strashko450fa542015-09-25 12:28:03 -07001064 return ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001065}
1066
Arnd Bergmann7c685712019-03-07 11:33:32 +01001067static void omap_gpio_init_context(struct gpio_bank *p)
1068{
Russell King18bd49c2019-06-10 20:11:00 +03001069 const struct omap_gpio_reg_offs *regs = p->regs;
Arnd Bergmann7c685712019-03-07 11:33:32 +01001070 void __iomem *base = p->base;
1071
Tony Lindgrenddd8d942021-04-17 11:38:39 +03001072 p->context.sysconfig = readl_relaxed(base + regs->sysconfig);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001073 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1074 p->context.oe = readl_relaxed(base + regs->direction);
1075 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1076 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1077 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1078 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1079 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1080 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1081 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
Russell King9a302782019-06-10 20:10:58 +03001082 p->context.dataout = readl_relaxed(base + regs->dataout);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001083
1084 p->context_valid = true;
1085}
1086
1087static void omap_gpio_restore_context(struct gpio_bank *bank)
1088{
Russell King18bd49c2019-06-10 20:11:00 +03001089 const struct omap_gpio_reg_offs *regs = bank->regs;
Russell King9c7f7982019-06-10 20:10:59 +03001090 void __iomem *base = bank->base;
1091
Tony Lindgrenddd8d942021-04-17 11:38:39 +03001092 writel_relaxed(bank->context.sysconfig, base + regs->sysconfig);
Russell King9c7f7982019-06-10 20:10:59 +03001093 writel_relaxed(bank->context.wake_en, base + regs->wkup_en);
1094 writel_relaxed(bank->context.ctrl, base + regs->ctrl);
1095 writel_relaxed(bank->context.leveldetect0, base + regs->leveldetect0);
1096 writel_relaxed(bank->context.leveldetect1, base + regs->leveldetect1);
1097 writel_relaxed(bank->context.risingdetect, base + regs->risingdetect);
1098 writel_relaxed(bank->context.fallingdetect, base + regs->fallingdetect);
1099 writel_relaxed(bank->context.dataout, base + regs->dataout);
1100 writel_relaxed(bank->context.oe, base + regs->direction);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001101
1102 if (bank->dbck_enable_mask) {
Russell King9c7f7982019-06-10 20:10:59 +03001103 writel_relaxed(bank->context.debounce, base + regs->debounce);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001104 writel_relaxed(bank->context.debounce_en,
Russell King9c7f7982019-06-10 20:10:59 +03001105 base + regs->debounce_en);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001106 }
1107
Russell King9c7f7982019-06-10 20:10:59 +03001108 writel_relaxed(bank->context.irqenable1, base + regs->irqenable);
1109 writel_relaxed(bank->context.irqenable2, base + regs->irqenable2);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001110}
1111
1112static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1113{
1114 struct device *dev = bank->chip.parent;
Tony Lindgren21e21182019-03-25 15:43:16 -07001115 void __iomem *base = bank->base;
Tony Lindgren7ffa0812020-10-28 08:05:56 +02001116 u32 mask, nowake;
Tony Lindgren21e21182019-03-25 15:43:16 -07001117
1118 bank->saved_datain = readl_relaxed(base + bank->regs->datain);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001119
Tony Lindgrenddd8d942021-04-17 11:38:39 +03001120 /* Save syconfig, it's runtime value can be different from init value */
1121 if (bank->loses_context)
1122 bank->context.sysconfig = readl_relaxed(base + bank->regs->sysconfig);
1123
Arnd Bergmann7c685712019-03-07 11:33:32 +01001124 if (!bank->enabled_non_wakeup_gpios)
1125 goto update_gpio_context_count;
1126
Tony Lindgren7ffa0812020-10-28 08:05:56 +02001127 /* Check for pending EDGE_FALLING, ignore EDGE_BOTH */
1128 mask = bank->enabled_non_wakeup_gpios & bank->context.fallingdetect;
1129 mask &= ~bank->context.risingdetect;
1130 bank->saved_datain |= mask;
1131
1132 /* Check for pending EDGE_RISING, ignore EDGE_BOTH */
1133 mask = bank->enabled_non_wakeup_gpios & bank->context.risingdetect;
1134 mask &= ~bank->context.fallingdetect;
1135 bank->saved_datain &= ~mask;
1136
Arnd Bergmann7c685712019-03-07 11:33:32 +01001137 if (!may_lose_context)
1138 goto update_gpio_context_count;
1139
1140 /*
Tony Lindgren21e21182019-03-25 15:43:16 -07001141 * If going to OFF, remove triggering for all wkup domain
Arnd Bergmann7c685712019-03-07 11:33:32 +01001142 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1143 * generated. See OMAP2420 Errata item 1.101.
1144 */
Tony Lindgren21e21182019-03-25 15:43:16 -07001145 if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
1146 nowake = bank->enabled_non_wakeup_gpios;
Russell King8ee1de62019-06-10 20:10:55 +03001147 omap_gpio_rmw(base + bank->regs->fallingdetect, nowake, ~nowake);
1148 omap_gpio_rmw(base + bank->regs->risingdetect, nowake, ~nowake);
Tony Lindgren21e21182019-03-25 15:43:16 -07001149 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001150
1151update_gpio_context_count:
1152 if (bank->get_context_loss_count)
1153 bank->context_loss_count =
1154 bank->get_context_loss_count(dev);
1155
1156 omap_gpio_dbck_disable(bank);
1157}
1158
1159static void omap_gpio_unidle(struct gpio_bank *bank)
1160{
1161 struct device *dev = bank->chip.parent;
1162 u32 l = 0, gen, gen0, gen1;
1163 int c;
1164
1165 /*
1166 * On the first resume during the probe, the context has not
1167 * been initialised and so initialise it now. Also initialise
1168 * the context loss count.
1169 */
1170 if (bank->loses_context && !bank->context_valid) {
1171 omap_gpio_init_context(bank);
1172
1173 if (bank->get_context_loss_count)
1174 bank->context_loss_count =
1175 bank->get_context_loss_count(dev);
1176 }
1177
1178 omap_gpio_dbck_enable(bank);
1179
Arnd Bergmann7c685712019-03-07 11:33:32 +01001180 if (bank->loses_context) {
1181 if (!bank->get_context_loss_count) {
1182 omap_gpio_restore_context(bank);
1183 } else {
1184 c = bank->get_context_loss_count(dev);
1185 if (c != bank->context_loss_count) {
1186 omap_gpio_restore_context(bank);
1187 } else {
1188 return;
1189 }
1190 }
Tony Lindgren21e21182019-03-25 15:43:16 -07001191 } else {
1192 /* Restore changes done for OMAP2420 errata 1.101 */
1193 writel_relaxed(bank->context.fallingdetect,
1194 bank->base + bank->regs->fallingdetect);
1195 writel_relaxed(bank->context.risingdetect,
1196 bank->base + bank->regs->risingdetect);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001197 }
1198
Arnd Bergmann7c685712019-03-07 11:33:32 +01001199 l = readl_relaxed(bank->base + bank->regs->datain);
1200
1201 /*
1202 * Check if any of the non-wakeup interrupt GPIOs have changed
1203 * state. If so, generate an IRQ by software. This is
1204 * horribly racy, but it's the best we can do to work around
1205 * this silicon bug.
1206 */
1207 l ^= bank->saved_datain;
1208 l &= bank->enabled_non_wakeup_gpios;
1209
1210 /*
1211 * No need to generate IRQs for the rising edge for gpio IRQs
1212 * configured with falling edge only; and vice versa.
1213 */
1214 gen0 = l & bank->context.fallingdetect;
1215 gen0 &= bank->saved_datain;
1216
1217 gen1 = l & bank->context.risingdetect;
1218 gen1 &= ~(bank->saved_datain);
1219
1220 /* FIXME: Consider GPIO IRQs with level detections properly! */
1221 gen = l & (~(bank->context.fallingdetect) &
1222 ~(bank->context.risingdetect));
1223 /* Consider all GPIO IRQs needed to be updated */
1224 gen |= gen0 | gen1;
1225
1226 if (gen) {
1227 u32 old0, old1;
1228
1229 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1230 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1231
1232 if (!bank->regs->irqstatus_raw0) {
1233 writel_relaxed(old0 | gen, bank->base +
1234 bank->regs->leveldetect0);
1235 writel_relaxed(old1 | gen, bank->base +
1236 bank->regs->leveldetect1);
1237 }
1238
1239 if (bank->regs->irqstatus_raw0) {
1240 writel_relaxed(old0 | l, bank->base +
1241 bank->regs->leveldetect0);
1242 writel_relaxed(old1 | l, bank->base +
1243 bank->regs->leveldetect1);
1244 }
1245 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1246 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1247 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001248}
Tony Lindgrenb764a582018-09-20 12:35:31 -07001249
1250static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1251 unsigned long cmd, void *v)
1252{
1253 struct gpio_bank *bank;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001254 unsigned long flags;
Tony Lindgren43582262020-03-04 14:54:31 -08001255 int ret = NOTIFY_OK;
1256 u32 isr, mask;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001257
1258 bank = container_of(nb, struct gpio_bank, nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001259
1260 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren43582262020-03-04 14:54:31 -08001261 if (bank->is_suspended)
1262 goto out_unlock;
1263
Tony Lindgrenb764a582018-09-20 12:35:31 -07001264 switch (cmd) {
1265 case CPU_CLUSTER_PM_ENTER:
Tony Lindgren43582262020-03-04 14:54:31 -08001266 mask = omap_get_gpio_irqbank_mask(bank);
1267 isr = readl_relaxed(bank->base + bank->regs->irqstatus) & mask;
1268 if (isr) {
1269 ret = NOTIFY_BAD;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001270 break;
Tony Lindgren43582262020-03-04 14:54:31 -08001271 }
Tony Lindgrenb764a582018-09-20 12:35:31 -07001272 omap_gpio_idle(bank, true);
1273 break;
1274 case CPU_CLUSTER_PM_ENTER_FAILED:
1275 case CPU_CLUSTER_PM_EXIT:
Tony Lindgrenb764a582018-09-20 12:35:31 -07001276 omap_gpio_unidle(bank);
1277 break;
1278 }
Tony Lindgren43582262020-03-04 14:54:31 -08001279
1280out_unlock:
Tony Lindgrenb764a582018-09-20 12:35:31 -07001281 raw_spin_unlock_irqrestore(&bank->lock, flags);
1282
Tony Lindgren43582262020-03-04 14:54:31 -08001283 return ret;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001284}
1285
Russell King18bd49c2019-06-10 20:11:00 +03001286static const struct omap_gpio_reg_offs omap2_gpio_regs = {
Arnd Bergmann7c685712019-03-07 11:33:32 +01001287 .revision = OMAP24XX_GPIO_REVISION,
Tony Lindgrenddd8d942021-04-17 11:38:39 +03001288 .sysconfig = OMAP24XX_GPIO_SYSCONFIG,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001289 .direction = OMAP24XX_GPIO_OE,
1290 .datain = OMAP24XX_GPIO_DATAIN,
1291 .dataout = OMAP24XX_GPIO_DATAOUT,
1292 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1293 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1294 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1295 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1296 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1297 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1298 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1299 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1300 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1301 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1302 .ctrl = OMAP24XX_GPIO_CTRL,
1303 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1304 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1305 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1306 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1307 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1308};
1309
Russell King18bd49c2019-06-10 20:11:00 +03001310static const struct omap_gpio_reg_offs omap4_gpio_regs = {
Arnd Bergmann7c685712019-03-07 11:33:32 +01001311 .revision = OMAP4_GPIO_REVISION,
Tony Lindgrenddd8d942021-04-17 11:38:39 +03001312 .sysconfig = OMAP4_GPIO_SYSCONFIG,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001313 .direction = OMAP4_GPIO_OE,
1314 .datain = OMAP4_GPIO_DATAIN,
1315 .dataout = OMAP4_GPIO_DATAOUT,
1316 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1317 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1318 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1319 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
Russell King64ea3e92019-06-10 20:10:45 +03001320 .irqstatus_raw0 = OMAP4_GPIO_IRQSTATUSRAW0,
1321 .irqstatus_raw1 = OMAP4_GPIO_IRQSTATUSRAW1,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001322 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1323 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1324 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1325 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1326 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1327 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1328 .ctrl = OMAP4_GPIO_CTRL,
1329 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1330 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1331 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1332 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1333 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1334};
1335
Arnd Bergmann7c685712019-03-07 11:33:32 +01001336static const struct omap_gpio_platform_data omap2_pdata = {
1337 .regs = &omap2_gpio_regs,
1338 .bank_width = 32,
1339 .dbck_flag = false,
1340};
1341
1342static const struct omap_gpio_platform_data omap3_pdata = {
1343 .regs = &omap2_gpio_regs,
1344 .bank_width = 32,
1345 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001346};
1347
1348static const struct omap_gpio_platform_data omap4_pdata = {
1349 .regs = &omap4_gpio_regs,
1350 .bank_width = 32,
1351 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001352};
1353
1354static const struct of_device_id omap_gpio_match[] = {
1355 {
1356 .compatible = "ti,omap4-gpio",
1357 .data = &omap4_pdata,
1358 },
1359 {
1360 .compatible = "ti,omap3-gpio",
1361 .data = &omap3_pdata,
1362 },
1363 {
1364 .compatible = "ti,omap2-gpio",
1365 .data = &omap2_pdata,
1366 },
1367 { },
1368};
1369MODULE_DEVICE_TABLE(of, omap_gpio_match);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001370
Bill Pemberton38363092012-11-19 13:22:34 -05001371static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001372{
Benoit Cousson862ff642012-02-01 15:58:56 +01001373 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001374 struct device_node *node = dev->of_node;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001375 const struct omap_gpio_platform_data *pdata;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001376 struct gpio_bank *bank;
Nishanth Menon46824e222014-09-05 14:52:55 -05001377 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001378 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001379
Tian Taoca40daf2021-03-31 16:19:11 +08001380 pdata = device_get_match_data(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001381
Tian Taoca40daf2021-03-31 16:19:11 +08001382 pdata = pdata ?: dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001383 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001384 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001385
Markus Elfringf97364c2018-02-10 21:49:22 +01001386 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
Markus Elfring9117d402018-02-10 21:46:30 +01001387 if (!bank)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001388 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001389
Nishanth Menon46824e222014-09-05 14:52:55 -05001390 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1391 if (!irqc)
1392 return -ENOMEM;
1393
Tony Lindgren3d009c82015-01-16 14:50:50 -08001394 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e222014-09-05 14:52:55 -05001395 irqc->irq_shutdown = omap_gpio_irq_shutdown,
Russell King693de832019-06-10 20:10:48 +03001396 irqc->irq_ack = dummy_irq_chip.irq_ack,
Nishanth Menon46824e222014-09-05 14:52:55 -05001397 irqc->irq_mask = omap_gpio_mask_irq,
1398 irqc->irq_unmask = omap_gpio_unmask_irq,
1399 irqc->irq_set_type = omap_gpio_irq_type,
1400 irqc->irq_set_wake = omap_gpio_wake_enable,
Grygorii Strashkoaca82d12015-09-25 12:28:02 -07001401 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1402 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
Nishanth Menon46824e222014-09-05 14:52:55 -05001403 irqc->name = dev_name(&pdev->dev);
Grygorii Strashko0c0451e2016-04-12 13:52:31 +03001404 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
Grygorii Strashko46748072018-09-28 16:39:50 -05001405 irqc->parent_device = dev;
Nishanth Menon46824e222014-09-05 14:52:55 -05001406
Grygorii Strashko89d18e32015-08-18 14:10:53 +03001407 bank->irq = platform_get_irq(pdev, 0);
1408 if (bank->irq <= 0) {
1409 if (!bank->irq)
1410 bank->irq = -ENXIO;
Krzysztof Kozlowski4e7ed692020-08-27 22:08:24 +02001411 return dev_err_probe(dev, bank->irq, "can't get irq resource\n");
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001412 }
1413
Linus Walleij58383c782015-11-04 09:56:26 +01001414 bank->chip.parent = dev;
Grygorii Strashkoc23837c2015-06-25 18:13:33 +03001415 bank->chip.owner = THIS_MODULE;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001416 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001417 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001418 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301419 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301420 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001421 bank->regs = pdata->regs;
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001422
Jon Huntera2797be2013-04-04 15:16:15 -05001423 if (node) {
1424 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1425 bank->loses_context = true;
1426 } else {
1427 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001428
1429 if (bank->loses_context)
1430 bank->get_context_loss_count =
1431 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001432 }
1433
Russell King8ba70592019-06-10 20:10:53 +03001434 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001435 bank->set_dataout = omap_set_gpio_dataout_reg;
Russell King8ba70592019-06-10 20:10:53 +03001436 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001437 bank->set_dataout = omap_set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001438
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001439 raw_spin_lock_init(&bank->lock);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001440 raw_spin_lock_init(&bank->wa_lock);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001441
1442 /* Static mapping, never released */
Enrico Weigelt, metux IT consult58f57f82019-03-11 20:50:05 +01001443 bank->base = devm_platform_ioremap_resource(pdev, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001444 if (IS_ERR(bank->base)) {
Jingoo Han717f70e2014-02-12 11:51:38 +09001445 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001446 }
1447
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001448 if (bank->dbck_flag) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001449 bank->dbck = devm_clk_get(dev, "dbclk");
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001450 if (IS_ERR(bank->dbck)) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001451 dev_err(dev,
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001452 "Could not get gpio dbck. Disable debounce\n");
1453 bank->dbck_flag = false;
1454 } else {
1455 clk_prepare(bank->dbck);
1456 }
1457 }
1458
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301459 platform_set_drvdata(pdev, bank);
1460
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001461 pm_runtime_enable(dev);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001462 pm_runtime_get_sync(dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001463
Charulatha Vd0d665a2011-08-31 00:02:21 +05301464 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001465 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301466
Charulatha V03e128c2011-05-05 19:58:01 +05301467 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001468
Nishanth Menon46824e222014-09-05 14:52:55 -05001469 ret = omap_gpio_chip_init(bank, irqc);
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001470 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001471 pm_runtime_put_sync(dev);
1472 pm_runtime_disable(dev);
Arvind Yadave2c3c192017-08-01 12:14:31 +05301473 if (bank->dbck_flag)
1474 clk_unprepare(bank->dbck);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001475 return ret;
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001476 }
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001477
Tony Lindgren9a748052010-12-07 16:26:56 -08001478 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001479
Russell Kinge6818d22019-04-08 12:46:53 -07001480 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1481 cpu_pm_register_notifier(&bank->nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001482
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001483 pm_runtime_put(dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301484
Jon Hunter879fe322013-04-04 15:16:12 -05001485 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001486}
1487
Tony Lindgrencac089f2015-04-23 16:56:22 -07001488static int omap_gpio_remove(struct platform_device *pdev)
1489{
1490 struct gpio_bank *bank = platform_get_drvdata(pdev);
1491
Russell Kinge6818d22019-04-08 12:46:53 -07001492 cpu_pm_unregister_notifier(&bank->nb);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001493 gpiochip_remove(&bank->chip);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001494 pm_runtime_disable(&pdev->dev);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001495 if (bank->dbck_flag)
1496 clk_unprepare(bank->dbck);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001497
1498 return 0;
1499}
1500
Tony Lindgrenb764a582018-09-20 12:35:31 -07001501static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1502{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001503 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001504 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001505
1506 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001507 omap_gpio_idle(bank, true);
1508 bank->is_suspended = true;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001509 raw_spin_unlock_irqrestore(&bank->lock, flags);
1510
Russell King044e4992019-04-10 12:51:13 -07001511 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001512}
1513
1514static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1515{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001516 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001517 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001518
1519 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001520 omap_gpio_unidle(bank);
1521 bank->is_suspended = false;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001522 raw_spin_unlock_irqrestore(&bank->lock, flags);
1523
Russell King044e4992019-04-10 12:51:13 -07001524 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001525}
1526
Tony Lindgrend3f99f92020-08-19 12:24:45 +03001527static int __maybe_unused omap_gpio_suspend(struct device *dev)
Tony Lindgrenf02a0392020-06-29 09:41:14 -07001528{
1529 struct gpio_bank *bank = dev_get_drvdata(dev);
1530
1531 if (bank->is_suspended)
1532 return 0;
1533
1534 bank->needs_resume = 1;
1535
1536 return omap_gpio_runtime_suspend(dev);
1537}
1538
Tony Lindgrend3f99f92020-08-19 12:24:45 +03001539static int __maybe_unused omap_gpio_resume(struct device *dev)
Tony Lindgrenf02a0392020-06-29 09:41:14 -07001540{
1541 struct gpio_bank *bank = dev_get_drvdata(dev);
1542
1543 if (!bank->needs_resume)
1544 return 0;
1545
1546 bank->needs_resume = 0;
1547
1548 return omap_gpio_runtime_resume(dev);
1549}
1550
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301551static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301552 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1553 NULL)
Tony Lindgrenf02a0392020-06-29 09:41:14 -07001554 SET_LATE_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301555};
Benoit Cousson384ebe12011-08-16 11:53:02 +02001556
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001557static struct platform_driver omap_gpio_driver = {
1558 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001559 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001560 .driver = {
1561 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301562 .pm = &gpio_pm_ops,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001563 .of_match_table = omap_gpio_match,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001564 },
1565};
1566
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001567/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001568 * gpio driver register needs to be done before
1569 * machine_init functions access gpio APIs.
1570 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001571 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001572static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001573{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001574 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001575}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001576postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001577
1578static void __exit omap_gpio_exit(void)
1579{
1580 platform_driver_unregister(&omap_gpio_driver);
1581}
1582module_exit(omap_gpio_exit);
1583
1584MODULE_DESCRIPTION("omap gpio driver");
1585MODULE_ALIAS("platform:gpio-omap");
1586MODULE_LICENSE("GPL v2");