Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1 | /* |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 2 | * Support functions for OMAP GPIO |
| 3 | * |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 4 | * Copyright (C) 2003-2005 Nokia Corporation |
Jan Engelhardt | 96de0e2 | 2007-10-19 23:21:04 +0200 | [diff] [blame] | 5 | * Written by Juha Yrjölä <juha.yrjola@nokia.com> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 6 | * |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 7 | * Copyright (C) 2009 Texas Instruments |
| 8 | * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 9 | * |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
| 14 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 15 | #include <linux/init.h> |
| 16 | #include <linux/module.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
Rafael J. Wysocki | 3c437ff | 2011-04-22 22:02:46 +0200 | [diff] [blame] | 18 | #include <linux/syscore_ops.h> |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 19 | #include <linux/err.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 20 | #include <linux/clk.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 21 | #include <linux/io.h> |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 22 | #include <linux/device.h> |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 23 | #include <linux/pm_runtime.h> |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 24 | #include <linux/pm.h> |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 25 | #include <linux/of.h> |
| 26 | #include <linux/of_device.h> |
| 27 | #include <linux/irqdomain.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 28 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 29 | #include <mach/hardware.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 30 | #include <asm/irq.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 31 | #include <mach/irqs.h> |
Russell King | 1bc857f | 2011-07-26 10:54:55 +0100 | [diff] [blame] | 32 | #include <asm/gpio.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 33 | #include <asm/mach/irq.h> |
| 34 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 35 | #define OFF_MODE 1 |
| 36 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 37 | static LIST_HEAD(omap_gpio_list); |
| 38 | |
Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 39 | struct gpio_regs { |
| 40 | u32 irqenable1; |
| 41 | u32 irqenable2; |
| 42 | u32 wake_en; |
| 43 | u32 ctrl; |
| 44 | u32 oe; |
| 45 | u32 leveldetect0; |
| 46 | u32 leveldetect1; |
| 47 | u32 risingdetect; |
| 48 | u32 fallingdetect; |
| 49 | u32 dataout; |
Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 50 | u32 debounce; |
| 51 | u32 debounce_en; |
Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 52 | }; |
| 53 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 54 | struct gpio_bank { |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 55 | struct list_head node; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 56 | void __iomem *base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 57 | u16 irq; |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 58 | int irq_base; |
| 59 | struct irq_domain *domain; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 60 | u32 non_wakeup_gpios; |
| 61 | u32 enabled_non_wakeup_gpios; |
Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 62 | struct gpio_regs context; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 63 | u32 saved_datain; |
Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 64 | u32 level_mask; |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 65 | u32 toggle_mask; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 66 | spinlock_t lock; |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 67 | struct gpio_chip chip; |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 68 | struct clk *dbck; |
Charulatha V | 058af1e | 2009-11-22 10:11:25 -0800 | [diff] [blame] | 69 | u32 mod_usage; |
Kevin Hilman | 8865b9b | 2009-01-27 11:15:34 -0800 | [diff] [blame] | 70 | u32 dbck_enable_mask; |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 71 | bool dbck_enabled; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 72 | struct device *dev; |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 73 | bool is_mpuio; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 74 | bool dbck_flag; |
Charulatha V | 0cde8d0 | 2011-05-05 20:15:16 +0530 | [diff] [blame] | 75 | bool loses_context; |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 76 | int stride; |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 77 | u32 width; |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 78 | int context_loss_count; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 79 | int power_mode; |
| 80 | bool workaround_enabled; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 81 | |
| 82 | void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 83 | int (*get_context_loss_count)(struct device *dev); |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 84 | |
| 85 | struct omap_gpio_reg_offs *regs; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 86 | }; |
| 87 | |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 88 | #define GPIO_INDEX(bank, gpio) (gpio % bank->width) |
| 89 | #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio)) |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 90 | #define GPIO_MOD_CTRL_BIT BIT(0) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 91 | |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 92 | static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq) |
| 93 | { |
| 94 | return gpio_irq - bank->irq_base + bank->chip.base; |
| 95 | } |
| 96 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 97 | static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input) |
| 98 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 99 | void __iomem *reg = bank->base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 100 | u32 l; |
| 101 | |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 102 | reg += bank->regs->direction; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 103 | l = __raw_readl(reg); |
| 104 | if (is_input) |
| 105 | l |= 1 << gpio; |
| 106 | else |
| 107 | l &= ~(1 << gpio); |
| 108 | __raw_writel(l, reg); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 109 | bank->context.oe = l; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 110 | } |
| 111 | |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 112 | |
| 113 | /* set data out value using dedicate set/clear register */ |
| 114 | static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 115 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 116 | void __iomem *reg = bank->base; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 117 | u32 l = GPIO_BIT(bank, gpio); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 118 | |
Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 119 | if (enable) { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 120 | reg += bank->regs->set_dataout; |
Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 121 | bank->context.dataout |= l; |
| 122 | } else { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 123 | reg += bank->regs->clr_dataout; |
Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 124 | bank->context.dataout &= ~l; |
| 125 | } |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 126 | |
| 127 | __raw_writel(l, reg); |
| 128 | } |
| 129 | |
| 130 | /* set data out value using mask register */ |
| 131 | static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable) |
| 132 | { |
| 133 | void __iomem *reg = bank->base + bank->regs->dataout; |
| 134 | u32 gpio_bit = GPIO_BIT(bank, gpio); |
| 135 | u32 l; |
| 136 | |
| 137 | l = __raw_readl(reg); |
| 138 | if (enable) |
| 139 | l |= gpio_bit; |
| 140 | else |
| 141 | l &= ~gpio_bit; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 142 | __raw_writel(l, reg); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 143 | bank->context.dataout = l; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 144 | } |
| 145 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 146 | static int _get_gpio_datain(struct gpio_bank *bank, int offset) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 147 | { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 148 | void __iomem *reg = bank->base + bank->regs->datain; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 149 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 150 | return (__raw_readl(reg) & (1 << offset)) != 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 151 | } |
| 152 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 153 | static int _get_gpio_dataout(struct gpio_bank *bank, int offset) |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 154 | { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 155 | void __iomem *reg = bank->base + bank->regs->dataout; |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 156 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 157 | return (__raw_readl(reg) & (1 << offset)) != 0; |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 158 | } |
| 159 | |
Kevin Hilman | ece9528 | 2011-07-12 08:18:15 -0700 | [diff] [blame] | 160 | static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set) |
| 161 | { |
| 162 | int l = __raw_readl(base + reg); |
| 163 | |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 164 | if (set) |
Kevin Hilman | ece9528 | 2011-07-12 08:18:15 -0700 | [diff] [blame] | 165 | l |= mask; |
| 166 | else |
| 167 | l &= ~mask; |
| 168 | |
| 169 | __raw_writel(l, base + reg); |
| 170 | } |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 171 | |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 172 | static inline void _gpio_dbck_enable(struct gpio_bank *bank) |
| 173 | { |
| 174 | if (bank->dbck_enable_mask && !bank->dbck_enabled) { |
| 175 | clk_enable(bank->dbck); |
| 176 | bank->dbck_enabled = true; |
Grazvydas Ignotas | 9e303f2 | 2012-06-16 22:01:25 +0300 | [diff] [blame^] | 177 | |
| 178 | __raw_writel(bank->dbck_enable_mask, |
| 179 | bank->base + bank->regs->debounce_en); |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 180 | } |
| 181 | } |
| 182 | |
| 183 | static inline void _gpio_dbck_disable(struct gpio_bank *bank) |
| 184 | { |
| 185 | if (bank->dbck_enable_mask && bank->dbck_enabled) { |
Grazvydas Ignotas | 9e303f2 | 2012-06-16 22:01:25 +0300 | [diff] [blame^] | 186 | /* |
| 187 | * Disable debounce before cutting it's clock. If debounce is |
| 188 | * enabled but the clock is not, GPIO module seems to be unable |
| 189 | * to detect events and generate interrupts at least on OMAP3. |
| 190 | */ |
| 191 | __raw_writel(0, bank->base + bank->regs->debounce_en); |
| 192 | |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 193 | clk_disable(bank->dbck); |
| 194 | bank->dbck_enabled = false; |
| 195 | } |
| 196 | } |
| 197 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 198 | /** |
| 199 | * _set_gpio_debounce - low level gpio debounce time |
| 200 | * @bank: the gpio bank we're acting upon |
| 201 | * @gpio: the gpio number on this @gpio |
| 202 | * @debounce: debounce time to use |
| 203 | * |
| 204 | * OMAP's debounce time is in 31us steps so we need |
| 205 | * to convert and round up to the closest unit. |
| 206 | */ |
| 207 | static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio, |
| 208 | unsigned debounce) |
| 209 | { |
Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 210 | void __iomem *reg; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 211 | u32 val; |
| 212 | u32 l; |
| 213 | |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 214 | if (!bank->dbck_flag) |
| 215 | return; |
| 216 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 217 | if (debounce < 32) |
| 218 | debounce = 0x01; |
| 219 | else if (debounce > 7936) |
| 220 | debounce = 0xff; |
| 221 | else |
| 222 | debounce = (debounce / 0x1f) - 1; |
| 223 | |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 224 | l = GPIO_BIT(bank, gpio); |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 225 | |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 226 | clk_enable(bank->dbck); |
Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 227 | reg = bank->base + bank->regs->debounce; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 228 | __raw_writel(debounce, reg); |
| 229 | |
Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 230 | reg = bank->base + bank->regs->debounce_en; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 231 | val = __raw_readl(reg); |
| 232 | |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 233 | if (debounce) |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 234 | val |= l; |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 235 | else |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 236 | val &= ~l; |
Kevin Hilman | f7ec0b0 | 2010-06-09 13:53:07 +0300 | [diff] [blame] | 237 | bank->dbck_enable_mask = val; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 238 | |
| 239 | __raw_writel(val, reg); |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 240 | clk_disable(bank->dbck); |
| 241 | /* |
| 242 | * Enable debounce clock per module. |
| 243 | * This call is mandatory because in omap_gpio_request() when |
| 244 | * *_runtime_get_sync() is called, _gpio_dbck_enable() within |
| 245 | * runtime callbck fails to turn on dbck because dbck_enable_mask |
| 246 | * used within _gpio_dbck_enable() is still not initialized at |
| 247 | * that point. Therefore we have to enable dbck here. |
| 248 | */ |
| 249 | _gpio_dbck_enable(bank); |
Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 250 | if (bank->dbck_enable_mask) { |
| 251 | bank->context.debounce = debounce; |
| 252 | bank->context.debounce_en = val; |
| 253 | } |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 254 | } |
| 255 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 256 | static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio, |
Tarun Kanti DebBarma | 00ece7e | 2011-11-25 15:41:06 +0530 | [diff] [blame] | 257 | unsigned trigger) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 258 | { |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 259 | void __iomem *base = bank->base; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 260 | u32 gpio_bit = 1 << gpio; |
| 261 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 262 | _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit, |
| 263 | trigger & IRQ_TYPE_LEVEL_LOW); |
| 264 | _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit, |
| 265 | trigger & IRQ_TYPE_LEVEL_HIGH); |
| 266 | _gpio_rmw(base, bank->regs->risingdetect, gpio_bit, |
| 267 | trigger & IRQ_TYPE_EDGE_RISING); |
| 268 | _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit, |
| 269 | trigger & IRQ_TYPE_EDGE_FALLING); |
| 270 | |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 271 | bank->context.leveldetect0 = |
| 272 | __raw_readl(bank->base + bank->regs->leveldetect0); |
| 273 | bank->context.leveldetect1 = |
| 274 | __raw_readl(bank->base + bank->regs->leveldetect1); |
| 275 | bank->context.risingdetect = |
| 276 | __raw_readl(bank->base + bank->regs->risingdetect); |
| 277 | bank->context.fallingdetect = |
| 278 | __raw_readl(bank->base + bank->regs->fallingdetect); |
| 279 | |
| 280 | if (likely(!(bank->non_wakeup_gpios & gpio_bit))) { |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 281 | _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 282 | bank->context.wake_en = |
| 283 | __raw_readl(bank->base + bank->regs->wkup_en); |
| 284 | } |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 285 | |
Ambresh K | 55b220c | 2011-06-15 13:40:45 -0700 | [diff] [blame] | 286 | /* This part needs to be executed always for OMAP{34xx, 44xx} */ |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 287 | if (!bank->regs->irqctrl) { |
| 288 | /* On omap24xx proceed only when valid GPIO bit is set */ |
| 289 | if (bank->non_wakeup_gpios) { |
| 290 | if (!(bank->non_wakeup_gpios & gpio_bit)) |
| 291 | goto exit; |
| 292 | } |
| 293 | |
Chunqiu Wang | 699117a6 | 2009-06-24 17:13:39 +0000 | [diff] [blame] | 294 | /* |
| 295 | * Log the edge gpio and manually trigger the IRQ |
| 296 | * after resume if the input level changes |
| 297 | * to avoid irq lost during PER RET/OFF mode |
| 298 | * Applies for omap2 non-wakeup gpio and all omap3 gpios |
| 299 | */ |
| 300 | if (trigger & IRQ_TYPE_EDGE_BOTH) |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 301 | bank->enabled_non_wakeup_gpios |= gpio_bit; |
| 302 | else |
| 303 | bank->enabled_non_wakeup_gpios &= ~gpio_bit; |
| 304 | } |
Kevin Hilman | 5eb3bb9 | 2007-05-05 11:40:29 -0700 | [diff] [blame] | 305 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 306 | exit: |
Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 307 | bank->level_mask = |
| 308 | __raw_readl(bank->base + bank->regs->leveldetect0) | |
| 309 | __raw_readl(bank->base + bank->regs->leveldetect1); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 310 | } |
| 311 | |
Uwe Kleine-König | 9198bcd | 2010-01-29 14:20:05 -0800 | [diff] [blame] | 312 | #ifdef CONFIG_ARCH_OMAP1 |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 313 | /* |
| 314 | * This only applies to chips that can't do both rising and falling edge |
| 315 | * detection at once. For all other chips, this function is a noop. |
| 316 | */ |
| 317 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) |
| 318 | { |
| 319 | void __iomem *reg = bank->base; |
| 320 | u32 l = 0; |
| 321 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 322 | if (!bank->regs->irqctrl) |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 323 | return; |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 324 | |
| 325 | reg += bank->regs->irqctrl; |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 326 | |
| 327 | l = __raw_readl(reg); |
| 328 | if ((l >> gpio) & 1) |
| 329 | l &= ~(1 << gpio); |
| 330 | else |
| 331 | l |= 1 << gpio; |
| 332 | |
| 333 | __raw_writel(l, reg); |
| 334 | } |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 335 | #else |
| 336 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {} |
Uwe Kleine-König | 9198bcd | 2010-01-29 14:20:05 -0800 | [diff] [blame] | 337 | #endif |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 338 | |
Tarun Kanti DebBarma | 00ece7e | 2011-11-25 15:41:06 +0530 | [diff] [blame] | 339 | static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, |
| 340 | unsigned trigger) |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 341 | { |
| 342 | void __iomem *reg = bank->base; |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 343 | void __iomem *base = bank->base; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 344 | u32 l = 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 345 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 346 | if (bank->regs->leveldetect0 && bank->regs->wkup_en) { |
| 347 | set_gpio_trigger(bank, gpio, trigger); |
| 348 | } else if (bank->regs->irqctrl) { |
| 349 | reg += bank->regs->irqctrl; |
| 350 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 351 | l = __raw_readl(reg); |
Janusz Krzysztofik | 2950157 | 2010-04-05 11:38:06 +0000 | [diff] [blame] | 352 | if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 353 | bank->toggle_mask |= 1 << gpio; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 354 | if (trigger & IRQ_TYPE_EDGE_RISING) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 355 | l |= 1 << gpio; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 356 | else if (trigger & IRQ_TYPE_EDGE_FALLING) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 357 | l &= ~(1 << gpio); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 358 | else |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 359 | return -EINVAL; |
| 360 | |
| 361 | __raw_writel(l, reg); |
| 362 | } else if (bank->regs->edgectrl1) { |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 363 | if (gpio & 0x08) |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 364 | reg += bank->regs->edgectrl2; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 365 | else |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 366 | reg += bank->regs->edgectrl1; |
| 367 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 368 | gpio &= 0x07; |
| 369 | l = __raw_readl(reg); |
| 370 | l &= ~(3 << (gpio << 1)); |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 371 | if (trigger & IRQ_TYPE_EDGE_RISING) |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 372 | l |= 2 << (gpio << 1); |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 373 | if (trigger & IRQ_TYPE_EDGE_FALLING) |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 374 | l |= 1 << (gpio << 1); |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 375 | |
| 376 | /* Enable wake-up during idle for dynamic tick */ |
| 377 | _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 378 | bank->context.wake_en = |
| 379 | __raw_readl(bank->base + bank->regs->wkup_en); |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 380 | __raw_writel(l, reg); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 381 | } |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 382 | return 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 383 | } |
| 384 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 385 | static int gpio_irq_type(struct irq_data *d, unsigned type) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 386 | { |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 387 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 388 | unsigned gpio; |
| 389 | int retval; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 390 | unsigned long flags; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 391 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 392 | if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE) |
| 393 | gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 394 | else |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 395 | gpio = irq_to_gpio(bank, d->irq); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 396 | |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 397 | if (type & ~IRQ_TYPE_SENSE_MASK) |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 398 | return -EINVAL; |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 399 | |
Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 400 | if (!bank->regs->leveldetect0 && |
| 401 | (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH))) |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 402 | return -EINVAL; |
| 403 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 404 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 405 | retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 406 | spin_unlock_irqrestore(&bank->lock, flags); |
Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 407 | |
| 408 | if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 409 | __irq_set_handler_locked(d->irq, handle_level_irq); |
Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 410 | else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 411 | __irq_set_handler_locked(d->irq, handle_edge_irq); |
Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 412 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 413 | return retval; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 414 | } |
| 415 | |
| 416 | static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
| 417 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 418 | void __iomem *reg = bank->base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 419 | |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 420 | reg += bank->regs->irqstatus; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 421 | __raw_writel(gpio_mask, reg); |
Hiroshi DOYU | bee7930 | 2006-09-25 12:41:46 +0300 | [diff] [blame] | 422 | |
| 423 | /* Workaround for clearing DSP GPIO interrupts to allow retention */ |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 424 | if (bank->regs->irqstatus2) { |
| 425 | reg = bank->base + bank->regs->irqstatus2; |
Roger Quadros | bedfd15 | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 426 | __raw_writel(gpio_mask, reg); |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 427 | } |
Roger Quadros | bedfd15 | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 428 | |
| 429 | /* Flush posted write for the irq status to avoid spurious interrupts */ |
| 430 | __raw_readl(reg); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 431 | } |
| 432 | |
| 433 | static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio) |
| 434 | { |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 435 | _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 436 | } |
| 437 | |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 438 | static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank) |
| 439 | { |
| 440 | void __iomem *reg = bank->base; |
Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 441 | u32 l; |
Kevin Hilman | c390aad0 | 2011-04-21 09:33:36 -0700 | [diff] [blame] | 442 | u32 mask = (1 << bank->width) - 1; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 443 | |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 444 | reg += bank->regs->irqenable; |
Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 445 | l = __raw_readl(reg); |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 446 | if (bank->regs->irqenable_inv) |
Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 447 | l = ~l; |
| 448 | l &= mask; |
| 449 | return l; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 450 | } |
| 451 | |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 452 | static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 453 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 454 | void __iomem *reg = bank->base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 455 | u32 l; |
| 456 | |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 457 | if (bank->regs->set_irqenable) { |
| 458 | reg += bank->regs->set_irqenable; |
| 459 | l = gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 460 | bank->context.irqenable1 |= gpio_mask; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 461 | } else { |
| 462 | reg += bank->regs->irqenable; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 463 | l = __raw_readl(reg); |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 464 | if (bank->regs->irqenable_inv) |
| 465 | l &= ~gpio_mask; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 466 | else |
| 467 | l |= gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 468 | bank->context.irqenable1 = l; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 469 | } |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 470 | |
| 471 | __raw_writel(l, reg); |
| 472 | } |
| 473 | |
| 474 | static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
| 475 | { |
| 476 | void __iomem *reg = bank->base; |
| 477 | u32 l; |
| 478 | |
| 479 | if (bank->regs->clr_irqenable) { |
| 480 | reg += bank->regs->clr_irqenable; |
| 481 | l = gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 482 | bank->context.irqenable1 &= ~gpio_mask; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 483 | } else { |
| 484 | reg += bank->regs->irqenable; |
| 485 | l = __raw_readl(reg); |
| 486 | if (bank->regs->irqenable_inv) |
| 487 | l |= gpio_mask; |
| 488 | else |
| 489 | l &= ~gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 490 | bank->context.irqenable1 = l; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 491 | } |
| 492 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 493 | __raw_writel(l, reg); |
| 494 | } |
| 495 | |
| 496 | static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable) |
| 497 | { |
Tarun Kanti DebBarma | 8276536c | 2011-11-25 15:27:37 +0530 | [diff] [blame] | 498 | if (enable) |
| 499 | _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
| 500 | else |
| 501 | _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 502 | } |
| 503 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 504 | /* |
| 505 | * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register. |
| 506 | * 1510 does not seem to have a wake-up register. If JTAG is connected |
| 507 | * to the target, system will wake up always on GPIO events. While |
| 508 | * system is running all registered GPIO interrupts need to have wake-up |
| 509 | * enabled. When system is suspended, only selected GPIO interrupts need |
| 510 | * to have wake-up enabled. |
| 511 | */ |
| 512 | static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable) |
| 513 | { |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 514 | u32 gpio_bit = GPIO_BIT(bank, gpio); |
| 515 | unsigned long flags; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 516 | |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 517 | if (bank->non_wakeup_gpios & gpio_bit) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 518 | dev_err(bank->dev, |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 519 | "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 520 | return -EINVAL; |
| 521 | } |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 522 | |
| 523 | spin_lock_irqsave(&bank->lock, flags); |
| 524 | if (enable) |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 525 | bank->context.wake_en |= gpio_bit; |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 526 | else |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 527 | bank->context.wake_en &= ~gpio_bit; |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 528 | |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 529 | __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en); |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 530 | spin_unlock_irqrestore(&bank->lock, flags); |
| 531 | |
| 532 | return 0; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 533 | } |
| 534 | |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 535 | static void _reset_gpio(struct gpio_bank *bank, int gpio) |
| 536 | { |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 537 | _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 538 | _set_gpio_irqenable(bank, gpio, 0); |
| 539 | _clear_gpio_irqstatus(bank, gpio); |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 540 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 541 | } |
| 542 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 543 | /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */ |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 544 | static int gpio_wake_enable(struct irq_data *d, unsigned int enable) |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 545 | { |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 546 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
| 547 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 548 | |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 549 | return _set_gpio_wakeup(bank, gpio, enable); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 550 | } |
| 551 | |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 552 | static int omap_gpio_request(struct gpio_chip *chip, unsigned offset) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 553 | { |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 554 | struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 555 | unsigned long flags; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 556 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 557 | /* |
| 558 | * If this is the first gpio_request for the bank, |
| 559 | * enable the bank module. |
| 560 | */ |
| 561 | if (!bank->mod_usage) |
| 562 | pm_runtime_get_sync(bank->dev); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 563 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 564 | spin_lock_irqsave(&bank->lock, flags); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 565 | /* Set trigger to none. You need to enable the desired trigger with |
| 566 | * request_irq() or set_irq_type(). |
| 567 | */ |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 568 | _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 569 | |
Charulatha V | fad96ea | 2011-05-25 11:23:50 +0530 | [diff] [blame] | 570 | if (bank->regs->pinctrl) { |
| 571 | void __iomem *reg = bank->base + bank->regs->pinctrl; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 572 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 573 | /* Claim the pin for MPU */ |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 574 | __raw_writel(__raw_readl(reg) | (1 << offset), reg); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 575 | } |
Charulatha V | fad96ea | 2011-05-25 11:23:50 +0530 | [diff] [blame] | 576 | |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 577 | if (bank->regs->ctrl && !bank->mod_usage) { |
| 578 | void __iomem *reg = bank->base + bank->regs->ctrl; |
| 579 | u32 ctrl; |
Charulatha V | 9f09686 | 2010-05-14 12:05:27 -0700 | [diff] [blame] | 580 | |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 581 | ctrl = __raw_readl(reg); |
| 582 | /* Module is enabled, clocks are not gated */ |
| 583 | ctrl &= ~GPIO_MOD_CTRL_BIT; |
| 584 | __raw_writel(ctrl, reg); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 585 | bank->context.ctrl = ctrl; |
Charulatha V | 058af1e | 2009-11-22 10:11:25 -0800 | [diff] [blame] | 586 | } |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 587 | |
| 588 | bank->mod_usage |= 1 << offset; |
| 589 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 590 | spin_unlock_irqrestore(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 591 | |
| 592 | return 0; |
| 593 | } |
| 594 | |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 595 | static void omap_gpio_free(struct gpio_chip *chip, unsigned offset) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 596 | { |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 597 | struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 598 | void __iomem *base = bank->base; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 599 | unsigned long flags; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 600 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 601 | spin_lock_irqsave(&bank->lock, flags); |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 602 | |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 603 | if (bank->regs->wkup_en) { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 604 | /* Disable wake-up during idle for dynamic tick */ |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 605 | _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 606 | bank->context.wake_en = |
| 607 | __raw_readl(bank->base + bank->regs->wkup_en); |
| 608 | } |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 609 | |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 610 | bank->mod_usage &= ~(1 << offset); |
Charulatha V | 9f09686 | 2010-05-14 12:05:27 -0700 | [diff] [blame] | 611 | |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 612 | if (bank->regs->ctrl && !bank->mod_usage) { |
| 613 | void __iomem *reg = bank->base + bank->regs->ctrl; |
| 614 | u32 ctrl; |
| 615 | |
| 616 | ctrl = __raw_readl(reg); |
| 617 | /* Module is disabled, clocks are gated */ |
| 618 | ctrl |= GPIO_MOD_CTRL_BIT; |
| 619 | __raw_writel(ctrl, reg); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 620 | bank->context.ctrl = ctrl; |
Charulatha V | 058af1e | 2009-11-22 10:11:25 -0800 | [diff] [blame] | 621 | } |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 622 | |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 623 | _reset_gpio(bank, bank->chip.base + offset); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 624 | spin_unlock_irqrestore(&bank->lock, flags); |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 625 | |
| 626 | /* |
| 627 | * If this is the last gpio to be freed in the bank, |
| 628 | * disable the bank module. |
| 629 | */ |
| 630 | if (!bank->mod_usage) |
| 631 | pm_runtime_put(bank->dev); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 632 | } |
| 633 | |
| 634 | /* |
| 635 | * We need to unmask the GPIO bank interrupt as soon as possible to |
| 636 | * avoid missing GPIO interrupts for other lines in the bank. |
| 637 | * Then we need to mask-read-clear-unmask the triggered GPIO lines |
| 638 | * in the bank to avoid missing nested interrupts for a GPIO line. |
| 639 | * If we wait to unmask individual GPIO lines in the bank after the |
| 640 | * line's interrupt handler has been run, we may miss some nested |
| 641 | * interrupts. |
| 642 | */ |
Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 643 | static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 644 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 645 | void __iomem *isr_reg = NULL; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 646 | u32 isr; |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 647 | unsigned int gpio_irq, gpio_index; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 648 | struct gpio_bank *bank; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 649 | int unmasked = 0; |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 650 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 651 | |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 652 | chained_irq_enter(chip, desc); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 653 | |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 654 | bank = irq_get_handler_data(irq); |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 655 | isr_reg = bank->base + bank->regs->irqstatus; |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 656 | pm_runtime_get_sync(bank->dev); |
Evgeny Kuznetsov | b1cc4c5 | 2010-12-07 16:25:40 -0800 | [diff] [blame] | 657 | |
| 658 | if (WARN_ON(!isr_reg)) |
| 659 | goto exit; |
| 660 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 661 | while(1) { |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 662 | u32 isr_saved, level_mask = 0; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 663 | u32 enabled; |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 664 | |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 665 | enabled = _get_gpio_irqbank_mask(bank); |
| 666 | isr_saved = isr = __raw_readl(isr_reg) & enabled; |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 667 | |
Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 668 | if (bank->level_mask) |
Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 669 | level_mask = bank->level_mask & enabled; |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 670 | |
| 671 | /* clear edge sensitive interrupts before handler(s) are |
| 672 | called so that we don't miss any interrupt occurred while |
| 673 | executing them */ |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 674 | _disable_gpio_irqbank(bank, isr_saved & ~level_mask); |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 675 | _clear_gpio_irqbank(bank, isr_saved & ~level_mask); |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 676 | _enable_gpio_irqbank(bank, isr_saved & ~level_mask); |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 677 | |
| 678 | /* if there is only edge sensitive GPIO pin interrupts |
| 679 | configured, we could unmask GPIO bank interrupt immediately */ |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 680 | if (!level_mask && !unmasked) { |
| 681 | unmasked = 1; |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 682 | chained_irq_exit(chip, desc); |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 683 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 684 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 685 | if (!isr) |
| 686 | break; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 687 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 688 | gpio_irq = bank->irq_base; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 689 | for (; isr != 0; isr >>= 1, gpio_irq++) { |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 690 | int gpio = irq_to_gpio(bank, gpio_irq); |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 691 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 692 | if (!(isr & 1)) |
| 693 | continue; |
Thomas Gleixner | 29454dd | 2006-07-03 02:22:22 +0200 | [diff] [blame] | 694 | |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 695 | gpio_index = GPIO_INDEX(bank, gpio); |
| 696 | |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 697 | /* |
| 698 | * Some chips can't respond to both rising and falling |
| 699 | * at the same time. If this irq was requested with |
| 700 | * both flags, we need to flip the ICR data for the IRQ |
| 701 | * to respond to the IRQ for the opposite direction. |
| 702 | * This will be indicated in the bank toggle_mask. |
| 703 | */ |
| 704 | if (bank->toggle_mask & (1 << gpio_index)) |
| 705 | _toggle_gpio_edge_triggering(bank, gpio_index); |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 706 | |
Dmitry Baryshkov | d8aa025 | 2008-10-09 13:36:24 +0100 | [diff] [blame] | 707 | generic_handle_irq(gpio_irq); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 708 | } |
Tony Lindgren | 1a8bfa1 | 2005-11-10 14:26:50 +0000 | [diff] [blame] | 709 | } |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 710 | /* if bank has any level sensitive GPIO pin interrupt |
| 711 | configured, we must unmask the bank interrupt only after |
| 712 | handler(s) are executed in order to avoid spurious bank |
| 713 | interrupt */ |
Evgeny Kuznetsov | b1cc4c5 | 2010-12-07 16:25:40 -0800 | [diff] [blame] | 714 | exit: |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 715 | if (!unmasked) |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 716 | chained_irq_exit(chip, desc); |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 717 | pm_runtime_put(bank->dev); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 718 | } |
| 719 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 720 | static void gpio_irq_shutdown(struct irq_data *d) |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 721 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 722 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 723 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 724 | unsigned long flags; |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 725 | |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 726 | spin_lock_irqsave(&bank->lock, flags); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 727 | _reset_gpio(bank, gpio); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 728 | spin_unlock_irqrestore(&bank->lock, flags); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 729 | } |
| 730 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 731 | static void gpio_ack_irq(struct irq_data *d) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 732 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 733 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 734 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 735 | |
| 736 | _clear_gpio_irqstatus(bank, gpio); |
| 737 | } |
| 738 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 739 | static void gpio_mask_irq(struct irq_data *d) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 740 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 741 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 742 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 743 | unsigned long flags; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 744 | |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 745 | spin_lock_irqsave(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 746 | _set_gpio_irqenable(bank, gpio, 0); |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 747 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 748 | spin_unlock_irqrestore(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 749 | } |
| 750 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 751 | static void gpio_unmask_irq(struct irq_data *d) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 752 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 753 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 754 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 755 | unsigned int irq_mask = GPIO_BIT(bank, gpio); |
Thomas Gleixner | 8c04a17 | 2011-03-24 12:40:15 +0100 | [diff] [blame] | 756 | u32 trigger = irqd_get_trigger_type(d); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 757 | unsigned long flags; |
Kevin Hilman | 55b6019 | 2009-06-04 15:57:10 -0700 | [diff] [blame] | 758 | |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 759 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | 55b6019 | 2009-06-04 15:57:10 -0700 | [diff] [blame] | 760 | if (trigger) |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 761 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger); |
Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 762 | |
| 763 | /* For level-triggered GPIOs, the clearing must be done after |
| 764 | * the HW source is cleared, thus after the handler has run */ |
| 765 | if (bank->level_mask & irq_mask) { |
| 766 | _set_gpio_irqenable(bank, gpio, 0); |
| 767 | _clear_gpio_irqstatus(bank, gpio); |
| 768 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 769 | |
Kevin Hilman | 4de8c75 | 2008-01-16 21:56:14 -0800 | [diff] [blame] | 770 | _set_gpio_irqenable(bank, gpio, 1); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 771 | spin_unlock_irqrestore(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 772 | } |
| 773 | |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 774 | static struct irq_chip gpio_irq_chip = { |
| 775 | .name = "GPIO", |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 776 | .irq_shutdown = gpio_irq_shutdown, |
| 777 | .irq_ack = gpio_ack_irq, |
| 778 | .irq_mask = gpio_mask_irq, |
| 779 | .irq_unmask = gpio_unmask_irq, |
| 780 | .irq_set_type = gpio_irq_type, |
| 781 | .irq_set_wake = gpio_wake_enable, |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 782 | }; |
| 783 | |
| 784 | /*---------------------------------------------------------------------*/ |
| 785 | |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 786 | static int omap_mpuio_suspend_noirq(struct device *dev) |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 787 | { |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 788 | struct platform_device *pdev = to_platform_device(dev); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 789 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 790 | void __iomem *mask_reg = bank->base + |
| 791 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 792 | unsigned long flags; |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 793 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 794 | spin_lock_irqsave(&bank->lock, flags); |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 795 | __raw_writel(0xffff & ~bank->context.wake_en, mask_reg); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 796 | spin_unlock_irqrestore(&bank->lock, flags); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 797 | |
| 798 | return 0; |
| 799 | } |
| 800 | |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 801 | static int omap_mpuio_resume_noirq(struct device *dev) |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 802 | { |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 803 | struct platform_device *pdev = to_platform_device(dev); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 804 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 805 | void __iomem *mask_reg = bank->base + |
| 806 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 807 | unsigned long flags; |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 808 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 809 | spin_lock_irqsave(&bank->lock, flags); |
Tarun Kanti DebBarma | 499fa28 | 2012-04-27 19:43:34 +0530 | [diff] [blame] | 810 | __raw_writel(bank->context.wake_en, mask_reg); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 811 | spin_unlock_irqrestore(&bank->lock, flags); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 812 | |
| 813 | return 0; |
| 814 | } |
| 815 | |
Alexey Dobriyan | 4714521 | 2009-12-14 18:00:08 -0800 | [diff] [blame] | 816 | static const struct dev_pm_ops omap_mpuio_dev_pm_ops = { |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 817 | .suspend_noirq = omap_mpuio_suspend_noirq, |
| 818 | .resume_noirq = omap_mpuio_resume_noirq, |
| 819 | }; |
| 820 | |
Rafael J. Wysocki | 3c437ff | 2011-04-22 22:02:46 +0200 | [diff] [blame] | 821 | /* use platform_driver for this. */ |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 822 | static struct platform_driver omap_mpuio_driver = { |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 823 | .driver = { |
| 824 | .name = "mpuio", |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 825 | .pm = &omap_mpuio_dev_pm_ops, |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 826 | }, |
| 827 | }; |
| 828 | |
| 829 | static struct platform_device omap_mpuio_device = { |
| 830 | .name = "mpuio", |
| 831 | .id = -1, |
| 832 | .dev = { |
| 833 | .driver = &omap_mpuio_driver.driver, |
| 834 | } |
| 835 | /* could list the /proc/iomem resources */ |
| 836 | }; |
| 837 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 838 | static inline void mpuio_init(struct gpio_bank *bank) |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 839 | { |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 840 | platform_set_drvdata(&omap_mpuio_device, bank); |
David Brownell | fcf126d | 2007-04-02 12:46:47 -0700 | [diff] [blame] | 841 | |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 842 | if (platform_driver_register(&omap_mpuio_driver) == 0) |
| 843 | (void) platform_device_register(&omap_mpuio_device); |
| 844 | } |
| 845 | |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 846 | /*---------------------------------------------------------------------*/ |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 847 | |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 848 | static int gpio_input(struct gpio_chip *chip, unsigned offset) |
| 849 | { |
| 850 | struct gpio_bank *bank; |
| 851 | unsigned long flags; |
| 852 | |
| 853 | bank = container_of(chip, struct gpio_bank, chip); |
| 854 | spin_lock_irqsave(&bank->lock, flags); |
| 855 | _set_gpio_direction(bank, offset, 1); |
| 856 | spin_unlock_irqrestore(&bank->lock, flags); |
| 857 | return 0; |
| 858 | } |
| 859 | |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 860 | static int gpio_is_input(struct gpio_bank *bank, int mask) |
| 861 | { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 862 | void __iomem *reg = bank->base + bank->regs->direction; |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 863 | |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 864 | return __raw_readl(reg) & mask; |
| 865 | } |
| 866 | |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 867 | static int gpio_get(struct gpio_chip *chip, unsigned offset) |
| 868 | { |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 869 | struct gpio_bank *bank; |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 870 | u32 mask; |
| 871 | |
Charulatha V | a8be8da | 2011-04-22 16:38:16 +0530 | [diff] [blame] | 872 | bank = container_of(chip, struct gpio_bank, chip); |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 873 | mask = (1 << offset); |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 874 | |
| 875 | if (gpio_is_input(bank, mask)) |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 876 | return _get_gpio_datain(bank, offset); |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 877 | else |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 878 | return _get_gpio_dataout(bank, offset); |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 879 | } |
| 880 | |
| 881 | static int gpio_output(struct gpio_chip *chip, unsigned offset, int value) |
| 882 | { |
| 883 | struct gpio_bank *bank; |
| 884 | unsigned long flags; |
| 885 | |
| 886 | bank = container_of(chip, struct gpio_bank, chip); |
| 887 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 888 | bank->set_dataout(bank, offset, value); |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 889 | _set_gpio_direction(bank, offset, 0); |
| 890 | spin_unlock_irqrestore(&bank->lock, flags); |
| 891 | return 0; |
| 892 | } |
| 893 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 894 | static int gpio_debounce(struct gpio_chip *chip, unsigned offset, |
| 895 | unsigned debounce) |
| 896 | { |
| 897 | struct gpio_bank *bank; |
| 898 | unsigned long flags; |
| 899 | |
| 900 | bank = container_of(chip, struct gpio_bank, chip); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 901 | |
| 902 | if (!bank->dbck) { |
| 903 | bank->dbck = clk_get(bank->dev, "dbclk"); |
| 904 | if (IS_ERR(bank->dbck)) |
| 905 | dev_err(bank->dev, "Could not get gpio dbck\n"); |
| 906 | } |
| 907 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 908 | spin_lock_irqsave(&bank->lock, flags); |
| 909 | _set_gpio_debounce(bank, offset, debounce); |
| 910 | spin_unlock_irqrestore(&bank->lock, flags); |
| 911 | |
| 912 | return 0; |
| 913 | } |
| 914 | |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 915 | static void gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
| 916 | { |
| 917 | struct gpio_bank *bank; |
| 918 | unsigned long flags; |
| 919 | |
| 920 | bank = container_of(chip, struct gpio_bank, chip); |
| 921 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 922 | bank->set_dataout(bank, offset, value); |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 923 | spin_unlock_irqrestore(&bank->lock, flags); |
| 924 | } |
| 925 | |
David Brownell | a007b70 | 2008-12-10 17:35:25 -0800 | [diff] [blame] | 926 | static int gpio_2irq(struct gpio_chip *chip, unsigned offset) |
| 927 | { |
| 928 | struct gpio_bank *bank; |
| 929 | |
| 930 | bank = container_of(chip, struct gpio_bank, chip); |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 931 | return bank->irq_base + offset; |
David Brownell | a007b70 | 2008-12-10 17:35:25 -0800 | [diff] [blame] | 932 | } |
| 933 | |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 934 | /*---------------------------------------------------------------------*/ |
| 935 | |
Tony Lindgren | 9a74805 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 936 | static void __init omap_gpio_show_rev(struct gpio_bank *bank) |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 937 | { |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 938 | static bool called; |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 939 | u32 rev; |
| 940 | |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 941 | if (called || bank->regs->revision == USHRT_MAX) |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 942 | return; |
| 943 | |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 944 | rev = __raw_readw(bank->base + bank->regs->revision); |
| 945 | pr_info("OMAP GPIO hardware version %d.%d\n", |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 946 | (rev >> 4) & 0x0f, rev & 0x0f); |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 947 | |
| 948 | called = true; |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 949 | } |
| 950 | |
David Brownell | 8ba55c5 | 2008-02-26 11:10:50 -0800 | [diff] [blame] | 951 | /* This lock class tells lockdep that GPIO irqs are in a different |
| 952 | * category than their parents, so it won't report false recursion. |
| 953 | */ |
| 954 | static struct lock_class_key gpio_lock_class; |
| 955 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 956 | static void omap_gpio_mod_init(struct gpio_bank *bank) |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 957 | { |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 958 | void __iomem *base = bank->base; |
| 959 | u32 l = 0xffffffff; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 960 | |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 961 | if (bank->width == 16) |
| 962 | l = 0xffff; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 963 | |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 964 | if (bank->is_mpuio) { |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 965 | __raw_writel(l, bank->base + bank->regs->irqenable); |
| 966 | return; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 967 | } |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 968 | |
| 969 | _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv); |
Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 970 | _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv); |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 971 | if (bank->regs->debounce_en) |
Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 972 | __raw_writel(0, base + bank->regs->debounce_en); |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 973 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 974 | /* Save OE default value (0xffffffff) in the context */ |
| 975 | bank->context.oe = __raw_readl(bank->base + bank->regs->direction); |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 976 | /* Initialize interface clk ungated, module enabled */ |
| 977 | if (bank->regs->ctrl) |
Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 978 | __raw_writel(0, base + bank->regs->ctrl); |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 979 | } |
| 980 | |
Tony Lindgren | 8805f41 | 2012-03-05 15:32:38 -0800 | [diff] [blame] | 981 | static __devinit void |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 982 | omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start, |
| 983 | unsigned int num) |
| 984 | { |
| 985 | struct irq_chip_generic *gc; |
| 986 | struct irq_chip_type *ct; |
| 987 | |
| 988 | gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base, |
| 989 | handle_simple_irq); |
Todd Poynor | 8323374 | 2011-07-18 07:43:14 -0700 | [diff] [blame] | 990 | if (!gc) { |
| 991 | dev_err(bank->dev, "Memory alloc failed for gc\n"); |
| 992 | return; |
| 993 | } |
| 994 | |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 995 | ct = gc->chip_types; |
| 996 | |
| 997 | /* NOTE: No ack required, reading IRQ status clears it. */ |
| 998 | ct->chip.irq_mask = irq_gc_mask_set_bit; |
| 999 | ct->chip.irq_unmask = irq_gc_mask_clr_bit; |
| 1000 | ct->chip.irq_set_type = gpio_irq_type; |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 1001 | |
| 1002 | if (bank->regs->wkup_en) |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1003 | ct->chip.irq_set_wake = gpio_wake_enable, |
| 1004 | |
| 1005 | ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride; |
| 1006 | irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, |
| 1007 | IRQ_NOREQUEST | IRQ_NOPROBE, 0); |
| 1008 | } |
| 1009 | |
Russell King | d52b31d | 2011-05-27 13:56:12 -0700 | [diff] [blame] | 1010 | static void __devinit omap_gpio_chip_init(struct gpio_bank *bank) |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1011 | { |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1012 | int j; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1013 | static int gpio; |
| 1014 | |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1015 | /* |
| 1016 | * REVISIT eventually switch from OMAP-specific gpio structs |
| 1017 | * over to the generic ones |
| 1018 | */ |
| 1019 | bank->chip.request = omap_gpio_request; |
| 1020 | bank->chip.free = omap_gpio_free; |
| 1021 | bank->chip.direction_input = gpio_input; |
| 1022 | bank->chip.get = gpio_get; |
| 1023 | bank->chip.direction_output = gpio_output; |
| 1024 | bank->chip.set_debounce = gpio_debounce; |
| 1025 | bank->chip.set = gpio_set; |
| 1026 | bank->chip.to_irq = gpio_2irq; |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1027 | if (bank->is_mpuio) { |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1028 | bank->chip.label = "mpuio"; |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 1029 | if (bank->regs->wkup_en) |
| 1030 | bank->chip.dev = &omap_mpuio_device.dev; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1031 | bank->chip.base = OMAP_MPUIO(0); |
| 1032 | } else { |
| 1033 | bank->chip.label = "gpio"; |
| 1034 | bank->chip.base = gpio; |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1035 | gpio += bank->width; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1036 | } |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1037 | bank->chip.ngpio = bank->width; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1038 | |
| 1039 | gpiochip_add(&bank->chip); |
| 1040 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1041 | for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) { |
Thomas Gleixner | 1475b85 | 2011-03-22 17:11:09 +0100 | [diff] [blame] | 1042 | irq_set_lockdep_class(j, &gpio_lock_class); |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 1043 | irq_set_chip_data(j, bank); |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1044 | if (bank->is_mpuio) { |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1045 | omap_mpuio_alloc_gc(bank, j, bank->width); |
| 1046 | } else { |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 1047 | irq_set_chip(j, &gpio_irq_chip); |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1048 | irq_set_handler(j, handle_simple_irq); |
| 1049 | set_irq_flags(j, IRQF_VALID); |
| 1050 | } |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1051 | } |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 1052 | irq_set_chained_handler(bank->irq, gpio_irq_handler); |
| 1053 | irq_set_handler_data(bank->irq, bank); |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1054 | } |
| 1055 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1056 | static const struct of_device_id omap_gpio_match[]; |
| 1057 | |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1058 | static int __devinit omap_gpio_probe(struct platform_device *pdev) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1059 | { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1060 | struct device *dev = &pdev->dev; |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1061 | struct device_node *node = dev->of_node; |
| 1062 | const struct of_device_id *match; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1063 | struct omap_gpio_platform_data *pdata; |
| 1064 | struct resource *res; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1065 | struct gpio_bank *bank; |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1066 | int ret = 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1067 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1068 | match = of_match_device(of_match_ptr(omap_gpio_match), dev); |
| 1069 | |
| 1070 | pdata = match ? match->data : dev->platform_data; |
| 1071 | if (!pdata) |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1072 | return -EINVAL; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1073 | |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1074 | bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL); |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1075 | if (!bank) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1076 | dev_err(dev, "Memory alloc failed\n"); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1077 | return -ENOMEM; |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1078 | } |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1079 | |
| 1080 | res = platform_get_resource(pdev, IORESOURCE_IRQ, 0); |
| 1081 | if (unlikely(!res)) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1082 | dev_err(dev, "Invalid IRQ resource\n"); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1083 | return -ENODEV; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1084 | } |
| 1085 | |
| 1086 | bank->irq = res->start; |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1087 | bank->dev = dev; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1088 | bank->dbck_flag = pdata->dbck_flag; |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 1089 | bank->stride = pdata->bank_stride; |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1090 | bank->width = pdata->bank_width; |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1091 | bank->is_mpuio = pdata->is_mpuio; |
Charulatha V | 803a243 | 2011-05-05 17:04:12 +0530 | [diff] [blame] | 1092 | bank->non_wakeup_gpios = pdata->non_wakeup_gpios; |
Charulatha V | 0cde8d0 | 2011-05-05 20:15:16 +0530 | [diff] [blame] | 1093 | bank->loses_context = pdata->loses_context; |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1094 | bank->get_context_loss_count = pdata->get_context_loss_count; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 1095 | bank->regs = pdata->regs; |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1096 | #ifdef CONFIG_OF_GPIO |
| 1097 | bank->chip.of_node = of_node_get(node); |
| 1098 | #endif |
| 1099 | |
| 1100 | bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0); |
| 1101 | if (bank->irq_base < 0) { |
| 1102 | dev_err(dev, "Couldn't allocate IRQ numbers\n"); |
| 1103 | return -ENODEV; |
| 1104 | } |
| 1105 | |
| 1106 | bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base, |
| 1107 | 0, &irq_domain_simple_ops, NULL); |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 1108 | |
| 1109 | if (bank->regs->set_dataout && bank->regs->clr_dataout) |
| 1110 | bank->set_dataout = _set_gpio_dataout_reg; |
| 1111 | else |
| 1112 | bank->set_dataout = _set_gpio_dataout_mask; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1113 | |
| 1114 | spin_lock_init(&bank->lock); |
| 1115 | |
| 1116 | /* Static mapping, never released */ |
| 1117 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1118 | if (unlikely(!res)) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1119 | dev_err(dev, "Invalid mem resource\n"); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1120 | return -ENODEV; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1121 | } |
| 1122 | |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1123 | if (!devm_request_mem_region(dev, res->start, resource_size(res), |
| 1124 | pdev->name)) { |
| 1125 | dev_err(dev, "Region already claimed\n"); |
| 1126 | return -EBUSY; |
| 1127 | } |
| 1128 | |
| 1129 | bank->base = devm_ioremap(dev, res->start, resource_size(res)); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1130 | if (!bank->base) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1131 | dev_err(dev, "Could not ioremap\n"); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1132 | return -ENOMEM; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1133 | } |
| 1134 | |
Tarun Kanti DebBarma | 065cd79 | 2011-11-24 01:48:52 +0530 | [diff] [blame] | 1135 | platform_set_drvdata(pdev, bank); |
| 1136 | |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1137 | pm_runtime_enable(bank->dev); |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1138 | pm_runtime_irq_safe(bank->dev); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1139 | pm_runtime_get_sync(bank->dev); |
| 1140 | |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1141 | if (bank->is_mpuio) |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1142 | mpuio_init(bank); |
| 1143 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1144 | omap_gpio_mod_init(bank); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1145 | omap_gpio_chip_init(bank); |
Tony Lindgren | 9a74805 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1146 | omap_gpio_show_rev(bank); |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1147 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1148 | pm_runtime_put(bank->dev); |
| 1149 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1150 | list_add_tail(&bank->node, &omap_gpio_list); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1151 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1152 | return ret; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1153 | } |
| 1154 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1155 | #ifdef CONFIG_ARCH_OMAP2PLUS |
| 1156 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1157 | #if defined(CONFIG_PM_RUNTIME) |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1158 | static void omap_gpio_restore_context(struct gpio_bank *bank); |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1159 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1160 | static int omap_gpio_runtime_suspend(struct device *dev) |
| 1161 | { |
| 1162 | struct platform_device *pdev = to_platform_device(dev); |
| 1163 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
| 1164 | u32 l1 = 0, l2 = 0; |
| 1165 | unsigned long flags; |
Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1166 | u32 wake_low, wake_hi; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1167 | |
| 1168 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1169 | |
| 1170 | /* |
| 1171 | * Only edges can generate a wakeup event to the PRCM. |
| 1172 | * |
| 1173 | * Therefore, ensure any wake-up capable GPIOs have |
| 1174 | * edge-detection enabled before going idle to ensure a wakeup |
| 1175 | * to the PRCM is generated on a GPIO transition. (c.f. 34xx |
| 1176 | * NDA TRM 25.5.3.1) |
| 1177 | * |
| 1178 | * The normal values will be restored upon ->runtime_resume() |
| 1179 | * by writing back the values saved in bank->context. |
| 1180 | */ |
| 1181 | wake_low = bank->context.leveldetect0 & bank->context.wake_en; |
| 1182 | if (wake_low) |
| 1183 | __raw_writel(wake_low | bank->context.fallingdetect, |
| 1184 | bank->base + bank->regs->fallingdetect); |
| 1185 | wake_hi = bank->context.leveldetect1 & bank->context.wake_en; |
| 1186 | if (wake_hi) |
| 1187 | __raw_writel(wake_hi | bank->context.risingdetect, |
| 1188 | bank->base + bank->regs->risingdetect); |
| 1189 | |
Kevin Hilman | b3c64bc | 2012-05-17 16:42:16 -0700 | [diff] [blame] | 1190 | if (!bank->enabled_non_wakeup_gpios) |
| 1191 | goto update_gpio_context_count; |
| 1192 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1193 | if (bank->power_mode != OFF_MODE) { |
| 1194 | bank->power_mode = 0; |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 1195 | goto update_gpio_context_count; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1196 | } |
| 1197 | /* |
| 1198 | * If going to OFF, remove triggering for all |
| 1199 | * non-wakeup GPIOs. Otherwise spurious IRQs will be |
| 1200 | * generated. See OMAP2420 Errata item 1.101. |
| 1201 | */ |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1202 | bank->saved_datain = __raw_readl(bank->base + |
| 1203 | bank->regs->datain); |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1204 | l1 = bank->context.fallingdetect; |
| 1205 | l2 = bank->context.risingdetect; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1206 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1207 | l1 &= ~bank->enabled_non_wakeup_gpios; |
| 1208 | l2 &= ~bank->enabled_non_wakeup_gpios; |
| 1209 | |
| 1210 | __raw_writel(l1, bank->base + bank->regs->fallingdetect); |
| 1211 | __raw_writel(l2, bank->base + bank->regs->risingdetect); |
| 1212 | |
| 1213 | bank->workaround_enabled = true; |
| 1214 | |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 1215 | update_gpio_context_count: |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1216 | if (bank->get_context_loss_count) |
| 1217 | bank->context_loss_count = |
| 1218 | bank->get_context_loss_count(bank->dev); |
| 1219 | |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 1220 | _gpio_dbck_disable(bank); |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1221 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1222 | |
| 1223 | return 0; |
| 1224 | } |
| 1225 | |
| 1226 | static int omap_gpio_runtime_resume(struct device *dev) |
| 1227 | { |
| 1228 | struct platform_device *pdev = to_platform_device(dev); |
| 1229 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
| 1230 | int context_lost_cnt_after; |
| 1231 | u32 l = 0, gen, gen0, gen1; |
| 1232 | unsigned long flags; |
| 1233 | |
| 1234 | spin_lock_irqsave(&bank->lock, flags); |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 1235 | _gpio_dbck_enable(bank); |
Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1236 | |
| 1237 | /* |
| 1238 | * In ->runtime_suspend(), level-triggered, wakeup-enabled |
| 1239 | * GPIOs were set to edge trigger also in order to be able to |
| 1240 | * generate a PRCM wakeup. Here we restore the |
| 1241 | * pre-runtime_suspend() values for edge triggering. |
| 1242 | */ |
| 1243 | __raw_writel(bank->context.fallingdetect, |
| 1244 | bank->base + bank->regs->fallingdetect); |
| 1245 | __raw_writel(bank->context.risingdetect, |
| 1246 | bank->base + bank->regs->risingdetect); |
| 1247 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1248 | if (bank->get_context_loss_count) { |
| 1249 | context_lost_cnt_after = |
| 1250 | bank->get_context_loss_count(bank->dev); |
Kevin Hilman | 22770de | 2012-05-17 14:52:56 -0700 | [diff] [blame] | 1251 | if (context_lost_cnt_after != bank->context_loss_count) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1252 | omap_gpio_restore_context(bank); |
| 1253 | } else { |
| 1254 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1255 | return 0; |
| 1256 | } |
| 1257 | } |
| 1258 | |
Tarun Kanti DebBarma | 1b128703 | 2012-04-27 19:43:38 +0530 | [diff] [blame] | 1259 | if (!bank->workaround_enabled) { |
| 1260 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1261 | return 0; |
| 1262 | } |
| 1263 | |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1264 | __raw_writel(bank->context.fallingdetect, |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1265 | bank->base + bank->regs->fallingdetect); |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1266 | __raw_writel(bank->context.risingdetect, |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1267 | bank->base + bank->regs->risingdetect); |
| 1268 | l = __raw_readl(bank->base + bank->regs->datain); |
| 1269 | |
| 1270 | /* |
| 1271 | * Check if any of the non-wakeup interrupt GPIOs have changed |
| 1272 | * state. If so, generate an IRQ by software. This is |
| 1273 | * horribly racy, but it's the best we can do to work around |
| 1274 | * this silicon bug. |
| 1275 | */ |
| 1276 | l ^= bank->saved_datain; |
| 1277 | l &= bank->enabled_non_wakeup_gpios; |
| 1278 | |
| 1279 | /* |
| 1280 | * No need to generate IRQs for the rising edge for gpio IRQs |
| 1281 | * configured with falling edge only; and vice versa. |
| 1282 | */ |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1283 | gen0 = l & bank->context.fallingdetect; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1284 | gen0 &= bank->saved_datain; |
| 1285 | |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1286 | gen1 = l & bank->context.risingdetect; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1287 | gen1 &= ~(bank->saved_datain); |
| 1288 | |
| 1289 | /* FIXME: Consider GPIO IRQs with level detections properly! */ |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1290 | gen = l & (~(bank->context.fallingdetect) & |
| 1291 | ~(bank->context.risingdetect)); |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1292 | /* Consider all GPIO IRQs needed to be updated */ |
| 1293 | gen |= gen0 | gen1; |
| 1294 | |
| 1295 | if (gen) { |
| 1296 | u32 old0, old1; |
| 1297 | |
| 1298 | old0 = __raw_readl(bank->base + bank->regs->leveldetect0); |
| 1299 | old1 = __raw_readl(bank->base + bank->regs->leveldetect1); |
| 1300 | |
Tarun Kanti DebBarma | 4e962e8 | 2012-04-27 19:43:37 +0530 | [diff] [blame] | 1301 | if (!bank->regs->irqstatus_raw0) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1302 | __raw_writel(old0 | gen, bank->base + |
| 1303 | bank->regs->leveldetect0); |
| 1304 | __raw_writel(old1 | gen, bank->base + |
| 1305 | bank->regs->leveldetect1); |
| 1306 | } |
| 1307 | |
Tarun Kanti DebBarma | 4e962e8 | 2012-04-27 19:43:37 +0530 | [diff] [blame] | 1308 | if (bank->regs->irqstatus_raw0) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1309 | __raw_writel(old0 | l, bank->base + |
| 1310 | bank->regs->leveldetect0); |
| 1311 | __raw_writel(old1 | l, bank->base + |
| 1312 | bank->regs->leveldetect1); |
| 1313 | } |
| 1314 | __raw_writel(old0, bank->base + bank->regs->leveldetect0); |
| 1315 | __raw_writel(old1, bank->base + bank->regs->leveldetect1); |
| 1316 | } |
| 1317 | |
| 1318 | bank->workaround_enabled = false; |
| 1319 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1320 | |
| 1321 | return 0; |
| 1322 | } |
| 1323 | #endif /* CONFIG_PM_RUNTIME */ |
| 1324 | |
| 1325 | void omap2_gpio_prepare_for_idle(int pwr_mode) |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1326 | { |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1327 | struct gpio_bank *bank; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1328 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1329 | list_for_each_entry(bank, &omap_gpio_list, node) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1330 | if (!bank->mod_usage || !bank->loses_context) |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1331 | continue; |
| 1332 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1333 | bank->power_mode = pwr_mode; |
| 1334 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1335 | pm_runtime_put_sync_suspend(bank->dev); |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1336 | } |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1337 | } |
| 1338 | |
Kevin Hilman | 43ffcd9 | 2009-01-27 11:09:24 -0800 | [diff] [blame] | 1339 | void omap2_gpio_resume_after_idle(void) |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1340 | { |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1341 | struct gpio_bank *bank; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1342 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1343 | list_for_each_entry(bank, &omap_gpio_list, node) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1344 | if (!bank->mod_usage || !bank->loses_context) |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1345 | continue; |
| 1346 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1347 | pm_runtime_get_sync(bank->dev); |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1348 | } |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1349 | } |
| 1350 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1351 | #if defined(CONFIG_PM_RUNTIME) |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1352 | static void omap_gpio_restore_context(struct gpio_bank *bank) |
Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1353 | { |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1354 | __raw_writel(bank->context.wake_en, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1355 | bank->base + bank->regs->wkup_en); |
| 1356 | __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1357 | __raw_writel(bank->context.leveldetect0, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1358 | bank->base + bank->regs->leveldetect0); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1359 | __raw_writel(bank->context.leveldetect1, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1360 | bank->base + bank->regs->leveldetect1); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1361 | __raw_writel(bank->context.risingdetect, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1362 | bank->base + bank->regs->risingdetect); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1363 | __raw_writel(bank->context.fallingdetect, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1364 | bank->base + bank->regs->fallingdetect); |
Nishanth Menon | f86bcc3 | 2011-09-09 19:14:08 +0530 | [diff] [blame] | 1365 | if (bank->regs->set_dataout && bank->regs->clr_dataout) |
| 1366 | __raw_writel(bank->context.dataout, |
| 1367 | bank->base + bank->regs->set_dataout); |
| 1368 | else |
| 1369 | __raw_writel(bank->context.dataout, |
| 1370 | bank->base + bank->regs->dataout); |
Nishanth Menon | 6d13eaa | 2011-08-29 18:54:50 +0530 | [diff] [blame] | 1371 | __raw_writel(bank->context.oe, bank->base + bank->regs->direction); |
| 1372 | |
Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 1373 | if (bank->dbck_enable_mask) { |
| 1374 | __raw_writel(bank->context.debounce, bank->base + |
| 1375 | bank->regs->debounce); |
| 1376 | __raw_writel(bank->context.debounce_en, |
| 1377 | bank->base + bank->regs->debounce_en); |
| 1378 | } |
Nishanth Menon | ba805be | 2011-08-29 18:41:08 +0530 | [diff] [blame] | 1379 | |
| 1380 | __raw_writel(bank->context.irqenable1, |
| 1381 | bank->base + bank->regs->irqenable); |
| 1382 | __raw_writel(bank->context.irqenable2, |
| 1383 | bank->base + bank->regs->irqenable2); |
Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1384 | } |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1385 | #endif /* CONFIG_PM_RUNTIME */ |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1386 | #else |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1387 | #define omap_gpio_runtime_suspend NULL |
| 1388 | #define omap_gpio_runtime_resume NULL |
Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1389 | #endif |
| 1390 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1391 | static const struct dev_pm_ops gpio_pm_ops = { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1392 | SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume, |
| 1393 | NULL) |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1394 | }; |
| 1395 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1396 | #if defined(CONFIG_OF) |
| 1397 | static struct omap_gpio_reg_offs omap2_gpio_regs = { |
| 1398 | .revision = OMAP24XX_GPIO_REVISION, |
| 1399 | .direction = OMAP24XX_GPIO_OE, |
| 1400 | .datain = OMAP24XX_GPIO_DATAIN, |
| 1401 | .dataout = OMAP24XX_GPIO_DATAOUT, |
| 1402 | .set_dataout = OMAP24XX_GPIO_SETDATAOUT, |
| 1403 | .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT, |
| 1404 | .irqstatus = OMAP24XX_GPIO_IRQSTATUS1, |
| 1405 | .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2, |
| 1406 | .irqenable = OMAP24XX_GPIO_IRQENABLE1, |
| 1407 | .irqenable2 = OMAP24XX_GPIO_IRQENABLE2, |
| 1408 | .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1, |
| 1409 | .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1, |
| 1410 | .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL, |
| 1411 | .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN, |
| 1412 | .ctrl = OMAP24XX_GPIO_CTRL, |
| 1413 | .wkup_en = OMAP24XX_GPIO_WAKE_EN, |
| 1414 | .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0, |
| 1415 | .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1, |
| 1416 | .risingdetect = OMAP24XX_GPIO_RISINGDETECT, |
| 1417 | .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT, |
| 1418 | }; |
| 1419 | |
| 1420 | static struct omap_gpio_reg_offs omap4_gpio_regs = { |
| 1421 | .revision = OMAP4_GPIO_REVISION, |
| 1422 | .direction = OMAP4_GPIO_OE, |
| 1423 | .datain = OMAP4_GPIO_DATAIN, |
| 1424 | .dataout = OMAP4_GPIO_DATAOUT, |
| 1425 | .set_dataout = OMAP4_GPIO_SETDATAOUT, |
| 1426 | .clr_dataout = OMAP4_GPIO_CLEARDATAOUT, |
| 1427 | .irqstatus = OMAP4_GPIO_IRQSTATUS0, |
| 1428 | .irqstatus2 = OMAP4_GPIO_IRQSTATUS1, |
| 1429 | .irqenable = OMAP4_GPIO_IRQSTATUSSET0, |
| 1430 | .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1, |
| 1431 | .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0, |
| 1432 | .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0, |
| 1433 | .debounce = OMAP4_GPIO_DEBOUNCINGTIME, |
| 1434 | .debounce_en = OMAP4_GPIO_DEBOUNCENABLE, |
| 1435 | .ctrl = OMAP4_GPIO_CTRL, |
| 1436 | .wkup_en = OMAP4_GPIO_IRQWAKEN0, |
| 1437 | .leveldetect0 = OMAP4_GPIO_LEVELDETECT0, |
| 1438 | .leveldetect1 = OMAP4_GPIO_LEVELDETECT1, |
| 1439 | .risingdetect = OMAP4_GPIO_RISINGDETECT, |
| 1440 | .fallingdetect = OMAP4_GPIO_FALLINGDETECT, |
| 1441 | }; |
| 1442 | |
| 1443 | static struct omap_gpio_platform_data omap2_pdata = { |
| 1444 | .regs = &omap2_gpio_regs, |
| 1445 | .bank_width = 32, |
| 1446 | .dbck_flag = false, |
| 1447 | }; |
| 1448 | |
| 1449 | static struct omap_gpio_platform_data omap3_pdata = { |
| 1450 | .regs = &omap2_gpio_regs, |
| 1451 | .bank_width = 32, |
| 1452 | .dbck_flag = true, |
| 1453 | }; |
| 1454 | |
| 1455 | static struct omap_gpio_platform_data omap4_pdata = { |
| 1456 | .regs = &omap4_gpio_regs, |
| 1457 | .bank_width = 32, |
| 1458 | .dbck_flag = true, |
| 1459 | }; |
| 1460 | |
| 1461 | static const struct of_device_id omap_gpio_match[] = { |
| 1462 | { |
| 1463 | .compatible = "ti,omap4-gpio", |
| 1464 | .data = &omap4_pdata, |
| 1465 | }, |
| 1466 | { |
| 1467 | .compatible = "ti,omap3-gpio", |
| 1468 | .data = &omap3_pdata, |
| 1469 | }, |
| 1470 | { |
| 1471 | .compatible = "ti,omap2-gpio", |
| 1472 | .data = &omap2_pdata, |
| 1473 | }, |
| 1474 | { }, |
| 1475 | }; |
| 1476 | MODULE_DEVICE_TABLE(of, omap_gpio_match); |
| 1477 | #endif |
| 1478 | |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1479 | static struct platform_driver omap_gpio_driver = { |
| 1480 | .probe = omap_gpio_probe, |
| 1481 | .driver = { |
| 1482 | .name = "omap_gpio", |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1483 | .pm = &gpio_pm_ops, |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1484 | .of_match_table = of_match_ptr(omap_gpio_match), |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1485 | }, |
| 1486 | }; |
| 1487 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1488 | /* |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1489 | * gpio driver register needs to be done before |
| 1490 | * machine_init functions access gpio APIs. |
| 1491 | * Hence omap_gpio_drv_reg() is a postcore_initcall. |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1492 | */ |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1493 | static int __init omap_gpio_drv_reg(void) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1494 | { |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1495 | return platform_driver_register(&omap_gpio_driver); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1496 | } |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1497 | postcore_initcall(omap_gpio_drv_reg); |