Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1 | /* |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 2 | * Support functions for OMAP GPIO |
| 3 | * |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 4 | * Copyright (C) 2003-2005 Nokia Corporation |
Jan Engelhardt | 96de0e2 | 2007-10-19 23:21:04 +0200 | [diff] [blame] | 5 | * Written by Juha Yrjölä <juha.yrjola@nokia.com> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 6 | * |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 7 | * Copyright (C) 2009 Texas Instruments |
| 8 | * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 9 | * |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
| 14 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 15 | #include <linux/init.h> |
| 16 | #include <linux/module.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
Rafael J. Wysocki | 3c437ff | 2011-04-22 22:02:46 +0200 | [diff] [blame] | 18 | #include <linux/syscore_ops.h> |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 19 | #include <linux/err.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 20 | #include <linux/clk.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 21 | #include <linux/io.h> |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 22 | #include <linux/device.h> |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 23 | #include <linux/pm_runtime.h> |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 24 | #include <linux/pm.h> |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 25 | #include <linux/of.h> |
| 26 | #include <linux/of_device.h> |
| 27 | #include <linux/irqdomain.h> |
Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 28 | #include <linux/irqchip/chained_irq.h> |
Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 29 | #include <linux/gpio.h> |
| 30 | #include <linux/platform_data/gpio-omap.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 31 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 32 | #define OFF_MODE 1 |
| 33 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 34 | static LIST_HEAD(omap_gpio_list); |
| 35 | |
Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 36 | struct gpio_regs { |
| 37 | u32 irqenable1; |
| 38 | u32 irqenable2; |
| 39 | u32 wake_en; |
| 40 | u32 ctrl; |
| 41 | u32 oe; |
| 42 | u32 leveldetect0; |
| 43 | u32 leveldetect1; |
| 44 | u32 risingdetect; |
| 45 | u32 fallingdetect; |
| 46 | u32 dataout; |
Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 47 | u32 debounce; |
| 48 | u32 debounce_en; |
Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 49 | }; |
| 50 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 51 | struct gpio_bank { |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 52 | struct list_head node; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 53 | void __iomem *base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 54 | u16 irq; |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 55 | struct irq_domain *domain; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 56 | u32 non_wakeup_gpios; |
| 57 | u32 enabled_non_wakeup_gpios; |
Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 58 | struct gpio_regs context; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 59 | u32 saved_datain; |
Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 60 | u32 level_mask; |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 61 | u32 toggle_mask; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 62 | spinlock_t lock; |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 63 | struct gpio_chip chip; |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 64 | struct clk *dbck; |
Charulatha V | 058af1e | 2009-11-22 10:11:25 -0800 | [diff] [blame] | 65 | u32 mod_usage; |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 66 | u32 irq_usage; |
Kevin Hilman | 8865b9b | 2009-01-27 11:15:34 -0800 | [diff] [blame] | 67 | u32 dbck_enable_mask; |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 68 | bool dbck_enabled; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 69 | struct device *dev; |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 70 | bool is_mpuio; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 71 | bool dbck_flag; |
Charulatha V | 0cde8d0 | 2011-05-05 20:15:16 +0530 | [diff] [blame] | 72 | bool loses_context; |
Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 73 | bool context_valid; |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 74 | int stride; |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 75 | u32 width; |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 76 | int context_loss_count; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 77 | int power_mode; |
| 78 | bool workaround_enabled; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 79 | |
| 80 | void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 81 | int (*get_context_loss_count)(struct device *dev); |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 82 | |
| 83 | struct omap_gpio_reg_offs *regs; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 84 | }; |
| 85 | |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 86 | #define GPIO_INDEX(bank, gpio) (gpio % bank->width) |
| 87 | #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio)) |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 88 | #define GPIO_MOD_CTRL_BIT BIT(0) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 89 | |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 90 | #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage) |
| 91 | #define LINE_USED(line, offset) (line & (1 << offset)) |
| 92 | |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 93 | static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq) |
| 94 | { |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 95 | return bank->chip.base + gpio_irq; |
| 96 | } |
| 97 | |
| 98 | static int omap_gpio_to_irq(struct gpio_chip *chip, unsigned offset) |
| 99 | { |
| 100 | struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); |
| 101 | |
| 102 | return irq_find_mapping(bank->domain, offset); |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 103 | } |
| 104 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 105 | static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input) |
| 106 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 107 | void __iomem *reg = bank->base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 108 | u32 l; |
| 109 | |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 110 | reg += bank->regs->direction; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 111 | l = __raw_readl(reg); |
| 112 | if (is_input) |
| 113 | l |= 1 << gpio; |
| 114 | else |
| 115 | l &= ~(1 << gpio); |
| 116 | __raw_writel(l, reg); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 117 | bank->context.oe = l; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 118 | } |
| 119 | |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 120 | |
| 121 | /* set data out value using dedicate set/clear register */ |
| 122 | static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 123 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 124 | void __iomem *reg = bank->base; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 125 | u32 l = GPIO_BIT(bank, gpio); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 126 | |
Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 127 | if (enable) { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 128 | reg += bank->regs->set_dataout; |
Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 129 | bank->context.dataout |= l; |
| 130 | } else { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 131 | reg += bank->regs->clr_dataout; |
Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 132 | bank->context.dataout &= ~l; |
| 133 | } |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 134 | |
| 135 | __raw_writel(l, reg); |
| 136 | } |
| 137 | |
| 138 | /* set data out value using mask register */ |
| 139 | static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable) |
| 140 | { |
| 141 | void __iomem *reg = bank->base + bank->regs->dataout; |
| 142 | u32 gpio_bit = GPIO_BIT(bank, gpio); |
| 143 | u32 l; |
| 144 | |
| 145 | l = __raw_readl(reg); |
| 146 | if (enable) |
| 147 | l |= gpio_bit; |
| 148 | else |
| 149 | l &= ~gpio_bit; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 150 | __raw_writel(l, reg); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 151 | bank->context.dataout = l; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 152 | } |
| 153 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 154 | static int _get_gpio_datain(struct gpio_bank *bank, int offset) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 155 | { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 156 | void __iomem *reg = bank->base + bank->regs->datain; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 157 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 158 | return (__raw_readl(reg) & (1 << offset)) != 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 159 | } |
| 160 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 161 | static int _get_gpio_dataout(struct gpio_bank *bank, int offset) |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 162 | { |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 163 | void __iomem *reg = bank->base + bank->regs->dataout; |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 164 | |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 165 | return (__raw_readl(reg) & (1 << offset)) != 0; |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 166 | } |
| 167 | |
Kevin Hilman | ece9528 | 2011-07-12 08:18:15 -0700 | [diff] [blame] | 168 | static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set) |
| 169 | { |
| 170 | int l = __raw_readl(base + reg); |
| 171 | |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 172 | if (set) |
Kevin Hilman | ece9528 | 2011-07-12 08:18:15 -0700 | [diff] [blame] | 173 | l |= mask; |
| 174 | else |
| 175 | l &= ~mask; |
| 176 | |
| 177 | __raw_writel(l, base + reg); |
| 178 | } |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 179 | |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 180 | static inline void _gpio_dbck_enable(struct gpio_bank *bank) |
| 181 | { |
| 182 | if (bank->dbck_enable_mask && !bank->dbck_enabled) { |
| 183 | clk_enable(bank->dbck); |
| 184 | bank->dbck_enabled = true; |
Grazvydas Ignotas | 9e303f2 | 2012-06-16 22:01:25 +0300 | [diff] [blame] | 185 | |
| 186 | __raw_writel(bank->dbck_enable_mask, |
| 187 | bank->base + bank->regs->debounce_en); |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 188 | } |
| 189 | } |
| 190 | |
| 191 | static inline void _gpio_dbck_disable(struct gpio_bank *bank) |
| 192 | { |
| 193 | if (bank->dbck_enable_mask && bank->dbck_enabled) { |
Grazvydas Ignotas | 9e303f2 | 2012-06-16 22:01:25 +0300 | [diff] [blame] | 194 | /* |
| 195 | * Disable debounce before cutting it's clock. If debounce is |
| 196 | * enabled but the clock is not, GPIO module seems to be unable |
| 197 | * to detect events and generate interrupts at least on OMAP3. |
| 198 | */ |
| 199 | __raw_writel(0, bank->base + bank->regs->debounce_en); |
| 200 | |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 201 | clk_disable(bank->dbck); |
| 202 | bank->dbck_enabled = false; |
| 203 | } |
| 204 | } |
| 205 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 206 | /** |
| 207 | * _set_gpio_debounce - low level gpio debounce time |
| 208 | * @bank: the gpio bank we're acting upon |
| 209 | * @gpio: the gpio number on this @gpio |
| 210 | * @debounce: debounce time to use |
| 211 | * |
| 212 | * OMAP's debounce time is in 31us steps so we need |
| 213 | * to convert and round up to the closest unit. |
| 214 | */ |
| 215 | static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio, |
| 216 | unsigned debounce) |
| 217 | { |
Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 218 | void __iomem *reg; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 219 | u32 val; |
| 220 | u32 l; |
| 221 | |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 222 | if (!bank->dbck_flag) |
| 223 | return; |
| 224 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 225 | if (debounce < 32) |
| 226 | debounce = 0x01; |
| 227 | else if (debounce > 7936) |
| 228 | debounce = 0xff; |
| 229 | else |
| 230 | debounce = (debounce / 0x1f) - 1; |
| 231 | |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 232 | l = GPIO_BIT(bank, gpio); |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 233 | |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 234 | clk_enable(bank->dbck); |
Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 235 | reg = bank->base + bank->regs->debounce; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 236 | __raw_writel(debounce, reg); |
| 237 | |
Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 238 | reg = bank->base + bank->regs->debounce_en; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 239 | val = __raw_readl(reg); |
| 240 | |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 241 | if (debounce) |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 242 | val |= l; |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 243 | else |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 244 | val &= ~l; |
Kevin Hilman | f7ec0b0 | 2010-06-09 13:53:07 +0300 | [diff] [blame] | 245 | bank->dbck_enable_mask = val; |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 246 | |
| 247 | __raw_writel(val, reg); |
Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 248 | clk_disable(bank->dbck); |
| 249 | /* |
| 250 | * Enable debounce clock per module. |
| 251 | * This call is mandatory because in omap_gpio_request() when |
| 252 | * *_runtime_get_sync() is called, _gpio_dbck_enable() within |
| 253 | * runtime callbck fails to turn on dbck because dbck_enable_mask |
| 254 | * used within _gpio_dbck_enable() is still not initialized at |
| 255 | * that point. Therefore we have to enable dbck here. |
| 256 | */ |
| 257 | _gpio_dbck_enable(bank); |
Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 258 | if (bank->dbck_enable_mask) { |
| 259 | bank->context.debounce = debounce; |
| 260 | bank->context.debounce_en = val; |
| 261 | } |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 262 | } |
| 263 | |
Jon Hunter | c9c55d9 | 2012-10-26 14:26:04 -0500 | [diff] [blame] | 264 | /** |
| 265 | * _clear_gpio_debounce - clear debounce settings for a gpio |
| 266 | * @bank: the gpio bank we're acting upon |
| 267 | * @gpio: the gpio number on this @gpio |
| 268 | * |
| 269 | * If a gpio is using debounce, then clear the debounce enable bit and if |
| 270 | * this is the only gpio in this bank using debounce, then clear the debounce |
| 271 | * time too. The debounce clock will also be disabled when calling this function |
| 272 | * if this is the only gpio in the bank using debounce. |
| 273 | */ |
| 274 | static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio) |
| 275 | { |
| 276 | u32 gpio_bit = GPIO_BIT(bank, gpio); |
| 277 | |
| 278 | if (!bank->dbck_flag) |
| 279 | return; |
| 280 | |
| 281 | if (!(bank->dbck_enable_mask & gpio_bit)) |
| 282 | return; |
| 283 | |
| 284 | bank->dbck_enable_mask &= ~gpio_bit; |
| 285 | bank->context.debounce_en &= ~gpio_bit; |
| 286 | __raw_writel(bank->context.debounce_en, |
| 287 | bank->base + bank->regs->debounce_en); |
| 288 | |
| 289 | if (!bank->dbck_enable_mask) { |
| 290 | bank->context.debounce = 0; |
| 291 | __raw_writel(bank->context.debounce, bank->base + |
| 292 | bank->regs->debounce); |
| 293 | clk_disable(bank->dbck); |
| 294 | bank->dbck_enabled = false; |
| 295 | } |
| 296 | } |
| 297 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 298 | static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio, |
Tarun Kanti DebBarma | 00ece7e | 2011-11-25 15:41:06 +0530 | [diff] [blame] | 299 | unsigned trigger) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 300 | { |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 301 | void __iomem *base = bank->base; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 302 | u32 gpio_bit = 1 << gpio; |
| 303 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 304 | _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit, |
| 305 | trigger & IRQ_TYPE_LEVEL_LOW); |
| 306 | _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit, |
| 307 | trigger & IRQ_TYPE_LEVEL_HIGH); |
| 308 | _gpio_rmw(base, bank->regs->risingdetect, gpio_bit, |
| 309 | trigger & IRQ_TYPE_EDGE_RISING); |
| 310 | _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit, |
| 311 | trigger & IRQ_TYPE_EDGE_FALLING); |
| 312 | |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 313 | bank->context.leveldetect0 = |
| 314 | __raw_readl(bank->base + bank->regs->leveldetect0); |
| 315 | bank->context.leveldetect1 = |
| 316 | __raw_readl(bank->base + bank->regs->leveldetect1); |
| 317 | bank->context.risingdetect = |
| 318 | __raw_readl(bank->base + bank->regs->risingdetect); |
| 319 | bank->context.fallingdetect = |
| 320 | __raw_readl(bank->base + bank->regs->fallingdetect); |
| 321 | |
| 322 | if (likely(!(bank->non_wakeup_gpios & gpio_bit))) { |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 323 | _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 324 | bank->context.wake_en = |
| 325 | __raw_readl(bank->base + bank->regs->wkup_en); |
| 326 | } |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 327 | |
Ambresh K | 55b220c | 2011-06-15 13:40:45 -0700 | [diff] [blame] | 328 | /* This part needs to be executed always for OMAP{34xx, 44xx} */ |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 329 | if (!bank->regs->irqctrl) { |
| 330 | /* On omap24xx proceed only when valid GPIO bit is set */ |
| 331 | if (bank->non_wakeup_gpios) { |
| 332 | if (!(bank->non_wakeup_gpios & gpio_bit)) |
| 333 | goto exit; |
| 334 | } |
| 335 | |
Chunqiu Wang | 699117a6 | 2009-06-24 17:13:39 +0000 | [diff] [blame] | 336 | /* |
| 337 | * Log the edge gpio and manually trigger the IRQ |
| 338 | * after resume if the input level changes |
| 339 | * to avoid irq lost during PER RET/OFF mode |
| 340 | * Applies for omap2 non-wakeup gpio and all omap3 gpios |
| 341 | */ |
| 342 | if (trigger & IRQ_TYPE_EDGE_BOTH) |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 343 | bank->enabled_non_wakeup_gpios |= gpio_bit; |
| 344 | else |
| 345 | bank->enabled_non_wakeup_gpios &= ~gpio_bit; |
| 346 | } |
Kevin Hilman | 5eb3bb9 | 2007-05-05 11:40:29 -0700 | [diff] [blame] | 347 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 348 | exit: |
Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 349 | bank->level_mask = |
| 350 | __raw_readl(bank->base + bank->regs->leveldetect0) | |
| 351 | __raw_readl(bank->base + bank->regs->leveldetect1); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 352 | } |
| 353 | |
Uwe Kleine-König | 9198bcd | 2010-01-29 14:20:05 -0800 | [diff] [blame] | 354 | #ifdef CONFIG_ARCH_OMAP1 |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 355 | /* |
| 356 | * This only applies to chips that can't do both rising and falling edge |
| 357 | * detection at once. For all other chips, this function is a noop. |
| 358 | */ |
| 359 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) |
| 360 | { |
| 361 | void __iomem *reg = bank->base; |
| 362 | u32 l = 0; |
| 363 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 364 | if (!bank->regs->irqctrl) |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 365 | return; |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 366 | |
| 367 | reg += bank->regs->irqctrl; |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 368 | |
| 369 | l = __raw_readl(reg); |
| 370 | if ((l >> gpio) & 1) |
| 371 | l &= ~(1 << gpio); |
| 372 | else |
| 373 | l |= 1 << gpio; |
| 374 | |
| 375 | __raw_writel(l, reg); |
| 376 | } |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 377 | #else |
| 378 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {} |
Uwe Kleine-König | 9198bcd | 2010-01-29 14:20:05 -0800 | [diff] [blame] | 379 | #endif |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 380 | |
Tarun Kanti DebBarma | 00ece7e | 2011-11-25 15:41:06 +0530 | [diff] [blame] | 381 | static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, |
| 382 | unsigned trigger) |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 383 | { |
| 384 | void __iomem *reg = bank->base; |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 385 | void __iomem *base = bank->base; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 386 | u32 l = 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 387 | |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 388 | if (bank->regs->leveldetect0 && bank->regs->wkup_en) { |
| 389 | set_gpio_trigger(bank, gpio, trigger); |
| 390 | } else if (bank->regs->irqctrl) { |
| 391 | reg += bank->regs->irqctrl; |
| 392 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 393 | l = __raw_readl(reg); |
Janusz Krzysztofik | 2950157 | 2010-04-05 11:38:06 +0000 | [diff] [blame] | 394 | if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 395 | bank->toggle_mask |= 1 << gpio; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 396 | if (trigger & IRQ_TYPE_EDGE_RISING) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 397 | l |= 1 << gpio; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 398 | else if (trigger & IRQ_TYPE_EDGE_FALLING) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 399 | l &= ~(1 << gpio); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 400 | else |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 401 | return -EINVAL; |
| 402 | |
| 403 | __raw_writel(l, reg); |
| 404 | } else if (bank->regs->edgectrl1) { |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 405 | if (gpio & 0x08) |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 406 | reg += bank->regs->edgectrl2; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 407 | else |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 408 | reg += bank->regs->edgectrl1; |
| 409 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 410 | gpio &= 0x07; |
| 411 | l = __raw_readl(reg); |
| 412 | l &= ~(3 << (gpio << 1)); |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 413 | if (trigger & IRQ_TYPE_EDGE_RISING) |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 414 | l |= 2 << (gpio << 1); |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 415 | if (trigger & IRQ_TYPE_EDGE_FALLING) |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 416 | l |= 1 << (gpio << 1); |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 417 | |
| 418 | /* Enable wake-up during idle for dynamic tick */ |
| 419 | _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger); |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 420 | bank->context.wake_en = |
| 421 | __raw_readl(bank->base + bank->regs->wkup_en); |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 422 | __raw_writel(l, reg); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 423 | } |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 424 | return 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 425 | } |
| 426 | |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 427 | static void _enable_gpio_module(struct gpio_bank *bank, unsigned offset) |
| 428 | { |
| 429 | if (bank->regs->pinctrl) { |
| 430 | void __iomem *reg = bank->base + bank->regs->pinctrl; |
| 431 | |
| 432 | /* Claim the pin for MPU */ |
| 433 | __raw_writel(__raw_readl(reg) | (1 << offset), reg); |
| 434 | } |
| 435 | |
| 436 | if (bank->regs->ctrl && !BANK_USED(bank)) { |
| 437 | void __iomem *reg = bank->base + bank->regs->ctrl; |
| 438 | u32 ctrl; |
| 439 | |
| 440 | ctrl = __raw_readl(reg); |
| 441 | /* Module is enabled, clocks are not gated */ |
| 442 | ctrl &= ~GPIO_MOD_CTRL_BIT; |
| 443 | __raw_writel(ctrl, reg); |
| 444 | bank->context.ctrl = ctrl; |
| 445 | } |
| 446 | } |
| 447 | |
| 448 | static void _disable_gpio_module(struct gpio_bank *bank, unsigned offset) |
| 449 | { |
| 450 | void __iomem *base = bank->base; |
| 451 | |
| 452 | if (bank->regs->wkup_en && |
| 453 | !LINE_USED(bank->mod_usage, offset) && |
| 454 | !LINE_USED(bank->irq_usage, offset)) { |
| 455 | /* Disable wake-up during idle for dynamic tick */ |
| 456 | _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0); |
| 457 | bank->context.wake_en = |
| 458 | __raw_readl(bank->base + bank->regs->wkup_en); |
| 459 | } |
| 460 | |
| 461 | if (bank->regs->ctrl && !BANK_USED(bank)) { |
| 462 | void __iomem *reg = bank->base + bank->regs->ctrl; |
| 463 | u32 ctrl; |
| 464 | |
| 465 | ctrl = __raw_readl(reg); |
| 466 | /* Module is disabled, clocks are gated */ |
| 467 | ctrl |= GPIO_MOD_CTRL_BIT; |
| 468 | __raw_writel(ctrl, reg); |
| 469 | bank->context.ctrl = ctrl; |
| 470 | } |
| 471 | } |
| 472 | |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 473 | static int gpio_is_input(struct gpio_bank *bank, int mask) |
| 474 | { |
| 475 | void __iomem *reg = bank->base + bank->regs->direction; |
| 476 | |
| 477 | return __raw_readl(reg) & mask; |
| 478 | } |
| 479 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 480 | static int gpio_irq_type(struct irq_data *d, unsigned type) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 481 | { |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 482 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 483 | unsigned gpio = 0; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 484 | int retval; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 485 | unsigned long flags; |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 486 | unsigned offset; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 487 | |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 488 | if (!BANK_USED(bank)) |
| 489 | pm_runtime_get_sync(bank->dev); |
Jon Hunter | 8d4c277 | 2013-03-01 11:22:48 -0600 | [diff] [blame] | 490 | |
Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 491 | #ifdef CONFIG_ARCH_OMAP1 |
| 492 | if (d->irq > IH_MPUIO_BASE) |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 493 | gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE); |
Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 494 | #endif |
| 495 | |
| 496 | if (!gpio) |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 497 | gpio = irq_to_gpio(bank, d->hwirq); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 498 | |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 499 | if (type & ~IRQ_TYPE_SENSE_MASK) |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 500 | return -EINVAL; |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 501 | |
Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 502 | if (!bank->regs->leveldetect0 && |
| 503 | (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH))) |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 504 | return -EINVAL; |
| 505 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 506 | spin_lock_irqsave(&bank->lock, flags); |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 507 | offset = GPIO_INDEX(bank, gpio); |
| 508 | retval = _set_gpio_triggering(bank, offset, type); |
| 509 | if (!LINE_USED(bank->mod_usage, offset)) { |
| 510 | _enable_gpio_module(bank, offset); |
| 511 | _set_gpio_direction(bank, offset, 1); |
| 512 | } else if (!gpio_is_input(bank, 1 << offset)) { |
| 513 | spin_unlock_irqrestore(&bank->lock, flags); |
| 514 | return -EINVAL; |
| 515 | } |
| 516 | |
Javier Martinez Canillas | 2f56e0a | 2013-10-16 02:47:30 +0200 | [diff] [blame] | 517 | retval = gpio_lock_as_irq(&bank->chip, offset); |
| 518 | if (retval) { |
| 519 | dev_err(bank->dev, "unable to lock offset %d for IRQ\n", |
| 520 | offset); |
| 521 | spin_unlock_irqrestore(&bank->lock, flags); |
| 522 | return retval; |
| 523 | } |
| 524 | |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 525 | bank->irq_usage |= 1 << GPIO_INDEX(bank, gpio); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 526 | spin_unlock_irqrestore(&bank->lock, flags); |
Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 527 | |
| 528 | if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 529 | __irq_set_handler_locked(d->irq, handle_level_irq); |
Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 530 | else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 531 | __irq_set_handler_locked(d->irq, handle_edge_irq); |
Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 532 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 533 | return retval; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 534 | } |
| 535 | |
| 536 | static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
| 537 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 538 | void __iomem *reg = bank->base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 539 | |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 540 | reg += bank->regs->irqstatus; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 541 | __raw_writel(gpio_mask, reg); |
Hiroshi DOYU | bee7930 | 2006-09-25 12:41:46 +0300 | [diff] [blame] | 542 | |
| 543 | /* Workaround for clearing DSP GPIO interrupts to allow retention */ |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 544 | if (bank->regs->irqstatus2) { |
| 545 | reg = bank->base + bank->regs->irqstatus2; |
Roger Quadros | bedfd15 | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 546 | __raw_writel(gpio_mask, reg); |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 547 | } |
Roger Quadros | bedfd15 | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 548 | |
| 549 | /* Flush posted write for the irq status to avoid spurious interrupts */ |
| 550 | __raw_readl(reg); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio) |
| 554 | { |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 555 | _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 556 | } |
| 557 | |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 558 | static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank) |
| 559 | { |
| 560 | void __iomem *reg = bank->base; |
Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 561 | u32 l; |
Kevin Hilman | c390aad0 | 2011-04-21 09:33:36 -0700 | [diff] [blame] | 562 | u32 mask = (1 << bank->width) - 1; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 563 | |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 564 | reg += bank->regs->irqenable; |
Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 565 | l = __raw_readl(reg); |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 566 | if (bank->regs->irqenable_inv) |
Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 567 | l = ~l; |
| 568 | l &= mask; |
| 569 | return l; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 570 | } |
| 571 | |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 572 | static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 573 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 574 | void __iomem *reg = bank->base; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 575 | u32 l; |
| 576 | |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 577 | if (bank->regs->set_irqenable) { |
| 578 | reg += bank->regs->set_irqenable; |
| 579 | l = gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 580 | bank->context.irqenable1 |= gpio_mask; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 581 | } else { |
| 582 | reg += bank->regs->irqenable; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 583 | l = __raw_readl(reg); |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 584 | if (bank->regs->irqenable_inv) |
| 585 | l &= ~gpio_mask; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 586 | else |
| 587 | l |= gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 588 | bank->context.irqenable1 = l; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 589 | } |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 590 | |
| 591 | __raw_writel(l, reg); |
| 592 | } |
| 593 | |
| 594 | static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
| 595 | { |
| 596 | void __iomem *reg = bank->base; |
| 597 | u32 l; |
| 598 | |
| 599 | if (bank->regs->clr_irqenable) { |
| 600 | reg += bank->regs->clr_irqenable; |
| 601 | l = gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 602 | bank->context.irqenable1 &= ~gpio_mask; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 603 | } else { |
| 604 | reg += bank->regs->irqenable; |
| 605 | l = __raw_readl(reg); |
| 606 | if (bank->regs->irqenable_inv) |
| 607 | l |= gpio_mask; |
| 608 | else |
| 609 | l &= ~gpio_mask; |
Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 610 | bank->context.irqenable1 = l; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 611 | } |
| 612 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 613 | __raw_writel(l, reg); |
| 614 | } |
| 615 | |
| 616 | static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable) |
| 617 | { |
Tarun Kanti DebBarma | 8276536c | 2011-11-25 15:27:37 +0530 | [diff] [blame] | 618 | if (enable) |
| 619 | _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
| 620 | else |
| 621 | _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 622 | } |
| 623 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 624 | /* |
| 625 | * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register. |
| 626 | * 1510 does not seem to have a wake-up register. If JTAG is connected |
| 627 | * to the target, system will wake up always on GPIO events. While |
| 628 | * system is running all registered GPIO interrupts need to have wake-up |
| 629 | * enabled. When system is suspended, only selected GPIO interrupts need |
| 630 | * to have wake-up enabled. |
| 631 | */ |
| 632 | static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable) |
| 633 | { |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 634 | u32 gpio_bit = GPIO_BIT(bank, gpio); |
| 635 | unsigned long flags; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 636 | |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 637 | if (bank->non_wakeup_gpios & gpio_bit) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 638 | dev_err(bank->dev, |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 639 | "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 640 | return -EINVAL; |
| 641 | } |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 642 | |
| 643 | spin_lock_irqsave(&bank->lock, flags); |
| 644 | if (enable) |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 645 | bank->context.wake_en |= gpio_bit; |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 646 | else |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 647 | bank->context.wake_en &= ~gpio_bit; |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 648 | |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 649 | __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en); |
Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 650 | spin_unlock_irqrestore(&bank->lock, flags); |
| 651 | |
| 652 | return 0; |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 653 | } |
| 654 | |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 655 | static void _reset_gpio(struct gpio_bank *bank, int gpio) |
| 656 | { |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 657 | _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 658 | _set_gpio_irqenable(bank, gpio, 0); |
| 659 | _clear_gpio_irqstatus(bank, gpio); |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 660 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); |
Jon Hunter | c9c55d9 | 2012-10-26 14:26:04 -0500 | [diff] [blame] | 661 | _clear_gpio_debounce(bank, gpio); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 662 | } |
| 663 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 664 | /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */ |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 665 | static int gpio_wake_enable(struct irq_data *d, unsigned int enable) |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 666 | { |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 667 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 668 | unsigned int gpio = irq_to_gpio(bank, d->hwirq); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 669 | |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 670 | return _set_gpio_wakeup(bank, gpio, enable); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 671 | } |
| 672 | |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 673 | static int omap_gpio_request(struct gpio_chip *chip, unsigned offset) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 674 | { |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 675 | struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 676 | unsigned long flags; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 677 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 678 | /* |
| 679 | * If this is the first gpio_request for the bank, |
| 680 | * enable the bank module. |
| 681 | */ |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 682 | if (!BANK_USED(bank)) |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 683 | pm_runtime_get_sync(bank->dev); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 684 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 685 | spin_lock_irqsave(&bank->lock, flags); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 686 | /* Set trigger to none. You need to enable the desired trigger with |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 687 | * request_irq() or set_irq_type(). Only do this if the IRQ line has |
| 688 | * not already been requested. |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 689 | */ |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 690 | if (!LINE_USED(bank->irq_usage, offset)) { |
| 691 | _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE); |
| 692 | _enable_gpio_module(bank, offset); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 693 | } |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 694 | bank->mod_usage |= 1 << offset; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 695 | spin_unlock_irqrestore(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 696 | |
| 697 | return 0; |
| 698 | } |
| 699 | |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 700 | static void omap_gpio_free(struct gpio_chip *chip, unsigned offset) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 701 | { |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 702 | struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 703 | unsigned long flags; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 704 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 705 | spin_lock_irqsave(&bank->lock, flags); |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 706 | bank->mod_usage &= ~(1 << offset); |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 707 | _disable_gpio_module(bank, offset); |
Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 708 | _reset_gpio(bank, bank->chip.base + offset); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 709 | spin_unlock_irqrestore(&bank->lock, flags); |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 710 | |
| 711 | /* |
| 712 | * If this is the last gpio to be freed in the bank, |
| 713 | * disable the bank module. |
| 714 | */ |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 715 | if (!BANK_USED(bank)) |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 716 | pm_runtime_put(bank->dev); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 717 | } |
| 718 | |
| 719 | /* |
| 720 | * We need to unmask the GPIO bank interrupt as soon as possible to |
| 721 | * avoid missing GPIO interrupts for other lines in the bank. |
| 722 | * Then we need to mask-read-clear-unmask the triggered GPIO lines |
| 723 | * in the bank to avoid missing nested interrupts for a GPIO line. |
| 724 | * If we wait to unmask individual GPIO lines in the bank after the |
| 725 | * line's interrupt handler has been run, we may miss some nested |
| 726 | * interrupts. |
| 727 | */ |
Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 728 | static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 729 | { |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 730 | void __iomem *isr_reg = NULL; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 731 | u32 isr; |
Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 732 | unsigned int bit; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 733 | struct gpio_bank *bank; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 734 | int unmasked = 0; |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 735 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 736 | |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 737 | chained_irq_enter(chip, desc); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 738 | |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 739 | bank = irq_get_handler_data(irq); |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 740 | isr_reg = bank->base + bank->regs->irqstatus; |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 741 | pm_runtime_get_sync(bank->dev); |
Evgeny Kuznetsov | b1cc4c5 | 2010-12-07 16:25:40 -0800 | [diff] [blame] | 742 | |
| 743 | if (WARN_ON(!isr_reg)) |
| 744 | goto exit; |
| 745 | |
Laurent Navet | e83507b | 2013-03-20 13:15:57 +0100 | [diff] [blame] | 746 | while (1) { |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 747 | u32 isr_saved, level_mask = 0; |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 748 | u32 enabled; |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 749 | |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 750 | enabled = _get_gpio_irqbank_mask(bank); |
| 751 | isr_saved = isr = __raw_readl(isr_reg) & enabled; |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 752 | |
Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 753 | if (bank->level_mask) |
Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 754 | level_mask = bank->level_mask & enabled; |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 755 | |
| 756 | /* clear edge sensitive interrupts before handler(s) are |
| 757 | called so that we don't miss any interrupt occurred while |
| 758 | executing them */ |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 759 | _disable_gpio_irqbank(bank, isr_saved & ~level_mask); |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 760 | _clear_gpio_irqbank(bank, isr_saved & ~level_mask); |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 761 | _enable_gpio_irqbank(bank, isr_saved & ~level_mask); |
Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 762 | |
| 763 | /* if there is only edge sensitive GPIO pin interrupts |
| 764 | configured, we could unmask GPIO bank interrupt immediately */ |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 765 | if (!level_mask && !unmasked) { |
| 766 | unmasked = 1; |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 767 | chained_irq_exit(chip, desc); |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 768 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 769 | |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 770 | if (!isr) |
| 771 | break; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 772 | |
Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 773 | while (isr) { |
| 774 | bit = __ffs(isr); |
| 775 | isr &= ~(1 << bit); |
Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 776 | |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 777 | /* |
| 778 | * Some chips can't respond to both rising and falling |
| 779 | * at the same time. If this irq was requested with |
| 780 | * both flags, we need to flip the ICR data for the IRQ |
| 781 | * to respond to the IRQ for the opposite direction. |
| 782 | * This will be indicated in the bank toggle_mask. |
| 783 | */ |
Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 784 | if (bank->toggle_mask & (1 << bit)) |
| 785 | _toggle_gpio_edge_triggering(bank, bit); |
Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 786 | |
Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 787 | generic_handle_irq(irq_find_mapping(bank->domain, bit)); |
Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 788 | } |
Tony Lindgren | 1a8bfa1 | 2005-11-10 14:26:50 +0000 | [diff] [blame] | 789 | } |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 790 | /* if bank has any level sensitive GPIO pin interrupt |
| 791 | configured, we must unmask the bank interrupt only after |
| 792 | handler(s) are executed in order to avoid spurious bank |
| 793 | interrupt */ |
Evgeny Kuznetsov | b1cc4c5 | 2010-12-07 16:25:40 -0800 | [diff] [blame] | 794 | exit: |
Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 795 | if (!unmasked) |
Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 796 | chained_irq_exit(chip, desc); |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 797 | pm_runtime_put(bank->dev); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 798 | } |
| 799 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 800 | static void gpio_irq_shutdown(struct irq_data *d) |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 801 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 802 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 803 | unsigned int gpio = irq_to_gpio(bank, d->hwirq); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 804 | unsigned long flags; |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 805 | unsigned offset = GPIO_INDEX(bank, gpio); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 806 | |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 807 | spin_lock_irqsave(&bank->lock, flags); |
Javier Martinez Canillas | 2f56e0a | 2013-10-16 02:47:30 +0200 | [diff] [blame] | 808 | gpio_unlock_as_irq(&bank->chip, offset); |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 809 | bank->irq_usage &= ~(1 << offset); |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 810 | _disable_gpio_module(bank, offset); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 811 | _reset_gpio(bank, gpio); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 812 | spin_unlock_irqrestore(&bank->lock, flags); |
Javier Martinez Canillas | fac7fa1 | 2013-09-25 02:36:54 +0200 | [diff] [blame] | 813 | |
| 814 | /* |
| 815 | * If this is the last IRQ to be freed in the bank, |
| 816 | * disable the bank module. |
| 817 | */ |
| 818 | if (!BANK_USED(bank)) |
| 819 | pm_runtime_put(bank->dev); |
Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 820 | } |
| 821 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 822 | static void gpio_ack_irq(struct irq_data *d) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 823 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 824 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 825 | unsigned int gpio = irq_to_gpio(bank, d->hwirq); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 826 | |
| 827 | _clear_gpio_irqstatus(bank, gpio); |
| 828 | } |
| 829 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 830 | static void gpio_mask_irq(struct irq_data *d) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 831 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 832 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 833 | unsigned int gpio = irq_to_gpio(bank, d->hwirq); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 834 | unsigned long flags; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 835 | |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 836 | spin_lock_irqsave(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 837 | _set_gpio_irqenable(bank, gpio, 0); |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 838 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 839 | spin_unlock_irqrestore(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 840 | } |
| 841 | |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 842 | static void gpio_unmask_irq(struct irq_data *d) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 843 | { |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 844 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 845 | unsigned int gpio = irq_to_gpio(bank, d->hwirq); |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 846 | unsigned int irq_mask = GPIO_BIT(bank, gpio); |
Thomas Gleixner | 8c04a17 | 2011-03-24 12:40:15 +0100 | [diff] [blame] | 847 | u32 trigger = irqd_get_trigger_type(d); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 848 | unsigned long flags; |
Kevin Hilman | 55b6019 | 2009-06-04 15:57:10 -0700 | [diff] [blame] | 849 | |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 850 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | 55b6019 | 2009-06-04 15:57:10 -0700 | [diff] [blame] | 851 | if (trigger) |
Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 852 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger); |
Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 853 | |
| 854 | /* For level-triggered GPIOs, the clearing must be done after |
| 855 | * the HW source is cleared, thus after the handler has run */ |
| 856 | if (bank->level_mask & irq_mask) { |
| 857 | _set_gpio_irqenable(bank, gpio, 0); |
| 858 | _clear_gpio_irqstatus(bank, gpio); |
| 859 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 860 | |
Kevin Hilman | 4de8c75 | 2008-01-16 21:56:14 -0800 | [diff] [blame] | 861 | _set_gpio_irqenable(bank, gpio, 1); |
Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 862 | spin_unlock_irqrestore(&bank->lock, flags); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 863 | } |
| 864 | |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 865 | static struct irq_chip gpio_irq_chip = { |
| 866 | .name = "GPIO", |
Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 867 | .irq_shutdown = gpio_irq_shutdown, |
| 868 | .irq_ack = gpio_ack_irq, |
| 869 | .irq_mask = gpio_mask_irq, |
| 870 | .irq_unmask = gpio_unmask_irq, |
| 871 | .irq_set_type = gpio_irq_type, |
| 872 | .irq_set_wake = gpio_wake_enable, |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 873 | }; |
| 874 | |
| 875 | /*---------------------------------------------------------------------*/ |
| 876 | |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 877 | static int omap_mpuio_suspend_noirq(struct device *dev) |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 878 | { |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 879 | struct platform_device *pdev = to_platform_device(dev); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 880 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 881 | void __iomem *mask_reg = bank->base + |
| 882 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 883 | unsigned long flags; |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 884 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 885 | spin_lock_irqsave(&bank->lock, flags); |
Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 886 | __raw_writel(0xffff & ~bank->context.wake_en, mask_reg); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 887 | spin_unlock_irqrestore(&bank->lock, flags); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 888 | |
| 889 | return 0; |
| 890 | } |
| 891 | |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 892 | static int omap_mpuio_resume_noirq(struct device *dev) |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 893 | { |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 894 | struct platform_device *pdev = to_platform_device(dev); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 895 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 896 | void __iomem *mask_reg = bank->base + |
| 897 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 898 | unsigned long flags; |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 899 | |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 900 | spin_lock_irqsave(&bank->lock, flags); |
Tarun Kanti DebBarma | 499fa28 | 2012-04-27 19:43:34 +0530 | [diff] [blame] | 901 | __raw_writel(bank->context.wake_en, mask_reg); |
David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 902 | spin_unlock_irqrestore(&bank->lock, flags); |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 903 | |
| 904 | return 0; |
| 905 | } |
| 906 | |
Alexey Dobriyan | 4714521 | 2009-12-14 18:00:08 -0800 | [diff] [blame] | 907 | static const struct dev_pm_ops omap_mpuio_dev_pm_ops = { |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 908 | .suspend_noirq = omap_mpuio_suspend_noirq, |
| 909 | .resume_noirq = omap_mpuio_resume_noirq, |
| 910 | }; |
| 911 | |
Rafael J. Wysocki | 3c437ff | 2011-04-22 22:02:46 +0200 | [diff] [blame] | 912 | /* use platform_driver for this. */ |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 913 | static struct platform_driver omap_mpuio_driver = { |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 914 | .driver = { |
| 915 | .name = "mpuio", |
Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 916 | .pm = &omap_mpuio_dev_pm_ops, |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 917 | }, |
| 918 | }; |
| 919 | |
| 920 | static struct platform_device omap_mpuio_device = { |
| 921 | .name = "mpuio", |
| 922 | .id = -1, |
| 923 | .dev = { |
| 924 | .driver = &omap_mpuio_driver.driver, |
| 925 | } |
| 926 | /* could list the /proc/iomem resources */ |
| 927 | }; |
| 928 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 929 | static inline void mpuio_init(struct gpio_bank *bank) |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 930 | { |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 931 | platform_set_drvdata(&omap_mpuio_device, bank); |
David Brownell | fcf126d | 2007-04-02 12:46:47 -0700 | [diff] [blame] | 932 | |
David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 933 | if (platform_driver_register(&omap_mpuio_driver) == 0) |
| 934 | (void) platform_device_register(&omap_mpuio_device); |
| 935 | } |
| 936 | |
David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 937 | /*---------------------------------------------------------------------*/ |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 938 | |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 939 | static int gpio_input(struct gpio_chip *chip, unsigned offset) |
| 940 | { |
| 941 | struct gpio_bank *bank; |
| 942 | unsigned long flags; |
| 943 | |
| 944 | bank = container_of(chip, struct gpio_bank, chip); |
| 945 | spin_lock_irqsave(&bank->lock, flags); |
| 946 | _set_gpio_direction(bank, offset, 1); |
| 947 | spin_unlock_irqrestore(&bank->lock, flags); |
| 948 | return 0; |
| 949 | } |
| 950 | |
| 951 | static int gpio_get(struct gpio_chip *chip, unsigned offset) |
| 952 | { |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 953 | struct gpio_bank *bank; |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 954 | u32 mask; |
| 955 | |
Charulatha V | a8be8da | 2011-04-22 16:38:16 +0530 | [diff] [blame] | 956 | bank = container_of(chip, struct gpio_bank, chip); |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 957 | mask = (1 << offset); |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 958 | |
| 959 | if (gpio_is_input(bank, mask)) |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 960 | return _get_gpio_datain(bank, offset); |
Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 961 | else |
Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 962 | return _get_gpio_dataout(bank, offset); |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 963 | } |
| 964 | |
| 965 | static int gpio_output(struct gpio_chip *chip, unsigned offset, int value) |
| 966 | { |
| 967 | struct gpio_bank *bank; |
| 968 | unsigned long flags; |
| 969 | |
| 970 | bank = container_of(chip, struct gpio_bank, chip); |
| 971 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 972 | bank->set_dataout(bank, offset, value); |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 973 | _set_gpio_direction(bank, offset, 0); |
| 974 | spin_unlock_irqrestore(&bank->lock, flags); |
Javier Martinez Canillas | 2f56e0a | 2013-10-16 02:47:30 +0200 | [diff] [blame] | 975 | return 0; |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 976 | } |
| 977 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 978 | static int gpio_debounce(struct gpio_chip *chip, unsigned offset, |
| 979 | unsigned debounce) |
| 980 | { |
| 981 | struct gpio_bank *bank; |
| 982 | unsigned long flags; |
| 983 | |
| 984 | bank = container_of(chip, struct gpio_bank, chip); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 985 | |
Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 986 | spin_lock_irqsave(&bank->lock, flags); |
| 987 | _set_gpio_debounce(bank, offset, debounce); |
| 988 | spin_unlock_irqrestore(&bank->lock, flags); |
| 989 | |
| 990 | return 0; |
| 991 | } |
| 992 | |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 993 | static void gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
| 994 | { |
| 995 | struct gpio_bank *bank; |
| 996 | unsigned long flags; |
| 997 | |
| 998 | bank = container_of(chip, struct gpio_bank, chip); |
| 999 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 1000 | bank->set_dataout(bank, offset, value); |
David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 1001 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1002 | } |
| 1003 | |
| 1004 | /*---------------------------------------------------------------------*/ |
| 1005 | |
Tony Lindgren | 9a74805 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1006 | static void __init omap_gpio_show_rev(struct gpio_bank *bank) |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1007 | { |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 1008 | static bool called; |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1009 | u32 rev; |
| 1010 | |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 1011 | if (called || bank->regs->revision == USHRT_MAX) |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1012 | return; |
| 1013 | |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 1014 | rev = __raw_readw(bank->base + bank->regs->revision); |
| 1015 | pr_info("OMAP GPIO hardware version %d.%d\n", |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1016 | (rev >> 4) & 0x0f, rev & 0x0f); |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 1017 | |
| 1018 | called = true; |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1019 | } |
| 1020 | |
David Brownell | 8ba55c5 | 2008-02-26 11:10:50 -0800 | [diff] [blame] | 1021 | /* This lock class tells lockdep that GPIO irqs are in a different |
| 1022 | * category than their parents, so it won't report false recursion. |
| 1023 | */ |
| 1024 | static struct lock_class_key gpio_lock_class; |
| 1025 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1026 | static void omap_gpio_mod_init(struct gpio_bank *bank) |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1027 | { |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1028 | void __iomem *base = bank->base; |
| 1029 | u32 l = 0xffffffff; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1030 | |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1031 | if (bank->width == 16) |
| 1032 | l = 0xffff; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1033 | |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1034 | if (bank->is_mpuio) { |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1035 | __raw_writel(l, bank->base + bank->regs->irqenable); |
| 1036 | return; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1037 | } |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1038 | |
| 1039 | _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv); |
Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 1040 | _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv); |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1041 | if (bank->regs->debounce_en) |
Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 1042 | __raw_writel(0, base + bank->regs->debounce_en); |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1043 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1044 | /* Save OE default value (0xffffffff) in the context */ |
| 1045 | bank->context.oe = __raw_readl(bank->base + bank->regs->direction); |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1046 | /* Initialize interface clk ungated, module enabled */ |
| 1047 | if (bank->regs->ctrl) |
Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 1048 | __raw_writel(0, base + bank->regs->ctrl); |
Tarun Kanti DebBarma | 3467201 | 2012-07-11 14:43:14 +0530 | [diff] [blame] | 1049 | |
| 1050 | bank->dbck = clk_get(bank->dev, "dbclk"); |
| 1051 | if (IS_ERR(bank->dbck)) |
| 1052 | dev_err(bank->dev, "Could not get gpio dbck\n"); |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1053 | } |
| 1054 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 1055 | static void |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1056 | omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start, |
| 1057 | unsigned int num) |
| 1058 | { |
| 1059 | struct irq_chip_generic *gc; |
| 1060 | struct irq_chip_type *ct; |
| 1061 | |
| 1062 | gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base, |
| 1063 | handle_simple_irq); |
Todd Poynor | 8323374 | 2011-07-18 07:43:14 -0700 | [diff] [blame] | 1064 | if (!gc) { |
| 1065 | dev_err(bank->dev, "Memory alloc failed for gc\n"); |
| 1066 | return; |
| 1067 | } |
| 1068 | |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1069 | ct = gc->chip_types; |
| 1070 | |
| 1071 | /* NOTE: No ack required, reading IRQ status clears it. */ |
| 1072 | ct->chip.irq_mask = irq_gc_mask_set_bit; |
| 1073 | ct->chip.irq_unmask = irq_gc_mask_clr_bit; |
| 1074 | ct->chip.irq_set_type = gpio_irq_type; |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 1075 | |
| 1076 | if (bank->regs->wkup_en) |
Julia Lawall | 388f430 | 2013-08-13 09:16:56 +0200 | [diff] [blame] | 1077 | ct->chip.irq_set_wake = gpio_wake_enable; |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1078 | |
| 1079 | ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride; |
| 1080 | irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, |
| 1081 | IRQ_NOREQUEST | IRQ_NOPROBE, 0); |
| 1082 | } |
| 1083 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 1084 | static void omap_gpio_chip_init(struct gpio_bank *bank) |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1085 | { |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1086 | int j; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1087 | static int gpio; |
| 1088 | |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1089 | /* |
| 1090 | * REVISIT eventually switch from OMAP-specific gpio structs |
| 1091 | * over to the generic ones |
| 1092 | */ |
| 1093 | bank->chip.request = omap_gpio_request; |
| 1094 | bank->chip.free = omap_gpio_free; |
| 1095 | bank->chip.direction_input = gpio_input; |
| 1096 | bank->chip.get = gpio_get; |
| 1097 | bank->chip.direction_output = gpio_output; |
| 1098 | bank->chip.set_debounce = gpio_debounce; |
| 1099 | bank->chip.set = gpio_set; |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1100 | bank->chip.to_irq = omap_gpio_to_irq; |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1101 | if (bank->is_mpuio) { |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1102 | bank->chip.label = "mpuio"; |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 1103 | if (bank->regs->wkup_en) |
| 1104 | bank->chip.dev = &omap_mpuio_device.dev; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1105 | bank->chip.base = OMAP_MPUIO(0); |
| 1106 | } else { |
| 1107 | bank->chip.label = "gpio"; |
| 1108 | bank->chip.base = gpio; |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1109 | gpio += bank->width; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1110 | } |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1111 | bank->chip.ngpio = bank->width; |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1112 | |
| 1113 | gpiochip_add(&bank->chip); |
| 1114 | |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1115 | for (j = 0; j < bank->width; j++) { |
| 1116 | int irq = irq_create_mapping(bank->domain, j); |
| 1117 | irq_set_lockdep_class(irq, &gpio_lock_class); |
| 1118 | irq_set_chip_data(irq, bank); |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1119 | if (bank->is_mpuio) { |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1120 | omap_mpuio_alloc_gc(bank, irq, bank->width); |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1121 | } else { |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1122 | irq_set_chip_and_handler(irq, &gpio_irq_chip, |
| 1123 | handle_simple_irq); |
| 1124 | set_irq_flags(irq, IRQF_VALID); |
Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1125 | } |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1126 | } |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 1127 | irq_set_chained_handler(bank->irq, gpio_irq_handler); |
| 1128 | irq_set_handler_data(bank->irq, bank); |
Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1129 | } |
| 1130 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1131 | static const struct of_device_id omap_gpio_match[]; |
| 1132 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 1133 | static int omap_gpio_probe(struct platform_device *pdev) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1134 | { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1135 | struct device *dev = &pdev->dev; |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1136 | struct device_node *node = dev->of_node; |
| 1137 | const struct of_device_id *match; |
Uwe Kleine-König | f6817a2 | 2012-05-21 21:57:39 +0200 | [diff] [blame] | 1138 | const struct omap_gpio_platform_data *pdata; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1139 | struct resource *res; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1140 | struct gpio_bank *bank; |
Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1141 | #ifdef CONFIG_ARCH_OMAP1 |
| 1142 | int irq_base; |
| 1143 | #endif |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1144 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1145 | match = of_match_device(of_match_ptr(omap_gpio_match), dev); |
| 1146 | |
Jingoo Han | e56aee1 | 2013-07-30 17:08:05 +0900 | [diff] [blame] | 1147 | pdata = match ? match->data : dev_get_platdata(dev); |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1148 | if (!pdata) |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1149 | return -EINVAL; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1150 | |
Tobias Klauser | 086d585 | 2012-10-05 11:37:38 +0200 | [diff] [blame] | 1151 | bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL); |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1152 | if (!bank) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1153 | dev_err(dev, "Memory alloc failed\n"); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1154 | return -ENOMEM; |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1155 | } |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1156 | |
| 1157 | res = platform_get_resource(pdev, IORESOURCE_IRQ, 0); |
| 1158 | if (unlikely(!res)) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1159 | dev_err(dev, "Invalid IRQ resource\n"); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1160 | return -ENODEV; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1161 | } |
| 1162 | |
| 1163 | bank->irq = res->start; |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1164 | bank->dev = dev; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1165 | bank->dbck_flag = pdata->dbck_flag; |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 1166 | bank->stride = pdata->bank_stride; |
Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1167 | bank->width = pdata->bank_width; |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1168 | bank->is_mpuio = pdata->is_mpuio; |
Charulatha V | 803a243 | 2011-05-05 17:04:12 +0530 | [diff] [blame] | 1169 | bank->non_wakeup_gpios = pdata->non_wakeup_gpios; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 1170 | bank->regs = pdata->regs; |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1171 | #ifdef CONFIG_OF_GPIO |
| 1172 | bank->chip.of_node = of_node_get(node); |
| 1173 | #endif |
Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1174 | if (node) { |
| 1175 | if (!of_property_read_bool(node, "ti,gpio-always-on")) |
| 1176 | bank->loses_context = true; |
| 1177 | } else { |
| 1178 | bank->loses_context = pdata->loses_context; |
Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1179 | |
| 1180 | if (bank->loses_context) |
| 1181 | bank->get_context_loss_count = |
| 1182 | pdata->get_context_loss_count; |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1183 | } |
| 1184 | |
Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1185 | #ifdef CONFIG_ARCH_OMAP1 |
| 1186 | /* |
| 1187 | * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop |
| 1188 | * irq_alloc_descs() and irq_domain_add_legacy() and just use a |
| 1189 | * linear IRQ domain mapping for all OMAP platforms. |
| 1190 | */ |
| 1191 | irq_base = irq_alloc_descs(-1, 0, bank->width, 0); |
| 1192 | if (irq_base < 0) { |
| 1193 | dev_err(dev, "Couldn't allocate IRQ numbers\n"); |
| 1194 | return -ENODEV; |
| 1195 | } |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1196 | |
Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1197 | bank->domain = irq_domain_add_legacy(node, bank->width, irq_base, |
| 1198 | 0, &irq_domain_simple_ops, NULL); |
| 1199 | #else |
Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1200 | bank->domain = irq_domain_add_linear(node, bank->width, |
| 1201 | &irq_domain_simple_ops, NULL); |
Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1202 | #endif |
| 1203 | if (!bank->domain) { |
| 1204 | dev_err(dev, "Couldn't register an IRQ domain\n"); |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1205 | return -ENODEV; |
Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1206 | } |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 1207 | |
| 1208 | if (bank->regs->set_dataout && bank->regs->clr_dataout) |
| 1209 | bank->set_dataout = _set_gpio_dataout_reg; |
| 1210 | else |
| 1211 | bank->set_dataout = _set_gpio_dataout_mask; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1212 | |
| 1213 | spin_lock_init(&bank->lock); |
| 1214 | |
| 1215 | /* Static mapping, never released */ |
| 1216 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1217 | if (unlikely(!res)) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1218 | dev_err(dev, "Invalid mem resource\n"); |
Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1219 | irq_domain_remove(bank->domain); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1220 | return -ENODEV; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1221 | } |
| 1222 | |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1223 | if (!devm_request_mem_region(dev, res->start, resource_size(res), |
| 1224 | pdev->name)) { |
| 1225 | dev_err(dev, "Region already claimed\n"); |
Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1226 | irq_domain_remove(bank->domain); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1227 | return -EBUSY; |
| 1228 | } |
| 1229 | |
| 1230 | bank->base = devm_ioremap(dev, res->start, resource_size(res)); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1231 | if (!bank->base) { |
Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1232 | dev_err(dev, "Could not ioremap\n"); |
Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1233 | irq_domain_remove(bank->domain); |
Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1234 | return -ENOMEM; |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1235 | } |
| 1236 | |
Tarun Kanti DebBarma | 065cd79 | 2011-11-24 01:48:52 +0530 | [diff] [blame] | 1237 | platform_set_drvdata(pdev, bank); |
| 1238 | |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1239 | pm_runtime_enable(bank->dev); |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1240 | pm_runtime_irq_safe(bank->dev); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1241 | pm_runtime_get_sync(bank->dev); |
| 1242 | |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1243 | if (bank->is_mpuio) |
Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1244 | mpuio_init(bank); |
| 1245 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1246 | omap_gpio_mod_init(bank); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1247 | omap_gpio_chip_init(bank); |
Tony Lindgren | 9a74805 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1248 | omap_gpio_show_rev(bank); |
Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1249 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1250 | pm_runtime_put(bank->dev); |
| 1251 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1252 | list_add_tail(&bank->node, &omap_gpio_list); |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1253 | |
Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1254 | return 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1255 | } |
| 1256 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1257 | #ifdef CONFIG_ARCH_OMAP2PLUS |
| 1258 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1259 | #if defined(CONFIG_PM_RUNTIME) |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1260 | static void omap_gpio_restore_context(struct gpio_bank *bank); |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1261 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1262 | static int omap_gpio_runtime_suspend(struct device *dev) |
| 1263 | { |
| 1264 | struct platform_device *pdev = to_platform_device(dev); |
| 1265 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
| 1266 | u32 l1 = 0, l2 = 0; |
| 1267 | unsigned long flags; |
Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1268 | u32 wake_low, wake_hi; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1269 | |
| 1270 | spin_lock_irqsave(&bank->lock, flags); |
Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1271 | |
| 1272 | /* |
| 1273 | * Only edges can generate a wakeup event to the PRCM. |
| 1274 | * |
| 1275 | * Therefore, ensure any wake-up capable GPIOs have |
| 1276 | * edge-detection enabled before going idle to ensure a wakeup |
| 1277 | * to the PRCM is generated on a GPIO transition. (c.f. 34xx |
| 1278 | * NDA TRM 25.5.3.1) |
| 1279 | * |
| 1280 | * The normal values will be restored upon ->runtime_resume() |
| 1281 | * by writing back the values saved in bank->context. |
| 1282 | */ |
| 1283 | wake_low = bank->context.leveldetect0 & bank->context.wake_en; |
| 1284 | if (wake_low) |
| 1285 | __raw_writel(wake_low | bank->context.fallingdetect, |
| 1286 | bank->base + bank->regs->fallingdetect); |
| 1287 | wake_hi = bank->context.leveldetect1 & bank->context.wake_en; |
| 1288 | if (wake_hi) |
| 1289 | __raw_writel(wake_hi | bank->context.risingdetect, |
| 1290 | bank->base + bank->regs->risingdetect); |
| 1291 | |
Kevin Hilman | b3c64bc | 2012-05-17 16:42:16 -0700 | [diff] [blame] | 1292 | if (!bank->enabled_non_wakeup_gpios) |
| 1293 | goto update_gpio_context_count; |
| 1294 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1295 | if (bank->power_mode != OFF_MODE) { |
| 1296 | bank->power_mode = 0; |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 1297 | goto update_gpio_context_count; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1298 | } |
| 1299 | /* |
| 1300 | * If going to OFF, remove triggering for all |
| 1301 | * non-wakeup GPIOs. Otherwise spurious IRQs will be |
| 1302 | * generated. See OMAP2420 Errata item 1.101. |
| 1303 | */ |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1304 | bank->saved_datain = __raw_readl(bank->base + |
| 1305 | bank->regs->datain); |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1306 | l1 = bank->context.fallingdetect; |
| 1307 | l2 = bank->context.risingdetect; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1308 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1309 | l1 &= ~bank->enabled_non_wakeup_gpios; |
| 1310 | l2 &= ~bank->enabled_non_wakeup_gpios; |
| 1311 | |
| 1312 | __raw_writel(l1, bank->base + bank->regs->fallingdetect); |
| 1313 | __raw_writel(l2, bank->base + bank->regs->risingdetect); |
| 1314 | |
| 1315 | bank->workaround_enabled = true; |
| 1316 | |
Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 1317 | update_gpio_context_count: |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1318 | if (bank->get_context_loss_count) |
| 1319 | bank->context_loss_count = |
| 1320 | bank->get_context_loss_count(bank->dev); |
| 1321 | |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 1322 | _gpio_dbck_disable(bank); |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1323 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1324 | |
| 1325 | return 0; |
| 1326 | } |
| 1327 | |
Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1328 | static void omap_gpio_init_context(struct gpio_bank *p); |
| 1329 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1330 | static int omap_gpio_runtime_resume(struct device *dev) |
| 1331 | { |
| 1332 | struct platform_device *pdev = to_platform_device(dev); |
| 1333 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1334 | u32 l = 0, gen, gen0, gen1; |
| 1335 | unsigned long flags; |
Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1336 | int c; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1337 | |
| 1338 | spin_lock_irqsave(&bank->lock, flags); |
Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1339 | |
| 1340 | /* |
| 1341 | * On the first resume during the probe, the context has not |
| 1342 | * been initialised and so initialise it now. Also initialise |
| 1343 | * the context loss count. |
| 1344 | */ |
| 1345 | if (bank->loses_context && !bank->context_valid) { |
| 1346 | omap_gpio_init_context(bank); |
| 1347 | |
| 1348 | if (bank->get_context_loss_count) |
| 1349 | bank->context_loss_count = |
| 1350 | bank->get_context_loss_count(bank->dev); |
| 1351 | } |
| 1352 | |
Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 1353 | _gpio_dbck_enable(bank); |
Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1354 | |
| 1355 | /* |
| 1356 | * In ->runtime_suspend(), level-triggered, wakeup-enabled |
| 1357 | * GPIOs were set to edge trigger also in order to be able to |
| 1358 | * generate a PRCM wakeup. Here we restore the |
| 1359 | * pre-runtime_suspend() values for edge triggering. |
| 1360 | */ |
| 1361 | __raw_writel(bank->context.fallingdetect, |
| 1362 | bank->base + bank->regs->fallingdetect); |
| 1363 | __raw_writel(bank->context.risingdetect, |
| 1364 | bank->base + bank->regs->risingdetect); |
| 1365 | |
Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1366 | if (bank->loses_context) { |
| 1367 | if (!bank->get_context_loss_count) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1368 | omap_gpio_restore_context(bank); |
| 1369 | } else { |
Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1370 | c = bank->get_context_loss_count(bank->dev); |
| 1371 | if (c != bank->context_loss_count) { |
| 1372 | omap_gpio_restore_context(bank); |
| 1373 | } else { |
| 1374 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1375 | return 0; |
| 1376 | } |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1377 | } |
| 1378 | } |
| 1379 | |
Tarun Kanti DebBarma | 1b128703 | 2012-04-27 19:43:38 +0530 | [diff] [blame] | 1380 | if (!bank->workaround_enabled) { |
| 1381 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1382 | return 0; |
| 1383 | } |
| 1384 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1385 | l = __raw_readl(bank->base + bank->regs->datain); |
| 1386 | |
| 1387 | /* |
| 1388 | * Check if any of the non-wakeup interrupt GPIOs have changed |
| 1389 | * state. If so, generate an IRQ by software. This is |
| 1390 | * horribly racy, but it's the best we can do to work around |
| 1391 | * this silicon bug. |
| 1392 | */ |
| 1393 | l ^= bank->saved_datain; |
| 1394 | l &= bank->enabled_non_wakeup_gpios; |
| 1395 | |
| 1396 | /* |
| 1397 | * No need to generate IRQs for the rising edge for gpio IRQs |
| 1398 | * configured with falling edge only; and vice versa. |
| 1399 | */ |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1400 | gen0 = l & bank->context.fallingdetect; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1401 | gen0 &= bank->saved_datain; |
| 1402 | |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1403 | gen1 = l & bank->context.risingdetect; |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1404 | gen1 &= ~(bank->saved_datain); |
| 1405 | |
| 1406 | /* FIXME: Consider GPIO IRQs with level detections properly! */ |
Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1407 | gen = l & (~(bank->context.fallingdetect) & |
| 1408 | ~(bank->context.risingdetect)); |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1409 | /* Consider all GPIO IRQs needed to be updated */ |
| 1410 | gen |= gen0 | gen1; |
| 1411 | |
| 1412 | if (gen) { |
| 1413 | u32 old0, old1; |
| 1414 | |
| 1415 | old0 = __raw_readl(bank->base + bank->regs->leveldetect0); |
| 1416 | old1 = __raw_readl(bank->base + bank->regs->leveldetect1); |
| 1417 | |
Tarun Kanti DebBarma | 4e962e8 | 2012-04-27 19:43:37 +0530 | [diff] [blame] | 1418 | if (!bank->regs->irqstatus_raw0) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1419 | __raw_writel(old0 | gen, bank->base + |
| 1420 | bank->regs->leveldetect0); |
| 1421 | __raw_writel(old1 | gen, bank->base + |
| 1422 | bank->regs->leveldetect1); |
| 1423 | } |
| 1424 | |
Tarun Kanti DebBarma | 4e962e8 | 2012-04-27 19:43:37 +0530 | [diff] [blame] | 1425 | if (bank->regs->irqstatus_raw0) { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1426 | __raw_writel(old0 | l, bank->base + |
| 1427 | bank->regs->leveldetect0); |
| 1428 | __raw_writel(old1 | l, bank->base + |
| 1429 | bank->regs->leveldetect1); |
| 1430 | } |
| 1431 | __raw_writel(old0, bank->base + bank->regs->leveldetect0); |
| 1432 | __raw_writel(old1, bank->base + bank->regs->leveldetect1); |
| 1433 | } |
| 1434 | |
| 1435 | bank->workaround_enabled = false; |
| 1436 | spin_unlock_irqrestore(&bank->lock, flags); |
| 1437 | |
| 1438 | return 0; |
| 1439 | } |
| 1440 | #endif /* CONFIG_PM_RUNTIME */ |
| 1441 | |
| 1442 | void omap2_gpio_prepare_for_idle(int pwr_mode) |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1443 | { |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1444 | struct gpio_bank *bank; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1445 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1446 | list_for_each_entry(bank, &omap_gpio_list, node) { |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 1447 | if (!BANK_USED(bank) || !bank->loses_context) |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1448 | continue; |
| 1449 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1450 | bank->power_mode = pwr_mode; |
| 1451 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1452 | pm_runtime_put_sync_suspend(bank->dev); |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1453 | } |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1454 | } |
| 1455 | |
Kevin Hilman | 43ffcd9 | 2009-01-27 11:09:24 -0800 | [diff] [blame] | 1456 | void omap2_gpio_resume_after_idle(void) |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1457 | { |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1458 | struct gpio_bank *bank; |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1459 | |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1460 | list_for_each_entry(bank, &omap_gpio_list, node) { |
Javier Martinez Canillas | fa365e4 | 2013-09-25 02:36:52 +0200 | [diff] [blame] | 1461 | if (!BANK_USED(bank) || !bank->loses_context) |
Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1462 | continue; |
| 1463 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1464 | pm_runtime_get_sync(bank->dev); |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1465 | } |
Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1466 | } |
| 1467 | |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1468 | #if defined(CONFIG_PM_RUNTIME) |
Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1469 | static void omap_gpio_init_context(struct gpio_bank *p) |
| 1470 | { |
| 1471 | struct omap_gpio_reg_offs *regs = p->regs; |
| 1472 | void __iomem *base = p->base; |
| 1473 | |
| 1474 | p->context.ctrl = __raw_readl(base + regs->ctrl); |
| 1475 | p->context.oe = __raw_readl(base + regs->direction); |
| 1476 | p->context.wake_en = __raw_readl(base + regs->wkup_en); |
| 1477 | p->context.leveldetect0 = __raw_readl(base + regs->leveldetect0); |
| 1478 | p->context.leveldetect1 = __raw_readl(base + regs->leveldetect1); |
| 1479 | p->context.risingdetect = __raw_readl(base + regs->risingdetect); |
| 1480 | p->context.fallingdetect = __raw_readl(base + regs->fallingdetect); |
| 1481 | p->context.irqenable1 = __raw_readl(base + regs->irqenable); |
| 1482 | p->context.irqenable2 = __raw_readl(base + regs->irqenable2); |
| 1483 | |
| 1484 | if (regs->set_dataout && p->regs->clr_dataout) |
| 1485 | p->context.dataout = __raw_readl(base + regs->set_dataout); |
| 1486 | else |
| 1487 | p->context.dataout = __raw_readl(base + regs->dataout); |
| 1488 | |
| 1489 | p->context_valid = true; |
| 1490 | } |
| 1491 | |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1492 | static void omap_gpio_restore_context(struct gpio_bank *bank) |
Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1493 | { |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1494 | __raw_writel(bank->context.wake_en, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1495 | bank->base + bank->regs->wkup_en); |
| 1496 | __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1497 | __raw_writel(bank->context.leveldetect0, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1498 | bank->base + bank->regs->leveldetect0); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1499 | __raw_writel(bank->context.leveldetect1, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1500 | bank->base + bank->regs->leveldetect1); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1501 | __raw_writel(bank->context.risingdetect, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1502 | bank->base + bank->regs->risingdetect); |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1503 | __raw_writel(bank->context.fallingdetect, |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1504 | bank->base + bank->regs->fallingdetect); |
Nishanth Menon | f86bcc3 | 2011-09-09 19:14:08 +0530 | [diff] [blame] | 1505 | if (bank->regs->set_dataout && bank->regs->clr_dataout) |
| 1506 | __raw_writel(bank->context.dataout, |
| 1507 | bank->base + bank->regs->set_dataout); |
| 1508 | else |
| 1509 | __raw_writel(bank->context.dataout, |
| 1510 | bank->base + bank->regs->dataout); |
Nishanth Menon | 6d13eaa | 2011-08-29 18:54:50 +0530 | [diff] [blame] | 1511 | __raw_writel(bank->context.oe, bank->base + bank->regs->direction); |
| 1512 | |
Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 1513 | if (bank->dbck_enable_mask) { |
| 1514 | __raw_writel(bank->context.debounce, bank->base + |
| 1515 | bank->regs->debounce); |
| 1516 | __raw_writel(bank->context.debounce_en, |
| 1517 | bank->base + bank->regs->debounce_en); |
| 1518 | } |
Nishanth Menon | ba805be | 2011-08-29 18:41:08 +0530 | [diff] [blame] | 1519 | |
| 1520 | __raw_writel(bank->context.irqenable1, |
| 1521 | bank->base + bank->regs->irqenable); |
| 1522 | __raw_writel(bank->context.irqenable2, |
| 1523 | bank->base + bank->regs->irqenable2); |
Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1524 | } |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1525 | #endif /* CONFIG_PM_RUNTIME */ |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1526 | #else |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1527 | #define omap_gpio_runtime_suspend NULL |
| 1528 | #define omap_gpio_runtime_resume NULL |
Arnd Bergmann | ea4a21a | 2013-05-31 17:59:46 +0200 | [diff] [blame] | 1529 | static inline void omap_gpio_init_context(struct gpio_bank *p) {} |
Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1530 | #endif |
| 1531 | |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1532 | static const struct dev_pm_ops gpio_pm_ops = { |
Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1533 | SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume, |
| 1534 | NULL) |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1535 | }; |
| 1536 | |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1537 | #if defined(CONFIG_OF) |
| 1538 | static struct omap_gpio_reg_offs omap2_gpio_regs = { |
| 1539 | .revision = OMAP24XX_GPIO_REVISION, |
| 1540 | .direction = OMAP24XX_GPIO_OE, |
| 1541 | .datain = OMAP24XX_GPIO_DATAIN, |
| 1542 | .dataout = OMAP24XX_GPIO_DATAOUT, |
| 1543 | .set_dataout = OMAP24XX_GPIO_SETDATAOUT, |
| 1544 | .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT, |
| 1545 | .irqstatus = OMAP24XX_GPIO_IRQSTATUS1, |
| 1546 | .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2, |
| 1547 | .irqenable = OMAP24XX_GPIO_IRQENABLE1, |
| 1548 | .irqenable2 = OMAP24XX_GPIO_IRQENABLE2, |
| 1549 | .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1, |
| 1550 | .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1, |
| 1551 | .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL, |
| 1552 | .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN, |
| 1553 | .ctrl = OMAP24XX_GPIO_CTRL, |
| 1554 | .wkup_en = OMAP24XX_GPIO_WAKE_EN, |
| 1555 | .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0, |
| 1556 | .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1, |
| 1557 | .risingdetect = OMAP24XX_GPIO_RISINGDETECT, |
| 1558 | .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT, |
| 1559 | }; |
| 1560 | |
| 1561 | static struct omap_gpio_reg_offs omap4_gpio_regs = { |
| 1562 | .revision = OMAP4_GPIO_REVISION, |
| 1563 | .direction = OMAP4_GPIO_OE, |
| 1564 | .datain = OMAP4_GPIO_DATAIN, |
| 1565 | .dataout = OMAP4_GPIO_DATAOUT, |
| 1566 | .set_dataout = OMAP4_GPIO_SETDATAOUT, |
| 1567 | .clr_dataout = OMAP4_GPIO_CLEARDATAOUT, |
| 1568 | .irqstatus = OMAP4_GPIO_IRQSTATUS0, |
| 1569 | .irqstatus2 = OMAP4_GPIO_IRQSTATUS1, |
| 1570 | .irqenable = OMAP4_GPIO_IRQSTATUSSET0, |
| 1571 | .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1, |
| 1572 | .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0, |
| 1573 | .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0, |
| 1574 | .debounce = OMAP4_GPIO_DEBOUNCINGTIME, |
| 1575 | .debounce_en = OMAP4_GPIO_DEBOUNCENABLE, |
| 1576 | .ctrl = OMAP4_GPIO_CTRL, |
| 1577 | .wkup_en = OMAP4_GPIO_IRQWAKEN0, |
| 1578 | .leveldetect0 = OMAP4_GPIO_LEVELDETECT0, |
| 1579 | .leveldetect1 = OMAP4_GPIO_LEVELDETECT1, |
| 1580 | .risingdetect = OMAP4_GPIO_RISINGDETECT, |
| 1581 | .fallingdetect = OMAP4_GPIO_FALLINGDETECT, |
| 1582 | }; |
| 1583 | |
Chen Gang | e9a65bb | 2013-02-06 18:44:32 +0800 | [diff] [blame] | 1584 | static const struct omap_gpio_platform_data omap2_pdata = { |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1585 | .regs = &omap2_gpio_regs, |
| 1586 | .bank_width = 32, |
| 1587 | .dbck_flag = false, |
| 1588 | }; |
| 1589 | |
Chen Gang | e9a65bb | 2013-02-06 18:44:32 +0800 | [diff] [blame] | 1590 | static const struct omap_gpio_platform_data omap3_pdata = { |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1591 | .regs = &omap2_gpio_regs, |
| 1592 | .bank_width = 32, |
| 1593 | .dbck_flag = true, |
| 1594 | }; |
| 1595 | |
Chen Gang | e9a65bb | 2013-02-06 18:44:32 +0800 | [diff] [blame] | 1596 | static const struct omap_gpio_platform_data omap4_pdata = { |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1597 | .regs = &omap4_gpio_regs, |
| 1598 | .bank_width = 32, |
| 1599 | .dbck_flag = true, |
| 1600 | }; |
| 1601 | |
| 1602 | static const struct of_device_id omap_gpio_match[] = { |
| 1603 | { |
| 1604 | .compatible = "ti,omap4-gpio", |
| 1605 | .data = &omap4_pdata, |
| 1606 | }, |
| 1607 | { |
| 1608 | .compatible = "ti,omap3-gpio", |
| 1609 | .data = &omap3_pdata, |
| 1610 | }, |
| 1611 | { |
| 1612 | .compatible = "ti,omap2-gpio", |
| 1613 | .data = &omap2_pdata, |
| 1614 | }, |
| 1615 | { }, |
| 1616 | }; |
| 1617 | MODULE_DEVICE_TABLE(of, omap_gpio_match); |
| 1618 | #endif |
| 1619 | |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1620 | static struct platform_driver omap_gpio_driver = { |
| 1621 | .probe = omap_gpio_probe, |
| 1622 | .driver = { |
| 1623 | .name = "omap_gpio", |
Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1624 | .pm = &gpio_pm_ops, |
Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1625 | .of_match_table = of_match_ptr(omap_gpio_match), |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1626 | }, |
| 1627 | }; |
| 1628 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1629 | /* |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1630 | * gpio driver register needs to be done before |
| 1631 | * machine_init functions access gpio APIs. |
| 1632 | * Hence omap_gpio_drv_reg() is a postcore_initcall. |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1633 | */ |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1634 | static int __init omap_gpio_drv_reg(void) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1635 | { |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1636 | return platform_driver_register(&omap_gpio_driver); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1637 | } |
Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1638 | postcore_initcall(omap_gpio_drv_reg); |