blob: a99d00393206b9edbbcd645e16e1d4c15fc2d6bc [file] [log] [blame]
Thomas Gleixner457c8992019-05-19 13:08:55 +01001// SPDX-License-Identifier: GPL-2.0-only
Kirill A. Shutemov2458e532018-06-23 01:08:41 +03002/* cpu_feature_enabled() cannot be used this early */
3#define USE_EARLY_PGTABLE_L5
4
Mike Rapoport57c8a662018-10-30 15:09:49 -07005#include <linux/memblock.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05306#include <linux/linkage.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07007#include <linux/bitops.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05308#include <linux/kernel.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -04009#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/percpu.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053011#include <linux/string.h>
Borislav Petkovee098e12015-06-01 12:06:57 +020012#include <linux/ctype.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053013#include <linux/delay.h>
Ingo Molnar68e21be2017-02-01 19:08:20 +010014#include <linux/sched/mm.h>
Ingo Molnare6017572017-02-01 16:36:40 +010015#include <linux/sched/clock.h>
Ingo Molnar9164bb42017-02-04 01:20:53 +010016#include <linux/sched/task.h>
Benjamin Thielb47a3692020-01-09 13:17:23 +010017#include <linux/sched/smt.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053018#include <linux/init.h>
Masami Hiramatsu0f46efeb2014-04-17 17:17:12 +090019#include <linux/kprobes.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053020#include <linux/kgdb.h>
21#include <linux/smp.h>
22#include <linux/io.h>
Laura Abbottb51ef522015-07-20 14:47:58 -070023#include <linux/syscore_ops.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070024#include <linux/pgtable.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053025
Mike Hommey1ef54232020-09-22 06:56:38 +090026#include <asm/cmdline.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053027#include <asm/stackprotector.h>
Ingo Molnarcdd6c482009-09-21 12:02:48 +020028#include <asm/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/mmu_context.h>
Andy Lutomirskidc4e0022019-11-26 18:27:16 +010030#include <asm/doublefault.h>
H. Peter Anvin49d859d2011-07-31 14:02:19 -070031#include <asm/archrandom.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053032#include <asm/hypervisor.h>
33#include <asm/processor.h>
Andy Lutomirski1e02ce42014-10-24 15:58:08 -070034#include <asm/tlbflush.h>
Paul Gortmakerf649e932012-01-20 16:24:09 -050035#include <asm/debugreg.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053036#include <asm/sections.h>
Andy Lutomirskif40c3302014-05-05 12:19:36 -070037#include <asm/vsyscall.h>
Alan Cox8bdbd962009-07-04 00:35:45 +010038#include <linux/topology.h>
39#include <linux/cpumask.h>
Arun Sharma600634972011-07-26 16:09:06 -070040#include <linux/atomic.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053041#include <asm/proto.h>
42#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/apic.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053044#include <asm/desc.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020045#include <asm/fpu/internal.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053046#include <asm/mtrr.h>
Grzegorz Andrejczuk0274f952017-01-20 14:22:34 +010047#include <asm/hwcap2.h>
Alan Cox8bdbd962009-07-04 00:35:45 +010048#include <linux/numa.h>
Peter Zijlstra0cd39f42020-08-06 14:35:11 +020049#include <asm/numa.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053050#include <asm/asm.h>
Dave Hansen0f6ff2b2016-05-12 15:04:00 -070051#include <asm/bugs.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053052#include <asm/cpu.h>
53#include <asm/mce.h>
54#include <asm/msr.h>
Ingo Molnareb243d12019-11-20 15:33:57 +010055#include <asm/memtype.h>
Fenghua Yud288e1c2012-12-20 23:44:23 -080056#include <asm/microcode.h>
57#include <asm/microcode_intel.h>
David Woodhousefec94342018-01-25 16:14:13 +000058#include <asm/intel-family.h>
59#include <asm/cpu_device_id.h>
Tejun Heobdbcdd42009-01-21 17:26:06 +090060#include <asm/uv/uv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#include "cpu.h"
63
Grzegorz Andrejczuk0274f952017-01-20 14:22:34 +010064u32 elf_hwcap2 __read_mostly;
65
Mike Travisc2d1cec2009-01-04 05:18:03 -080066/* all of these masks are initialized in setup_cpu_local_masks() */
Mike Travisc2d1cec2009-01-04 05:18:03 -080067cpumask_var_t cpu_initialized_mask;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053068cpumask_var_t cpu_callout_mask;
69cpumask_var_t cpu_callin_mask;
Mike Travisc2d1cec2009-01-04 05:18:03 -080070
71/* representing cpus for which sibling maps can be computed */
72cpumask_var_t cpu_sibling_setup_mask;
73
Borislav Petkovf8b64d02018-04-27 16:34:34 -050074/* Number of siblings per CPU package */
75int smp_num_siblings = 1;
76EXPORT_SYMBOL(smp_num_siblings);
77
78/* Last level cache ID of each logical CPU */
79DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
80
Brian Gerst2f2f52b2009-01-27 12:56:47 +090081/* correctly size the local cpu masks */
Ingo Molnar4369f1f2009-01-27 12:03:24 +010082void __init setup_cpu_local_masks(void)
Brian Gerst2f2f52b2009-01-27 12:56:47 +090083{
84 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
85 alloc_bootmem_cpumask_var(&cpu_callin_mask);
86 alloc_bootmem_cpumask_var(&cpu_callout_mask);
87 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
88}
89
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040090static void default_init(struct cpuinfo_x86 *c)
Ondrej Zarye8055132009-08-11 20:00:11 +020091{
92#ifdef CONFIG_X86_64
Borislav Petkov27c13ec2009-11-21 14:01:45 +010093 cpu_detect_cache_sizes(c);
Ondrej Zarye8055132009-08-11 20:00:11 +020094#else
95 /* Not much we can do here... */
96 /* Check if at least it has cpuid */
97 if (c->cpuid_level == -1) {
98 /* No cpuid. It must be an ancient CPU */
99 if (c->x86 == 4)
100 strcpy(c->x86_model_id, "486");
101 else if (c->x86 == 3)
102 strcpy(c->x86_model_id, "386");
103 }
104#endif
105}
106
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400107static const struct cpu_dev default_cpu = {
Ondrej Zarye8055132009-08-11 20:00:11 +0200108 .c_init = default_init,
109 .c_vendor = "Unknown",
110 .c_x86_vendor = X86_VENDOR_UNKNOWN,
111};
112
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400113static const struct cpu_dev *this_cpu = &default_cpu;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200114
Brian Gerst06deef82009-01-21 17:26:05 +0900115DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700116#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +0900117 /*
118 * We need valid kernel segments for data and code in long mode too
119 * IRET will check the segment types kkeil 2000/10/28
120 * Also sysret mandates a special GDT layout
121 *
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530122 * TLS descriptors are currently at a different place compared to i386.
Brian Gerst06deef82009-01-21 17:26:05 +0900123 * Hopefully nobody expects them at a fixed place (Wine?)
124 */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900125 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
126 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
127 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
128 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
129 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
130 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700131#else
Akinobu Mita1e5de182009-07-19 00:12:20 +0900132 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
133 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
134 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
135 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
Rusty Russellbf5046722007-05-02 19:27:10 +0200136 /*
137 * Segments used for calling PnP BIOS have byte granularity.
138 * They code segments and data segments have fixed 64k limits,
139 * the transfer segment sizes are set at run time.
140 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100141 /* 32-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900142 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100143 /* 16-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900144 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100145 /* 16-bit data */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900146 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100147 /* 16-bit data */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900148 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100149 /* 16-bit data */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900150 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
Rusty Russellbf5046722007-05-02 19:27:10 +0200151 /*
152 * The APM segments have byte granularity and their bases
153 * are set at run time. All have 64k limits.
154 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100155 /* 32-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900156 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
Rusty Russellbf5046722007-05-02 19:27:10 +0200157 /* 16-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900158 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100159 /* data */
Ingo Molnar72c4d852009-08-03 08:47:07 +0200160 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
Rusty Russellbf5046722007-05-02 19:27:10 +0200161
Akinobu Mita1e5de182009-07-19 00:12:20 +0900162 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
163 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700164#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900165} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200166EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200167
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700168#ifdef CONFIG_X86_64
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700169static int __init x86_nopcid_setup(char *s)
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700170{
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700171 /* nopcid doesn't accept parameters */
172 if (s)
173 return -EINVAL;
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700174
175 /* do not emit a message if the feature is not present */
176 if (!boot_cpu_has(X86_FEATURE_PCID))
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700177 return 0;
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700178
179 setup_clear_cpu_cap(X86_FEATURE_PCID);
180 pr_info("nopcid: PCID feature disabled\n");
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700181 return 0;
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700182}
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700183early_param("nopcid", x86_nopcid_setup);
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700184#endif
185
Andy Lutomirskid12a72b2016-01-29 11:42:58 -0800186static int __init x86_noinvpcid_setup(char *s)
187{
188 /* noinvpcid doesn't accept parameters */
189 if (s)
190 return -EINVAL;
191
192 /* do not emit a message if the feature is not present */
193 if (!boot_cpu_has(X86_FEATURE_INVPCID))
194 return 0;
195
196 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
197 pr_info("noinvpcid: INVPCID feature disabled\n");
198 return 0;
199}
200early_param("noinvpcid", x86_noinvpcid_setup);
201
Yinghai Luba51dce2008-09-04 20:09:02 -0700202#ifdef CONFIG_X86_32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400203static int cachesize_override = -1;
204static int disable_x86_serial_nr = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206static int __init cachesize_setup(char *str)
207{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100208 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 return 1;
210}
211__setup("cachesize=", cachesize_setup);
212
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100213static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214{
Andi Kleen13530252008-01-30 13:33:20 +0100215 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800216 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800218__setup("nosep", x86_sep_setup);
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/* Standard macro to see if a specific flag is changeable */
221static inline int flag_is_changeable_p(u32 flag)
222{
223 u32 f1, f2;
224
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200225 /*
226 * Cyrix and IDT cpus allow disabling of CPUID
227 * so the code below may return different results
228 * when it is executed before and after enabling
229 * the CPUID. Add "volatile" to not allow gcc to
230 * optimize the subsequent calls to this function.
231 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100232 asm volatile ("pushfl \n\t"
233 "pushfl \n\t"
234 "popl %0 \n\t"
235 "movl %0, %1 \n\t"
236 "xorl %2, %0 \n\t"
237 "pushl %0 \n\t"
238 "popfl \n\t"
239 "pushfl \n\t"
240 "popl %0 \n\t"
241 "popfl \n\t"
242
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200243 : "=&r" (f1), "=&r" (f2)
244 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
246 return ((f1^f2) & flag) != 0;
247}
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249/* Probe for the CPUID instruction */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400250int have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251{
252 return flag_is_changeable_p(X86_EFLAGS_ID);
253}
254
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400255static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
Yinghai Lu0a488a52008-09-04 21:09:47 +0200256{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100257 unsigned long lo, hi;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200258
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100259 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
260 return;
261
262 /* Disable processor serial number: */
263
264 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
265 lo |= 0x200000;
266 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
267
Chen Yucong1b74dde2016-02-02 11:45:02 +0800268 pr_notice("CPU serial number disabled.\n");
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100269 clear_cpu_cap(c, X86_FEATURE_PN);
270
271 /* Disabling the serial number may affect the cpuid level */
272 c->cpuid_level = cpuid_eax(0);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200273}
274
275static int __init x86_serial_nr_setup(char *s)
276{
277 disable_x86_serial_nr = 0;
278 return 1;
279}
280__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700281#else
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700282static inline int flag_is_changeable_p(u32 flag)
283{
284 return 1;
285}
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700286static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
287{
288}
Yinghai Luba51dce2008-09-04 20:09:02 -0700289#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Fenghua Yude5397a2011-05-11 16:51:05 -0700291static __init int setup_disable_smep(char *arg)
292{
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700293 setup_clear_cpu_cap(X86_FEATURE_SMEP);
Fenghua Yude5397a2011-05-11 16:51:05 -0700294 return 1;
295}
296__setup("nosmep", setup_disable_smep);
297
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700298static __always_inline void setup_smep(struct cpuinfo_x86 *c)
Fenghua Yude5397a2011-05-11 16:51:05 -0700299{
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700300 if (cpu_has(c, X86_FEATURE_SMEP))
Andy Lutomirski375074c2014-10-24 15:58:07 -0700301 cr4_set_bits(X86_CR4_SMEP);
Fenghua Yude5397a2011-05-11 16:51:05 -0700302}
303
H. Peter Anvin52b61792012-09-21 12:43:13 -0700304static __init int setup_disable_smap(char *arg)
305{
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700306 setup_clear_cpu_cap(X86_FEATURE_SMAP);
H. Peter Anvin52b61792012-09-21 12:43:13 -0700307 return 1;
308}
309__setup("nosmap", setup_disable_smap);
310
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700311static __always_inline void setup_smap(struct cpuinfo_x86 *c)
H. Peter Anvin52b61792012-09-21 12:43:13 -0700312{
Andrew Cooper581b7f152015-06-03 10:31:14 +0100313 unsigned long eflags = native_save_fl();
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700314
315 /* This should have been cleared long ago */
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700316 BUG_ON(eflags & X86_EFLAGS_AC);
317
H. Peter Anvin03bbd592014-02-13 07:34:30 -0800318 if (cpu_has(c, X86_FEATURE_SMAP)) {
319#ifdef CONFIG_X86_SMAP
Andy Lutomirski375074c2014-10-24 15:58:07 -0700320 cr4_set_bits(X86_CR4_SMAP);
H. Peter Anvin03bbd592014-02-13 07:34:30 -0800321#else
Andy Lutomirski375074c2014-10-24 15:58:07 -0700322 cr4_clear_bits(X86_CR4_SMAP);
H. Peter Anvin03bbd592014-02-13 07:34:30 -0800323#endif
324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
326
Ricardo Neriaa35f892017-11-05 18:27:54 -0800327static __always_inline void setup_umip(struct cpuinfo_x86 *c)
328{
329 /* Check the boot processor, plus build option for UMIP. */
330 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
331 goto out;
332
333 /* Check the current processor's cpuid bits. */
334 if (!cpu_has(c, X86_FEATURE_UMIP))
335 goto out;
336
337 cr4_set_bits(X86_CR4_UMIP);
338
Lendacky, Thomas438cbf82018-12-04 22:27:20 +0000339 pr_info_once("x86/cpu: User Mode Instruction Prevention (UMIP) activated\n");
Ricardo Neri770c7752017-11-13 22:29:43 -0800340
Ricardo Neriaa35f892017-11-05 18:27:54 -0800341 return;
342
343out:
344 /*
345 * Make sure UMIP is disabled in case it was enabled in a
346 * previous boot (e.g., via kexec).
347 */
348 cr4_clear_bits(X86_CR4_UMIP);
349}
350
Kees Cooka13b9d02020-06-08 20:15:09 -0700351/* These bits should not change their value after CPU init is finished. */
352static const unsigned long cr4_pinned_mask =
353 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP | X86_CR4_FSGSBASE;
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200354static DEFINE_STATIC_KEY_FALSE_RO(cr_pinning);
355static unsigned long cr4_pinned_bits __ro_after_init;
356
357void native_write_cr0(unsigned long val)
358{
359 unsigned long bits_missing = 0;
360
361set_register:
Arvind Sankaraa5cacd2020-09-02 19:21:52 -0400362 asm volatile("mov %0,%%cr0": "+r" (val) : : "memory");
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200363
364 if (static_branch_likely(&cr_pinning)) {
365 if (unlikely((val & X86_CR0_WP) != X86_CR0_WP)) {
366 bits_missing = X86_CR0_WP;
367 val |= bits_missing;
368 goto set_register;
369 }
370 /* Warn after we've set the missing bits. */
371 WARN_ONCE(bits_missing, "CR0 WP bit went missing!?\n");
372 }
373}
374EXPORT_SYMBOL(native_write_cr0);
375
376void native_write_cr4(unsigned long val)
377{
Kees Cooka13b9d02020-06-08 20:15:09 -0700378 unsigned long bits_changed = 0;
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200379
380set_register:
Arvind Sankaraa5cacd2020-09-02 19:21:52 -0400381 asm volatile("mov %0,%%cr4": "+r" (val) : : "memory");
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200382
383 if (static_branch_likely(&cr_pinning)) {
Kees Cooka13b9d02020-06-08 20:15:09 -0700384 if (unlikely((val & cr4_pinned_mask) != cr4_pinned_bits)) {
385 bits_changed = (val & cr4_pinned_mask) ^ cr4_pinned_bits;
386 val = (val & ~cr4_pinned_mask) | cr4_pinned_bits;
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200387 goto set_register;
388 }
Kees Cooka13b9d02020-06-08 20:15:09 -0700389 /* Warn after we've corrected the changed bits. */
390 WARN_ONCE(bits_changed, "pinned CR4 bits changed: 0x%lx!?\n",
391 bits_changed);
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200392 }
393}
Thomas Gleixner21953ee2020-04-26 18:55:15 +0200394#if IS_MODULE(CONFIG_LKDTM)
Thomas Gleixnerd8f0b352020-04-21 11:20:29 +0200395EXPORT_SYMBOL_GPL(native_write_cr4);
Thomas Gleixner21953ee2020-04-26 18:55:15 +0200396#endif
Thomas Gleixnerd8f0b352020-04-21 11:20:29 +0200397
398void cr4_update_irqsoff(unsigned long set, unsigned long clear)
399{
400 unsigned long newval, cr4 = this_cpu_read(cpu_tlbstate.cr4);
401
402 lockdep_assert_irqs_disabled();
403
404 newval = (cr4 & ~clear) | set;
405 if (newval != cr4) {
406 this_cpu_write(cpu_tlbstate.cr4, newval);
407 __write_cr4(newval);
408 }
409}
410EXPORT_SYMBOL(cr4_update_irqsoff);
411
412/* Read the CR4 shadow. */
413unsigned long cr4_read_shadow(void)
414{
415 return this_cpu_read(cpu_tlbstate.cr4);
416}
417EXPORT_SYMBOL_GPL(cr4_read_shadow);
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200418
419void cr4_init(void)
420{
421 unsigned long cr4 = __read_cr4();
422
423 if (boot_cpu_has(X86_FEATURE_PCID))
424 cr4 |= X86_CR4_PCIDE;
425 if (static_branch_likely(&cr_pinning))
Kees Cooka13b9d02020-06-08 20:15:09 -0700426 cr4 = (cr4 & ~cr4_pinned_mask) | cr4_pinned_bits;
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200427
428 __write_cr4(cr4);
429
430 /* Initialize cr4 shadow for this CPU. */
431 this_cpu_write(cpu_tlbstate.cr4, cr4);
432}
Kees Cook873d50d2019-06-17 21:55:02 -0700433
434/*
435 * Once CPU feature detection is finished (and boot params have been
436 * parsed), record any of the sensitive CR bits that are set, and
437 * enable CR pinning.
438 */
439static void __init setup_cr_pinning(void)
440{
Kees Cooka13b9d02020-06-08 20:15:09 -0700441 cr4_pinned_bits = this_cpu_read(cpu_tlbstate.cr4) & cr4_pinned_mask;
Kees Cook873d50d2019-06-17 21:55:02 -0700442 static_key_enable(&cr_pinning.key);
443}
444
Andy Lutomirskib745cfb2020-05-28 16:13:58 -0400445static __init int x86_nofsgsbase_setup(char *arg)
Andy Lutomirskidd649bd2020-05-28 16:13:48 -0400446{
Andy Lutomirskib745cfb2020-05-28 16:13:58 -0400447 /* Require an exact match without trailing characters. */
448 if (strlen(arg))
449 return 0;
450
451 /* Do not emit a message if the feature is not present. */
452 if (!boot_cpu_has(X86_FEATURE_FSGSBASE))
453 return 1;
454
455 setup_clear_cpu_cap(X86_FEATURE_FSGSBASE);
456 pr_info("FSGSBASE disabled via kernel command line\n");
Andy Lutomirskidd649bd2020-05-28 16:13:48 -0400457 return 1;
458}
Andy Lutomirskib745cfb2020-05-28 16:13:58 -0400459__setup("nofsgsbase", x86_nofsgsbase_setup);
Andy Lutomirskidd649bd2020-05-28 16:13:48 -0400460
Andy Lutomirskib64ed192019-05-08 03:02:18 -0700461/*
Dave Hansen06976942016-02-12 13:02:29 -0800462 * Protection Keys are not available in 32-bit mode.
463 */
464static bool pku_disabled;
465
466static __always_inline void setup_pku(struct cpuinfo_x86 *c)
467{
Sebastian Andrzej Siewiora5eff722019-04-03 18:41:56 +0200468 struct pkru_state *pk;
469
Dave Hansene8df1a952016-05-13 15:13:28 -0700470 /* check the boot processor, plus compile options for PKU: */
471 if (!cpu_feature_enabled(X86_FEATURE_PKU))
472 return;
473 /* checks the actual processor's cpuid bits: */
Dave Hansen06976942016-02-12 13:02:29 -0800474 if (!cpu_has(c, X86_FEATURE_PKU))
475 return;
476 if (pku_disabled)
477 return;
478
479 cr4_set_bits(X86_CR4_PKE);
Sebastian Andrzej Siewiora5eff722019-04-03 18:41:56 +0200480 pk = get_xsave_addr(&init_fpstate.xsave, XFEATURE_PKRU);
481 if (pk)
482 pk->pkru = init_pkru_value;
Dave Hansen06976942016-02-12 13:02:29 -0800483 /*
Ingo Molnard9f6e122021-03-18 15:28:01 +0100484 * Setting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
Dave Hansen06976942016-02-12 13:02:29 -0800485 * cpuid bit to be set. We need to ensure that we
486 * update that bit in this CPU's "cpu_info".
487 */
Sean Christopherson735a6dd2020-02-26 15:16:15 -0800488 set_cpu_cap(c, X86_FEATURE_OSPKE);
Dave Hansen06976942016-02-12 13:02:29 -0800489}
490
491#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
492static __init int setup_disable_pku(char *arg)
493{
494 /*
495 * Do not clear the X86_FEATURE_PKU bit. All of the
496 * runtime checks are against OSPKE so clearing the
497 * bit does nothing.
498 *
499 * This way, we will see "pku" in cpuinfo, but not
500 * "ospke", which is exactly what we want. It shows
501 * that the CPU has PKU, but the OS has not enabled it.
502 * This happens to be exactly how a system would look
503 * if we disabled the config option.
504 */
505 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
506 pku_disabled = true;
507 return 1;
508}
509__setup("nopku", setup_disable_pku);
510#endif /* CONFIG_X86_64 */
511
512/*
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800513 * Some CPU features depend on higher CPUID levels, which may not always
514 * be available due to CPUID level capping or broken virtualization
515 * software. Add those features to this table to auto-disable them.
516 */
517struct cpuid_dependent_feature {
518 u32 feature;
519 u32 level;
520};
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100521
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400522static const struct cpuid_dependent_feature
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800523cpuid_dependent_features[] = {
524 { X86_FEATURE_MWAIT, 0x00000005 },
525 { X86_FEATURE_DCA, 0x00000009 },
526 { X86_FEATURE_XSAVE, 0x0000000d },
527 { 0, 0 }
528};
529
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400530static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800531{
532 const struct cpuid_dependent_feature *df;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530533
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800534 for (df = cpuid_dependent_features; df->feature; df++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100535
536 if (!cpu_has(c, df->feature))
537 continue;
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800538 /*
539 * Note: cpuid_level is set to -1 if unavailable, but
540 * extended_extended_level is set to 0 if unavailable
541 * and the legitimate extended levels are all negative
542 * when signed; hence the weird messing around with
543 * signs here...
544 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100545 if (!((s32)df->level < 0 ?
Yinghai Luf6db44d2009-02-14 23:59:18 -0800546 (u32)df->level > (u32)c->extended_cpuid_level :
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100547 (s32)df->level > (s32)c->cpuid_level))
548 continue;
549
550 clear_cpu_cap(c, df->feature);
551 if (!warn)
552 continue;
553
Chen Yucong1b74dde2016-02-02 11:45:02 +0800554 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
555 x86_cap_flag(df->feature), df->level);
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800556 }
Yinghai Luf6db44d2009-02-14 23:59:18 -0800557}
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800558
559/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 * Naming convention should be: <Name> [(<Codename>)]
561 * This table only is used unless init_<vendor>() below doesn't set it;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100562 * in particular, if CPUID levels 0x80000002..4 are supported, this
563 * isn't used
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 */
565
566/* Look up CPU names by table lookup. */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400567static const char *table_lookup_model(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568{
Jan Beulich09dc68d2013-10-21 09:35:20 +0100569#ifdef CONFIG_X86_32
570 const struct legacy_cpu_model_info *info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572 if (c->x86_model >= 16)
573 return NULL; /* Range check */
574
575 if (!this_cpu)
576 return NULL;
577
Jan Beulich09dc68d2013-10-21 09:35:20 +0100578 info = this_cpu->legacy_models;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Jan Beulich09dc68d2013-10-21 09:35:20 +0100580 while (info->family) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 if (info->family == c->x86)
582 return info->model_names[c->x86_model];
583 info++;
584 }
Jan Beulich09dc68d2013-10-21 09:35:20 +0100585#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 return NULL; /* Not found */
587}
588
Fenghua Yuf6a892d2019-09-16 15:39:56 -0700589/* Aligned to unsigned long to avoid split lock in atomic bitmap ops */
590__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
591__u32 cpu_caps_set[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900593void load_percpu_segment(int cpu)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200594{
Yinghai Lufab334c2008-09-04 20:09:05 -0700595#ifdef CONFIG_X86_32
Brian Gerst2697fbd2009-01-27 12:56:48 +0900596 loadsegment(fs, __KERNEL_PERCPU);
597#else
Andy Lutomirski45e876f2016-04-26 12:23:26 -0700598 __loadsegment_simple(gs, 0);
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +0100599 wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu));
Yinghai Lufab334c2008-09-04 20:09:05 -0700600#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200601}
602
Andy Lutomirski72f5e082017-12-04 15:07:20 +0100603#ifdef CONFIG_X86_32
604/* The 32-bit entry code needs to find cpu_entry_area. */
605DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
606#endif
607
Thomas Garnier45fc8752017-03-14 10:05:08 -0700608/* Load the original GDT from the per-cpu structure */
609void load_direct_gdt(int cpu)
610{
611 struct desc_ptr gdt_descr;
612
613 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
614 gdt_descr.size = GDT_SIZE - 1;
615 load_gdt(&gdt_descr);
616}
617EXPORT_SYMBOL_GPL(load_direct_gdt);
618
Thomas Garnier69218e42017-03-14 10:05:07 -0700619/* Load a fixmap remapping of the per-cpu GDT */
620void load_fixmap_gdt(int cpu)
621{
622 struct desc_ptr gdt_descr;
623
624 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
625 gdt_descr.size = GDT_SIZE - 1;
626 load_gdt(&gdt_descr);
627}
Thomas Garnier45fc8752017-03-14 10:05:08 -0700628EXPORT_SYMBOL_GPL(load_fixmap_gdt);
Thomas Garnier69218e42017-03-14 10:05:07 -0700629
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100630/*
631 * Current gdt points %fs at the "master" per-cpu area: after this,
632 * it's on the real one.
633 */
Brian Gerst552be872009-01-30 17:47:53 +0900634void switch_to_new_gdt(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Thomas Garnier45fc8752017-03-14 10:05:08 -0700636 /* Load the original GDT */
637 load_direct_gdt(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 /* Reload the per-cpu base */
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900639 load_percpu_segment(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640}
641
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400642static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400644static void get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
646 unsigned int *v;
Borislav Petkovee098e12015-06-01 12:06:57 +0200647 char *p, *q, *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Yinghai Lu3da99c92008-09-04 21:09:44 +0200649 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700650 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100652 v = (unsigned int *)c->x86_model_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
654 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
655 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
656 c->x86_model_id[48] = 0;
657
Borislav Petkovee098e12015-06-01 12:06:57 +0200658 /* Trim whitespace */
659 p = q = s = &c->x86_model_id[0];
660
661 while (*p == ' ')
662 p++;
663
664 while (*p) {
665 /* Note the last non-whitespace index */
666 if (!isspace(*p))
667 s = q;
668
669 *q++ = *p++;
670 }
671
672 *(s + 1) = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673}
674
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200675void detect_num_cpu_cores(struct cpuinfo_x86 *c)
David Wang2cc61be2018-05-03 10:32:44 +0800676{
677 unsigned int eax, ebx, ecx, edx;
678
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200679 c->x86_max_cores = 1;
David Wang2cc61be2018-05-03 10:32:44 +0800680 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200681 return;
David Wang2cc61be2018-05-03 10:32:44 +0800682
683 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
684 if (eax & 0x1f)
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200685 c->x86_max_cores = (eax >> 26) + 1;
David Wang2cc61be2018-05-03 10:32:44 +0800686}
687
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400688void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200690 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Yinghai Lu3da99c92008-09-04 21:09:44 +0200692 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
694 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200695 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200696 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700697#ifdef CONFIG_X86_64
698 /* On K8 L1 TLB is inclusive, so don't count it */
699 c->x86_tlbsize = 0;
700#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 }
702
703 if (n < 0x80000006) /* Some chips just has a large L1. */
704 return;
705
Yinghai Lu0a488a52008-09-04 21:09:47 +0200706 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 l2size = ecx >> 16;
708
Yinghai Lu140fc722008-09-04 20:09:07 -0700709#ifdef CONFIG_X86_64
710 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
711#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /* do processor-specific cache resizing */
Jan Beulich09dc68d2013-10-21 09:35:20 +0100713 if (this_cpu->legacy_cache_size)
714 l2size = this_cpu->legacy_cache_size(c, l2size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716 /* Allow user to override all this if necessary. */
717 if (cachesize_override != -1)
718 l2size = cachesize_override;
719
720 if (l2size == 0)
721 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700722#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724 c->x86_cache_size = l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725}
726
Alex Shie0ba94f2012-06-28 09:02:16 +0800727u16 __read_mostly tlb_lli_4k[NR_INFO];
728u16 __read_mostly tlb_lli_2m[NR_INFO];
729u16 __read_mostly tlb_lli_4m[NR_INFO];
730u16 __read_mostly tlb_lld_4k[NR_INFO];
731u16 __read_mostly tlb_lld_2m[NR_INFO];
732u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +0200733u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shie0ba94f2012-06-28 09:02:16 +0800734
Steven Honeymanf94fe112014-11-05 22:52:18 +0000735static void cpu_detect_tlb(struct cpuinfo_x86 *c)
Alex Shie0ba94f2012-06-28 09:02:16 +0800736{
737 if (this_cpu->c_detect_tlb)
738 this_cpu->c_detect_tlb(c);
739
Steven Honeymanf94fe112014-11-05 22:52:18 +0000740 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
Alex Shie0ba94f2012-06-28 09:02:16 +0800741 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
Steven Honeymanf94fe112014-11-05 22:52:18 +0000742 tlb_lli_4m[ENTRIES]);
743
744 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
745 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
746 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
Alex Shie0ba94f2012-06-28 09:02:16 +0800747}
748
Thomas Gleixner545401f2018-06-06 00:53:57 +0200749int detect_ht_early(struct cpuinfo_x86 *c)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200750{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200751#ifdef CONFIG_SMP
Yinghai Lu0a488a52008-09-04 21:09:47 +0200752 u32 eax, ebx, ecx, edx;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200753
754 if (!cpu_has(c, X86_FEATURE_HT))
Thomas Gleixner545401f2018-06-06 00:53:57 +0200755 return -1;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200756
757 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
Thomas Gleixner545401f2018-06-06 00:53:57 +0200758 return -1;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200759
Yinghai Lu1cd78772008-09-04 20:09:08 -0700760 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
Thomas Gleixner545401f2018-06-06 00:53:57 +0200761 return -1;
Yinghai Lu1cd78772008-09-04 20:09:08 -0700762
Yinghai Lu9d31d352008-09-04 21:09:44 +0200763 cpuid(1, &eax, &ebx, &ecx, &edx);
764
Yinghai Lu9d31d352008-09-04 21:09:44 +0200765 smp_num_siblings = (ebx & 0xff0000) >> 16;
Thomas Gleixner545401f2018-06-06 00:53:57 +0200766 if (smp_num_siblings == 1)
Chen Yucong1b74dde2016-02-02 11:45:02 +0800767 pr_info_once("CPU0: Hyper-Threading is disabled\n");
Thomas Gleixner545401f2018-06-06 00:53:57 +0200768#endif
769 return 0;
770}
Yinghai Lu9d31d352008-09-04 21:09:44 +0200771
Thomas Gleixner545401f2018-06-06 00:53:57 +0200772void detect_ht(struct cpuinfo_x86 *c)
773{
774#ifdef CONFIG_SMP
775 int index_msb, core_bits;
776
777 if (detect_ht_early(c) < 0)
Thomas Gleixner55e6d272018-06-06 00:36:15 +0200778 return;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100779
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100780 index_msb = get_count_order(smp_num_siblings);
781 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
782
783 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
784
785 index_msb = get_count_order(smp_num_siblings);
786
787 core_bits = get_count_order(c->x86_max_cores);
788
789 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
790 ((1 << core_bits) - 1);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200791#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700792}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400794static void get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795{
796 char *v = c->x86_vendor_id;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100797 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
799 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200800 if (!cpu_devs[i])
801 break;
802
803 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
804 (cpu_devs[i]->c_ident[1] &&
805 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100806
Yinghai Lu10a434f2008-09-04 21:09:45 +0200807 this_cpu = cpu_devs[i];
808 c->x86_vendor = this_cpu->c_x86_vendor;
809 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 }
811 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200812
Chen Yucong1b74dde2016-02-02 11:45:02 +0800813 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
814 "CPU: Your system may be unstable.\n", v);
Yinghai Lu10a434f2008-09-04 21:09:45 +0200815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 c->x86_vendor = X86_VENDOR_UNKNOWN;
817 this_cpu = &default_cpu;
818}
819
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400820void cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100823 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
824 (unsigned int *)&c->x86_vendor_id[0],
825 (unsigned int *)&c->x86_vendor_id[8],
826 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200829 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 if (c->cpuid_level >= 0x00000001) {
831 u32 junk, tfms, cap0, misc;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100832
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Borislav Petkov99f925c2015-11-23 11:12:21 +0100834 c->x86 = x86_family(tfms);
835 c->x86_model = x86_model(tfms);
Jia Zhangb3991512018-01-01 09:52:10 +0800836 c->x86_stepping = x86_stepping(tfms);
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100837
Huang, Yingd4387bd2008-01-31 22:05:45 +0100838 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100839 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200840 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100841 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200844
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -0800845static void apply_forced_caps(struct cpuinfo_x86 *c)
846{
847 int i;
848
Thomas Gleixner6cbd2172017-12-04 15:07:32 +0100849 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -0800850 c->x86_capability[i] &= ~cpu_caps_cleared[i];
851 c->x86_capability[i] |= cpu_caps_set[i];
852 }
853}
854
David Woodhouse7fcae112018-01-30 14:30:23 +0000855static void init_speculation_control(struct cpuinfo_x86 *c)
856{
857 /*
858 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
859 * and they also have a different bit for STIBP support. Also,
860 * a hypervisor might have set the individual AMD bits even on
861 * Intel CPUs, for finer-grained selection of what's available.
David Woodhouse7fcae112018-01-30 14:30:23 +0000862 */
863 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
864 set_cpu_cap(c, X86_FEATURE_IBRS);
865 set_cpu_cap(c, X86_FEATURE_IBPB);
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200866 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
David Woodhouse7fcae112018-01-30 14:30:23 +0000867 }
Borislav Petkove7c587d2018-05-02 18:15:14 +0200868
David Woodhouse7fcae112018-01-30 14:30:23 +0000869 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
870 set_cpu_cap(c, X86_FEATURE_STIBP);
Borislav Petkove7c587d2018-05-02 18:15:14 +0200871
Tom Lendackybc226f02018-05-10 22:06:39 +0200872 if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) ||
873 cpu_has(c, X86_FEATURE_VIRT_SSBD))
Thomas Gleixner52817582018-05-10 20:21:36 +0200874 set_cpu_cap(c, X86_FEATURE_SSBD);
875
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200876 if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
Borislav Petkove7c587d2018-05-02 18:15:14 +0200877 set_cpu_cap(c, X86_FEATURE_IBRS);
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200878 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
879 }
Borislav Petkove7c587d2018-05-02 18:15:14 +0200880
881 if (cpu_has(c, X86_FEATURE_AMD_IBPB))
882 set_cpu_cap(c, X86_FEATURE_IBPB);
883
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200884 if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
Borislav Petkove7c587d2018-05-02 18:15:14 +0200885 set_cpu_cap(c, X86_FEATURE_STIBP);
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200886 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
887 }
Konrad Rzeszutek Wilk6ac2f492018-06-01 10:59:20 -0400888
889 if (cpu_has(c, X86_FEATURE_AMD_SSBD)) {
890 set_cpu_cap(c, X86_FEATURE_SSBD);
891 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
892 clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD);
893 }
David Woodhouse7fcae112018-01-30 14:30:23 +0000894}
895
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400896void get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100897{
Borislav Petkov39c06df2015-12-07 10:39:40 +0100898 u32 eax, ebx, ecx, edx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100899
Yinghai Lu3da99c92008-09-04 21:09:44 +0200900 /* Intel-defined flags: level 0x00000001 */
901 if (c->cpuid_level >= 0x00000001) {
Borislav Petkov39c06df2015-12-07 10:39:40 +0100902 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100903
Borislav Petkov39c06df2015-12-07 10:39:40 +0100904 c->x86_capability[CPUID_1_ECX] = ecx;
905 c->x86_capability[CPUID_1_EDX] = edx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100906 }
907
Andy Lutomirski3df8d9202016-12-15 10:14:42 -0800908 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
909 if (c->cpuid_level >= 0x00000006)
910 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
911
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700912 /* Additional Intel-defined flags: level 0x00000007 */
913 if (c->cpuid_level >= 0x00000007) {
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700914 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
Borislav Petkov39c06df2015-12-07 10:39:40 +0100915 c->x86_capability[CPUID_7_0_EBX] = ebx;
Dave Hansendfb4a702016-02-12 13:02:01 -0800916 c->x86_capability[CPUID_7_ECX] = ecx;
David Woodhouse95ca0ee2018-01-25 16:14:09 +0000917 c->x86_capability[CPUID_7_EDX] = edx;
Fenghua Yub302e4b2019-06-17 11:00:16 -0700918
919 /* Check valid sub-leaf index before accessing it */
920 if (eax >= 1) {
921 cpuid_count(0x00000007, 1, &eax, &ebx, &ecx, &edx);
922 c->x86_capability[CPUID_7_1_EAX] = eax;
923 }
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700924 }
925
Fenghua Yu6229ad22014-05-29 11:12:30 -0700926 /* Extended state features: level 0x0000000d */
927 if (c->cpuid_level >= 0x0000000d) {
Fenghua Yu6229ad22014-05-29 11:12:30 -0700928 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
929
Borislav Petkov39c06df2015-12-07 10:39:40 +0100930 c->x86_capability[CPUID_D_1_EAX] = eax;
Fenghua Yu6229ad22014-05-29 11:12:30 -0700931 }
932
Yinghai Lu3da99c92008-09-04 21:09:44 +0200933 /* AMD-defined flags: level 0x80000001 */
Borislav Petkov39c06df2015-12-07 10:39:40 +0100934 eax = cpuid_eax(0x80000000);
935 c->extended_cpuid_level = eax;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100936
Borislav Petkov39c06df2015-12-07 10:39:40 +0100937 if ((eax & 0xffff0000) == 0x80000000) {
938 if (eax >= 0x80000001) {
939 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
940
941 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
942 c->x86_capability[CPUID_8000_0001_EDX] = edx;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200943 }
944 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700945
Yazen Ghannam71faad42016-05-11 14:58:26 +0200946 if (c->extended_cpuid_level >= 0x80000007) {
947 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
948
949 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
950 c->x86_power = edx;
951 }
952
Thomas Gleixnerc65732e2018-04-30 21:47:46 +0200953 if (c->extended_cpuid_level >= 0x80000008) {
954 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
955 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
956 }
957
Borislav Petkov2ccd71f2015-12-07 10:39:39 +0100958 if (c->extended_cpuid_level >= 0x8000000a)
Borislav Petkov39c06df2015-12-07 10:39:40 +0100959 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
Borislav Petkov2ccd71f2015-12-07 10:39:39 +0100960
Sean Christophersonfb35d302021-01-22 12:40:46 -0800961 if (c->extended_cpuid_level >= 0x8000001f)
962 c->x86_capability[CPUID_8000_001F_EAX] = cpuid_eax(0x8000001f);
963
Jacob Pan1dedefd2010-05-19 12:01:23 -0700964 init_scattered_cpuid_features(c);
David Woodhouse7fcae112018-01-30 14:30:23 +0000965 init_speculation_control(c);
Andy Lutomirski60d34502017-01-18 11:15:39 -0800966
967 /*
968 * Clear/Set all flags overridden by options, after probe.
969 * This needs to happen each time we re-probe, which may happen
970 * several times during CPU initialization.
971 */
972 apply_forced_caps(c);
Yinghai Lu093af8d2008-01-30 13:33:32 +0100973}
Yinghai Luaef93c82008-09-14 02:33:15 -0700974
M. Vefa Bicakci405c0182018-07-24 08:45:47 -0400975void get_cpu_address_sizes(struct cpuinfo_x86 *c)
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +0300976{
977 u32 eax, ebx, ecx, edx;
978
979 if (c->extended_cpuid_level >= 0x80000008) {
980 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
981
982 c->x86_virt_bits = (eax >> 8) & 0xff;
983 c->x86_phys_bits = eax & 0xff;
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +0300984 }
985#ifdef CONFIG_X86_32
986 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
987 c->x86_phys_bits = 36;
988#endif
Andi Kleencc51e542018-08-24 10:03:50 -0700989 c->x86_cache_bits = c->x86_phys_bits;
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +0300990}
991
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400992static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Yinghai Luaef93c82008-09-14 02:33:15 -0700993{
994#ifdef CONFIG_X86_32
995 int i;
996
997 /*
998 * First of all, decide if this is a 486 or higher
999 * It's a 486 if we can modify the AC flag
1000 */
1001 if (flag_is_changeable_p(X86_EFLAGS_AC))
1002 c->x86 = 4;
1003 else
1004 c->x86 = 3;
1005
1006 for (i = 0; i < X86_VENDOR_NUM; i++)
1007 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
1008 c->x86_vendor_id[0] = 0;
1009 cpu_devs[i]->c_identify(c);
1010 if (c->x86_vendor_id[0]) {
1011 get_cpu_vendor(c);
1012 break;
1013 }
1014 }
1015#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016}
1017
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001018#define NO_SPECULATION BIT(0)
1019#define NO_MELTDOWN BIT(1)
1020#define NO_SSB BIT(2)
1021#define NO_L1TF BIT(3)
1022#define NO_MDS BIT(4)
1023#define MSBDS_ONLY BIT(5)
1024#define NO_SWAPGS BIT(6)
1025#define NO_ITLB_MULTIHIT BIT(7)
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001026#define NO_SPECTRE_V2 BIT(8)
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001027
Thomas Gleixnerf6d502fc2020-03-20 14:13:48 +01001028#define VULNWL(vendor, family, model, whitelist) \
1029 X86_MATCH_VENDOR_FAM_MODEL(vendor, family, model, whitelist)
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001030
1031#define VULNWL_INTEL(model, whitelist) \
1032 VULNWL(INTEL, 6, INTEL_FAM6_##model, whitelist)
1033
1034#define VULNWL_AMD(family, whitelist) \
1035 VULNWL(AMD, family, X86_MODEL_ANY, whitelist)
1036
1037#define VULNWL_HYGON(family, whitelist) \
1038 VULNWL(HYGON, family, X86_MODEL_ANY, whitelist)
1039
1040static const __initconst struct x86_cpu_id cpu_vuln_whitelist[] = {
1041 VULNWL(ANY, 4, X86_MODEL_ANY, NO_SPECULATION),
1042 VULNWL(CENTAUR, 5, X86_MODEL_ANY, NO_SPECULATION),
1043 VULNWL(INTEL, 5, X86_MODEL_ANY, NO_SPECULATION),
1044 VULNWL(NSC, 5, X86_MODEL_ANY, NO_SPECULATION),
1045
Andi Kleened5194c2019-01-18 16:50:16 -08001046 /* Intel Family 6 */
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001047 VULNWL_INTEL(ATOM_SALTWELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1048 VULNWL_INTEL(ATOM_SALTWELL_TABLET, NO_SPECULATION | NO_ITLB_MULTIHIT),
1049 VULNWL_INTEL(ATOM_SALTWELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
1050 VULNWL_INTEL(ATOM_BONNELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1051 VULNWL_INTEL(ATOM_BONNELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001052
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001053 VULNWL_INTEL(ATOM_SILVERMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1054 VULNWL_INTEL(ATOM_SILVERMONT_D, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1055 VULNWL_INTEL(ATOM_SILVERMONT_MID, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1056 VULNWL_INTEL(ATOM_AIRMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1057 VULNWL_INTEL(XEON_PHI_KNL, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1058 VULNWL_INTEL(XEON_PHI_KNM, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001059
1060 VULNWL_INTEL(CORE_YONAH, NO_SSB),
1061
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001062 VULNWL_INTEL(ATOM_AIRMONT_MID, NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1063 VULNWL_INTEL(ATOM_AIRMONT_NP, NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001064
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001065 VULNWL_INTEL(ATOM_GOLDMONT, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1066 VULNWL_INTEL(ATOM_GOLDMONT_D, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1067 VULNWL_INTEL(ATOM_GOLDMONT_PLUS, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixnerf36cf382019-07-17 21:18:59 +02001068
1069 /*
1070 * Technically, swapgs isn't serializing on AMD (despite it previously
1071 * being documented as such in the APM). But according to AMD, %gs is
1072 * updated non-speculatively, and the issuing of %gs-relative memory
1073 * operands will be blocked until the %gs update completes, which is
1074 * good enough for our purposes.
1075 */
Andi Kleened5194c2019-01-18 16:50:16 -08001076
Pawan Guptacad14882019-11-04 12:22:01 +01001077 VULNWL_INTEL(ATOM_TREMONT_D, NO_ITLB_MULTIHIT),
1078
Andi Kleened5194c2019-01-18 16:50:16 -08001079 /* AMD Family 0xf - 0x12 */
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001080 VULNWL_AMD(0x0f, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1081 VULNWL_AMD(0x10, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1082 VULNWL_AMD(0x11, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1083 VULNWL_AMD(0x12, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001084
1085 /* FAMILY_ANY must be last, otherwise 0x0f - 0x12 matches won't work */
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001086 VULNWL_AMD(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1087 VULNWL_HYGON(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001088
1089 /* Zhaoxin Family 7 */
Tony W Wang-oca84de2f2020-01-17 10:24:32 +08001090 VULNWL(CENTAUR, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
1091 VULNWL(ZHAOXIN, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
David Woodhousefec94342018-01-25 16:14:13 +00001092 {}
1093};
1094
Mark Gross7e5b3c22020-04-16 17:54:04 +02001095#define VULNBL_INTEL_STEPPINGS(model, steppings, issues) \
1096 X86_MATCH_VENDOR_FAM_MODEL_STEPPINGS_FEATURE(INTEL, 6, \
1097 INTEL_FAM6_##model, steppings, \
1098 X86_FEATURE_ANY, issues)
1099
1100#define SRBDS BIT(0)
1101
1102static const struct x86_cpu_id cpu_vuln_blacklist[] __initconst = {
1103 VULNBL_INTEL_STEPPINGS(IVYBRIDGE, X86_STEPPING_ANY, SRBDS),
1104 VULNBL_INTEL_STEPPINGS(HASWELL, X86_STEPPING_ANY, SRBDS),
1105 VULNBL_INTEL_STEPPINGS(HASWELL_L, X86_STEPPING_ANY, SRBDS),
1106 VULNBL_INTEL_STEPPINGS(HASWELL_G, X86_STEPPING_ANY, SRBDS),
1107 VULNBL_INTEL_STEPPINGS(BROADWELL_G, X86_STEPPING_ANY, SRBDS),
1108 VULNBL_INTEL_STEPPINGS(BROADWELL, X86_STEPPING_ANY, SRBDS),
1109 VULNBL_INTEL_STEPPINGS(SKYLAKE_L, X86_STEPPING_ANY, SRBDS),
1110 VULNBL_INTEL_STEPPINGS(SKYLAKE, X86_STEPPING_ANY, SRBDS),
1111 VULNBL_INTEL_STEPPINGS(KABYLAKE_L, X86_STEPPINGS(0x0, 0xC), SRBDS),
1112 VULNBL_INTEL_STEPPINGS(KABYLAKE, X86_STEPPINGS(0x0, 0xD), SRBDS),
1113 {}
1114};
1115
Mark Gross93920f62020-04-16 17:32:42 +02001116static bool __init cpu_matches(const struct x86_cpu_id *table, unsigned long which)
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001117{
Mark Gross93920f62020-04-16 17:32:42 +02001118 const struct x86_cpu_id *m = x86_match_cpu(table);
David Woodhousefec94342018-01-25 16:14:13 +00001119
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001120 return m && !!(m->driver_data & which);
1121}
Andi Kleen17dbca12018-06-13 15:48:26 -07001122
Pawan Gupta286836a2019-10-23 10:52:35 +02001123u64 x86_read_arch_cap_msr(void)
David Woodhousefec94342018-01-25 16:14:13 +00001124{
1125 u64 ia32_cap = 0;
1126
Pawan Gupta286836a2019-10-23 10:52:35 +02001127 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1128 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
1129
1130 return ia32_cap;
1131}
1132
1133static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
1134{
1135 u64 ia32_cap = x86_read_arch_cap_msr();
1136
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001137 /* Set ITLB_MULTIHIT bug if cpu is not in the whitelist and not mitigated */
Mark Gross93920f62020-04-16 17:32:42 +02001138 if (!cpu_matches(cpu_vuln_whitelist, NO_ITLB_MULTIHIT) &&
1139 !(ia32_cap & ARCH_CAP_PSCHANGE_MC_NO))
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001140 setup_force_cpu_bug(X86_BUG_ITLB_MULTIHIT);
1141
Mark Gross93920f62020-04-16 17:32:42 +02001142 if (cpu_matches(cpu_vuln_whitelist, NO_SPECULATION))
Dominik Brodowski8ecc4972018-05-22 11:05:39 +02001143 return;
1144
1145 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001146
Mark Gross93920f62020-04-16 17:32:42 +02001147 if (!cpu_matches(cpu_vuln_whitelist, NO_SPECTRE_V2))
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001148 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
Dominik Brodowski8ecc4972018-05-22 11:05:39 +02001149
Mark Gross93920f62020-04-16 17:32:42 +02001150 if (!cpu_matches(cpu_vuln_whitelist, NO_SSB) &&
1151 !(ia32_cap & ARCH_CAP_SSB_NO) &&
Konrad Rzeszutek Wilk24809862018-06-01 10:59:19 -04001152 !cpu_has(c, X86_FEATURE_AMD_SSB_NO))
Konrad Rzeszutek Wilkc4564422018-04-25 22:04:20 -04001153 setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);
1154
Sai Praneeth706d5162018-08-01 11:42:25 -07001155 if (ia32_cap & ARCH_CAP_IBRS_ALL)
1156 setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED);
1157
Mark Gross93920f62020-04-16 17:32:42 +02001158 if (!cpu_matches(cpu_vuln_whitelist, NO_MDS) &&
1159 !(ia32_cap & ARCH_CAP_MDS_NO)) {
Andi Kleened5194c2019-01-18 16:50:16 -08001160 setup_force_cpu_bug(X86_BUG_MDS);
Mark Gross93920f62020-04-16 17:32:42 +02001161 if (cpu_matches(cpu_vuln_whitelist, MSBDS_ONLY))
Thomas Gleixnere261f202019-03-01 20:21:08 +01001162 setup_force_cpu_bug(X86_BUG_MSBDS_ONLY);
1163 }
Andi Kleened5194c2019-01-18 16:50:16 -08001164
Mark Gross93920f62020-04-16 17:32:42 +02001165 if (!cpu_matches(cpu_vuln_whitelist, NO_SWAPGS))
Thomas Gleixnerf36cf382019-07-17 21:18:59 +02001166 setup_force_cpu_bug(X86_BUG_SWAPGS);
1167
Pawan Gupta1b42f012019-10-23 11:30:45 +02001168 /*
1169 * When the CPU is not mitigated for TAA (TAA_NO=0) set TAA bug when:
1170 * - TSX is supported or
1171 * - TSX_CTRL is present
1172 *
1173 * TSX_CTRL check is needed for cases when TSX could be disabled before
1174 * the kernel boot e.g. kexec.
1175 * TSX_CTRL check alone is not sufficient for cases when the microcode
1176 * update is not present or running as guest that don't get TSX_CTRL.
1177 */
1178 if (!(ia32_cap & ARCH_CAP_TAA_NO) &&
1179 (cpu_has(c, X86_FEATURE_RTM) ||
1180 (ia32_cap & ARCH_CAP_TSX_CTRL_MSR)))
1181 setup_force_cpu_bug(X86_BUG_TAA);
1182
Mark Gross7e5b3c22020-04-16 17:54:04 +02001183 /*
1184 * SRBDS affects CPUs which support RDRAND or RDSEED and are listed
1185 * in the vulnerability blacklist.
1186 */
1187 if ((cpu_has(c, X86_FEATURE_RDRAND) ||
1188 cpu_has(c, X86_FEATURE_RDSEED)) &&
1189 cpu_matches(cpu_vuln_blacklist, SRBDS))
1190 setup_force_cpu_bug(X86_BUG_SRBDS);
1191
Mark Gross93920f62020-04-16 17:32:42 +02001192 if (cpu_matches(cpu_vuln_whitelist, NO_MELTDOWN))
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001193 return;
David Woodhousefec94342018-01-25 16:14:13 +00001194
David Woodhousefec94342018-01-25 16:14:13 +00001195 /* Rogue Data Cache Load? No! */
1196 if (ia32_cap & ARCH_CAP_RDCL_NO)
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001197 return;
David Woodhousefec94342018-01-25 16:14:13 +00001198
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001199 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
Andi Kleen17dbca12018-06-13 15:48:26 -07001200
Mark Gross93920f62020-04-16 17:32:42 +02001201 if (cpu_matches(cpu_vuln_whitelist, NO_L1TF))
Andi Kleen17dbca12018-06-13 15:48:26 -07001202 return;
1203
1204 setup_force_cpu_bug(X86_BUG_L1TF);
David Woodhousefec94342018-01-25 16:14:13 +00001205}
1206
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001207/*
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001208 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1209 * unfortunately, that's not true in practice because of early VIA
1210 * chips and (more importantly) broken virtualizers that are not easy
1211 * to detect. In the latter case it doesn't even *fail* reliably, so
1212 * probing for it doesn't even work. Disable it completely on 32-bit
1213 * unless we can find a reliable way to detect all the broken cases.
1214 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1215 */
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001216static void detect_nopl(void)
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001217{
1218#ifdef CONFIG_X86_32
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001219 setup_clear_cpu_cap(X86_FEATURE_NOPL);
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001220#else
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001221 setup_force_cpu_cap(X86_FEATURE_NOPL);
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001222#endif
1223}
1224
1225/*
Mike Hommey1ef54232020-09-22 06:56:38 +09001226 * We parse cpu parameters early because fpu__init_system() is executed
1227 * before parse_early_param().
1228 */
1229static void __init cpu_parse_early_param(void)
1230{
1231 char arg[128];
1232 char *argptr = arg;
1233 int arglen, res, bit;
1234
1235#ifdef CONFIG_X86_32
1236 if (cmdline_find_option_bool(boot_command_line, "no387"))
1237#ifdef CONFIG_MATH_EMULATION
1238 setup_clear_cpu_cap(X86_FEATURE_FPU);
1239#else
1240 pr_err("Option 'no387' required CONFIG_MATH_EMULATION enabled.\n");
1241#endif
1242
1243 if (cmdline_find_option_bool(boot_command_line, "nofxsr"))
1244 setup_clear_cpu_cap(X86_FEATURE_FXSR);
1245#endif
1246
1247 if (cmdline_find_option_bool(boot_command_line, "noxsave"))
1248 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
1249
1250 if (cmdline_find_option_bool(boot_command_line, "noxsaveopt"))
1251 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
1252
1253 if (cmdline_find_option_bool(boot_command_line, "noxsaves"))
1254 setup_clear_cpu_cap(X86_FEATURE_XSAVES);
1255
1256 arglen = cmdline_find_option(boot_command_line, "clearcpuid", arg, sizeof(arg));
1257 if (arglen <= 0)
1258 return;
1259
1260 pr_info("Clearing CPUID bits:");
1261 do {
1262 res = get_option(&argptr, &bit);
1263 if (res == 0 || res == 3)
1264 break;
1265
1266 /* If the argument was too long, the last bit may be cut off */
1267 if (res == 1 && arglen >= sizeof(arg))
1268 break;
1269
1270 if (bit >= 0 && bit < NCAPINTS * 32) {
1271 pr_cont(" " X86_CAP_FMT, x86_cap_flag(bit));
1272 setup_clear_cpu_cap(bit);
1273 }
1274 } while (res == 2);
1275 pr_cont("\n");
1276}
1277
1278/*
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001279 * Do minimum CPU detection early.
1280 * Fields really needed: vendor, cpuid_level, family, model, mask,
1281 * cache alignment.
1282 * The others are not touched to avoid unwanted side effects.
1283 *
Jean Delvarea1652bb2017-10-03 11:47:27 +02001284 * WARNING: this function is only called on the boot CPU. Don't add code
1285 * here that is supposed to run on all CPUs.
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001286 */
Yinghai Lu3da99c92008-09-04 21:09:44 +02001287static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +01001288{
Yinghai Lu6627d242008-09-04 20:09:10 -07001289#ifdef CONFIG_X86_64
1290 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +00001291 c->x86_phys_bits = 36;
1292 c->x86_virt_bits = 48;
Yinghai Lu6627d242008-09-04 20:09:10 -07001293#else
Huang, Yingd4387bd2008-01-31 22:05:45 +01001294 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +00001295 c->x86_phys_bits = 32;
1296 c->x86_virt_bits = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -07001297#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +02001298 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +01001299
Jordan Borgner0e96f312018-10-28 12:58:28 +00001300 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
Yinghai Lu0a488a52008-09-04 21:09:47 +02001301 c->extended_cpuid_level = 0;
1302
Matthew Whitehead2893cc82018-09-21 17:20:41 -04001303 if (!have_cpuid_p())
1304 identify_cpu_without_cpuid(c);
1305
Yinghai Luaef93c82008-09-14 02:33:15 -07001306 /* cyrix could have cpuid enabled via c_identify()*/
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001307 if (have_cpuid_p()) {
1308 cpu_detect(c);
1309 get_cpu_vendor(c);
1310 get_cpu_cap(c);
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +03001311 get_cpu_address_sizes(c);
Borislav Petkov78d1b29682017-01-18 11:15:37 -08001312 setup_force_cpu_cap(X86_FEATURE_CPUID);
Mike Hommey1ef54232020-09-22 06:56:38 +09001313 cpu_parse_early_param();
Rusty Russelld7cd5612006-12-07 02:14:08 +01001314
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001315 if (this_cpu->c_early_init)
1316 this_cpu->c_early_init(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +02001317
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001318 c->cpu_index = 0;
1319 filter_cpuid_features(c, false);
Yinghai Lu3da99c92008-09-04 21:09:44 +02001320
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001321 if (this_cpu->c_bsp_init)
1322 this_cpu->c_bsp_init(c);
Borislav Petkov78d1b29682017-01-18 11:15:37 -08001323 } else {
Borislav Petkov78d1b29682017-01-18 11:15:37 -08001324 setup_clear_cpu_cap(X86_FEATURE_CPUID);
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001325 }
Borislav Petkovc3b83592013-06-09 12:07:30 +02001326
1327 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
Thomas Gleixnera89f0402017-12-04 15:07:33 +01001328
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001329 cpu_set_bug_bits(c);
David Woodhouse99c6fa22018-01-06 11:49:23 +00001330
Fenghua Yuebb10642021-03-22 13:53:24 +00001331 sld_setup(c);
Peter Zijlstra (Intel)6650cdd2020-01-26 12:05:35 -08001332
Ingo Molnardb52ef72015-06-27 10:25:14 +02001333 fpu__init_system(c);
Andy Lutomirskib8b7aba2017-09-17 09:03:50 -07001334
1335#ifdef CONFIG_X86_32
1336 /*
1337 * Regardless of whether PCID is enumerated, the SDM says
1338 * that it can't be enabled in 32-bit mode.
1339 */
1340 setup_clear_cpu_cap(X86_FEATURE_PCID);
1341#endif
Kirill A. Shutemov372fddf2018-05-18 13:35:25 +03001342
1343 /*
1344 * Later in the boot process pgtable_l5_enabled() relies on
1345 * cpu_feature_enabled(X86_FEATURE_LA57). If 5-level paging is not
1346 * enabled by this point we need to clear the feature bit to avoid
1347 * false-positives at the later stage.
1348 *
1349 * pgtable_l5_enabled() can be false here for several reasons:
1350 * - 5-level paging is disabled compile-time;
1351 * - it's 32-bit kernel;
1352 * - machine doesn't support 5-level paging;
1353 * - user specified 'no5lvl' in kernel command line.
1354 */
1355 if (!pgtable_l5_enabled())
1356 setup_clear_cpu_cap(X86_FEATURE_LA57);
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001357
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001358 detect_nopl();
Rusty Russelld7cd5612006-12-07 02:14:08 +01001359}
1360
Yinghai Lu9d31d352008-09-04 21:09:44 +02001361void __init early_cpu_init(void)
1362{
Jan Beulich02dde8b2009-03-12 12:08:49 +00001363 const struct cpu_dev *const *cdev;
Yinghai Lu10a434f2008-09-04 21:09:45 +02001364 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +02001365
Jan Beulichac23f252011-03-04 15:52:35 +00001366#ifdef CONFIG_PROCESSOR_SELECT
Chen Yucong1b74dde2016-02-02 11:45:02 +08001367 pr_info("KERNEL supported cpus:\n");
Ingo Molnar31c997c2009-11-14 10:34:41 +01001368#endif
1369
Yinghai Lu10a434f2008-09-04 21:09:45 +02001370 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
Jan Beulich02dde8b2009-03-12 12:08:49 +00001371 const struct cpu_dev *cpudev = *cdev;
Yinghai Lu9d31d352008-09-04 21:09:44 +02001372
Yinghai Lu10a434f2008-09-04 21:09:45 +02001373 if (count >= X86_VENDOR_NUM)
1374 break;
1375 cpu_devs[count] = cpudev;
1376 count++;
1377
Jan Beulichac23f252011-03-04 15:52:35 +00001378#ifdef CONFIG_PROCESSOR_SELECT
Ingo Molnar31c997c2009-11-14 10:34:41 +01001379 {
1380 unsigned int j;
Yinghai Lu10a434f2008-09-04 21:09:45 +02001381
Ingo Molnar31c997c2009-11-14 10:34:41 +01001382 for (j = 0; j < 2; j++) {
1383 if (!cpudev->c_ident[j])
1384 continue;
Chen Yucong1b74dde2016-02-02 11:45:02 +08001385 pr_info(" %s %s\n", cpudev->c_vendor,
Ingo Molnar31c997c2009-11-14 10:34:41 +01001386 cpudev->c_ident[j]);
1387 }
Yinghai Lu9d31d352008-09-04 21:09:44 +02001388 }
Dave Jones03884232009-11-13 15:30:00 -05001389#endif
Ingo Molnar31c997c2009-11-14 10:34:41 +01001390 }
Yinghai Lu9d31d352008-09-04 21:09:44 +02001391 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -08001392}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001394static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1395{
1396#ifdef CONFIG_X86_64
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001397 /*
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001398 * Empirically, writing zero to a segment selector on AMD does
1399 * not clear the base, whereas writing zero to a segment
1400 * selector on Intel does clear the base. Intel's behavior
1401 * allows slightly faster context switches in the common case
1402 * where GS is unused by the prev and next threads.
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001403 *
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001404 * Since neither vendor documents this anywhere that I can see,
Ingo Molnard9f6e122021-03-18 15:28:01 +01001405 * detect it directly instead of hard-coding the choice by
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001406 * vendor.
1407 *
1408 * I've designated AMD's behavior as the "bug" because it's
1409 * counterintuitive and less friendly.
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001410 */
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001411
1412 unsigned long old_base, tmp;
1413 rdmsrl(MSR_FS_BASE, old_base);
1414 wrmsrl(MSR_FS_BASE, 1);
1415 loadsegment(fs, 0);
1416 rdmsrl(MSR_FS_BASE, tmp);
1417 if (tmp != 0)
1418 set_cpu_bug(c, X86_BUG_NULL_SEG);
1419 wrmsrl(MSR_FS_BASE, old_base);
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001420#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421}
1422
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001423static void generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424{
Yinghai Lu3da99c92008-09-04 21:09:44 +02001425 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
Yinghai Luaef93c82008-09-14 02:33:15 -07001427 if (!have_cpuid_p())
1428 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001429
Yinghai Luaef93c82008-09-14 02:33:15 -07001430 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +02001431 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -07001432 return;
1433
Yinghai Lu3da99c92008-09-04 21:09:44 +02001434 cpu_detect(c);
1435
1436 get_cpu_vendor(c);
1437
1438 get_cpu_cap(c);
1439
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +03001440 get_cpu_address_sizes(c);
1441
Yinghai Lu3da99c92008-09-04 21:09:44 +02001442 if (c->cpuid_level >= 0x00000001) {
1443 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -07001444#ifdef CONFIG_X86_32
Borislav Petkovc8e56d22015-06-04 18:55:25 +02001445# ifdef CONFIG_SMP
Ingo Molnarcb8cc442009-01-28 13:24:54 +01001446 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -07001447# else
Yinghai Lu3da99c92008-09-04 21:09:44 +02001448 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -07001449# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -08001450#endif
Yinghai Lub89d3b32008-09-04 20:09:12 -07001451 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 }
Yinghai Lu3da99c92008-09-04 21:09:44 +02001453
Yinghai Lu1b05d602008-09-06 01:52:27 -07001454 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +02001455
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001456 detect_null_seg_behavior(c);
Andy Lutomirski0230bb02016-04-07 17:31:48 -07001457
1458 /*
1459 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1460 * systems that run Linux at CPL > 0 may or may not have the
1461 * issue, but, even if they have the issue, there's absolutely
1462 * nothing we can do about it because we can't use the real IRET
1463 * instruction.
1464 *
1465 * NB: For the time being, only 32-bit kernels support
1466 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1467 * whether to apply espfix using paravirt hooks. If any
1468 * non-paravirt system ever shows up that does *not* have the
1469 * ESPFIX issue, we can change this.
1470 */
1471#ifdef CONFIG_X86_32
Andy Lutomirski0230bb02016-04-07 17:31:48 -07001472 set_cpu_bug(c, X86_BUG_ESPFIX);
Andy Lutomirski0230bb02016-04-07 17:31:48 -07001473#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474}
1475
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476/*
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001477 * Validate that ACPI/mptables have the same information about the
1478 * effective APIC id and update the package map.
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001479 */
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001480static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001481{
1482#ifdef CONFIG_SMP
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001483 unsigned int apicid, cpu = smp_processor_id();
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001484
1485 apicid = apic->cpu_present_to_apicid(cpu);
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001486
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001487 if (apicid != c->apicid) {
1488 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001489 cpu, apicid, c->initial_apicid);
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001490 }
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001491 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
Len Brown212bf4f2019-05-13 13:58:49 -04001492 BUG_ON(topology_update_die_map(c->cpu_die_id, cpu));
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001493#else
1494 c->logical_proc_id = 0;
1495#endif
1496}
1497
1498/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 * This does the hard work of actually picking apart the CPU stuff...
1500 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001501static void identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
1503 int i;
1504
1505 c->loops_per_jiffy = loops_per_jiffy;
Gustavo A. R. Silva24dbc602018-02-13 13:22:08 -06001506 c->x86_cache_size = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 c->x86_vendor = X86_VENDOR_UNKNOWN;
Jia Zhangb3991512018-01-01 09:52:10 +08001508 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 c->x86_vendor_id[0] = '\0'; /* Unset */
1510 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001511 c->x86_max_cores = 1;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001512 c->x86_coreid_bits = 0;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +01001513 c->cu_id = 0xff;
Yinghai Lu11fdd252008-09-07 17:58:50 -07001514#ifdef CONFIG_X86_64
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001515 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +00001516 c->x86_phys_bits = 36;
1517 c->x86_virt_bits = 48;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001518#else
1519 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +01001520 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +00001521 c->x86_phys_bits = 32;
1522 c->x86_virt_bits = 32;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001523#endif
1524 c->x86_cache_alignment = c->x86_clflush_size;
Jordan Borgner0e96f312018-10-28 12:58:28 +00001525 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
Sean Christophersonb47ce1f2019-12-20 20:45:04 -08001526#ifdef CONFIG_X86_VMX_FEATURE_NAMES
1527 memset(&c->vmx_capability, 0, sizeof(c->vmx_capability));
1528#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 generic_identify(c);
1531
Andi Kleen38985342008-01-30 13:32:49 +01001532 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 this_cpu->c_identify(c);
1534
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08001535 /* Clear/Set all flags overridden by options, after probe */
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -08001536 apply_forced_caps(c);
Yinghai Lu2759c322009-05-15 13:05:16 -07001537
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001538#ifdef CONFIG_X86_64
Ingo Molnarcb8cc442009-01-28 13:24:54 +01001539 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001540#endif
1541
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 /*
1543 * Vendor-specific initialization. In this section we
1544 * canonicalize the feature flags, meaning if there are
1545 * features a certain CPU supports which CPUID doesn't
1546 * tell us, CPUID claiming incorrect flags, or other bugs,
1547 * we handle them here.
1548 *
1549 * At the end of this section, c->x86_capability better
1550 * indicate the features this CPU genuinely supports!
1551 */
1552 if (this_cpu->c_init)
1553 this_cpu->c_init(c);
1554
1555 /* Disable the PN if appropriate */
1556 squash_the_stupid_serial_number(c);
1557
Ricardo Neriaa35f892017-11-05 18:27:54 -08001558 /* Set up SMEP/SMAP/UMIP */
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -07001559 setup_smep(c);
1560 setup_smap(c);
Ricardo Neriaa35f892017-11-05 18:27:54 -08001561 setup_umip(c);
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -07001562
Andy Lutomirskidd649bd2020-05-28 16:13:48 -04001563 /* Enable FSGSBASE instructions if available. */
Andi Kleen742c45c2020-05-28 16:13:59 -04001564 if (cpu_has(c, X86_FEATURE_FSGSBASE)) {
Andy Lutomirskib745cfb2020-05-28 16:13:58 -04001565 cr4_set_bits(X86_CR4_FSGSBASE);
Andi Kleen742c45c2020-05-28 16:13:59 -04001566 elf_hwcap2 |= HWCAP2_FSGSBASE;
1567 }
Andy Lutomirskidd649bd2020-05-28 16:13:48 -04001568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 /*
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001570 * The vendor-specific functions might have changed features.
1571 * Now we do "generic changes."
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 */
1573
H. Peter Anvinb38b0662009-01-23 17:20:50 -08001574 /* Filter out anything that depends on CPUID levels we don't have */
1575 filter_cpuid_features(c, true);
1576
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001578 if (!c->x86_model_id[0]) {
Jan Beulich02dde8b2009-03-12 12:08:49 +00001579 const char *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001581 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 strcpy(c->x86_model_id, p);
1583 else
1584 /* Last resort... */
1585 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -08001586 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 }
1588
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001589#ifdef CONFIG_X86_64
1590 detect_ht(c);
1591#endif
1592
H. Peter Anvin49d859d2011-07-31 14:02:19 -07001593 x86_init_rdrand(c);
Dave Hansen06976942016-02-12 13:02:29 -08001594 setup_pku(c);
Yinghai Lu3e0c3732009-05-09 23:47:42 -07001595
1596 /*
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08001597 * Clear/Set all flags overridden by options, need do it
Yinghai Lu3e0c3732009-05-09 23:47:42 -07001598 * before following smp all cpus cap AND.
1599 */
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -08001600 apply_forced_caps(c);
Yinghai Lu3e0c3732009-05-09 23:47:42 -07001601
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 /*
1603 * On SMP, boot_cpu_data holds the common feature set between
1604 * all CPUs; so make sure that we indicate which features are
1605 * common between the CPUs. The first time this routine gets
1606 * executed, c == &boot_cpu_data.
1607 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001608 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +02001610 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
Borislav Petkov65fc9852013-03-20 15:07:23 +01001612
1613 /* OR, i.e. replicate the bug flags */
1614 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1615 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 }
1617
1618 /* Init Machine Check Exception if available. */
Borislav Petkov5e099542009-10-16 12:31:32 +02001619 mcheck_cpu_init(c);
Andi Kleen30d432d2008-01-30 13:33:16 +01001620
1621 select_idle_routine(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001622
Tejun Heode2d9442011-01-23 14:37:41 +01001623#ifdef CONFIG_NUMA
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001624 numa_add_cpu(smp_processor_id());
1625#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001626}
Shaohua Li31ab2692005-11-07 00:58:42 -08001627
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001628/*
1629 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1630 * on 32-bit kernels:
1631 */
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001632#ifdef CONFIG_X86_32
1633void enable_sep_cpu(void)
1634{
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001635 struct tss_struct *tss;
1636 int cpu;
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001637
Borislav Petkovb3edfda2016-03-16 13:19:29 +01001638 if (!boot_cpu_has(X86_FEATURE_SEP))
1639 return;
1640
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001641 cpu = get_cpu();
Andy Lutomirskic482fee2017-12-04 15:07:29 +01001642 tss = &per_cpu(cpu_tss_rw, cpu);
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001643
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001644 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -07001645 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1646 * see the big comment in struct x86_hw_tss's definition.
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001647 */
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001648
1649 tss->x86_tss.ss1 = __KERNEL_CS;
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001650 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
Dave Hansen4fe2d8b2017-12-04 17:25:07 -08001651 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
Ingo Molnar4c8cd0c2015-06-08 08:33:56 +02001652 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001653
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001654 put_cpu();
1655}
Glauber Costae04d6452008-09-22 14:35:08 -03001656#endif
1657
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001658void __init identify_boot_cpu(void)
1659{
1660 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001661#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001662 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -07001663 enable_sep_cpu();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001664#endif
Borislav Petkov5b5563322012-08-06 19:00:37 +02001665 cpu_detect_tlb(&boot_cpu_data);
Kees Cook873d50d2019-06-17 21:55:02 -07001666 setup_cr_pinning();
Pawan Gupta95c58242019-10-23 11:01:53 +02001667
1668 tsx_init();
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001669}
Shaohua Li3b520b22005-07-07 17:56:38 -07001670
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001671void identify_secondary_cpu(struct cpuinfo_x86 *c)
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001672{
1673 BUG_ON(c == &boot_cpu_data);
1674 identify_cpu(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001675#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001676 enable_sep_cpu();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001677#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001678 mtrr_ap_init();
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001679 validate_apic_and_package_id(c);
Konrad Rzeszutek Wilk77243972018-04-25 22:04:22 -04001680 x86_spec_ctrl_setup_ap();
Mark Gross7e5b3c22020-04-16 17:54:04 +02001681 update_srbds_msr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682}
1683
Andi Kleen191679f2008-01-30 13:33:21 +01001684static __init int setup_noclflush(char *arg)
1685{
H. Peter Anvin840d2832014-02-27 08:31:30 -08001686 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
H. Peter Anvinda4aaa72014-02-27 08:36:31 -08001687 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
Andi Kleen191679f2008-01-30 13:33:21 +01001688 return 1;
1689}
1690__setup("noclflush", setup_noclflush);
1691
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001692void print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693{
Jan Beulich02dde8b2009-03-12 12:08:49 +00001694 const char *vendor = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001696 if (c->x86_vendor < X86_VENDOR_NUM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 vendor = this_cpu->c_vendor;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001698 } else {
1699 if (c->cpuid_level >= 0)
1700 vendor = c->x86_vendor_id;
1701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
Yinghai Lubd32a8cf2008-09-19 18:41:16 -07001703 if (vendor && !strstr(c->x86_model_id, vendor))
Chen Yucong1b74dde2016-02-02 11:45:02 +08001704 pr_cont("%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705
Yinghai Lu9d31d352008-09-04 21:09:44 +02001706 if (c->x86_model_id[0])
Chen Yucong1b74dde2016-02-02 11:45:02 +08001707 pr_cont("%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 else
Chen Yucong1b74dde2016-02-02 11:45:02 +08001709 pr_cont("%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
Chen Yucong1b74dde2016-02-02 11:45:02 +08001711 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
Borislav Petkov924e1012012-09-14 18:37:46 +02001712
Jia Zhangb3991512018-01-01 09:52:10 +08001713 if (c->x86_stepping || c->cpuid_level >= 0)
1714 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 else
Chen Yucong1b74dde2016-02-02 11:45:02 +08001716 pr_cont(")\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717}
1718
Andi Kleen0c2a3912017-10-13 14:56:43 -07001719/*
1720 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1721 * But we need to keep a dummy __setup around otherwise it would
1722 * show up as an environment variable for init.
1723 */
1724static __init int setup_clearcpuid(char *arg)
Andi Kleenac72e782008-01-30 13:33:21 +01001725{
Andi Kleenac72e782008-01-30 13:33:21 +01001726 return 1;
1727}
Andi Kleen0c2a3912017-10-13 14:56:43 -07001728__setup("clearcpuid=", setup_clearcpuid);
Andi Kleenac72e782008-01-30 13:33:21 +01001729
Yinghai Lud5494d42008-09-04 20:09:03 -07001730#ifdef CONFIG_X86_64
Andy Lutomirskie6401c12019-04-14 18:00:06 +02001731DEFINE_PER_CPU_FIRST(struct fixed_percpu_data,
1732 fixed_percpu_data) __aligned(PAGE_SIZE) __visible;
1733EXPORT_PER_CPU_SYMBOL_GPL(fixed_percpu_data);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001734
Tejun Heobdf977b2009-08-03 14:12:19 +09001735/*
Andy Lutomirskia7fcf282015-03-06 17:50:19 -08001736 * The following percpu variables are hot. Align current_task to
1737 * cacheline size such that they fall in the same cacheline.
Tejun Heobdf977b2009-08-03 14:12:19 +09001738 */
1739DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1740 &init_task;
1741EXPORT_PER_CPU_SYMBOL(current_task);
Yinghai Lud5494d42008-09-04 20:09:03 -07001742
Thomas Gleixner951c2a52021-02-10 00:40:44 +01001743DEFINE_PER_CPU(void *, hardirq_stack_ptr);
Thomas Gleixnere7f89002021-02-10 00:40:43 +01001744DEFINE_PER_CPU(bool, hardirq_stack_inuse);
Yinghai Lud5494d42008-09-04 20:09:03 -07001745
Peter Zijlstrac2daa3b2013-08-14 14:51:00 +02001746DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1747EXPORT_PER_CPU_SYMBOL(__preempt_count);
1748
Lai Jiangshan15915842021-01-26 01:34:29 +08001749DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) = TOP_OF_INIT_STACK;
1750
Yinghai Lud5494d42008-09-04 20:09:03 -07001751/* May not be marked __init: used by software suspend */
1752void syscall_init(void)
1753{
Borislav Petkov31ac34c2015-11-23 11:12:25 +01001754 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
Andy Lutomirskibf904d22018-09-03 15:59:44 -07001755 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
Ingo Molnard56fe4b2015-03-24 14:41:37 +01001756
1757#ifdef CONFIG_IA32_EMULATION
Andy Lutomirski47edb652015-07-23 12:14:40 -07001758 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
Denys Vlasenkoa76c7f42015-03-22 20:48:14 +01001759 /*
Denys Vlasenko487d1ed2015-03-27 11:59:16 +01001760 * This only works on Intel CPUs.
1761 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1762 * This does not cause SYSENTER to jump to the wrong location, because
1763 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
Denys Vlasenkoa76c7f42015-03-22 20:48:14 +01001764 */
1765 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
zhong jiang8e6b65a2018-09-13 10:49:45 +08001766 wrmsrl_safe(MSR_IA32_SYSENTER_ESP,
1767 (unsigned long)(cpu_entry_stack(smp_processor_id()) + 1));
Ingo Molnar4c8cd0c2015-06-08 08:33:56 +02001768 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
Ingo Molnard56fe4b2015-03-24 14:41:37 +01001769#else
Andy Lutomirski47edb652015-07-23 12:14:40 -07001770 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
Borislav Petkov6b513112015-04-03 14:25:28 +02001771 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
Ingo Molnard56fe4b2015-03-24 14:41:37 +01001772 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1773 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
Yinghai Lud5494d42008-09-04 20:09:03 -07001774#endif
1775
H. Peter Anvin (Intel)6de4ac12021-05-10 11:53:13 -07001776 /*
1777 * Flags to clear on syscall; clear as much as possible
1778 * to minimize user space-kernel interference.
1779 */
Yinghai Lud5494d42008-09-04 20:09:03 -07001780 wrmsrl(MSR_SYSCALL_MASK,
H. Peter Anvin (Intel)6de4ac12021-05-10 11:53:13 -07001781 X86_EFLAGS_CF|X86_EFLAGS_PF|X86_EFLAGS_AF|
1782 X86_EFLAGS_ZF|X86_EFLAGS_SF|X86_EFLAGS_TF|
1783 X86_EFLAGS_IF|X86_EFLAGS_DF|X86_EFLAGS_OF|
1784 X86_EFLAGS_IOPL|X86_EFLAGS_NT|X86_EFLAGS_RF|
1785 X86_EFLAGS_AC|X86_EFLAGS_ID);
Yinghai Lud5494d42008-09-04 20:09:03 -07001786}
1787
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001788#else /* CONFIG_X86_64 */
Yinghai Lud5494d42008-09-04 20:09:03 -07001789
Tejun Heobdf977b2009-08-03 14:12:19 +09001790DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1791EXPORT_PER_CPU_SYMBOL(current_task);
Peter Zijlstrac2daa3b2013-08-14 14:51:00 +02001792DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1793EXPORT_PER_CPU_SYMBOL(__preempt_count);
Tejun Heobdf977b2009-08-03 14:12:19 +09001794
Andy Lutomirskia7fcf282015-03-06 17:50:19 -08001795/*
1796 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1797 * the top of the kernel stack. Use an extra percpu variable to track the
1798 * top of the kernel stack directly.
1799 */
1800DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1801 (unsigned long)&init_thread_union + THREAD_SIZE;
1802EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1803
Linus Torvalds050e9ba2018-06-14 12:21:18 +09001804#ifdef CONFIG_STACKPROTECTOR
Andy Lutomirski3fb0fdb2021-02-13 11:19:44 -08001805DEFINE_PER_CPU(unsigned long, __stack_chk_guard);
1806EXPORT_PER_CPU_SYMBOL(__stack_chk_guard);
Tejun Heo60a53172009-02-09 22:17:40 +09001807#endif
1808
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001809#endif /* CONFIG_X86_64 */
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001810
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001811/*
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301812 * Clear all 6 debug registers:
1813 */
1814static void clear_all_debug_regs(void)
1815{
1816 int i;
1817
1818 for (i = 0; i < 8; i++) {
1819 /* Ignore db4, db5 */
1820 if ((i == 4) || (i == 5))
1821 continue;
1822
1823 set_debugreg(0, i);
1824 }
1825}
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001826
Jason Wessel0bb9fef2010-05-20 21:04:30 -05001827#ifdef CONFIG_KGDB
1828/*
1829 * Restore debug regs if using kgdbwait and you have a kernel debugger
1830 * connection established.
1831 */
1832static void dbg_restore_debug_regs(void)
1833{
1834 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1835 arch_kgdb_ops.correct_hw_break();
1836}
1837#else /* ! CONFIG_KGDB */
1838#define dbg_restore_debug_regs()
1839#endif /* ! CONFIG_KGDB */
1840
Igor Mammedovce4b1b12014-06-20 14:23:11 +02001841static void wait_for_master_cpu(int cpu)
1842{
1843#ifdef CONFIG_SMP
1844 /*
1845 * wait for ACK from master CPU before continuing
1846 * with AP initialization
1847 */
1848 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1849 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1850 cpu_relax();
1851#endif
1852}
1853
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001854#ifdef CONFIG_X86_64
Thomas Gleixner505b7892019-11-11 23:03:17 +01001855static inline void setup_getcpu(int cpu)
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001856{
Ingo Molnar22245bd2018-10-08 10:41:59 +02001857 unsigned long cpudata = vdso_encode_cpunode(cpu, early_cpu_to_node(cpu));
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001858 struct desc_struct d = { };
1859
Sean Christophersonb6b4fbd2021-05-04 15:56:31 -07001860 if (boot_cpu_has(X86_FEATURE_RDTSCP) || boot_cpu_has(X86_FEATURE_RDPID))
Sean Christophersonfc48a6d2021-05-04 15:56:32 -07001861 wrmsr(MSR_TSC_AUX, cpudata, 0);
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001862
1863 /* Store CPU and node number in limit. */
1864 d.limit0 = cpudata;
1865 d.limit1 = cpudata >> 16;
1866
1867 d.type = 5; /* RO data, expand down, accessed */
1868 d.dpl = 3; /* Visible to user code */
1869 d.s = 1; /* Not a system segment */
1870 d.p = 1; /* Present */
1871 d.d = 1; /* 32-bit */
1872
Ingo Molnar22245bd2018-10-08 10:41:59 +02001873 write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_CPUNODE, &d, DESCTYPE_S);
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001874}
Thomas Gleixner505b7892019-11-11 23:03:17 +01001875
1876static inline void ucode_cpu_init(int cpu)
1877{
1878 if (cpu)
1879 load_ucode_ap();
1880}
1881
1882static inline void tss_setup_ist(struct tss_struct *tss)
1883{
1884 /* Set up the per-CPU TSS IST stacks */
1885 tss->x86_tss.ist[IST_INDEX_DF] = __this_cpu_ist_top_va(DF);
1886 tss->x86_tss.ist[IST_INDEX_NMI] = __this_cpu_ist_top_va(NMI);
1887 tss->x86_tss.ist[IST_INDEX_DB] = __this_cpu_ist_top_va(DB);
1888 tss->x86_tss.ist[IST_INDEX_MCE] = __this_cpu_ist_top_va(MCE);
Joerg Roedel02772fb92020-09-07 15:15:43 +02001889 /* Only mapped when SEV-ES is active */
1890 tss->x86_tss.ist[IST_INDEX_VC] = __this_cpu_ist_top_va(VC);
Thomas Gleixner505b7892019-11-11 23:03:17 +01001891}
1892
Thomas Gleixner505b7892019-11-11 23:03:17 +01001893#else /* CONFIG_X86_64 */
1894
1895static inline void setup_getcpu(int cpu) { }
1896
1897static inline void ucode_cpu_init(int cpu)
1898{
1899 show_ucode_info_early();
1900}
1901
1902static inline void tss_setup_ist(struct tss_struct *tss) { }
1903
Thomas Gleixner505b7892019-11-11 23:03:17 +01001904#endif /* !CONFIG_X86_64 */
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001905
Thomas Gleixner111e7b12019-11-12 21:40:33 +01001906static inline void tss_setup_io_bitmap(struct tss_struct *tss)
1907{
1908 tss->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET_INVALID;
1909
1910#ifdef CONFIG_X86_IOPL_IOPERM
1911 tss->io_bitmap.prev_max = 0;
1912 tss->io_bitmap.prev_sequence = 0;
1913 memset(tss->io_bitmap.bitmap, 0xff, sizeof(tss->io_bitmap.bitmap));
1914 /*
1915 * Invalidate the extra array entry past the end of the all
1916 * permission bitmap as required by the hardware.
1917 */
1918 tss->io_bitmap.mapall[IO_BITMAP_LONGS] = ~0UL;
1919#endif
1920}
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001921
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001922/*
Joerg Roedel520d0302020-09-07 15:16:08 +02001923 * Setup everything needed to handle exceptions from the IDT, including the IST
1924 * exceptions which use paranoid_entry().
1925 */
1926void cpu_init_exception_handling(void)
1927{
1928 struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
1929 int cpu = raw_smp_processor_id();
1930
1931 /* paranoid_entry() gets the CPU number from the GDT */
1932 setup_getcpu(cpu);
1933
1934 /* IST vectors need TSS to be set up. */
1935 tss_setup_ist(tss);
1936 tss_setup_io_bitmap(tss);
1937 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1938
1939 load_TR_desc();
1940
1941 /* Finally load the IDT */
1942 load_current_idt();
1943}
1944
1945/*
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001946 * cpu_init() initializes state that is per-CPU. Some data is already
Borislav Petkovb1efd0f2021-05-10 23:29:25 +02001947 * initialized (naturally) in the bootstrap process, such as the GDT. We
1948 * reload it nevertheless, this function acts as a 'CPU state barrier',
1949 * nothing should get across.
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001950 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001951void cpu_init(void)
Yinghai Lu1ba76582008-09-04 20:09:04 -07001952{
Thomas Gleixner505b7892019-11-11 23:03:17 +01001953 struct task_struct *cur = current;
Thomas Gleixnerf6ef7322019-04-14 17:59:53 +02001954 int cpu = raw_smp_processor_id();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001955
Igor Mammedovce4b1b12014-06-20 14:23:11 +02001956 wait_for_master_cpu(cpu);
1957
Thomas Gleixner505b7892019-11-11 23:03:17 +01001958 ucode_cpu_init(cpu);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001959
Brian Gerste7a22c12009-01-19 00:38:59 +09001960#ifdef CONFIG_NUMA
Fenghua Yu27fd1852012-11-13 11:32:47 -08001961 if (this_cpu_read(numa_node) == 0 &&
Lee Schermerhorne534c7c2010-05-26 14:44:58 -07001962 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1963 set_numa_node(early_cpu_to_node(cpu));
Brian Gerste7a22c12009-01-19 00:38:59 +09001964#endif
Mike Travis2eaad1f2009-12-10 17:19:36 -08001965 pr_debug("Initializing CPU#%d\n", cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001966
Thomas Gleixner505b7892019-11-11 23:03:17 +01001967 if (IS_ENABLED(CONFIG_X86_64) || cpu_feature_enabled(X86_FEATURE_VME) ||
1968 boot_cpu_has(X86_FEATURE_TSC) || boot_cpu_has(X86_FEATURE_DE))
1969 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001970
1971 /*
1972 * Initialize the per-CPU GDT with the boot GDT,
1973 * and set up the GDT descriptor:
1974 */
Brian Gerst552be872009-01-30 17:47:53 +09001975 switch_to_new_gdt(cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001976
Thomas Gleixner505b7892019-11-11 23:03:17 +01001977 if (IS_ENABLED(CONFIG_X86_64)) {
1978 loadsegment(fs, 0);
1979 memset(cur->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1980 syscall_init();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001981
Thomas Gleixner505b7892019-11-11 23:03:17 +01001982 wrmsrl(MSR_FS_BASE, 0);
1983 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1984 barrier();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001985
Thomas Gleixner505b7892019-11-11 23:03:17 +01001986 x2apic_setup();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001987 }
1988
Vegard Nossumf1f10072017-02-27 14:30:07 -08001989 mmgrab(&init_mm);
Thomas Gleixner505b7892019-11-11 23:03:17 +01001990 cur->active_mm = &init_mm;
1991 BUG_ON(cur->mm);
Andy Lutomirski72c00982017-09-06 19:54:53 -07001992 initialize_tlbstate_and_flush();
Thomas Gleixner505b7892019-11-11 23:03:17 +01001993 enter_lazy_tlb(&init_mm, cur);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001994
Thomas Gleixner505b7892019-11-11 23:03:17 +01001995 /*
1996 * sp0 points to the entry trampoline stack regardless of what task
1997 * is running.
1998 */
Dave Hansen4fe2d8b2017-12-04 17:25:07 -08001999 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
Andy Lutomirski20bb8342017-11-02 00:59:13 -07002000
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002001 load_mm_ldt(&init_mm);
Yinghai Lu1ba76582008-09-04 20:09:04 -07002002
Jason Wessel0bb9fef2010-05-20 21:04:30 -05002003 clear_all_debug_regs();
2004 dbg_restore_debug_regs();
Yinghai Lu1ba76582008-09-04 20:09:04 -07002005
Andy Lutomirskidc4e0022019-11-26 18:27:16 +01002006 doublefault_init_cpu_tss();
Thomas Gleixner505b7892019-11-11 23:03:17 +01002007
Ingo Molnar21c4cd12015-04-26 14:27:17 +02002008 fpu__init_cpu();
Yinghai Lu1ba76582008-09-04 20:09:04 -07002009
Yinghai Lu1ba76582008-09-04 20:09:04 -07002010 if (is_uv_system())
2011 uv_cpu_init();
Thomas Garnier69218e42017-03-14 10:05:07 -07002012
Thomas Garnier69218e42017-03-14 10:05:07 -07002013 load_fixmap_gdt(cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07002014}
2015
Borislav Petkovb1efd0f2021-05-10 23:29:25 +02002016#ifdef CONFIG_SMP
2017void cpu_init_secondary(void)
2018{
2019 /*
2020 * Relies on the BP having set-up the IDT tables, which are loaded
2021 * on this CPU in cpu_init_exception_handling().
2022 */
2023 cpu_init_exception_handling();
2024 cpu_init();
2025}
2026#endif
2027
Borislav Petkov1008c52c2018-02-16 12:26:39 +01002028/*
2029 * The microcode loader calls this upon late microcode load to recheck features,
2030 * only when microcode has been updated. Caller holds microcode_mutex and CPU
2031 * hotplug lock.
2032 */
2033void microcode_check(void)
2034{
Borislav Petkov42ca8082018-02-16 12:26:40 +01002035 struct cpuinfo_x86 info;
2036
Borislav Petkov1008c52c2018-02-16 12:26:39 +01002037 perf_check_microcode();
Borislav Petkov42ca8082018-02-16 12:26:40 +01002038
2039 /* Reload CPUID max function as it might've changed. */
2040 info.cpuid_level = cpuid_eax(0);
2041
2042 /*
2043 * Copy all capability leafs to pick up the synthetic ones so that
2044 * memcmp() below doesn't fail on that. The ones coming from CPUID will
2045 * get overwritten in get_cpu_cap().
2046 */
2047 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
2048
2049 get_cpu_cap(&info);
2050
2051 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
2052 return;
2053
2054 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
2055 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
Borislav Petkov1008c52c2018-02-16 12:26:39 +01002056}
Thomas Gleixner9c923742019-07-22 20:47:17 +02002057
2058/*
2059 * Invoked from core CPU hotplug code after hotplug operations
2060 */
2061void arch_smt_update(void)
2062{
2063 /* Handle the speculative execution misfeatures */
2064 cpu_bugs_smt_update();
Thomas Gleixner6a1cb5f2019-07-22 20:47:22 +02002065 /* Check whether IPI broadcasting can be enabled */
2066 apic_smt_update();
Thomas Gleixner9c923742019-07-22 20:47:17 +02002067}