blob: fca56129ddc7b1050c32f397576b12505ac6a02f [file] [log] [blame]
Thomas Gleixner457c8992019-05-19 13:08:55 +01001// SPDX-License-Identifier: GPL-2.0-only
Kirill A. Shutemov2458e532018-06-23 01:08:41 +03002/* cpu_feature_enabled() cannot be used this early */
3#define USE_EARLY_PGTABLE_L5
4
Mike Rapoport57c8a662018-10-30 15:09:49 -07005#include <linux/memblock.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05306#include <linux/linkage.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07007#include <linux/bitops.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05308#include <linux/kernel.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -04009#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/percpu.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053011#include <linux/string.h>
Borislav Petkovee098e12015-06-01 12:06:57 +020012#include <linux/ctype.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053013#include <linux/delay.h>
Ingo Molnar68e21be2017-02-01 19:08:20 +010014#include <linux/sched/mm.h>
Ingo Molnare6017572017-02-01 16:36:40 +010015#include <linux/sched/clock.h>
Ingo Molnar9164bb42017-02-04 01:20:53 +010016#include <linux/sched/task.h>
Benjamin Thielb47a3692020-01-09 13:17:23 +010017#include <linux/sched/smt.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053018#include <linux/init.h>
Masami Hiramatsu0f46efeb2014-04-17 17:17:12 +090019#include <linux/kprobes.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053020#include <linux/kgdb.h>
21#include <linux/smp.h>
22#include <linux/io.h>
Laura Abbottb51ef522015-07-20 14:47:58 -070023#include <linux/syscore_ops.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070024#include <linux/pgtable.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053025
26#include <asm/stackprotector.h>
Ingo Molnarcdd6c482009-09-21 12:02:48 +020027#include <asm/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/mmu_context.h>
Andy Lutomirskidc4e0022019-11-26 18:27:16 +010029#include <asm/doublefault.h>
H. Peter Anvin49d859d2011-07-31 14:02:19 -070030#include <asm/archrandom.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053031#include <asm/hypervisor.h>
32#include <asm/processor.h>
Andy Lutomirski1e02ce42014-10-24 15:58:08 -070033#include <asm/tlbflush.h>
Paul Gortmakerf649e932012-01-20 16:24:09 -050034#include <asm/debugreg.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053035#include <asm/sections.h>
Andy Lutomirskif40c3302014-05-05 12:19:36 -070036#include <asm/vsyscall.h>
Alan Cox8bdbd962009-07-04 00:35:45 +010037#include <linux/topology.h>
38#include <linux/cpumask.h>
Arun Sharma600634972011-07-26 16:09:06 -070039#include <linux/atomic.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053040#include <asm/proto.h>
41#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/apic.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053043#include <asm/desc.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020044#include <asm/fpu/internal.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053045#include <asm/mtrr.h>
Grzegorz Andrejczuk0274f952017-01-20 14:22:34 +010046#include <asm/hwcap2.h>
Alan Cox8bdbd962009-07-04 00:35:45 +010047#include <linux/numa.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053048#include <asm/asm.h>
Dave Hansen0f6ff2b2016-05-12 15:04:00 -070049#include <asm/bugs.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053050#include <asm/cpu.h>
51#include <asm/mce.h>
52#include <asm/msr.h>
Ingo Molnareb243d12019-11-20 15:33:57 +010053#include <asm/memtype.h>
Fenghua Yud288e1c2012-12-20 23:44:23 -080054#include <asm/microcode.h>
55#include <asm/microcode_intel.h>
David Woodhousefec94342018-01-25 16:14:13 +000056#include <asm/intel-family.h>
57#include <asm/cpu_device_id.h>
Tejun Heobdbcdd42009-01-21 17:26:06 +090058#include <asm/uv/uv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60#include "cpu.h"
61
Grzegorz Andrejczuk0274f952017-01-20 14:22:34 +010062u32 elf_hwcap2 __read_mostly;
63
Mike Travisc2d1cec2009-01-04 05:18:03 -080064/* all of these masks are initialized in setup_cpu_local_masks() */
Mike Travisc2d1cec2009-01-04 05:18:03 -080065cpumask_var_t cpu_initialized_mask;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053066cpumask_var_t cpu_callout_mask;
67cpumask_var_t cpu_callin_mask;
Mike Travisc2d1cec2009-01-04 05:18:03 -080068
69/* representing cpus for which sibling maps can be computed */
70cpumask_var_t cpu_sibling_setup_mask;
71
Borislav Petkovf8b64d02018-04-27 16:34:34 -050072/* Number of siblings per CPU package */
73int smp_num_siblings = 1;
74EXPORT_SYMBOL(smp_num_siblings);
75
76/* Last level cache ID of each logical CPU */
77DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
78
Brian Gerst2f2f52b2009-01-27 12:56:47 +090079/* correctly size the local cpu masks */
Ingo Molnar4369f1f2009-01-27 12:03:24 +010080void __init setup_cpu_local_masks(void)
Brian Gerst2f2f52b2009-01-27 12:56:47 +090081{
82 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
83 alloc_bootmem_cpumask_var(&cpu_callin_mask);
84 alloc_bootmem_cpumask_var(&cpu_callout_mask);
85 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
86}
87
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040088static void default_init(struct cpuinfo_x86 *c)
Ondrej Zarye8055132009-08-11 20:00:11 +020089{
90#ifdef CONFIG_X86_64
Borislav Petkov27c13ec2009-11-21 14:01:45 +010091 cpu_detect_cache_sizes(c);
Ondrej Zarye8055132009-08-11 20:00:11 +020092#else
93 /* Not much we can do here... */
94 /* Check if at least it has cpuid */
95 if (c->cpuid_level == -1) {
96 /* No cpuid. It must be an ancient CPU */
97 if (c->x86 == 4)
98 strcpy(c->x86_model_id, "486");
99 else if (c->x86 == 3)
100 strcpy(c->x86_model_id, "386");
101 }
102#endif
103}
104
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400105static const struct cpu_dev default_cpu = {
Ondrej Zarye8055132009-08-11 20:00:11 +0200106 .c_init = default_init,
107 .c_vendor = "Unknown",
108 .c_x86_vendor = X86_VENDOR_UNKNOWN,
109};
110
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400111static const struct cpu_dev *this_cpu = &default_cpu;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200112
Brian Gerst06deef82009-01-21 17:26:05 +0900113DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700114#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +0900115 /*
116 * We need valid kernel segments for data and code in long mode too
117 * IRET will check the segment types kkeil 2000/10/28
118 * Also sysret mandates a special GDT layout
119 *
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530120 * TLS descriptors are currently at a different place compared to i386.
Brian Gerst06deef82009-01-21 17:26:05 +0900121 * Hopefully nobody expects them at a fixed place (Wine?)
122 */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900123 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
124 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
125 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
126 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
127 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
128 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700129#else
Akinobu Mita1e5de182009-07-19 00:12:20 +0900130 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
131 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
132 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
133 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
Rusty Russellbf5046722007-05-02 19:27:10 +0200134 /*
135 * Segments used for calling PnP BIOS have byte granularity.
136 * They code segments and data segments have fixed 64k limits,
137 * the transfer segment sizes are set at run time.
138 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100139 /* 32-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900140 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100141 /* 16-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900142 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100143 /* 16-bit data */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900144 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100145 /* 16-bit data */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900146 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100147 /* 16-bit data */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900148 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
Rusty Russellbf5046722007-05-02 19:27:10 +0200149 /*
150 * The APM segments have byte granularity and their bases
151 * are set at run time. All have 64k limits.
152 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100153 /* 32-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900154 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
Rusty Russellbf5046722007-05-02 19:27:10 +0200155 /* 16-bit code */
Akinobu Mita1e5de182009-07-19 00:12:20 +0900156 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100157 /* data */
Ingo Molnar72c4d852009-08-03 08:47:07 +0200158 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
Rusty Russellbf5046722007-05-02 19:27:10 +0200159
Akinobu Mita1e5de182009-07-19 00:12:20 +0900160 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
161 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
Tejun Heo60a53172009-02-09 22:17:40 +0900162 GDT_STACK_CANARY_INIT
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700163#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900164} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200165EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200166
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700167#ifdef CONFIG_X86_64
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700168static int __init x86_nopcid_setup(char *s)
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700169{
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700170 /* nopcid doesn't accept parameters */
171 if (s)
172 return -EINVAL;
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700173
174 /* do not emit a message if the feature is not present */
175 if (!boot_cpu_has(X86_FEATURE_PCID))
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700176 return 0;
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700177
178 setup_clear_cpu_cap(X86_FEATURE_PCID);
179 pr_info("nopcid: PCID feature disabled\n");
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700180 return 0;
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700181}
Andy Lutomirskic7ad5ad2017-09-10 17:48:27 -0700182early_param("nopcid", x86_nopcid_setup);
Andy Lutomirski0790c9a2017-06-29 08:53:20 -0700183#endif
184
Andy Lutomirskid12a72b2016-01-29 11:42:58 -0800185static int __init x86_noinvpcid_setup(char *s)
186{
187 /* noinvpcid doesn't accept parameters */
188 if (s)
189 return -EINVAL;
190
191 /* do not emit a message if the feature is not present */
192 if (!boot_cpu_has(X86_FEATURE_INVPCID))
193 return 0;
194
195 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
196 pr_info("noinvpcid: INVPCID feature disabled\n");
197 return 0;
198}
199early_param("noinvpcid", x86_noinvpcid_setup);
200
Yinghai Luba51dce2008-09-04 20:09:02 -0700201#ifdef CONFIG_X86_32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400202static int cachesize_override = -1;
203static int disable_x86_serial_nr = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205static int __init cachesize_setup(char *str)
206{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100207 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 return 1;
209}
210__setup("cachesize=", cachesize_setup);
211
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100212static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
Andi Kleen13530252008-01-30 13:33:20 +0100214 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800215 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800217__setup("nosep", x86_sep_setup);
218
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219/* Standard macro to see if a specific flag is changeable */
220static inline int flag_is_changeable_p(u32 flag)
221{
222 u32 f1, f2;
223
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200224 /*
225 * Cyrix and IDT cpus allow disabling of CPUID
226 * so the code below may return different results
227 * when it is executed before and after enabling
228 * the CPUID. Add "volatile" to not allow gcc to
229 * optimize the subsequent calls to this function.
230 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100231 asm volatile ("pushfl \n\t"
232 "pushfl \n\t"
233 "popl %0 \n\t"
234 "movl %0, %1 \n\t"
235 "xorl %2, %0 \n\t"
236 "pushl %0 \n\t"
237 "popfl \n\t"
238 "pushfl \n\t"
239 "popl %0 \n\t"
240 "popfl \n\t"
241
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200242 : "=&r" (f1), "=&r" (f2)
243 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245 return ((f1^f2) & flag) != 0;
246}
247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248/* Probe for the CPUID instruction */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400249int have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250{
251 return flag_is_changeable_p(X86_EFLAGS_ID);
252}
253
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400254static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
Yinghai Lu0a488a52008-09-04 21:09:47 +0200255{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100256 unsigned long lo, hi;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200257
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100258 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
259 return;
260
261 /* Disable processor serial number: */
262
263 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
264 lo |= 0x200000;
265 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
266
Chen Yucong1b74dde2016-02-02 11:45:02 +0800267 pr_notice("CPU serial number disabled.\n");
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100268 clear_cpu_cap(c, X86_FEATURE_PN);
269
270 /* Disabling the serial number may affect the cpuid level */
271 c->cpuid_level = cpuid_eax(0);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200272}
273
274static int __init x86_serial_nr_setup(char *s)
275{
276 disable_x86_serial_nr = 0;
277 return 1;
278}
279__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700280#else
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700281static inline int flag_is_changeable_p(u32 flag)
282{
283 return 1;
284}
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700285static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
286{
287}
Yinghai Luba51dce2008-09-04 20:09:02 -0700288#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
Fenghua Yude5397a2011-05-11 16:51:05 -0700290static __init int setup_disable_smep(char *arg)
291{
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700292 setup_clear_cpu_cap(X86_FEATURE_SMEP);
Fenghua Yude5397a2011-05-11 16:51:05 -0700293 return 1;
294}
295__setup("nosmep", setup_disable_smep);
296
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700297static __always_inline void setup_smep(struct cpuinfo_x86 *c)
Fenghua Yude5397a2011-05-11 16:51:05 -0700298{
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700299 if (cpu_has(c, X86_FEATURE_SMEP))
Andy Lutomirski375074c2014-10-24 15:58:07 -0700300 cr4_set_bits(X86_CR4_SMEP);
Fenghua Yude5397a2011-05-11 16:51:05 -0700301}
302
H. Peter Anvin52b61792012-09-21 12:43:13 -0700303static __init int setup_disable_smap(char *arg)
304{
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700305 setup_clear_cpu_cap(X86_FEATURE_SMAP);
H. Peter Anvin52b61792012-09-21 12:43:13 -0700306 return 1;
307}
308__setup("nosmap", setup_disable_smap);
309
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700310static __always_inline void setup_smap(struct cpuinfo_x86 *c)
H. Peter Anvin52b61792012-09-21 12:43:13 -0700311{
Andrew Cooper581b7f152015-06-03 10:31:14 +0100312 unsigned long eflags = native_save_fl();
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700313
314 /* This should have been cleared long ago */
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -0700315 BUG_ON(eflags & X86_EFLAGS_AC);
316
H. Peter Anvin03bbd592014-02-13 07:34:30 -0800317 if (cpu_has(c, X86_FEATURE_SMAP)) {
318#ifdef CONFIG_X86_SMAP
Andy Lutomirski375074c2014-10-24 15:58:07 -0700319 cr4_set_bits(X86_CR4_SMAP);
H. Peter Anvin03bbd592014-02-13 07:34:30 -0800320#else
Andy Lutomirski375074c2014-10-24 15:58:07 -0700321 cr4_clear_bits(X86_CR4_SMAP);
H. Peter Anvin03bbd592014-02-13 07:34:30 -0800322#endif
323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
Ricardo Neriaa35f892017-11-05 18:27:54 -0800326static __always_inline void setup_umip(struct cpuinfo_x86 *c)
327{
328 /* Check the boot processor, plus build option for UMIP. */
329 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
330 goto out;
331
332 /* Check the current processor's cpuid bits. */
333 if (!cpu_has(c, X86_FEATURE_UMIP))
334 goto out;
335
336 cr4_set_bits(X86_CR4_UMIP);
337
Lendacky, Thomas438cbf82018-12-04 22:27:20 +0000338 pr_info_once("x86/cpu: User Mode Instruction Prevention (UMIP) activated\n");
Ricardo Neri770c7752017-11-13 22:29:43 -0800339
Ricardo Neriaa35f892017-11-05 18:27:54 -0800340 return;
341
342out:
343 /*
344 * Make sure UMIP is disabled in case it was enabled in a
345 * previous boot (e.g., via kexec).
346 */
347 cr4_clear_bits(X86_CR4_UMIP);
348}
349
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200350static DEFINE_STATIC_KEY_FALSE_RO(cr_pinning);
351static unsigned long cr4_pinned_bits __ro_after_init;
352
353void native_write_cr0(unsigned long val)
354{
355 unsigned long bits_missing = 0;
356
357set_register:
358 asm volatile("mov %0,%%cr0": "+r" (val), "+m" (__force_order));
359
360 if (static_branch_likely(&cr_pinning)) {
361 if (unlikely((val & X86_CR0_WP) != X86_CR0_WP)) {
362 bits_missing = X86_CR0_WP;
363 val |= bits_missing;
364 goto set_register;
365 }
366 /* Warn after we've set the missing bits. */
367 WARN_ONCE(bits_missing, "CR0 WP bit went missing!?\n");
368 }
369}
370EXPORT_SYMBOL(native_write_cr0);
371
372void native_write_cr4(unsigned long val)
373{
374 unsigned long bits_missing = 0;
375
376set_register:
377 asm volatile("mov %0,%%cr4": "+r" (val), "+m" (cr4_pinned_bits));
378
379 if (static_branch_likely(&cr_pinning)) {
380 if (unlikely((val & cr4_pinned_bits) != cr4_pinned_bits)) {
381 bits_missing = ~val & cr4_pinned_bits;
382 val |= bits_missing;
383 goto set_register;
384 }
385 /* Warn after we've set the missing bits. */
386 WARN_ONCE(bits_missing, "CR4 bits went missing: %lx!?\n",
387 bits_missing);
388 }
389}
Thomas Gleixner21953ee2020-04-26 18:55:15 +0200390#if IS_MODULE(CONFIG_LKDTM)
Thomas Gleixnerd8f0b352020-04-21 11:20:29 +0200391EXPORT_SYMBOL_GPL(native_write_cr4);
Thomas Gleixner21953ee2020-04-26 18:55:15 +0200392#endif
Thomas Gleixnerd8f0b352020-04-21 11:20:29 +0200393
394void cr4_update_irqsoff(unsigned long set, unsigned long clear)
395{
396 unsigned long newval, cr4 = this_cpu_read(cpu_tlbstate.cr4);
397
398 lockdep_assert_irqs_disabled();
399
400 newval = (cr4 & ~clear) | set;
401 if (newval != cr4) {
402 this_cpu_write(cpu_tlbstate.cr4, newval);
403 __write_cr4(newval);
404 }
405}
406EXPORT_SYMBOL(cr4_update_irqsoff);
407
408/* Read the CR4 shadow. */
409unsigned long cr4_read_shadow(void)
410{
411 return this_cpu_read(cpu_tlbstate.cr4);
412}
413EXPORT_SYMBOL_GPL(cr4_read_shadow);
Thomas Gleixner7652ac92019-07-10 21:42:46 +0200414
415void cr4_init(void)
416{
417 unsigned long cr4 = __read_cr4();
418
419 if (boot_cpu_has(X86_FEATURE_PCID))
420 cr4 |= X86_CR4_PCIDE;
421 if (static_branch_likely(&cr_pinning))
422 cr4 |= cr4_pinned_bits;
423
424 __write_cr4(cr4);
425
426 /* Initialize cr4 shadow for this CPU. */
427 this_cpu_write(cpu_tlbstate.cr4, cr4);
428}
Kees Cook873d50d2019-06-17 21:55:02 -0700429
430/*
431 * Once CPU feature detection is finished (and boot params have been
432 * parsed), record any of the sensitive CR bits that are set, and
433 * enable CR pinning.
434 */
435static void __init setup_cr_pinning(void)
436{
437 unsigned long mask;
438
439 mask = (X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP);
440 cr4_pinned_bits = this_cpu_read(cpu_tlbstate.cr4) & mask;
441 static_key_enable(&cr_pinning.key);
442}
443
Andy Lutomirskib745cfb2020-05-28 16:13:58 -0400444static __init int x86_nofsgsbase_setup(char *arg)
Andy Lutomirskidd649bd2020-05-28 16:13:48 -0400445{
Andy Lutomirskib745cfb2020-05-28 16:13:58 -0400446 /* Require an exact match without trailing characters. */
447 if (strlen(arg))
448 return 0;
449
450 /* Do not emit a message if the feature is not present. */
451 if (!boot_cpu_has(X86_FEATURE_FSGSBASE))
452 return 1;
453
454 setup_clear_cpu_cap(X86_FEATURE_FSGSBASE);
455 pr_info("FSGSBASE disabled via kernel command line\n");
Andy Lutomirskidd649bd2020-05-28 16:13:48 -0400456 return 1;
457}
Andy Lutomirskib745cfb2020-05-28 16:13:58 -0400458__setup("nofsgsbase", x86_nofsgsbase_setup);
Andy Lutomirskidd649bd2020-05-28 16:13:48 -0400459
460/*
Dave Hansen06976942016-02-12 13:02:29 -0800461 * Protection Keys are not available in 32-bit mode.
462 */
463static bool pku_disabled;
464
465static __always_inline void setup_pku(struct cpuinfo_x86 *c)
466{
Sebastian Andrzej Siewiora5eff722019-04-03 18:41:56 +0200467 struct pkru_state *pk;
468
Dave Hansene8df1a952016-05-13 15:13:28 -0700469 /* check the boot processor, plus compile options for PKU: */
470 if (!cpu_feature_enabled(X86_FEATURE_PKU))
471 return;
472 /* checks the actual processor's cpuid bits: */
Dave Hansen06976942016-02-12 13:02:29 -0800473 if (!cpu_has(c, X86_FEATURE_PKU))
474 return;
475 if (pku_disabled)
476 return;
477
478 cr4_set_bits(X86_CR4_PKE);
Sebastian Andrzej Siewiora5eff722019-04-03 18:41:56 +0200479 pk = get_xsave_addr(&init_fpstate.xsave, XFEATURE_PKRU);
480 if (pk)
481 pk->pkru = init_pkru_value;
Dave Hansen06976942016-02-12 13:02:29 -0800482 /*
483 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
484 * cpuid bit to be set. We need to ensure that we
485 * update that bit in this CPU's "cpu_info".
486 */
Sean Christopherson735a6dd2020-02-26 15:16:15 -0800487 set_cpu_cap(c, X86_FEATURE_OSPKE);
Dave Hansen06976942016-02-12 13:02:29 -0800488}
489
490#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
491static __init int setup_disable_pku(char *arg)
492{
493 /*
494 * Do not clear the X86_FEATURE_PKU bit. All of the
495 * runtime checks are against OSPKE so clearing the
496 * bit does nothing.
497 *
498 * This way, we will see "pku" in cpuinfo, but not
499 * "ospke", which is exactly what we want. It shows
500 * that the CPU has PKU, but the OS has not enabled it.
501 * This happens to be exactly how a system would look
502 * if we disabled the config option.
503 */
504 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
505 pku_disabled = true;
506 return 1;
507}
508__setup("nopku", setup_disable_pku);
509#endif /* CONFIG_X86_64 */
510
511/*
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800512 * Some CPU features depend on higher CPUID levels, which may not always
513 * be available due to CPUID level capping or broken virtualization
514 * software. Add those features to this table to auto-disable them.
515 */
516struct cpuid_dependent_feature {
517 u32 feature;
518 u32 level;
519};
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100520
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400521static const struct cpuid_dependent_feature
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800522cpuid_dependent_features[] = {
523 { X86_FEATURE_MWAIT, 0x00000005 },
524 { X86_FEATURE_DCA, 0x00000009 },
525 { X86_FEATURE_XSAVE, 0x0000000d },
526 { 0, 0 }
527};
528
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400529static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800530{
531 const struct cpuid_dependent_feature *df;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530532
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800533 for (df = cpuid_dependent_features; df->feature; df++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100534
535 if (!cpu_has(c, df->feature))
536 continue;
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800537 /*
538 * Note: cpuid_level is set to -1 if unavailable, but
539 * extended_extended_level is set to 0 if unavailable
540 * and the legitimate extended levels are all negative
541 * when signed; hence the weird messing around with
542 * signs here...
543 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100544 if (!((s32)df->level < 0 ?
Yinghai Luf6db44d2009-02-14 23:59:18 -0800545 (u32)df->level > (u32)c->extended_cpuid_level :
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100546 (s32)df->level > (s32)c->cpuid_level))
547 continue;
548
549 clear_cpu_cap(c, df->feature);
550 if (!warn)
551 continue;
552
Chen Yucong1b74dde2016-02-02 11:45:02 +0800553 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
554 x86_cap_flag(df->feature), df->level);
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800555 }
Yinghai Luf6db44d2009-02-14 23:59:18 -0800556}
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800557
558/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 * Naming convention should be: <Name> [(<Codename>)]
560 * This table only is used unless init_<vendor>() below doesn't set it;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100561 * in particular, if CPUID levels 0x80000002..4 are supported, this
562 * isn't used
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 */
564
565/* Look up CPU names by table lookup. */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400566static const char *table_lookup_model(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
Jan Beulich09dc68d2013-10-21 09:35:20 +0100568#ifdef CONFIG_X86_32
569 const struct legacy_cpu_model_info *info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571 if (c->x86_model >= 16)
572 return NULL; /* Range check */
573
574 if (!this_cpu)
575 return NULL;
576
Jan Beulich09dc68d2013-10-21 09:35:20 +0100577 info = this_cpu->legacy_models;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Jan Beulich09dc68d2013-10-21 09:35:20 +0100579 while (info->family) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 if (info->family == c->x86)
581 return info->model_names[c->x86_model];
582 info++;
583 }
Jan Beulich09dc68d2013-10-21 09:35:20 +0100584#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 return NULL; /* Not found */
586}
587
Fenghua Yuf6a892d2019-09-16 15:39:56 -0700588/* Aligned to unsigned long to avoid split lock in atomic bitmap ops */
589__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
590__u32 cpu_caps_set[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900592void load_percpu_segment(int cpu)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200593{
Yinghai Lufab334c2008-09-04 20:09:05 -0700594#ifdef CONFIG_X86_32
Brian Gerst2697fbd2009-01-27 12:56:48 +0900595 loadsegment(fs, __KERNEL_PERCPU);
596#else
Andy Lutomirski45e876f2016-04-26 12:23:26 -0700597 __loadsegment_simple(gs, 0);
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +0100598 wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu));
Yinghai Lufab334c2008-09-04 20:09:05 -0700599#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900600 load_stack_canary_segment();
Yinghai Lu9d31d352008-09-04 21:09:44 +0200601}
602
Andy Lutomirski72f5e082017-12-04 15:07:20 +0100603#ifdef CONFIG_X86_32
604/* The 32-bit entry code needs to find cpu_entry_area. */
605DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
606#endif
607
Thomas Garnier45fc8752017-03-14 10:05:08 -0700608/* Load the original GDT from the per-cpu structure */
609void load_direct_gdt(int cpu)
610{
611 struct desc_ptr gdt_descr;
612
613 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
614 gdt_descr.size = GDT_SIZE - 1;
615 load_gdt(&gdt_descr);
616}
617EXPORT_SYMBOL_GPL(load_direct_gdt);
618
Thomas Garnier69218e42017-03-14 10:05:07 -0700619/* Load a fixmap remapping of the per-cpu GDT */
620void load_fixmap_gdt(int cpu)
621{
622 struct desc_ptr gdt_descr;
623
624 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
625 gdt_descr.size = GDT_SIZE - 1;
626 load_gdt(&gdt_descr);
627}
Thomas Garnier45fc8752017-03-14 10:05:08 -0700628EXPORT_SYMBOL_GPL(load_fixmap_gdt);
Thomas Garnier69218e42017-03-14 10:05:07 -0700629
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100630/*
631 * Current gdt points %fs at the "master" per-cpu area: after this,
632 * it's on the real one.
633 */
Brian Gerst552be872009-01-30 17:47:53 +0900634void switch_to_new_gdt(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Thomas Garnier45fc8752017-03-14 10:05:08 -0700636 /* Load the original GDT */
637 load_direct_gdt(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 /* Reload the per-cpu base */
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900639 load_percpu_segment(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640}
641
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400642static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400644static void get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
646 unsigned int *v;
Borislav Petkovee098e12015-06-01 12:06:57 +0200647 char *p, *q, *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Yinghai Lu3da99c92008-09-04 21:09:44 +0200649 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700650 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100652 v = (unsigned int *)c->x86_model_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
654 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
655 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
656 c->x86_model_id[48] = 0;
657
Borislav Petkovee098e12015-06-01 12:06:57 +0200658 /* Trim whitespace */
659 p = q = s = &c->x86_model_id[0];
660
661 while (*p == ' ')
662 p++;
663
664 while (*p) {
665 /* Note the last non-whitespace index */
666 if (!isspace(*p))
667 s = q;
668
669 *q++ = *p++;
670 }
671
672 *(s + 1) = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673}
674
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200675void detect_num_cpu_cores(struct cpuinfo_x86 *c)
David Wang2cc61be2018-05-03 10:32:44 +0800676{
677 unsigned int eax, ebx, ecx, edx;
678
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200679 c->x86_max_cores = 1;
David Wang2cc61be2018-05-03 10:32:44 +0800680 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200681 return;
David Wang2cc61be2018-05-03 10:32:44 +0800682
683 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
684 if (eax & 0x1f)
Thomas Gleixner9305bd62018-05-13 11:43:53 +0200685 c->x86_max_cores = (eax >> 26) + 1;
David Wang2cc61be2018-05-03 10:32:44 +0800686}
687
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400688void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200690 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Yinghai Lu3da99c92008-09-04 21:09:44 +0200692 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
694 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200695 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200696 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700697#ifdef CONFIG_X86_64
698 /* On K8 L1 TLB is inclusive, so don't count it */
699 c->x86_tlbsize = 0;
700#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 }
702
703 if (n < 0x80000006) /* Some chips just has a large L1. */
704 return;
705
Yinghai Lu0a488a52008-09-04 21:09:47 +0200706 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 l2size = ecx >> 16;
708
Yinghai Lu140fc722008-09-04 20:09:07 -0700709#ifdef CONFIG_X86_64
710 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
711#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /* do processor-specific cache resizing */
Jan Beulich09dc68d2013-10-21 09:35:20 +0100713 if (this_cpu->legacy_cache_size)
714 l2size = this_cpu->legacy_cache_size(c, l2size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716 /* Allow user to override all this if necessary. */
717 if (cachesize_override != -1)
718 l2size = cachesize_override;
719
720 if (l2size == 0)
721 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700722#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724 c->x86_cache_size = l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725}
726
Alex Shie0ba94f2012-06-28 09:02:16 +0800727u16 __read_mostly tlb_lli_4k[NR_INFO];
728u16 __read_mostly tlb_lli_2m[NR_INFO];
729u16 __read_mostly tlb_lli_4m[NR_INFO];
730u16 __read_mostly tlb_lld_4k[NR_INFO];
731u16 __read_mostly tlb_lld_2m[NR_INFO];
732u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +0200733u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shie0ba94f2012-06-28 09:02:16 +0800734
Steven Honeymanf94fe112014-11-05 22:52:18 +0000735static void cpu_detect_tlb(struct cpuinfo_x86 *c)
Alex Shie0ba94f2012-06-28 09:02:16 +0800736{
737 if (this_cpu->c_detect_tlb)
738 this_cpu->c_detect_tlb(c);
739
Steven Honeymanf94fe112014-11-05 22:52:18 +0000740 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
Alex Shie0ba94f2012-06-28 09:02:16 +0800741 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
Steven Honeymanf94fe112014-11-05 22:52:18 +0000742 tlb_lli_4m[ENTRIES]);
743
744 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
745 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
746 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
Alex Shie0ba94f2012-06-28 09:02:16 +0800747}
748
Thomas Gleixner545401f2018-06-06 00:53:57 +0200749int detect_ht_early(struct cpuinfo_x86 *c)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200750{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200751#ifdef CONFIG_SMP
Yinghai Lu0a488a52008-09-04 21:09:47 +0200752 u32 eax, ebx, ecx, edx;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200753
754 if (!cpu_has(c, X86_FEATURE_HT))
Thomas Gleixner545401f2018-06-06 00:53:57 +0200755 return -1;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200756
757 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
Thomas Gleixner545401f2018-06-06 00:53:57 +0200758 return -1;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200759
Yinghai Lu1cd78772008-09-04 20:09:08 -0700760 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
Thomas Gleixner545401f2018-06-06 00:53:57 +0200761 return -1;
Yinghai Lu1cd78772008-09-04 20:09:08 -0700762
Yinghai Lu9d31d352008-09-04 21:09:44 +0200763 cpuid(1, &eax, &ebx, &ecx, &edx);
764
Yinghai Lu9d31d352008-09-04 21:09:44 +0200765 smp_num_siblings = (ebx & 0xff0000) >> 16;
Thomas Gleixner545401f2018-06-06 00:53:57 +0200766 if (smp_num_siblings == 1)
Chen Yucong1b74dde2016-02-02 11:45:02 +0800767 pr_info_once("CPU0: Hyper-Threading is disabled\n");
Thomas Gleixner545401f2018-06-06 00:53:57 +0200768#endif
769 return 0;
770}
Yinghai Lu9d31d352008-09-04 21:09:44 +0200771
Thomas Gleixner545401f2018-06-06 00:53:57 +0200772void detect_ht(struct cpuinfo_x86 *c)
773{
774#ifdef CONFIG_SMP
775 int index_msb, core_bits;
776
777 if (detect_ht_early(c) < 0)
Thomas Gleixner55e6d272018-06-06 00:36:15 +0200778 return;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100779
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100780 index_msb = get_count_order(smp_num_siblings);
781 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
782
783 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
784
785 index_msb = get_count_order(smp_num_siblings);
786
787 core_bits = get_count_order(c->x86_max_cores);
788
789 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
790 ((1 << core_bits) - 1);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200791#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700792}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400794static void get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795{
796 char *v = c->x86_vendor_id;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100797 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
799 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200800 if (!cpu_devs[i])
801 break;
802
803 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
804 (cpu_devs[i]->c_ident[1] &&
805 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100806
Yinghai Lu10a434f2008-09-04 21:09:45 +0200807 this_cpu = cpu_devs[i];
808 c->x86_vendor = this_cpu->c_x86_vendor;
809 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 }
811 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200812
Chen Yucong1b74dde2016-02-02 11:45:02 +0800813 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
814 "CPU: Your system may be unstable.\n", v);
Yinghai Lu10a434f2008-09-04 21:09:45 +0200815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 c->x86_vendor = X86_VENDOR_UNKNOWN;
817 this_cpu = &default_cpu;
818}
819
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400820void cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100823 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
824 (unsigned int *)&c->x86_vendor_id[0],
825 (unsigned int *)&c->x86_vendor_id[8],
826 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200829 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 if (c->cpuid_level >= 0x00000001) {
831 u32 junk, tfms, cap0, misc;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100832
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Borislav Petkov99f925c2015-11-23 11:12:21 +0100834 c->x86 = x86_family(tfms);
835 c->x86_model = x86_model(tfms);
Jia Zhangb3991512018-01-01 09:52:10 +0800836 c->x86_stepping = x86_stepping(tfms);
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100837
Huang, Yingd4387bd2008-01-31 22:05:45 +0100838 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100839 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200840 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100841 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200844
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -0800845static void apply_forced_caps(struct cpuinfo_x86 *c)
846{
847 int i;
848
Thomas Gleixner6cbd2172017-12-04 15:07:32 +0100849 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -0800850 c->x86_capability[i] &= ~cpu_caps_cleared[i];
851 c->x86_capability[i] |= cpu_caps_set[i];
852 }
853}
854
David Woodhouse7fcae112018-01-30 14:30:23 +0000855static void init_speculation_control(struct cpuinfo_x86 *c)
856{
857 /*
858 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
859 * and they also have a different bit for STIBP support. Also,
860 * a hypervisor might have set the individual AMD bits even on
861 * Intel CPUs, for finer-grained selection of what's available.
David Woodhouse7fcae112018-01-30 14:30:23 +0000862 */
863 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
864 set_cpu_cap(c, X86_FEATURE_IBRS);
865 set_cpu_cap(c, X86_FEATURE_IBPB);
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200866 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
David Woodhouse7fcae112018-01-30 14:30:23 +0000867 }
Borislav Petkove7c587d2018-05-02 18:15:14 +0200868
David Woodhouse7fcae112018-01-30 14:30:23 +0000869 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
870 set_cpu_cap(c, X86_FEATURE_STIBP);
Borislav Petkove7c587d2018-05-02 18:15:14 +0200871
Tom Lendackybc226f02018-05-10 22:06:39 +0200872 if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) ||
873 cpu_has(c, X86_FEATURE_VIRT_SSBD))
Thomas Gleixner52817582018-05-10 20:21:36 +0200874 set_cpu_cap(c, X86_FEATURE_SSBD);
875
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200876 if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
Borislav Petkove7c587d2018-05-02 18:15:14 +0200877 set_cpu_cap(c, X86_FEATURE_IBRS);
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200878 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
879 }
Borislav Petkove7c587d2018-05-02 18:15:14 +0200880
881 if (cpu_has(c, X86_FEATURE_AMD_IBPB))
882 set_cpu_cap(c, X86_FEATURE_IBPB);
883
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200884 if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
Borislav Petkove7c587d2018-05-02 18:15:14 +0200885 set_cpu_cap(c, X86_FEATURE_STIBP);
Thomas Gleixner7eb89562018-05-10 19:13:18 +0200886 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
887 }
Konrad Rzeszutek Wilk6ac2f492018-06-01 10:59:20 -0400888
889 if (cpu_has(c, X86_FEATURE_AMD_SSBD)) {
890 set_cpu_cap(c, X86_FEATURE_SSBD);
891 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
892 clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD);
893 }
David Woodhouse7fcae112018-01-30 14:30:23 +0000894}
895
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400896void get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100897{
Borislav Petkov39c06df2015-12-07 10:39:40 +0100898 u32 eax, ebx, ecx, edx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100899
Yinghai Lu3da99c92008-09-04 21:09:44 +0200900 /* Intel-defined flags: level 0x00000001 */
901 if (c->cpuid_level >= 0x00000001) {
Borislav Petkov39c06df2015-12-07 10:39:40 +0100902 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100903
Borislav Petkov39c06df2015-12-07 10:39:40 +0100904 c->x86_capability[CPUID_1_ECX] = ecx;
905 c->x86_capability[CPUID_1_EDX] = edx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100906 }
907
Andy Lutomirski3df8d9202016-12-15 10:14:42 -0800908 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
909 if (c->cpuid_level >= 0x00000006)
910 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
911
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700912 /* Additional Intel-defined flags: level 0x00000007 */
913 if (c->cpuid_level >= 0x00000007) {
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700914 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
Borislav Petkov39c06df2015-12-07 10:39:40 +0100915 c->x86_capability[CPUID_7_0_EBX] = ebx;
Dave Hansendfb4a702016-02-12 13:02:01 -0800916 c->x86_capability[CPUID_7_ECX] = ecx;
David Woodhouse95ca0ee2018-01-25 16:14:09 +0000917 c->x86_capability[CPUID_7_EDX] = edx;
Fenghua Yub302e4b2019-06-17 11:00:16 -0700918
919 /* Check valid sub-leaf index before accessing it */
920 if (eax >= 1) {
921 cpuid_count(0x00000007, 1, &eax, &ebx, &ecx, &edx);
922 c->x86_capability[CPUID_7_1_EAX] = eax;
923 }
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700924 }
925
Fenghua Yu6229ad22014-05-29 11:12:30 -0700926 /* Extended state features: level 0x0000000d */
927 if (c->cpuid_level >= 0x0000000d) {
Fenghua Yu6229ad22014-05-29 11:12:30 -0700928 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
929
Borislav Petkov39c06df2015-12-07 10:39:40 +0100930 c->x86_capability[CPUID_D_1_EAX] = eax;
Fenghua Yu6229ad22014-05-29 11:12:30 -0700931 }
932
Yinghai Lu3da99c92008-09-04 21:09:44 +0200933 /* AMD-defined flags: level 0x80000001 */
Borislav Petkov39c06df2015-12-07 10:39:40 +0100934 eax = cpuid_eax(0x80000000);
935 c->extended_cpuid_level = eax;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100936
Borislav Petkov39c06df2015-12-07 10:39:40 +0100937 if ((eax & 0xffff0000) == 0x80000000) {
938 if (eax >= 0x80000001) {
939 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
940
941 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
942 c->x86_capability[CPUID_8000_0001_EDX] = edx;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200943 }
944 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700945
Yazen Ghannam71faad42016-05-11 14:58:26 +0200946 if (c->extended_cpuid_level >= 0x80000007) {
947 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
948
949 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
950 c->x86_power = edx;
951 }
952
Thomas Gleixnerc65732e2018-04-30 21:47:46 +0200953 if (c->extended_cpuid_level >= 0x80000008) {
954 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
955 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
956 }
957
Borislav Petkov2ccd71f2015-12-07 10:39:39 +0100958 if (c->extended_cpuid_level >= 0x8000000a)
Borislav Petkov39c06df2015-12-07 10:39:40 +0100959 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
Borislav Petkov2ccd71f2015-12-07 10:39:39 +0100960
Jacob Pan1dedefd2010-05-19 12:01:23 -0700961 init_scattered_cpuid_features(c);
David Woodhouse7fcae112018-01-30 14:30:23 +0000962 init_speculation_control(c);
Andy Lutomirski60d34502017-01-18 11:15:39 -0800963
964 /*
965 * Clear/Set all flags overridden by options, after probe.
966 * This needs to happen each time we re-probe, which may happen
967 * several times during CPU initialization.
968 */
969 apply_forced_caps(c);
Yinghai Lu093af8d2008-01-30 13:33:32 +0100970}
Yinghai Luaef93c82008-09-14 02:33:15 -0700971
M. Vefa Bicakci405c0182018-07-24 08:45:47 -0400972void get_cpu_address_sizes(struct cpuinfo_x86 *c)
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +0300973{
974 u32 eax, ebx, ecx, edx;
975
976 if (c->extended_cpuid_level >= 0x80000008) {
977 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
978
979 c->x86_virt_bits = (eax >> 8) & 0xff;
980 c->x86_phys_bits = eax & 0xff;
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +0300981 }
982#ifdef CONFIG_X86_32
983 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
984 c->x86_phys_bits = 36;
985#endif
Andi Kleencc51e542018-08-24 10:03:50 -0700986 c->x86_cache_bits = c->x86_phys_bits;
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +0300987}
988
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400989static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Yinghai Luaef93c82008-09-14 02:33:15 -0700990{
991#ifdef CONFIG_X86_32
992 int i;
993
994 /*
995 * First of all, decide if this is a 486 or higher
996 * It's a 486 if we can modify the AC flag
997 */
998 if (flag_is_changeable_p(X86_EFLAGS_AC))
999 c->x86 = 4;
1000 else
1001 c->x86 = 3;
1002
1003 for (i = 0; i < X86_VENDOR_NUM; i++)
1004 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
1005 c->x86_vendor_id[0] = 0;
1006 cpu_devs[i]->c_identify(c);
1007 if (c->x86_vendor_id[0]) {
1008 get_cpu_vendor(c);
1009 break;
1010 }
1011 }
1012#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013}
1014
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001015#define NO_SPECULATION BIT(0)
1016#define NO_MELTDOWN BIT(1)
1017#define NO_SSB BIT(2)
1018#define NO_L1TF BIT(3)
1019#define NO_MDS BIT(4)
1020#define MSBDS_ONLY BIT(5)
1021#define NO_SWAPGS BIT(6)
1022#define NO_ITLB_MULTIHIT BIT(7)
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001023#define NO_SPECTRE_V2 BIT(8)
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001024
Thomas Gleixnerf6d502fc2020-03-20 14:13:48 +01001025#define VULNWL(vendor, family, model, whitelist) \
1026 X86_MATCH_VENDOR_FAM_MODEL(vendor, family, model, whitelist)
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001027
1028#define VULNWL_INTEL(model, whitelist) \
1029 VULNWL(INTEL, 6, INTEL_FAM6_##model, whitelist)
1030
1031#define VULNWL_AMD(family, whitelist) \
1032 VULNWL(AMD, family, X86_MODEL_ANY, whitelist)
1033
1034#define VULNWL_HYGON(family, whitelist) \
1035 VULNWL(HYGON, family, X86_MODEL_ANY, whitelist)
1036
1037static const __initconst struct x86_cpu_id cpu_vuln_whitelist[] = {
1038 VULNWL(ANY, 4, X86_MODEL_ANY, NO_SPECULATION),
1039 VULNWL(CENTAUR, 5, X86_MODEL_ANY, NO_SPECULATION),
1040 VULNWL(INTEL, 5, X86_MODEL_ANY, NO_SPECULATION),
1041 VULNWL(NSC, 5, X86_MODEL_ANY, NO_SPECULATION),
1042
Andi Kleened5194c2019-01-18 16:50:16 -08001043 /* Intel Family 6 */
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001044 VULNWL_INTEL(ATOM_SALTWELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1045 VULNWL_INTEL(ATOM_SALTWELL_TABLET, NO_SPECULATION | NO_ITLB_MULTIHIT),
1046 VULNWL_INTEL(ATOM_SALTWELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
1047 VULNWL_INTEL(ATOM_BONNELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1048 VULNWL_INTEL(ATOM_BONNELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001049
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001050 VULNWL_INTEL(ATOM_SILVERMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1051 VULNWL_INTEL(ATOM_SILVERMONT_D, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1052 VULNWL_INTEL(ATOM_SILVERMONT_MID, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1053 VULNWL_INTEL(ATOM_AIRMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1054 VULNWL_INTEL(XEON_PHI_KNL, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1055 VULNWL_INTEL(XEON_PHI_KNM, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001056
1057 VULNWL_INTEL(CORE_YONAH, NO_SSB),
1058
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001059 VULNWL_INTEL(ATOM_AIRMONT_MID, NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1060 VULNWL_INTEL(ATOM_AIRMONT_NP, NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001061
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001062 VULNWL_INTEL(ATOM_GOLDMONT, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1063 VULNWL_INTEL(ATOM_GOLDMONT_D, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1064 VULNWL_INTEL(ATOM_GOLDMONT_PLUS, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixnerf36cf382019-07-17 21:18:59 +02001065
1066 /*
1067 * Technically, swapgs isn't serializing on AMD (despite it previously
1068 * being documented as such in the APM). But according to AMD, %gs is
1069 * updated non-speculatively, and the issuing of %gs-relative memory
1070 * operands will be blocked until the %gs update completes, which is
1071 * good enough for our purposes.
1072 */
Andi Kleened5194c2019-01-18 16:50:16 -08001073
Pawan Guptacad14882019-11-04 12:22:01 +01001074 VULNWL_INTEL(ATOM_TREMONT_D, NO_ITLB_MULTIHIT),
1075
Andi Kleened5194c2019-01-18 16:50:16 -08001076 /* AMD Family 0xf - 0x12 */
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001077 VULNWL_AMD(0x0f, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1078 VULNWL_AMD(0x10, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1079 VULNWL_AMD(0x11, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1080 VULNWL_AMD(0x12, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001081
1082 /* FAMILY_ANY must be last, otherwise 0x0f - 0x12 matches won't work */
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001083 VULNWL_AMD(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1084 VULNWL_HYGON(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001085
1086 /* Zhaoxin Family 7 */
Tony W Wang-oca84de2f2020-01-17 10:24:32 +08001087 VULNWL(CENTAUR, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
1088 VULNWL(ZHAOXIN, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
David Woodhousefec94342018-01-25 16:14:13 +00001089 {}
1090};
1091
Mark Gross7e5b3c22020-04-16 17:54:04 +02001092#define VULNBL_INTEL_STEPPINGS(model, steppings, issues) \
1093 X86_MATCH_VENDOR_FAM_MODEL_STEPPINGS_FEATURE(INTEL, 6, \
1094 INTEL_FAM6_##model, steppings, \
1095 X86_FEATURE_ANY, issues)
1096
1097#define SRBDS BIT(0)
1098
1099static const struct x86_cpu_id cpu_vuln_blacklist[] __initconst = {
1100 VULNBL_INTEL_STEPPINGS(IVYBRIDGE, X86_STEPPING_ANY, SRBDS),
1101 VULNBL_INTEL_STEPPINGS(HASWELL, X86_STEPPING_ANY, SRBDS),
1102 VULNBL_INTEL_STEPPINGS(HASWELL_L, X86_STEPPING_ANY, SRBDS),
1103 VULNBL_INTEL_STEPPINGS(HASWELL_G, X86_STEPPING_ANY, SRBDS),
1104 VULNBL_INTEL_STEPPINGS(BROADWELL_G, X86_STEPPING_ANY, SRBDS),
1105 VULNBL_INTEL_STEPPINGS(BROADWELL, X86_STEPPING_ANY, SRBDS),
1106 VULNBL_INTEL_STEPPINGS(SKYLAKE_L, X86_STEPPING_ANY, SRBDS),
1107 VULNBL_INTEL_STEPPINGS(SKYLAKE, X86_STEPPING_ANY, SRBDS),
1108 VULNBL_INTEL_STEPPINGS(KABYLAKE_L, X86_STEPPINGS(0x0, 0xC), SRBDS),
1109 VULNBL_INTEL_STEPPINGS(KABYLAKE, X86_STEPPINGS(0x0, 0xD), SRBDS),
1110 {}
1111};
1112
Mark Gross93920f62020-04-16 17:32:42 +02001113static bool __init cpu_matches(const struct x86_cpu_id *table, unsigned long which)
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001114{
Mark Gross93920f62020-04-16 17:32:42 +02001115 const struct x86_cpu_id *m = x86_match_cpu(table);
David Woodhousefec94342018-01-25 16:14:13 +00001116
Thomas Gleixner36ad3512019-02-27 10:10:23 +01001117 return m && !!(m->driver_data & which);
1118}
Andi Kleen17dbca12018-06-13 15:48:26 -07001119
Pawan Gupta286836a2019-10-23 10:52:35 +02001120u64 x86_read_arch_cap_msr(void)
David Woodhousefec94342018-01-25 16:14:13 +00001121{
1122 u64 ia32_cap = 0;
1123
Pawan Gupta286836a2019-10-23 10:52:35 +02001124 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1125 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
1126
1127 return ia32_cap;
1128}
1129
1130static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
1131{
1132 u64 ia32_cap = x86_read_arch_cap_msr();
1133
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001134 /* Set ITLB_MULTIHIT bug if cpu is not in the whitelist and not mitigated */
Mark Gross93920f62020-04-16 17:32:42 +02001135 if (!cpu_matches(cpu_vuln_whitelist, NO_ITLB_MULTIHIT) &&
1136 !(ia32_cap & ARCH_CAP_PSCHANGE_MC_NO))
Vineela Tummalapallidb4d30f2019-11-04 12:22:01 +01001137 setup_force_cpu_bug(X86_BUG_ITLB_MULTIHIT);
1138
Mark Gross93920f62020-04-16 17:32:42 +02001139 if (cpu_matches(cpu_vuln_whitelist, NO_SPECULATION))
Dominik Brodowski8ecc4972018-05-22 11:05:39 +02001140 return;
1141
1142 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001143
Mark Gross93920f62020-04-16 17:32:42 +02001144 if (!cpu_matches(cpu_vuln_whitelist, NO_SPECTRE_V2))
Tony W Wang-oc1e41a762020-01-17 10:24:31 +08001145 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
Dominik Brodowski8ecc4972018-05-22 11:05:39 +02001146
Mark Gross93920f62020-04-16 17:32:42 +02001147 if (!cpu_matches(cpu_vuln_whitelist, NO_SSB) &&
1148 !(ia32_cap & ARCH_CAP_SSB_NO) &&
Konrad Rzeszutek Wilk24809862018-06-01 10:59:19 -04001149 !cpu_has(c, X86_FEATURE_AMD_SSB_NO))
Konrad Rzeszutek Wilkc4564422018-04-25 22:04:20 -04001150 setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);
1151
Sai Praneeth706d5162018-08-01 11:42:25 -07001152 if (ia32_cap & ARCH_CAP_IBRS_ALL)
1153 setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED);
1154
Mark Gross93920f62020-04-16 17:32:42 +02001155 if (!cpu_matches(cpu_vuln_whitelist, NO_MDS) &&
1156 !(ia32_cap & ARCH_CAP_MDS_NO)) {
Andi Kleened5194c2019-01-18 16:50:16 -08001157 setup_force_cpu_bug(X86_BUG_MDS);
Mark Gross93920f62020-04-16 17:32:42 +02001158 if (cpu_matches(cpu_vuln_whitelist, MSBDS_ONLY))
Thomas Gleixnere261f202019-03-01 20:21:08 +01001159 setup_force_cpu_bug(X86_BUG_MSBDS_ONLY);
1160 }
Andi Kleened5194c2019-01-18 16:50:16 -08001161
Mark Gross93920f62020-04-16 17:32:42 +02001162 if (!cpu_matches(cpu_vuln_whitelist, NO_SWAPGS))
Thomas Gleixnerf36cf382019-07-17 21:18:59 +02001163 setup_force_cpu_bug(X86_BUG_SWAPGS);
1164
Pawan Gupta1b42f012019-10-23 11:30:45 +02001165 /*
1166 * When the CPU is not mitigated for TAA (TAA_NO=0) set TAA bug when:
1167 * - TSX is supported or
1168 * - TSX_CTRL is present
1169 *
1170 * TSX_CTRL check is needed for cases when TSX could be disabled before
1171 * the kernel boot e.g. kexec.
1172 * TSX_CTRL check alone is not sufficient for cases when the microcode
1173 * update is not present or running as guest that don't get TSX_CTRL.
1174 */
1175 if (!(ia32_cap & ARCH_CAP_TAA_NO) &&
1176 (cpu_has(c, X86_FEATURE_RTM) ||
1177 (ia32_cap & ARCH_CAP_TSX_CTRL_MSR)))
1178 setup_force_cpu_bug(X86_BUG_TAA);
1179
Mark Gross7e5b3c22020-04-16 17:54:04 +02001180 /*
1181 * SRBDS affects CPUs which support RDRAND or RDSEED and are listed
1182 * in the vulnerability blacklist.
1183 */
1184 if ((cpu_has(c, X86_FEATURE_RDRAND) ||
1185 cpu_has(c, X86_FEATURE_RDSEED)) &&
1186 cpu_matches(cpu_vuln_blacklist, SRBDS))
1187 setup_force_cpu_bug(X86_BUG_SRBDS);
1188
Mark Gross93920f62020-04-16 17:32:42 +02001189 if (cpu_matches(cpu_vuln_whitelist, NO_MELTDOWN))
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001190 return;
David Woodhousefec94342018-01-25 16:14:13 +00001191
David Woodhousefec94342018-01-25 16:14:13 +00001192 /* Rogue Data Cache Load? No! */
1193 if (ia32_cap & ARCH_CAP_RDCL_NO)
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001194 return;
David Woodhousefec94342018-01-25 16:14:13 +00001195
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001196 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
Andi Kleen17dbca12018-06-13 15:48:26 -07001197
Mark Gross93920f62020-04-16 17:32:42 +02001198 if (cpu_matches(cpu_vuln_whitelist, NO_L1TF))
Andi Kleen17dbca12018-06-13 15:48:26 -07001199 return;
1200
1201 setup_force_cpu_bug(X86_BUG_L1TF);
David Woodhousefec94342018-01-25 16:14:13 +00001202}
1203
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001204/*
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001205 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1206 * unfortunately, that's not true in practice because of early VIA
1207 * chips and (more importantly) broken virtualizers that are not easy
1208 * to detect. In the latter case it doesn't even *fail* reliably, so
1209 * probing for it doesn't even work. Disable it completely on 32-bit
1210 * unless we can find a reliable way to detect all the broken cases.
1211 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1212 */
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001213static void detect_nopl(void)
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001214{
1215#ifdef CONFIG_X86_32
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001216 setup_clear_cpu_cap(X86_FEATURE_NOPL);
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001217#else
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001218 setup_force_cpu_cap(X86_FEATURE_NOPL);
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001219#endif
1220}
1221
1222/*
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001223 * Do minimum CPU detection early.
1224 * Fields really needed: vendor, cpuid_level, family, model, mask,
1225 * cache alignment.
1226 * The others are not touched to avoid unwanted side effects.
1227 *
Jean Delvarea1652bb2017-10-03 11:47:27 +02001228 * WARNING: this function is only called on the boot CPU. Don't add code
1229 * here that is supposed to run on all CPUs.
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001230 */
Yinghai Lu3da99c92008-09-04 21:09:44 +02001231static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +01001232{
Yinghai Lu6627d242008-09-04 20:09:10 -07001233#ifdef CONFIG_X86_64
1234 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +00001235 c->x86_phys_bits = 36;
1236 c->x86_virt_bits = 48;
Yinghai Lu6627d242008-09-04 20:09:10 -07001237#else
Huang, Yingd4387bd2008-01-31 22:05:45 +01001238 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +00001239 c->x86_phys_bits = 32;
1240 c->x86_virt_bits = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -07001241#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +02001242 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +01001243
Jordan Borgner0e96f312018-10-28 12:58:28 +00001244 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
Yinghai Lu0a488a52008-09-04 21:09:47 +02001245 c->extended_cpuid_level = 0;
1246
Matthew Whitehead2893cc82018-09-21 17:20:41 -04001247 if (!have_cpuid_p())
1248 identify_cpu_without_cpuid(c);
1249
Yinghai Luaef93c82008-09-14 02:33:15 -07001250 /* cyrix could have cpuid enabled via c_identify()*/
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001251 if (have_cpuid_p()) {
1252 cpu_detect(c);
1253 get_cpu_vendor(c);
1254 get_cpu_cap(c);
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +03001255 get_cpu_address_sizes(c);
Borislav Petkov78d1b29682017-01-18 11:15:37 -08001256 setup_force_cpu_cap(X86_FEATURE_CPUID);
Rusty Russelld7cd5612006-12-07 02:14:08 +01001257
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001258 if (this_cpu->c_early_init)
1259 this_cpu->c_early_init(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +02001260
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001261 c->cpu_index = 0;
1262 filter_cpuid_features(c, false);
Yinghai Lu3da99c92008-09-04 21:09:44 +02001263
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001264 if (this_cpu->c_bsp_init)
1265 this_cpu->c_bsp_init(c);
Borislav Petkov78d1b29682017-01-18 11:15:37 -08001266 } else {
Borislav Petkov78d1b29682017-01-18 11:15:37 -08001267 setup_clear_cpu_cap(X86_FEATURE_CPUID);
Andy Lutomirski05fb3c12016-09-28 16:06:33 -07001268 }
Borislav Petkovc3b83592013-06-09 12:07:30 +02001269
1270 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
Thomas Gleixnera89f0402017-12-04 15:07:33 +01001271
Konrad Rzeszutek Wilk4a28bfe2018-04-25 22:04:16 -04001272 cpu_set_bug_bits(c);
David Woodhouse99c6fa22018-01-06 11:49:23 +00001273
Peter Zijlstra (Intel)6650cdd2020-01-26 12:05:35 -08001274 cpu_set_core_cap_bits(c);
1275
Ingo Molnardb52ef72015-06-27 10:25:14 +02001276 fpu__init_system(c);
Andy Lutomirskib8b7aba2017-09-17 09:03:50 -07001277
1278#ifdef CONFIG_X86_32
1279 /*
1280 * Regardless of whether PCID is enumerated, the SDM says
1281 * that it can't be enabled in 32-bit mode.
1282 */
1283 setup_clear_cpu_cap(X86_FEATURE_PCID);
1284#endif
Kirill A. Shutemov372fddf2018-05-18 13:35:25 +03001285
1286 /*
1287 * Later in the boot process pgtable_l5_enabled() relies on
1288 * cpu_feature_enabled(X86_FEATURE_LA57). If 5-level paging is not
1289 * enabled by this point we need to clear the feature bit to avoid
1290 * false-positives at the later stage.
1291 *
1292 * pgtable_l5_enabled() can be false here for several reasons:
1293 * - 5-level paging is disabled compile-time;
1294 * - it's 32-bit kernel;
1295 * - machine doesn't support 5-level paging;
1296 * - user specified 'no5lvl' in kernel command line.
1297 */
1298 if (!pgtable_l5_enabled())
1299 setup_clear_cpu_cap(X86_FEATURE_LA57);
Pavel Tatashin8990cac2018-07-19 16:55:28 -04001300
Borislav Petkov9b3661c2018-07-19 16:55:29 -04001301 detect_nopl();
Rusty Russelld7cd5612006-12-07 02:14:08 +01001302}
1303
Yinghai Lu9d31d352008-09-04 21:09:44 +02001304void __init early_cpu_init(void)
1305{
Jan Beulich02dde8b2009-03-12 12:08:49 +00001306 const struct cpu_dev *const *cdev;
Yinghai Lu10a434f2008-09-04 21:09:45 +02001307 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +02001308
Jan Beulichac23f252011-03-04 15:52:35 +00001309#ifdef CONFIG_PROCESSOR_SELECT
Chen Yucong1b74dde2016-02-02 11:45:02 +08001310 pr_info("KERNEL supported cpus:\n");
Ingo Molnar31c997c2009-11-14 10:34:41 +01001311#endif
1312
Yinghai Lu10a434f2008-09-04 21:09:45 +02001313 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
Jan Beulich02dde8b2009-03-12 12:08:49 +00001314 const struct cpu_dev *cpudev = *cdev;
Yinghai Lu9d31d352008-09-04 21:09:44 +02001315
Yinghai Lu10a434f2008-09-04 21:09:45 +02001316 if (count >= X86_VENDOR_NUM)
1317 break;
1318 cpu_devs[count] = cpudev;
1319 count++;
1320
Jan Beulichac23f252011-03-04 15:52:35 +00001321#ifdef CONFIG_PROCESSOR_SELECT
Ingo Molnar31c997c2009-11-14 10:34:41 +01001322 {
1323 unsigned int j;
Yinghai Lu10a434f2008-09-04 21:09:45 +02001324
Ingo Molnar31c997c2009-11-14 10:34:41 +01001325 for (j = 0; j < 2; j++) {
1326 if (!cpudev->c_ident[j])
1327 continue;
Chen Yucong1b74dde2016-02-02 11:45:02 +08001328 pr_info(" %s %s\n", cpudev->c_vendor,
Ingo Molnar31c997c2009-11-14 10:34:41 +01001329 cpudev->c_ident[j]);
1330 }
Yinghai Lu9d31d352008-09-04 21:09:44 +02001331 }
Dave Jones03884232009-11-13 15:30:00 -05001332#endif
Ingo Molnar31c997c2009-11-14 10:34:41 +01001333 }
Yinghai Lu9d31d352008-09-04 21:09:44 +02001334 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -08001335}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001337static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1338{
1339#ifdef CONFIG_X86_64
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001340 /*
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001341 * Empirically, writing zero to a segment selector on AMD does
1342 * not clear the base, whereas writing zero to a segment
1343 * selector on Intel does clear the base. Intel's behavior
1344 * allows slightly faster context switches in the common case
1345 * where GS is unused by the prev and next threads.
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001346 *
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001347 * Since neither vendor documents this anywhere that I can see,
1348 * detect it directly instead of hardcoding the choice by
1349 * vendor.
1350 *
1351 * I've designated AMD's behavior as the "bug" because it's
1352 * counterintuitive and less friendly.
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001353 */
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001354
1355 unsigned long old_base, tmp;
1356 rdmsrl(MSR_FS_BASE, old_base);
1357 wrmsrl(MSR_FS_BASE, 1);
1358 loadsegment(fs, 0);
1359 rdmsrl(MSR_FS_BASE, tmp);
1360 if (tmp != 0)
1361 set_cpu_bug(c, X86_BUG_NULL_SEG);
1362 wrmsrl(MSR_FS_BASE, old_base);
Andy Lutomirski58a5aac2016-02-29 15:50:19 -08001363#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364}
1365
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001366static void generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
Yinghai Lu3da99c92008-09-04 21:09:44 +02001368 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Yinghai Luaef93c82008-09-14 02:33:15 -07001370 if (!have_cpuid_p())
1371 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001372
Yinghai Luaef93c82008-09-14 02:33:15 -07001373 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +02001374 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -07001375 return;
1376
Yinghai Lu3da99c92008-09-04 21:09:44 +02001377 cpu_detect(c);
1378
1379 get_cpu_vendor(c);
1380
1381 get_cpu_cap(c);
1382
Kirill A. Shutemovd94a1552018-04-10 12:27:04 +03001383 get_cpu_address_sizes(c);
1384
Yinghai Lu3da99c92008-09-04 21:09:44 +02001385 if (c->cpuid_level >= 0x00000001) {
1386 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -07001387#ifdef CONFIG_X86_32
Borislav Petkovc8e56d22015-06-04 18:55:25 +02001388# ifdef CONFIG_SMP
Ingo Molnarcb8cc442009-01-28 13:24:54 +01001389 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -07001390# else
Yinghai Lu3da99c92008-09-04 21:09:44 +02001391 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -07001392# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -08001393#endif
Yinghai Lub89d3b32008-09-04 20:09:12 -07001394 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 }
Yinghai Lu3da99c92008-09-04 21:09:44 +02001396
Yinghai Lu1b05d602008-09-06 01:52:27 -07001397 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +02001398
Andy Lutomirski7a5d67042016-04-07 17:31:46 -07001399 detect_null_seg_behavior(c);
Andy Lutomirski0230bb02016-04-07 17:31:48 -07001400
1401 /*
1402 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1403 * systems that run Linux at CPL > 0 may or may not have the
1404 * issue, but, even if they have the issue, there's absolutely
1405 * nothing we can do about it because we can't use the real IRET
1406 * instruction.
1407 *
1408 * NB: For the time being, only 32-bit kernels support
1409 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1410 * whether to apply espfix using paravirt hooks. If any
1411 * non-paravirt system ever shows up that does *not* have the
1412 * ESPFIX issue, we can change this.
1413 */
1414#ifdef CONFIG_X86_32
Juergen Gross9bad5652018-08-28 09:40:23 +02001415# ifdef CONFIG_PARAVIRT_XXL
Andy Lutomirski0230bb02016-04-07 17:31:48 -07001416 do {
1417 extern void native_iret(void);
Juergen Gross5c835112018-08-28 09:40:19 +02001418 if (pv_ops.cpu.iret == native_iret)
Andy Lutomirski0230bb02016-04-07 17:31:48 -07001419 set_cpu_bug(c, X86_BUG_ESPFIX);
1420 } while (0);
1421# else
1422 set_cpu_bug(c, X86_BUG_ESPFIX);
1423# endif
1424#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425}
1426
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427/*
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001428 * Validate that ACPI/mptables have the same information about the
1429 * effective APIC id and update the package map.
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001430 */
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001431static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001432{
1433#ifdef CONFIG_SMP
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001434 unsigned int apicid, cpu = smp_processor_id();
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001435
1436 apicid = apic->cpu_present_to_apicid(cpu);
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001437
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001438 if (apicid != c->apicid) {
1439 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001440 cpu, apicid, c->initial_apicid);
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001441 }
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001442 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
Len Brown212bf4f2019-05-13 13:58:49 -04001443 BUG_ON(topology_update_die_map(c->cpu_die_id, cpu));
Thomas Gleixnerd49597f2016-11-09 16:35:51 +01001444#else
1445 c->logical_proc_id = 0;
1446#endif
1447}
1448
1449/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 * This does the hard work of actually picking apart the CPU stuff...
1451 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001452static void identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453{
1454 int i;
1455
1456 c->loops_per_jiffy = loops_per_jiffy;
Gustavo A. R. Silva24dbc602018-02-13 13:22:08 -06001457 c->x86_cache_size = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 c->x86_vendor = X86_VENDOR_UNKNOWN;
Jia Zhangb3991512018-01-01 09:52:10 +08001459 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 c->x86_vendor_id[0] = '\0'; /* Unset */
1461 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001462 c->x86_max_cores = 1;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001463 c->x86_coreid_bits = 0;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +01001464 c->cu_id = 0xff;
Yinghai Lu11fdd252008-09-07 17:58:50 -07001465#ifdef CONFIG_X86_64
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001466 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +00001467 c->x86_phys_bits = 36;
1468 c->x86_virt_bits = 48;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001469#else
1470 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +01001471 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +00001472 c->x86_phys_bits = 32;
1473 c->x86_virt_bits = 32;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001474#endif
1475 c->x86_cache_alignment = c->x86_clflush_size;
Jordan Borgner0e96f312018-10-28 12:58:28 +00001476 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
Sean Christophersonb47ce1f2019-12-20 20:45:04 -08001477#ifdef CONFIG_X86_VMX_FEATURE_NAMES
1478 memset(&c->vmx_capability, 0, sizeof(c->vmx_capability));
1479#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 generic_identify(c);
1482
Andi Kleen38985342008-01-30 13:32:49 +01001483 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 this_cpu->c_identify(c);
1485
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08001486 /* Clear/Set all flags overridden by options, after probe */
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -08001487 apply_forced_caps(c);
Yinghai Lu2759c322009-05-15 13:05:16 -07001488
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001489#ifdef CONFIG_X86_64
Ingo Molnarcb8cc442009-01-28 13:24:54 +01001490 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001491#endif
1492
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 /*
1494 * Vendor-specific initialization. In this section we
1495 * canonicalize the feature flags, meaning if there are
1496 * features a certain CPU supports which CPUID doesn't
1497 * tell us, CPUID claiming incorrect flags, or other bugs,
1498 * we handle them here.
1499 *
1500 * At the end of this section, c->x86_capability better
1501 * indicate the features this CPU genuinely supports!
1502 */
1503 if (this_cpu->c_init)
1504 this_cpu->c_init(c);
1505
1506 /* Disable the PN if appropriate */
1507 squash_the_stupid_serial_number(c);
1508
Ricardo Neriaa35f892017-11-05 18:27:54 -08001509 /* Set up SMEP/SMAP/UMIP */
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -07001510 setup_smep(c);
1511 setup_smap(c);
Ricardo Neriaa35f892017-11-05 18:27:54 -08001512 setup_umip(c);
H. Peter Anvinb2cc2a02012-09-26 18:02:28 -07001513
Andy Lutomirskidd649bd2020-05-28 16:13:48 -04001514 /* Enable FSGSBASE instructions if available. */
Andi Kleen742c45c2020-05-28 16:13:59 -04001515 if (cpu_has(c, X86_FEATURE_FSGSBASE)) {
Andy Lutomirskib745cfb2020-05-28 16:13:58 -04001516 cr4_set_bits(X86_CR4_FSGSBASE);
Andi Kleen742c45c2020-05-28 16:13:59 -04001517 elf_hwcap2 |= HWCAP2_FSGSBASE;
1518 }
Andy Lutomirskidd649bd2020-05-28 16:13:48 -04001519
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 /*
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001521 * The vendor-specific functions might have changed features.
1522 * Now we do "generic changes."
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 */
1524
H. Peter Anvinb38b0662009-01-23 17:20:50 -08001525 /* Filter out anything that depends on CPUID levels we don't have */
1526 filter_cpuid_features(c, true);
1527
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001529 if (!c->x86_model_id[0]) {
Jan Beulich02dde8b2009-03-12 12:08:49 +00001530 const char *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001532 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 strcpy(c->x86_model_id, p);
1534 else
1535 /* Last resort... */
1536 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -08001537 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 }
1539
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001540#ifdef CONFIG_X86_64
1541 detect_ht(c);
1542#endif
1543
H. Peter Anvin49d859d2011-07-31 14:02:19 -07001544 x86_init_rdrand(c);
Dave Hansen06976942016-02-12 13:02:29 -08001545 setup_pku(c);
Yinghai Lu3e0c3732009-05-09 23:47:42 -07001546
1547 /*
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08001548 * Clear/Set all flags overridden by options, need do it
Yinghai Lu3e0c3732009-05-09 23:47:42 -07001549 * before following smp all cpus cap AND.
1550 */
Andy Lutomirski8bf1ebc2017-01-18 11:15:38 -08001551 apply_forced_caps(c);
Yinghai Lu3e0c3732009-05-09 23:47:42 -07001552
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 /*
1554 * On SMP, boot_cpu_data holds the common feature set between
1555 * all CPUs; so make sure that we indicate which features are
1556 * common between the CPUs. The first time this routine gets
1557 * executed, c == &boot_cpu_data.
1558 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001559 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +02001561 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
Borislav Petkov65fc9852013-03-20 15:07:23 +01001563
1564 /* OR, i.e. replicate the bug flags */
1565 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1566 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 }
1568
1569 /* Init Machine Check Exception if available. */
Borislav Petkov5e099542009-10-16 12:31:32 +02001570 mcheck_cpu_init(c);
Andi Kleen30d432d2008-01-30 13:33:16 +01001571
1572 select_idle_routine(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001573
Tejun Heode2d9442011-01-23 14:37:41 +01001574#ifdef CONFIG_NUMA
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001575 numa_add_cpu(smp_processor_id());
1576#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001577}
Shaohua Li31ab2692005-11-07 00:58:42 -08001578
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001579/*
1580 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1581 * on 32-bit kernels:
1582 */
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001583#ifdef CONFIG_X86_32
1584void enable_sep_cpu(void)
1585{
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001586 struct tss_struct *tss;
1587 int cpu;
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001588
Borislav Petkovb3edfda2016-03-16 13:19:29 +01001589 if (!boot_cpu_has(X86_FEATURE_SEP))
1590 return;
1591
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001592 cpu = get_cpu();
Andy Lutomirskic482fee2017-12-04 15:07:29 +01001593 tss = &per_cpu(cpu_tss_rw, cpu);
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001594
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001595 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -07001596 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1597 * see the big comment in struct x86_hw_tss's definition.
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001598 */
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001599
1600 tss->x86_tss.ss1 = __KERNEL_CS;
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001601 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
Dave Hansen4fe2d8b2017-12-04 17:25:07 -08001602 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
Ingo Molnar4c8cd0c2015-06-08 08:33:56 +02001603 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
Ingo Molnar8b6c0ab2015-03-16 10:32:20 +01001604
Andy Lutomirskicfda7bb2014-05-05 12:19:33 -07001605 put_cpu();
1606}
Glauber Costae04d6452008-09-22 14:35:08 -03001607#endif
1608
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001609void __init identify_boot_cpu(void)
1610{
1611 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001612#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001613 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -07001614 enable_sep_cpu();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001615#endif
Borislav Petkov5b5563322012-08-06 19:00:37 +02001616 cpu_detect_tlb(&boot_cpu_data);
Kees Cook873d50d2019-06-17 21:55:02 -07001617 setup_cr_pinning();
Pawan Gupta95c58242019-10-23 11:01:53 +02001618
1619 tsx_init();
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001620}
Shaohua Li3b520b22005-07-07 17:56:38 -07001621
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001622void identify_secondary_cpu(struct cpuinfo_x86 *c)
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001623{
1624 BUG_ON(c == &boot_cpu_data);
1625 identify_cpu(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001626#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001627 enable_sep_cpu();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -07001628#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +02001629 mtrr_ap_init();
Thomas Gleixner9d85eb92016-12-12 11:04:53 +01001630 validate_apic_and_package_id(c);
Konrad Rzeszutek Wilk77243972018-04-25 22:04:22 -04001631 x86_spec_ctrl_setup_ap();
Mark Gross7e5b3c22020-04-16 17:54:04 +02001632 update_srbds_msr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633}
1634
Andi Kleen191679f2008-01-30 13:33:21 +01001635static __init int setup_noclflush(char *arg)
1636{
H. Peter Anvin840d2832014-02-27 08:31:30 -08001637 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
H. Peter Anvinda4aaa72014-02-27 08:36:31 -08001638 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
Andi Kleen191679f2008-01-30 13:33:21 +01001639 return 1;
1640}
1641__setup("noclflush", setup_noclflush);
1642
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001643void print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644{
Jan Beulich02dde8b2009-03-12 12:08:49 +00001645 const char *vendor = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001647 if (c->x86_vendor < X86_VENDOR_NUM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 vendor = this_cpu->c_vendor;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001649 } else {
1650 if (c->cpuid_level >= 0)
1651 vendor = c->x86_vendor_id;
1652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
Yinghai Lubd32a8cf2008-09-19 18:41:16 -07001654 if (vendor && !strstr(c->x86_model_id, vendor))
Chen Yucong1b74dde2016-02-02 11:45:02 +08001655 pr_cont("%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Yinghai Lu9d31d352008-09-04 21:09:44 +02001657 if (c->x86_model_id[0])
Chen Yucong1b74dde2016-02-02 11:45:02 +08001658 pr_cont("%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 else
Chen Yucong1b74dde2016-02-02 11:45:02 +08001660 pr_cont("%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Chen Yucong1b74dde2016-02-02 11:45:02 +08001662 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
Borislav Petkov924e1012012-09-14 18:37:46 +02001663
Jia Zhangb3991512018-01-01 09:52:10 +08001664 if (c->x86_stepping || c->cpuid_level >= 0)
1665 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 else
Chen Yucong1b74dde2016-02-02 11:45:02 +08001667 pr_cont(")\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668}
1669
Andi Kleen0c2a3912017-10-13 14:56:43 -07001670/*
1671 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1672 * But we need to keep a dummy __setup around otherwise it would
1673 * show up as an environment variable for init.
1674 */
1675static __init int setup_clearcpuid(char *arg)
Andi Kleenac72e782008-01-30 13:33:21 +01001676{
Andi Kleenac72e782008-01-30 13:33:21 +01001677 return 1;
1678}
Andi Kleen0c2a3912017-10-13 14:56:43 -07001679__setup("clearcpuid=", setup_clearcpuid);
Andi Kleenac72e782008-01-30 13:33:21 +01001680
Yinghai Lud5494d42008-09-04 20:09:03 -07001681#ifdef CONFIG_X86_64
Andy Lutomirskie6401c12019-04-14 18:00:06 +02001682DEFINE_PER_CPU_FIRST(struct fixed_percpu_data,
1683 fixed_percpu_data) __aligned(PAGE_SIZE) __visible;
1684EXPORT_PER_CPU_SYMBOL_GPL(fixed_percpu_data);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001685
Tejun Heobdf977b2009-08-03 14:12:19 +09001686/*
Andy Lutomirskia7fcf282015-03-06 17:50:19 -08001687 * The following percpu variables are hot. Align current_task to
1688 * cacheline size such that they fall in the same cacheline.
Tejun Heobdf977b2009-08-03 14:12:19 +09001689 */
1690DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1691 &init_task;
1692EXPORT_PER_CPU_SYMBOL(current_task);
Yinghai Lud5494d42008-09-04 20:09:03 -07001693
Andy Lutomirskie6401c12019-04-14 18:00:06 +02001694DEFINE_PER_CPU(struct irq_stack *, hardirq_stack_ptr);
Andi Kleen277d5b42013-08-05 15:02:43 -07001695DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
Yinghai Lud5494d42008-09-04 20:09:03 -07001696
Peter Zijlstrac2daa3b2013-08-14 14:51:00 +02001697DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1698EXPORT_PER_CPU_SYMBOL(__preempt_count);
1699
Yinghai Lud5494d42008-09-04 20:09:03 -07001700/* May not be marked __init: used by software suspend */
1701void syscall_init(void)
1702{
Borislav Petkov31ac34c2015-11-23 11:12:25 +01001703 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
Andy Lutomirskibf904d22018-09-03 15:59:44 -07001704 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
Ingo Molnard56fe4b2015-03-24 14:41:37 +01001705
1706#ifdef CONFIG_IA32_EMULATION
Andy Lutomirski47edb652015-07-23 12:14:40 -07001707 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
Denys Vlasenkoa76c7f42015-03-22 20:48:14 +01001708 /*
Denys Vlasenko487d1ed2015-03-27 11:59:16 +01001709 * This only works on Intel CPUs.
1710 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1711 * This does not cause SYSENTER to jump to the wrong location, because
1712 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
Denys Vlasenkoa76c7f42015-03-22 20:48:14 +01001713 */
1714 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
zhong jiang8e6b65a2018-09-13 10:49:45 +08001715 wrmsrl_safe(MSR_IA32_SYSENTER_ESP,
1716 (unsigned long)(cpu_entry_stack(smp_processor_id()) + 1));
Ingo Molnar4c8cd0c2015-06-08 08:33:56 +02001717 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
Ingo Molnard56fe4b2015-03-24 14:41:37 +01001718#else
Andy Lutomirski47edb652015-07-23 12:14:40 -07001719 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
Borislav Petkov6b513112015-04-03 14:25:28 +02001720 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
Ingo Molnard56fe4b2015-03-24 14:41:37 +01001721 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1722 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
Yinghai Lud5494d42008-09-04 20:09:03 -07001723#endif
1724
1725 /* Flags to clear on syscall */
1726 wrmsrl(MSR_SYSCALL_MASK,
H. Peter Anvin63bcff22012-09-21 12:43:12 -07001727 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
Andy Lutomirski8c7aa692014-10-01 11:49:04 -07001728 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
Yinghai Lud5494d42008-09-04 20:09:03 -07001729}
1730
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001731#else /* CONFIG_X86_64 */
Yinghai Lud5494d42008-09-04 20:09:03 -07001732
Tejun Heobdf977b2009-08-03 14:12:19 +09001733DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1734EXPORT_PER_CPU_SYMBOL(current_task);
Peter Zijlstrac2daa3b2013-08-14 14:51:00 +02001735DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1736EXPORT_PER_CPU_SYMBOL(__preempt_count);
Tejun Heobdf977b2009-08-03 14:12:19 +09001737
Andy Lutomirskia7fcf282015-03-06 17:50:19 -08001738/*
1739 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1740 * the top of the kernel stack. Use an extra percpu variable to track the
1741 * top of the kernel stack directly.
1742 */
1743DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1744 (unsigned long)&init_thread_union + THREAD_SIZE;
1745EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1746
Linus Torvalds050e9ba2018-06-14 12:21:18 +09001747#ifdef CONFIG_STACKPROTECTOR
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -07001748DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Tejun Heo60a53172009-02-09 22:17:40 +09001749#endif
1750
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001751#endif /* CONFIG_X86_64 */
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001752
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001753/*
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301754 * Clear all 6 debug registers:
1755 */
1756static void clear_all_debug_regs(void)
1757{
1758 int i;
1759
1760 for (i = 0; i < 8; i++) {
1761 /* Ignore db4, db5 */
1762 if ((i == 4) || (i == 5))
1763 continue;
1764
1765 set_debugreg(0, i);
1766 }
1767}
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001768
Jason Wessel0bb9fef2010-05-20 21:04:30 -05001769#ifdef CONFIG_KGDB
1770/*
1771 * Restore debug regs if using kgdbwait and you have a kernel debugger
1772 * connection established.
1773 */
1774static void dbg_restore_debug_regs(void)
1775{
1776 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1777 arch_kgdb_ops.correct_hw_break();
1778}
1779#else /* ! CONFIG_KGDB */
1780#define dbg_restore_debug_regs()
1781#endif /* ! CONFIG_KGDB */
1782
Igor Mammedovce4b1b12014-06-20 14:23:11 +02001783static void wait_for_master_cpu(int cpu)
1784{
1785#ifdef CONFIG_SMP
1786 /*
1787 * wait for ACK from master CPU before continuing
1788 * with AP initialization
1789 */
1790 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1791 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1792 cpu_relax();
1793#endif
1794}
1795
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001796#ifdef CONFIG_X86_64
Thomas Gleixner505b7892019-11-11 23:03:17 +01001797static inline void setup_getcpu(int cpu)
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001798{
Ingo Molnar22245bd2018-10-08 10:41:59 +02001799 unsigned long cpudata = vdso_encode_cpunode(cpu, early_cpu_to_node(cpu));
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001800 struct desc_struct d = { };
1801
Borislav Petkov67e87d42019-03-29 19:52:59 +01001802 if (boot_cpu_has(X86_FEATURE_RDTSCP))
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001803 write_rdtscp_aux(cpudata);
1804
1805 /* Store CPU and node number in limit. */
1806 d.limit0 = cpudata;
1807 d.limit1 = cpudata >> 16;
1808
1809 d.type = 5; /* RO data, expand down, accessed */
1810 d.dpl = 3; /* Visible to user code */
1811 d.s = 1; /* Not a system segment */
1812 d.p = 1; /* Present */
1813 d.d = 1; /* 32-bit */
1814
Ingo Molnar22245bd2018-10-08 10:41:59 +02001815 write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_CPUNODE, &d, DESCTYPE_S);
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001816}
Thomas Gleixner505b7892019-11-11 23:03:17 +01001817
1818static inline void ucode_cpu_init(int cpu)
1819{
1820 if (cpu)
1821 load_ucode_ap();
1822}
1823
1824static inline void tss_setup_ist(struct tss_struct *tss)
1825{
1826 /* Set up the per-CPU TSS IST stacks */
1827 tss->x86_tss.ist[IST_INDEX_DF] = __this_cpu_ist_top_va(DF);
1828 tss->x86_tss.ist[IST_INDEX_NMI] = __this_cpu_ist_top_va(NMI);
1829 tss->x86_tss.ist[IST_INDEX_DB] = __this_cpu_ist_top_va(DB);
1830 tss->x86_tss.ist[IST_INDEX_MCE] = __this_cpu_ist_top_va(MCE);
1831}
1832
Thomas Gleixner505b7892019-11-11 23:03:17 +01001833#else /* CONFIG_X86_64 */
1834
1835static inline void setup_getcpu(int cpu) { }
1836
1837static inline void ucode_cpu_init(int cpu)
1838{
1839 show_ucode_info_early();
1840}
1841
1842static inline void tss_setup_ist(struct tss_struct *tss) { }
1843
Thomas Gleixner505b7892019-11-11 23:03:17 +01001844#endif /* !CONFIG_X86_64 */
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001845
Thomas Gleixner111e7b12019-11-12 21:40:33 +01001846static inline void tss_setup_io_bitmap(struct tss_struct *tss)
1847{
1848 tss->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET_INVALID;
1849
1850#ifdef CONFIG_X86_IOPL_IOPERM
1851 tss->io_bitmap.prev_max = 0;
1852 tss->io_bitmap.prev_sequence = 0;
1853 memset(tss->io_bitmap.bitmap, 0xff, sizeof(tss->io_bitmap.bitmap));
1854 /*
1855 * Invalidate the extra array entry past the end of the all
1856 * permission bitmap as required by the hardware.
1857 */
1858 tss->io_bitmap.mapall[IO_BITMAP_LONGS] = ~0UL;
1859#endif
1860}
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001861
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001862/*
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001863 * cpu_init() initializes state that is per-CPU. Some data is already
1864 * initialized (naturally) in the bootstrap process, such as the GDT
1865 * and IDT. We reload them nevertheless, this function acts as a
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001866 * 'CPU state barrier', nothing should get across.
1867 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001868void cpu_init(void)
Yinghai Lu1ba76582008-09-04 20:09:04 -07001869{
Thomas Gleixner505b7892019-11-11 23:03:17 +01001870 struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
1871 struct task_struct *cur = current;
Thomas Gleixnerf6ef7322019-04-14 17:59:53 +02001872 int cpu = raw_smp_processor_id();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001873
Igor Mammedovce4b1b12014-06-20 14:23:11 +02001874 wait_for_master_cpu(cpu);
1875
Thomas Gleixner505b7892019-11-11 23:03:17 +01001876 ucode_cpu_init(cpu);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001877
Brian Gerste7a22c12009-01-19 00:38:59 +09001878#ifdef CONFIG_NUMA
Fenghua Yu27fd1852012-11-13 11:32:47 -08001879 if (this_cpu_read(numa_node) == 0 &&
Lee Schermerhorne534c7c2010-05-26 14:44:58 -07001880 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1881 set_numa_node(early_cpu_to_node(cpu));
Brian Gerste7a22c12009-01-19 00:38:59 +09001882#endif
Chang S. Baeb2e2ba52018-09-18 16:08:59 -07001883 setup_getcpu(cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001884
Mike Travis2eaad1f2009-12-10 17:19:36 -08001885 pr_debug("Initializing CPU#%d\n", cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001886
Thomas Gleixner505b7892019-11-11 23:03:17 +01001887 if (IS_ENABLED(CONFIG_X86_64) || cpu_feature_enabled(X86_FEATURE_VME) ||
1888 boot_cpu_has(X86_FEATURE_TSC) || boot_cpu_has(X86_FEATURE_DE))
1889 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001890
1891 /*
1892 * Initialize the per-CPU GDT with the boot GDT,
1893 * and set up the GDT descriptor:
1894 */
Brian Gerst552be872009-01-30 17:47:53 +09001895 switch_to_new_gdt(cpu);
Seiji Aguchicf910e82013-06-20 11:46:53 -04001896 load_current_idt();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001897
Thomas Gleixner505b7892019-11-11 23:03:17 +01001898 if (IS_ENABLED(CONFIG_X86_64)) {
1899 loadsegment(fs, 0);
1900 memset(cur->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1901 syscall_init();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001902
Thomas Gleixner505b7892019-11-11 23:03:17 +01001903 wrmsrl(MSR_FS_BASE, 0);
1904 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1905 barrier();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001906
Thomas Gleixner505b7892019-11-11 23:03:17 +01001907 x2apic_setup();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001908 }
1909
Vegard Nossumf1f10072017-02-27 14:30:07 -08001910 mmgrab(&init_mm);
Thomas Gleixner505b7892019-11-11 23:03:17 +01001911 cur->active_mm = &init_mm;
1912 BUG_ON(cur->mm);
Andy Lutomirski72c00982017-09-06 19:54:53 -07001913 initialize_tlbstate_and_flush();
Thomas Gleixner505b7892019-11-11 23:03:17 +01001914 enter_lazy_tlb(&init_mm, cur);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001915
Thomas Gleixner505b7892019-11-11 23:03:17 +01001916 /* Initialize the TSS. */
1917 tss_setup_ist(tss);
Thomas Gleixner111e7b12019-11-12 21:40:33 +01001918 tss_setup_io_bitmap(tss);
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001919 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
Thomas Gleixner505b7892019-11-11 23:03:17 +01001920
Yinghai Lu1ba76582008-09-04 20:09:04 -07001921 load_TR_desc();
Thomas Gleixner505b7892019-11-11 23:03:17 +01001922 /*
1923 * sp0 points to the entry trampoline stack regardless of what task
1924 * is running.
1925 */
Dave Hansen4fe2d8b2017-12-04 17:25:07 -08001926 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
Andy Lutomirski20bb8342017-11-02 00:59:13 -07001927
Andy Lutomirski37868fe2015-07-30 14:31:32 -07001928 load_mm_ldt(&init_mm);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001929
Jason Wessel0bb9fef2010-05-20 21:04:30 -05001930 clear_all_debug_regs();
1931 dbg_restore_debug_regs();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001932
Andy Lutomirskidc4e0022019-11-26 18:27:16 +01001933 doublefault_init_cpu_tss();
Thomas Gleixner505b7892019-11-11 23:03:17 +01001934
Ingo Molnar21c4cd12015-04-26 14:27:17 +02001935 fpu__init_cpu();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001936
Yinghai Lu1ba76582008-09-04 20:09:04 -07001937 if (is_uv_system())
1938 uv_cpu_init();
Thomas Garnier69218e42017-03-14 10:05:07 -07001939
Thomas Garnier69218e42017-03-14 10:05:07 -07001940 load_fixmap_gdt(cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001941}
1942
Borislav Petkov1008c52c2018-02-16 12:26:39 +01001943/*
1944 * The microcode loader calls this upon late microcode load to recheck features,
1945 * only when microcode has been updated. Caller holds microcode_mutex and CPU
1946 * hotplug lock.
1947 */
1948void microcode_check(void)
1949{
Borislav Petkov42ca8082018-02-16 12:26:40 +01001950 struct cpuinfo_x86 info;
1951
Borislav Petkov1008c52c2018-02-16 12:26:39 +01001952 perf_check_microcode();
Borislav Petkov42ca8082018-02-16 12:26:40 +01001953
1954 /* Reload CPUID max function as it might've changed. */
1955 info.cpuid_level = cpuid_eax(0);
1956
1957 /*
1958 * Copy all capability leafs to pick up the synthetic ones so that
1959 * memcmp() below doesn't fail on that. The ones coming from CPUID will
1960 * get overwritten in get_cpu_cap().
1961 */
1962 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
1963
1964 get_cpu_cap(&info);
1965
1966 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
1967 return;
1968
1969 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
1970 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
Borislav Petkov1008c52c2018-02-16 12:26:39 +01001971}
Thomas Gleixner9c923742019-07-22 20:47:17 +02001972
1973/*
1974 * Invoked from core CPU hotplug code after hotplug operations
1975 */
1976void arch_smt_update(void)
1977{
1978 /* Handle the speculative execution misfeatures */
1979 cpu_bugs_smt_update();
Thomas Gleixner6a1cb5f2019-07-22 20:47:22 +02001980 /* Check whether IPI broadcasting can be enabled */
1981 apic_smt_update();
Thomas Gleixner9c923742019-07-22 20:47:17 +02001982}