Thomas Gleixner | 457c899 | 2019-05-19 13:08:55 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Kirill A. Shutemov | 2458e53 | 2018-06-23 01:08:41 +0300 | [diff] [blame] | 2 | /* cpu_feature_enabled() cannot be used this early */ |
| 3 | #define USE_EARLY_PGTABLE_L5 |
| 4 | |
Mike Rapoport | 57c8a66 | 2018-10-30 15:09:49 -0700 | [diff] [blame] | 5 | #include <linux/memblock.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 6 | #include <linux/linkage.h> |
Yinghai Lu | f0fc4af | 2008-09-04 20:09:00 -0700 | [diff] [blame] | 7 | #include <linux/bitops.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 8 | #include <linux/kernel.h> |
Paul Gortmaker | 186f436 | 2016-07-13 20:18:56 -0400 | [diff] [blame] | 9 | #include <linux/export.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | #include <linux/percpu.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 11 | #include <linux/string.h> |
Borislav Petkov | ee098e1 | 2015-06-01 12:06:57 +0200 | [diff] [blame] | 12 | #include <linux/ctype.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 13 | #include <linux/delay.h> |
Ingo Molnar | 68e21be | 2017-02-01 19:08:20 +0100 | [diff] [blame] | 14 | #include <linux/sched/mm.h> |
Ingo Molnar | e601757 | 2017-02-01 16:36:40 +0100 | [diff] [blame] | 15 | #include <linux/sched/clock.h> |
Ingo Molnar | 9164bb4 | 2017-02-04 01:20:53 +0100 | [diff] [blame] | 16 | #include <linux/sched/task.h> |
Benjamin Thiel | b47a369 | 2020-01-09 13:17:23 +0100 | [diff] [blame] | 17 | #include <linux/sched/smt.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 18 | #include <linux/init.h> |
Masami Hiramatsu | 0f46efeb | 2014-04-17 17:17:12 +0900 | [diff] [blame] | 19 | #include <linux/kprobes.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 20 | #include <linux/kgdb.h> |
| 21 | #include <linux/smp.h> |
| 22 | #include <linux/io.h> |
Laura Abbott | b51ef52 | 2015-07-20 14:47:58 -0700 | [diff] [blame] | 23 | #include <linux/syscore_ops.h> |
Mike Rapoport | 65fddcf | 2020-06-08 21:32:42 -0700 | [diff] [blame] | 24 | #include <linux/pgtable.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 25 | |
| 26 | #include <asm/stackprotector.h> |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 27 | #include <asm/perf_event.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <asm/mmu_context.h> |
Andy Lutomirski | dc4e002 | 2019-11-26 18:27:16 +0100 | [diff] [blame] | 29 | #include <asm/doublefault.h> |
H. Peter Anvin | 49d859d | 2011-07-31 14:02:19 -0700 | [diff] [blame] | 30 | #include <asm/archrandom.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 31 | #include <asm/hypervisor.h> |
| 32 | #include <asm/processor.h> |
Andy Lutomirski | 1e02ce4 | 2014-10-24 15:58:08 -0700 | [diff] [blame] | 33 | #include <asm/tlbflush.h> |
Paul Gortmaker | f649e93 | 2012-01-20 16:24:09 -0500 | [diff] [blame] | 34 | #include <asm/debugreg.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 35 | #include <asm/sections.h> |
Andy Lutomirski | f40c330 | 2014-05-05 12:19:36 -0700 | [diff] [blame] | 36 | #include <asm/vsyscall.h> |
Alan Cox | 8bdbd96 | 2009-07-04 00:35:45 +0100 | [diff] [blame] | 37 | #include <linux/topology.h> |
| 38 | #include <linux/cpumask.h> |
Arun Sharma | 60063497 | 2011-07-26 16:09:06 -0700 | [diff] [blame] | 39 | #include <linux/atomic.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 40 | #include <asm/proto.h> |
| 41 | #include <asm/setup.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | #include <asm/apic.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 43 | #include <asm/desc.h> |
Ingo Molnar | 78f7f1e | 2015-04-24 02:54:44 +0200 | [diff] [blame] | 44 | #include <asm/fpu/internal.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 45 | #include <asm/mtrr.h> |
Grzegorz Andrejczuk | 0274f95 | 2017-01-20 14:22:34 +0100 | [diff] [blame] | 46 | #include <asm/hwcap2.h> |
Alan Cox | 8bdbd96 | 2009-07-04 00:35:45 +0100 | [diff] [blame] | 47 | #include <linux/numa.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 48 | #include <asm/asm.h> |
Dave Hansen | 0f6ff2b | 2016-05-12 15:04:00 -0700 | [diff] [blame] | 49 | #include <asm/bugs.h> |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 50 | #include <asm/cpu.h> |
| 51 | #include <asm/mce.h> |
| 52 | #include <asm/msr.h> |
Ingo Molnar | eb243d1 | 2019-11-20 15:33:57 +0100 | [diff] [blame] | 53 | #include <asm/memtype.h> |
Fenghua Yu | d288e1c | 2012-12-20 23:44:23 -0800 | [diff] [blame] | 54 | #include <asm/microcode.h> |
| 55 | #include <asm/microcode_intel.h> |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 56 | #include <asm/intel-family.h> |
| 57 | #include <asm/cpu_device_id.h> |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 58 | #include <asm/uv/uv.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
| 60 | #include "cpu.h" |
| 61 | |
Grzegorz Andrejczuk | 0274f95 | 2017-01-20 14:22:34 +0100 | [diff] [blame] | 62 | u32 elf_hwcap2 __read_mostly; |
| 63 | |
Mike Travis | c2d1cec | 2009-01-04 05:18:03 -0800 | [diff] [blame] | 64 | /* all of these masks are initialized in setup_cpu_local_masks() */ |
Mike Travis | c2d1cec | 2009-01-04 05:18:03 -0800 | [diff] [blame] | 65 | cpumask_var_t cpu_initialized_mask; |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 66 | cpumask_var_t cpu_callout_mask; |
| 67 | cpumask_var_t cpu_callin_mask; |
Mike Travis | c2d1cec | 2009-01-04 05:18:03 -0800 | [diff] [blame] | 68 | |
| 69 | /* representing cpus for which sibling maps can be computed */ |
| 70 | cpumask_var_t cpu_sibling_setup_mask; |
| 71 | |
Borislav Petkov | f8b64d0 | 2018-04-27 16:34:34 -0500 | [diff] [blame] | 72 | /* Number of siblings per CPU package */ |
| 73 | int smp_num_siblings = 1; |
| 74 | EXPORT_SYMBOL(smp_num_siblings); |
| 75 | |
| 76 | /* Last level cache ID of each logical CPU */ |
| 77 | DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID; |
| 78 | |
Brian Gerst | 2f2f52b | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 79 | /* correctly size the local cpu masks */ |
Ingo Molnar | 4369f1f | 2009-01-27 12:03:24 +0100 | [diff] [blame] | 80 | void __init setup_cpu_local_masks(void) |
Brian Gerst | 2f2f52b | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 81 | { |
| 82 | alloc_bootmem_cpumask_var(&cpu_initialized_mask); |
| 83 | alloc_bootmem_cpumask_var(&cpu_callin_mask); |
| 84 | alloc_bootmem_cpumask_var(&cpu_callout_mask); |
| 85 | alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask); |
| 86 | } |
| 87 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 88 | static void default_init(struct cpuinfo_x86 *c) |
Ondrej Zary | e805513 | 2009-08-11 20:00:11 +0200 | [diff] [blame] | 89 | { |
| 90 | #ifdef CONFIG_X86_64 |
Borislav Petkov | 27c13ec | 2009-11-21 14:01:45 +0100 | [diff] [blame] | 91 | cpu_detect_cache_sizes(c); |
Ondrej Zary | e805513 | 2009-08-11 20:00:11 +0200 | [diff] [blame] | 92 | #else |
| 93 | /* Not much we can do here... */ |
| 94 | /* Check if at least it has cpuid */ |
| 95 | if (c->cpuid_level == -1) { |
| 96 | /* No cpuid. It must be an ancient CPU */ |
| 97 | if (c->x86 == 4) |
| 98 | strcpy(c->x86_model_id, "486"); |
| 99 | else if (c->x86 == 3) |
| 100 | strcpy(c->x86_model_id, "386"); |
| 101 | } |
| 102 | #endif |
| 103 | } |
| 104 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 105 | static const struct cpu_dev default_cpu = { |
Ondrej Zary | e805513 | 2009-08-11 20:00:11 +0200 | [diff] [blame] | 106 | .c_init = default_init, |
| 107 | .c_vendor = "Unknown", |
| 108 | .c_x86_vendor = X86_VENDOR_UNKNOWN, |
| 109 | }; |
| 110 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 111 | static const struct cpu_dev *this_cpu = &default_cpu; |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 112 | |
Brian Gerst | 06deef8 | 2009-01-21 17:26:05 +0900 | [diff] [blame] | 113 | DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = { |
Yinghai Lu | 950ad7f | 2008-09-04 20:09:01 -0700 | [diff] [blame] | 114 | #ifdef CONFIG_X86_64 |
Brian Gerst | 06deef8 | 2009-01-21 17:26:05 +0900 | [diff] [blame] | 115 | /* |
| 116 | * We need valid kernel segments for data and code in long mode too |
| 117 | * IRET will check the segment types kkeil 2000/10/28 |
| 118 | * Also sysret mandates a special GDT layout |
| 119 | * |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 120 | * TLS descriptors are currently at a different place compared to i386. |
Brian Gerst | 06deef8 | 2009-01-21 17:26:05 +0900 | [diff] [blame] | 121 | * Hopefully nobody expects them at a fixed place (Wine?) |
| 122 | */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 123 | [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff), |
| 124 | [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff), |
| 125 | [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff), |
| 126 | [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff), |
| 127 | [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff), |
| 128 | [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff), |
Yinghai Lu | 950ad7f | 2008-09-04 20:09:01 -0700 | [diff] [blame] | 129 | #else |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 130 | [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff), |
| 131 | [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff), |
| 132 | [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff), |
| 133 | [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff), |
Rusty Russell | bf504672 | 2007-05-02 19:27:10 +0200 | [diff] [blame] | 134 | /* |
| 135 | * Segments used for calling PnP BIOS have byte granularity. |
| 136 | * They code segments and data segments have fixed 64k limits, |
| 137 | * the transfer segment sizes are set at run time. |
| 138 | */ |
Glauber de Oliveira Costa | 6842ef0 | 2008-01-30 13:31:11 +0100 | [diff] [blame] | 139 | /* 32-bit code */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 140 | [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff), |
Glauber de Oliveira Costa | 6842ef0 | 2008-01-30 13:31:11 +0100 | [diff] [blame] | 141 | /* 16-bit code */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 142 | [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff), |
Glauber de Oliveira Costa | 6842ef0 | 2008-01-30 13:31:11 +0100 | [diff] [blame] | 143 | /* 16-bit data */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 144 | [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff), |
Glauber de Oliveira Costa | 6842ef0 | 2008-01-30 13:31:11 +0100 | [diff] [blame] | 145 | /* 16-bit data */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 146 | [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0), |
Glauber de Oliveira Costa | 6842ef0 | 2008-01-30 13:31:11 +0100 | [diff] [blame] | 147 | /* 16-bit data */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 148 | [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0), |
Rusty Russell | bf504672 | 2007-05-02 19:27:10 +0200 | [diff] [blame] | 149 | /* |
| 150 | * The APM segments have byte granularity and their bases |
| 151 | * are set at run time. All have 64k limits. |
| 152 | */ |
Glauber de Oliveira Costa | 6842ef0 | 2008-01-30 13:31:11 +0100 | [diff] [blame] | 153 | /* 32-bit code */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 154 | [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff), |
Rusty Russell | bf504672 | 2007-05-02 19:27:10 +0200 | [diff] [blame] | 155 | /* 16-bit code */ |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 156 | [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff), |
Glauber de Oliveira Costa | 6842ef0 | 2008-01-30 13:31:11 +0100 | [diff] [blame] | 157 | /* data */ |
Ingo Molnar | 72c4d85 | 2009-08-03 08:47:07 +0200 | [diff] [blame] | 158 | [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff), |
Rusty Russell | bf504672 | 2007-05-02 19:27:10 +0200 | [diff] [blame] | 159 | |
Akinobu Mita | 1e5de18 | 2009-07-19 00:12:20 +0900 | [diff] [blame] | 160 | [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff), |
| 161 | [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff), |
Tejun Heo | 60a5317 | 2009-02-09 22:17:40 +0900 | [diff] [blame] | 162 | GDT_STACK_CANARY_INIT |
Yinghai Lu | 950ad7f | 2008-09-04 20:09:01 -0700 | [diff] [blame] | 163 | #endif |
Brian Gerst | 06deef8 | 2009-01-21 17:26:05 +0900 | [diff] [blame] | 164 | } }; |
Jeremy Fitzhardinge | 7a61d35 | 2007-05-02 19:27:15 +0200 | [diff] [blame] | 165 | EXPORT_PER_CPU_SYMBOL_GPL(gdt_page); |
Rusty Russell | ae1ee11 | 2007-05-02 19:27:10 +0200 | [diff] [blame] | 166 | |
Andy Lutomirski | 0790c9a | 2017-06-29 08:53:20 -0700 | [diff] [blame] | 167 | #ifdef CONFIG_X86_64 |
Andy Lutomirski | c7ad5ad | 2017-09-10 17:48:27 -0700 | [diff] [blame] | 168 | static int __init x86_nopcid_setup(char *s) |
Andy Lutomirski | 0790c9a | 2017-06-29 08:53:20 -0700 | [diff] [blame] | 169 | { |
Andy Lutomirski | c7ad5ad | 2017-09-10 17:48:27 -0700 | [diff] [blame] | 170 | /* nopcid doesn't accept parameters */ |
| 171 | if (s) |
| 172 | return -EINVAL; |
Andy Lutomirski | 0790c9a | 2017-06-29 08:53:20 -0700 | [diff] [blame] | 173 | |
| 174 | /* do not emit a message if the feature is not present */ |
| 175 | if (!boot_cpu_has(X86_FEATURE_PCID)) |
Andy Lutomirski | c7ad5ad | 2017-09-10 17:48:27 -0700 | [diff] [blame] | 176 | return 0; |
Andy Lutomirski | 0790c9a | 2017-06-29 08:53:20 -0700 | [diff] [blame] | 177 | |
| 178 | setup_clear_cpu_cap(X86_FEATURE_PCID); |
| 179 | pr_info("nopcid: PCID feature disabled\n"); |
Andy Lutomirski | c7ad5ad | 2017-09-10 17:48:27 -0700 | [diff] [blame] | 180 | return 0; |
Andy Lutomirski | 0790c9a | 2017-06-29 08:53:20 -0700 | [diff] [blame] | 181 | } |
Andy Lutomirski | c7ad5ad | 2017-09-10 17:48:27 -0700 | [diff] [blame] | 182 | early_param("nopcid", x86_nopcid_setup); |
Andy Lutomirski | 0790c9a | 2017-06-29 08:53:20 -0700 | [diff] [blame] | 183 | #endif |
| 184 | |
Andy Lutomirski | d12a72b | 2016-01-29 11:42:58 -0800 | [diff] [blame] | 185 | static int __init x86_noinvpcid_setup(char *s) |
| 186 | { |
| 187 | /* noinvpcid doesn't accept parameters */ |
| 188 | if (s) |
| 189 | return -EINVAL; |
| 190 | |
| 191 | /* do not emit a message if the feature is not present */ |
| 192 | if (!boot_cpu_has(X86_FEATURE_INVPCID)) |
| 193 | return 0; |
| 194 | |
| 195 | setup_clear_cpu_cap(X86_FEATURE_INVPCID); |
| 196 | pr_info("noinvpcid: INVPCID feature disabled\n"); |
| 197 | return 0; |
| 198 | } |
| 199 | early_param("noinvpcid", x86_noinvpcid_setup); |
| 200 | |
Yinghai Lu | ba51dce | 2008-09-04 20:09:02 -0700 | [diff] [blame] | 201 | #ifdef CONFIG_X86_32 |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 202 | static int cachesize_override = -1; |
| 203 | static int disable_x86_serial_nr = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | static int __init cachesize_setup(char *str) |
| 206 | { |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 207 | get_option(&str, &cachesize_override); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | return 1; |
| 209 | } |
| 210 | __setup("cachesize=", cachesize_setup); |
| 211 | |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 212 | static int __init x86_sep_setup(char *s) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | { |
Andi Kleen | 1353025 | 2008-01-30 13:33:20 +0100 | [diff] [blame] | 214 | setup_clear_cpu_cap(X86_FEATURE_SEP); |
Chuck Ebbert | 4f88651 | 2006-03-23 02:59:34 -0800 | [diff] [blame] | 215 | return 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 | } |
Chuck Ebbert | 4f88651 | 2006-03-23 02:59:34 -0800 | [diff] [blame] | 217 | __setup("nosep", x86_sep_setup); |
| 218 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | /* Standard macro to see if a specific flag is changeable */ |
| 220 | static inline int flag_is_changeable_p(u32 flag) |
| 221 | { |
| 222 | u32 f1, f2; |
| 223 | |
Krzysztof Helt | 94f6bac | 2008-09-30 23:17:51 +0200 | [diff] [blame] | 224 | /* |
| 225 | * Cyrix and IDT cpus allow disabling of CPUID |
| 226 | * so the code below may return different results |
| 227 | * when it is executed before and after enabling |
| 228 | * the CPUID. Add "volatile" to not allow gcc to |
| 229 | * optimize the subsequent calls to this function. |
| 230 | */ |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 231 | asm volatile ("pushfl \n\t" |
| 232 | "pushfl \n\t" |
| 233 | "popl %0 \n\t" |
| 234 | "movl %0, %1 \n\t" |
| 235 | "xorl %2, %0 \n\t" |
| 236 | "pushl %0 \n\t" |
| 237 | "popfl \n\t" |
| 238 | "pushfl \n\t" |
| 239 | "popl %0 \n\t" |
| 240 | "popfl \n\t" |
| 241 | |
Krzysztof Helt | 94f6bac | 2008-09-30 23:17:51 +0200 | [diff] [blame] | 242 | : "=&r" (f1), "=&r" (f2) |
| 243 | : "ir" (flag)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | |
| 245 | return ((f1^f2) & flag) != 0; |
| 246 | } |
| 247 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | /* Probe for the CPUID instruction */ |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 249 | int have_cpuid_p(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | { |
| 251 | return flag_is_changeable_p(X86_EFLAGS_ID); |
| 252 | } |
| 253 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 254 | static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c) |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 255 | { |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 256 | unsigned long lo, hi; |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 257 | |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 258 | if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr) |
| 259 | return; |
| 260 | |
| 261 | /* Disable processor serial number: */ |
| 262 | |
| 263 | rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi); |
| 264 | lo |= 0x200000; |
| 265 | wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi); |
| 266 | |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 267 | pr_notice("CPU serial number disabled.\n"); |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 268 | clear_cpu_cap(c, X86_FEATURE_PN); |
| 269 | |
| 270 | /* Disabling the serial number may affect the cpuid level */ |
| 271 | c->cpuid_level = cpuid_eax(0); |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 272 | } |
| 273 | |
| 274 | static int __init x86_serial_nr_setup(char *s) |
| 275 | { |
| 276 | disable_x86_serial_nr = 0; |
| 277 | return 1; |
| 278 | } |
| 279 | __setup("serialnumber", x86_serial_nr_setup); |
Yinghai Lu | ba51dce | 2008-09-04 20:09:02 -0700 | [diff] [blame] | 280 | #else |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 281 | static inline int flag_is_changeable_p(u32 flag) |
| 282 | { |
| 283 | return 1; |
| 284 | } |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 285 | static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c) |
| 286 | { |
| 287 | } |
Yinghai Lu | ba51dce | 2008-09-04 20:09:02 -0700 | [diff] [blame] | 288 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | |
Fenghua Yu | de5397a | 2011-05-11 16:51:05 -0700 | [diff] [blame] | 290 | static __init int setup_disable_smep(char *arg) |
| 291 | { |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 292 | setup_clear_cpu_cap(X86_FEATURE_SMEP); |
Fenghua Yu | de5397a | 2011-05-11 16:51:05 -0700 | [diff] [blame] | 293 | return 1; |
| 294 | } |
| 295 | __setup("nosmep", setup_disable_smep); |
| 296 | |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 297 | static __always_inline void setup_smep(struct cpuinfo_x86 *c) |
Fenghua Yu | de5397a | 2011-05-11 16:51:05 -0700 | [diff] [blame] | 298 | { |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 299 | if (cpu_has(c, X86_FEATURE_SMEP)) |
Andy Lutomirski | 375074c | 2014-10-24 15:58:07 -0700 | [diff] [blame] | 300 | cr4_set_bits(X86_CR4_SMEP); |
Fenghua Yu | de5397a | 2011-05-11 16:51:05 -0700 | [diff] [blame] | 301 | } |
| 302 | |
H. Peter Anvin | 52b6179 | 2012-09-21 12:43:13 -0700 | [diff] [blame] | 303 | static __init int setup_disable_smap(char *arg) |
| 304 | { |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 305 | setup_clear_cpu_cap(X86_FEATURE_SMAP); |
H. Peter Anvin | 52b6179 | 2012-09-21 12:43:13 -0700 | [diff] [blame] | 306 | return 1; |
| 307 | } |
| 308 | __setup("nosmap", setup_disable_smap); |
| 309 | |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 310 | static __always_inline void setup_smap(struct cpuinfo_x86 *c) |
H. Peter Anvin | 52b6179 | 2012-09-21 12:43:13 -0700 | [diff] [blame] | 311 | { |
Andrew Cooper | 581b7f15 | 2015-06-03 10:31:14 +0100 | [diff] [blame] | 312 | unsigned long eflags = native_save_fl(); |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 313 | |
| 314 | /* This should have been cleared long ago */ |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 315 | BUG_ON(eflags & X86_EFLAGS_AC); |
| 316 | |
H. Peter Anvin | 03bbd59 | 2014-02-13 07:34:30 -0800 | [diff] [blame] | 317 | if (cpu_has(c, X86_FEATURE_SMAP)) { |
| 318 | #ifdef CONFIG_X86_SMAP |
Andy Lutomirski | 375074c | 2014-10-24 15:58:07 -0700 | [diff] [blame] | 319 | cr4_set_bits(X86_CR4_SMAP); |
H. Peter Anvin | 03bbd59 | 2014-02-13 07:34:30 -0800 | [diff] [blame] | 320 | #else |
Andy Lutomirski | 375074c | 2014-10-24 15:58:07 -0700 | [diff] [blame] | 321 | cr4_clear_bits(X86_CR4_SMAP); |
H. Peter Anvin | 03bbd59 | 2014-02-13 07:34:30 -0800 | [diff] [blame] | 322 | #endif |
| 323 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | } |
| 325 | |
Ricardo Neri | aa35f89 | 2017-11-05 18:27:54 -0800 | [diff] [blame] | 326 | static __always_inline void setup_umip(struct cpuinfo_x86 *c) |
| 327 | { |
| 328 | /* Check the boot processor, plus build option for UMIP. */ |
| 329 | if (!cpu_feature_enabled(X86_FEATURE_UMIP)) |
| 330 | goto out; |
| 331 | |
| 332 | /* Check the current processor's cpuid bits. */ |
| 333 | if (!cpu_has(c, X86_FEATURE_UMIP)) |
| 334 | goto out; |
| 335 | |
| 336 | cr4_set_bits(X86_CR4_UMIP); |
| 337 | |
Lendacky, Thomas | 438cbf8 | 2018-12-04 22:27:20 +0000 | [diff] [blame] | 338 | pr_info_once("x86/cpu: User Mode Instruction Prevention (UMIP) activated\n"); |
Ricardo Neri | 770c775 | 2017-11-13 22:29:43 -0800 | [diff] [blame] | 339 | |
Ricardo Neri | aa35f89 | 2017-11-05 18:27:54 -0800 | [diff] [blame] | 340 | return; |
| 341 | |
| 342 | out: |
| 343 | /* |
| 344 | * Make sure UMIP is disabled in case it was enabled in a |
| 345 | * previous boot (e.g., via kexec). |
| 346 | */ |
| 347 | cr4_clear_bits(X86_CR4_UMIP); |
| 348 | } |
| 349 | |
Thomas Gleixner | 7652ac9 | 2019-07-10 21:42:46 +0200 | [diff] [blame] | 350 | static DEFINE_STATIC_KEY_FALSE_RO(cr_pinning); |
| 351 | static unsigned long cr4_pinned_bits __ro_after_init; |
| 352 | |
| 353 | void native_write_cr0(unsigned long val) |
| 354 | { |
| 355 | unsigned long bits_missing = 0; |
| 356 | |
| 357 | set_register: |
| 358 | asm volatile("mov %0,%%cr0": "+r" (val), "+m" (__force_order)); |
| 359 | |
| 360 | if (static_branch_likely(&cr_pinning)) { |
| 361 | if (unlikely((val & X86_CR0_WP) != X86_CR0_WP)) { |
| 362 | bits_missing = X86_CR0_WP; |
| 363 | val |= bits_missing; |
| 364 | goto set_register; |
| 365 | } |
| 366 | /* Warn after we've set the missing bits. */ |
| 367 | WARN_ONCE(bits_missing, "CR0 WP bit went missing!?\n"); |
| 368 | } |
| 369 | } |
| 370 | EXPORT_SYMBOL(native_write_cr0); |
| 371 | |
| 372 | void native_write_cr4(unsigned long val) |
| 373 | { |
| 374 | unsigned long bits_missing = 0; |
| 375 | |
| 376 | set_register: |
| 377 | asm volatile("mov %0,%%cr4": "+r" (val), "+m" (cr4_pinned_bits)); |
| 378 | |
| 379 | if (static_branch_likely(&cr_pinning)) { |
| 380 | if (unlikely((val & cr4_pinned_bits) != cr4_pinned_bits)) { |
| 381 | bits_missing = ~val & cr4_pinned_bits; |
| 382 | val |= bits_missing; |
| 383 | goto set_register; |
| 384 | } |
| 385 | /* Warn after we've set the missing bits. */ |
| 386 | WARN_ONCE(bits_missing, "CR4 bits went missing: %lx!?\n", |
| 387 | bits_missing); |
| 388 | } |
| 389 | } |
Thomas Gleixner | 21953ee | 2020-04-26 18:55:15 +0200 | [diff] [blame] | 390 | #if IS_MODULE(CONFIG_LKDTM) |
Thomas Gleixner | d8f0b35 | 2020-04-21 11:20:29 +0200 | [diff] [blame] | 391 | EXPORT_SYMBOL_GPL(native_write_cr4); |
Thomas Gleixner | 21953ee | 2020-04-26 18:55:15 +0200 | [diff] [blame] | 392 | #endif |
Thomas Gleixner | d8f0b35 | 2020-04-21 11:20:29 +0200 | [diff] [blame] | 393 | |
| 394 | void cr4_update_irqsoff(unsigned long set, unsigned long clear) |
| 395 | { |
| 396 | unsigned long newval, cr4 = this_cpu_read(cpu_tlbstate.cr4); |
| 397 | |
| 398 | lockdep_assert_irqs_disabled(); |
| 399 | |
| 400 | newval = (cr4 & ~clear) | set; |
| 401 | if (newval != cr4) { |
| 402 | this_cpu_write(cpu_tlbstate.cr4, newval); |
| 403 | __write_cr4(newval); |
| 404 | } |
| 405 | } |
| 406 | EXPORT_SYMBOL(cr4_update_irqsoff); |
| 407 | |
| 408 | /* Read the CR4 shadow. */ |
| 409 | unsigned long cr4_read_shadow(void) |
| 410 | { |
| 411 | return this_cpu_read(cpu_tlbstate.cr4); |
| 412 | } |
| 413 | EXPORT_SYMBOL_GPL(cr4_read_shadow); |
Thomas Gleixner | 7652ac9 | 2019-07-10 21:42:46 +0200 | [diff] [blame] | 414 | |
| 415 | void cr4_init(void) |
| 416 | { |
| 417 | unsigned long cr4 = __read_cr4(); |
| 418 | |
| 419 | if (boot_cpu_has(X86_FEATURE_PCID)) |
| 420 | cr4 |= X86_CR4_PCIDE; |
| 421 | if (static_branch_likely(&cr_pinning)) |
| 422 | cr4 |= cr4_pinned_bits; |
| 423 | |
| 424 | __write_cr4(cr4); |
| 425 | |
| 426 | /* Initialize cr4 shadow for this CPU. */ |
| 427 | this_cpu_write(cpu_tlbstate.cr4, cr4); |
| 428 | } |
Kees Cook | 873d50d | 2019-06-17 21:55:02 -0700 | [diff] [blame] | 429 | |
| 430 | /* |
| 431 | * Once CPU feature detection is finished (and boot params have been |
| 432 | * parsed), record any of the sensitive CR bits that are set, and |
| 433 | * enable CR pinning. |
| 434 | */ |
| 435 | static void __init setup_cr_pinning(void) |
| 436 | { |
| 437 | unsigned long mask; |
| 438 | |
| 439 | mask = (X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP); |
| 440 | cr4_pinned_bits = this_cpu_read(cpu_tlbstate.cr4) & mask; |
| 441 | static_key_enable(&cr_pinning.key); |
| 442 | } |
| 443 | |
Andy Lutomirski | b745cfb | 2020-05-28 16:13:58 -0400 | [diff] [blame] | 444 | static __init int x86_nofsgsbase_setup(char *arg) |
Andy Lutomirski | dd649bd | 2020-05-28 16:13:48 -0400 | [diff] [blame] | 445 | { |
Andy Lutomirski | b745cfb | 2020-05-28 16:13:58 -0400 | [diff] [blame] | 446 | /* Require an exact match without trailing characters. */ |
| 447 | if (strlen(arg)) |
| 448 | return 0; |
| 449 | |
| 450 | /* Do not emit a message if the feature is not present. */ |
| 451 | if (!boot_cpu_has(X86_FEATURE_FSGSBASE)) |
| 452 | return 1; |
| 453 | |
| 454 | setup_clear_cpu_cap(X86_FEATURE_FSGSBASE); |
| 455 | pr_info("FSGSBASE disabled via kernel command line\n"); |
Andy Lutomirski | dd649bd | 2020-05-28 16:13:48 -0400 | [diff] [blame] | 456 | return 1; |
| 457 | } |
Andy Lutomirski | b745cfb | 2020-05-28 16:13:58 -0400 | [diff] [blame] | 458 | __setup("nofsgsbase", x86_nofsgsbase_setup); |
Andy Lutomirski | dd649bd | 2020-05-28 16:13:48 -0400 | [diff] [blame] | 459 | |
| 460 | /* |
Dave Hansen | 0697694 | 2016-02-12 13:02:29 -0800 | [diff] [blame] | 461 | * Protection Keys are not available in 32-bit mode. |
| 462 | */ |
| 463 | static bool pku_disabled; |
| 464 | |
| 465 | static __always_inline void setup_pku(struct cpuinfo_x86 *c) |
| 466 | { |
Sebastian Andrzej Siewior | a5eff72 | 2019-04-03 18:41:56 +0200 | [diff] [blame] | 467 | struct pkru_state *pk; |
| 468 | |
Dave Hansen | e8df1a95 | 2016-05-13 15:13:28 -0700 | [diff] [blame] | 469 | /* check the boot processor, plus compile options for PKU: */ |
| 470 | if (!cpu_feature_enabled(X86_FEATURE_PKU)) |
| 471 | return; |
| 472 | /* checks the actual processor's cpuid bits: */ |
Dave Hansen | 0697694 | 2016-02-12 13:02:29 -0800 | [diff] [blame] | 473 | if (!cpu_has(c, X86_FEATURE_PKU)) |
| 474 | return; |
| 475 | if (pku_disabled) |
| 476 | return; |
| 477 | |
| 478 | cr4_set_bits(X86_CR4_PKE); |
Sebastian Andrzej Siewior | a5eff72 | 2019-04-03 18:41:56 +0200 | [diff] [blame] | 479 | pk = get_xsave_addr(&init_fpstate.xsave, XFEATURE_PKRU); |
| 480 | if (pk) |
| 481 | pk->pkru = init_pkru_value; |
Dave Hansen | 0697694 | 2016-02-12 13:02:29 -0800 | [diff] [blame] | 482 | /* |
| 483 | * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE |
| 484 | * cpuid bit to be set. We need to ensure that we |
| 485 | * update that bit in this CPU's "cpu_info". |
| 486 | */ |
Sean Christopherson | 735a6dd | 2020-02-26 15:16:15 -0800 | [diff] [blame] | 487 | set_cpu_cap(c, X86_FEATURE_OSPKE); |
Dave Hansen | 0697694 | 2016-02-12 13:02:29 -0800 | [diff] [blame] | 488 | } |
| 489 | |
| 490 | #ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS |
| 491 | static __init int setup_disable_pku(char *arg) |
| 492 | { |
| 493 | /* |
| 494 | * Do not clear the X86_FEATURE_PKU bit. All of the |
| 495 | * runtime checks are against OSPKE so clearing the |
| 496 | * bit does nothing. |
| 497 | * |
| 498 | * This way, we will see "pku" in cpuinfo, but not |
| 499 | * "ospke", which is exactly what we want. It shows |
| 500 | * that the CPU has PKU, but the OS has not enabled it. |
| 501 | * This happens to be exactly how a system would look |
| 502 | * if we disabled the config option. |
| 503 | */ |
| 504 | pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n"); |
| 505 | pku_disabled = true; |
| 506 | return 1; |
| 507 | } |
| 508 | __setup("nopku", setup_disable_pku); |
| 509 | #endif /* CONFIG_X86_64 */ |
| 510 | |
| 511 | /* |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 512 | * Some CPU features depend on higher CPUID levels, which may not always |
| 513 | * be available due to CPUID level capping or broken virtualization |
| 514 | * software. Add those features to this table to auto-disable them. |
| 515 | */ |
| 516 | struct cpuid_dependent_feature { |
| 517 | u32 feature; |
| 518 | u32 level; |
| 519 | }; |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 520 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 521 | static const struct cpuid_dependent_feature |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 522 | cpuid_dependent_features[] = { |
| 523 | { X86_FEATURE_MWAIT, 0x00000005 }, |
| 524 | { X86_FEATURE_DCA, 0x00000009 }, |
| 525 | { X86_FEATURE_XSAVE, 0x0000000d }, |
| 526 | { 0, 0 } |
| 527 | }; |
| 528 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 529 | static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn) |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 530 | { |
| 531 | const struct cpuid_dependent_feature *df; |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 532 | |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 533 | for (df = cpuid_dependent_features; df->feature; df++) { |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 534 | |
| 535 | if (!cpu_has(c, df->feature)) |
| 536 | continue; |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 537 | /* |
| 538 | * Note: cpuid_level is set to -1 if unavailable, but |
| 539 | * extended_extended_level is set to 0 if unavailable |
| 540 | * and the legitimate extended levels are all negative |
| 541 | * when signed; hence the weird messing around with |
| 542 | * signs here... |
| 543 | */ |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 544 | if (!((s32)df->level < 0 ? |
Yinghai Lu | f6db44d | 2009-02-14 23:59:18 -0800 | [diff] [blame] | 545 | (u32)df->level > (u32)c->extended_cpuid_level : |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 546 | (s32)df->level > (s32)c->cpuid_level)) |
| 547 | continue; |
| 548 | |
| 549 | clear_cpu_cap(c, df->feature); |
| 550 | if (!warn) |
| 551 | continue; |
| 552 | |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 553 | pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n", |
| 554 | x86_cap_flag(df->feature), df->level); |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 555 | } |
Yinghai Lu | f6db44d | 2009-02-14 23:59:18 -0800 | [diff] [blame] | 556 | } |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 557 | |
| 558 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 | * Naming convention should be: <Name> [(<Codename>)] |
| 560 | * This table only is used unless init_<vendor>() below doesn't set it; |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 561 | * in particular, if CPUID levels 0x80000002..4 are supported, this |
| 562 | * isn't used |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | */ |
| 564 | |
| 565 | /* Look up CPU names by table lookup. */ |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 566 | static const char *table_lookup_model(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 567 | { |
Jan Beulich | 09dc68d | 2013-10-21 09:35:20 +0100 | [diff] [blame] | 568 | #ifdef CONFIG_X86_32 |
| 569 | const struct legacy_cpu_model_info *info; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | |
| 571 | if (c->x86_model >= 16) |
| 572 | return NULL; /* Range check */ |
| 573 | |
| 574 | if (!this_cpu) |
| 575 | return NULL; |
| 576 | |
Jan Beulich | 09dc68d | 2013-10-21 09:35:20 +0100 | [diff] [blame] | 577 | info = this_cpu->legacy_models; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 578 | |
Jan Beulich | 09dc68d | 2013-10-21 09:35:20 +0100 | [diff] [blame] | 579 | while (info->family) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 580 | if (info->family == c->x86) |
| 581 | return info->model_names[c->x86_model]; |
| 582 | info++; |
| 583 | } |
Jan Beulich | 09dc68d | 2013-10-21 09:35:20 +0100 | [diff] [blame] | 584 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 585 | return NULL; /* Not found */ |
| 586 | } |
| 587 | |
Fenghua Yu | f6a892d | 2019-09-16 15:39:56 -0700 | [diff] [blame] | 588 | /* Aligned to unsigned long to avoid split lock in atomic bitmap ops */ |
| 589 | __u32 cpu_caps_cleared[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long)); |
| 590 | __u32 cpu_caps_set[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | |
Jeremy Fitzhardinge | 11e3a84 | 2009-01-30 17:47:54 +0900 | [diff] [blame] | 592 | void load_percpu_segment(int cpu) |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 593 | { |
Yinghai Lu | fab334c | 2008-09-04 20:09:05 -0700 | [diff] [blame] | 594 | #ifdef CONFIG_X86_32 |
Brian Gerst | 2697fbd | 2009-01-27 12:56:48 +0900 | [diff] [blame] | 595 | loadsegment(fs, __KERNEL_PERCPU); |
| 596 | #else |
Andy Lutomirski | 45e876f | 2016-04-26 12:23:26 -0700 | [diff] [blame] | 597 | __loadsegment_simple(gs, 0); |
Vitaly Kuznetsov | 35060ed | 2018-03-13 18:48:05 +0100 | [diff] [blame] | 598 | wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu)); |
Yinghai Lu | fab334c | 2008-09-04 20:09:05 -0700 | [diff] [blame] | 599 | #endif |
Tejun Heo | 60a5317 | 2009-02-09 22:17:40 +0900 | [diff] [blame] | 600 | load_stack_canary_segment(); |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 601 | } |
| 602 | |
Andy Lutomirski | 72f5e08 | 2017-12-04 15:07:20 +0100 | [diff] [blame] | 603 | #ifdef CONFIG_X86_32 |
| 604 | /* The 32-bit entry code needs to find cpu_entry_area. */ |
| 605 | DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area); |
| 606 | #endif |
| 607 | |
Thomas Garnier | 45fc875 | 2017-03-14 10:05:08 -0700 | [diff] [blame] | 608 | /* Load the original GDT from the per-cpu structure */ |
| 609 | void load_direct_gdt(int cpu) |
| 610 | { |
| 611 | struct desc_ptr gdt_descr; |
| 612 | |
| 613 | gdt_descr.address = (long)get_cpu_gdt_rw(cpu); |
| 614 | gdt_descr.size = GDT_SIZE - 1; |
| 615 | load_gdt(&gdt_descr); |
| 616 | } |
| 617 | EXPORT_SYMBOL_GPL(load_direct_gdt); |
| 618 | |
Thomas Garnier | 69218e4 | 2017-03-14 10:05:07 -0700 | [diff] [blame] | 619 | /* Load a fixmap remapping of the per-cpu GDT */ |
| 620 | void load_fixmap_gdt(int cpu) |
| 621 | { |
| 622 | struct desc_ptr gdt_descr; |
| 623 | |
| 624 | gdt_descr.address = (long)get_cpu_gdt_ro(cpu); |
| 625 | gdt_descr.size = GDT_SIZE - 1; |
| 626 | load_gdt(&gdt_descr); |
| 627 | } |
Thomas Garnier | 45fc875 | 2017-03-14 10:05:08 -0700 | [diff] [blame] | 628 | EXPORT_SYMBOL_GPL(load_fixmap_gdt); |
Thomas Garnier | 69218e4 | 2017-03-14 10:05:07 -0700 | [diff] [blame] | 629 | |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 630 | /* |
| 631 | * Current gdt points %fs at the "master" per-cpu area: after this, |
| 632 | * it's on the real one. |
| 633 | */ |
Brian Gerst | 552be87 | 2009-01-30 17:47:53 +0900 | [diff] [blame] | 634 | void switch_to_new_gdt(int cpu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 | { |
Thomas Garnier | 45fc875 | 2017-03-14 10:05:08 -0700 | [diff] [blame] | 636 | /* Load the original GDT */ |
| 637 | load_direct_gdt(cpu); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | /* Reload the per-cpu base */ |
Jeremy Fitzhardinge | 11e3a84 | 2009-01-30 17:47:54 +0900 | [diff] [blame] | 639 | load_percpu_segment(cpu); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 640 | } |
| 641 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 642 | static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {}; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 643 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 644 | static void get_model_name(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 645 | { |
| 646 | unsigned int *v; |
Borislav Petkov | ee098e1 | 2015-06-01 12:06:57 +0200 | [diff] [blame] | 647 | char *p, *q, *s; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 648 | |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 649 | if (c->extended_cpuid_level < 0x80000004) |
Yinghai Lu | 1b05d60 | 2008-09-06 01:52:27 -0700 | [diff] [blame] | 650 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 652 | v = (unsigned int *)c->x86_model_id; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]); |
| 654 | cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]); |
| 655 | cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]); |
| 656 | c->x86_model_id[48] = 0; |
| 657 | |
Borislav Petkov | ee098e1 | 2015-06-01 12:06:57 +0200 | [diff] [blame] | 658 | /* Trim whitespace */ |
| 659 | p = q = s = &c->x86_model_id[0]; |
| 660 | |
| 661 | while (*p == ' ') |
| 662 | p++; |
| 663 | |
| 664 | while (*p) { |
| 665 | /* Note the last non-whitespace index */ |
| 666 | if (!isspace(*p)) |
| 667 | s = q; |
| 668 | |
| 669 | *q++ = *p++; |
| 670 | } |
| 671 | |
| 672 | *(s + 1) = '\0'; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 673 | } |
| 674 | |
Thomas Gleixner | 9305bd6 | 2018-05-13 11:43:53 +0200 | [diff] [blame] | 675 | void detect_num_cpu_cores(struct cpuinfo_x86 *c) |
David Wang | 2cc61be | 2018-05-03 10:32:44 +0800 | [diff] [blame] | 676 | { |
| 677 | unsigned int eax, ebx, ecx, edx; |
| 678 | |
Thomas Gleixner | 9305bd6 | 2018-05-13 11:43:53 +0200 | [diff] [blame] | 679 | c->x86_max_cores = 1; |
David Wang | 2cc61be | 2018-05-03 10:32:44 +0800 | [diff] [blame] | 680 | if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4) |
Thomas Gleixner | 9305bd6 | 2018-05-13 11:43:53 +0200 | [diff] [blame] | 681 | return; |
David Wang | 2cc61be | 2018-05-03 10:32:44 +0800 | [diff] [blame] | 682 | |
| 683 | cpuid_count(4, 0, &eax, &ebx, &ecx, &edx); |
| 684 | if (eax & 0x1f) |
Thomas Gleixner | 9305bd6 | 2018-05-13 11:43:53 +0200 | [diff] [blame] | 685 | c->x86_max_cores = (eax >> 26) + 1; |
David Wang | 2cc61be | 2018-05-03 10:32:44 +0800 | [diff] [blame] | 686 | } |
| 687 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 688 | void cpu_detect_cache_sizes(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | { |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 690 | unsigned int n, dummy, ebx, ecx, edx, l2size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 691 | |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 692 | n = c->extended_cpuid_level; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | |
| 694 | if (n >= 0x80000005) { |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 695 | cpuid(0x80000005, &dummy, &ebx, &ecx, &edx); |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 696 | c->x86_cache_size = (ecx>>24) + (edx>>24); |
Yinghai Lu | 140fc72 | 2008-09-04 20:09:07 -0700 | [diff] [blame] | 697 | #ifdef CONFIG_X86_64 |
| 698 | /* On K8 L1 TLB is inclusive, so don't count it */ |
| 699 | c->x86_tlbsize = 0; |
| 700 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 701 | } |
| 702 | |
| 703 | if (n < 0x80000006) /* Some chips just has a large L1. */ |
| 704 | return; |
| 705 | |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 706 | cpuid(0x80000006, &dummy, &ebx, &ecx, &edx); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 707 | l2size = ecx >> 16; |
| 708 | |
Yinghai Lu | 140fc72 | 2008-09-04 20:09:07 -0700 | [diff] [blame] | 709 | #ifdef CONFIG_X86_64 |
| 710 | c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff); |
| 711 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 712 | /* do processor-specific cache resizing */ |
Jan Beulich | 09dc68d | 2013-10-21 09:35:20 +0100 | [diff] [blame] | 713 | if (this_cpu->legacy_cache_size) |
| 714 | l2size = this_cpu->legacy_cache_size(c, l2size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 715 | |
| 716 | /* Allow user to override all this if necessary. */ |
| 717 | if (cachesize_override != -1) |
| 718 | l2size = cachesize_override; |
| 719 | |
| 720 | if (l2size == 0) |
| 721 | return; /* Again, no L2 cache is possible */ |
Yinghai Lu | 140fc72 | 2008-09-04 20:09:07 -0700 | [diff] [blame] | 722 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 723 | |
| 724 | c->x86_cache_size = l2size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 725 | } |
| 726 | |
Alex Shi | e0ba94f | 2012-06-28 09:02:16 +0800 | [diff] [blame] | 727 | u16 __read_mostly tlb_lli_4k[NR_INFO]; |
| 728 | u16 __read_mostly tlb_lli_2m[NR_INFO]; |
| 729 | u16 __read_mostly tlb_lli_4m[NR_INFO]; |
| 730 | u16 __read_mostly tlb_lld_4k[NR_INFO]; |
| 731 | u16 __read_mostly tlb_lld_2m[NR_INFO]; |
| 732 | u16 __read_mostly tlb_lld_4m[NR_INFO]; |
Kirill A. Shutemov | dd36039 | 2013-12-23 14:16:58 +0200 | [diff] [blame] | 733 | u16 __read_mostly tlb_lld_1g[NR_INFO]; |
Alex Shi | e0ba94f | 2012-06-28 09:02:16 +0800 | [diff] [blame] | 734 | |
Steven Honeyman | f94fe11 | 2014-11-05 22:52:18 +0000 | [diff] [blame] | 735 | static void cpu_detect_tlb(struct cpuinfo_x86 *c) |
Alex Shi | e0ba94f | 2012-06-28 09:02:16 +0800 | [diff] [blame] | 736 | { |
| 737 | if (this_cpu->c_detect_tlb) |
| 738 | this_cpu->c_detect_tlb(c); |
| 739 | |
Steven Honeyman | f94fe11 | 2014-11-05 22:52:18 +0000 | [diff] [blame] | 740 | pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n", |
Alex Shi | e0ba94f | 2012-06-28 09:02:16 +0800 | [diff] [blame] | 741 | tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES], |
Steven Honeyman | f94fe11 | 2014-11-05 22:52:18 +0000 | [diff] [blame] | 742 | tlb_lli_4m[ENTRIES]); |
| 743 | |
| 744 | pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n", |
| 745 | tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES], |
| 746 | tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]); |
Alex Shi | e0ba94f | 2012-06-28 09:02:16 +0800 | [diff] [blame] | 747 | } |
| 748 | |
Thomas Gleixner | 545401f | 2018-06-06 00:53:57 +0200 | [diff] [blame] | 749 | int detect_ht_early(struct cpuinfo_x86 *c) |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 750 | { |
Borislav Petkov | c8e56d2 | 2015-06-04 18:55:25 +0200 | [diff] [blame] | 751 | #ifdef CONFIG_SMP |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 752 | u32 eax, ebx, ecx, edx; |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 753 | |
| 754 | if (!cpu_has(c, X86_FEATURE_HT)) |
Thomas Gleixner | 545401f | 2018-06-06 00:53:57 +0200 | [diff] [blame] | 755 | return -1; |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 756 | |
| 757 | if (cpu_has(c, X86_FEATURE_CMP_LEGACY)) |
Thomas Gleixner | 545401f | 2018-06-06 00:53:57 +0200 | [diff] [blame] | 758 | return -1; |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 759 | |
Yinghai Lu | 1cd7877 | 2008-09-04 20:09:08 -0700 | [diff] [blame] | 760 | if (cpu_has(c, X86_FEATURE_XTOPOLOGY)) |
Thomas Gleixner | 545401f | 2018-06-06 00:53:57 +0200 | [diff] [blame] | 761 | return -1; |
Yinghai Lu | 1cd7877 | 2008-09-04 20:09:08 -0700 | [diff] [blame] | 762 | |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 763 | cpuid(1, &eax, &ebx, &ecx, &edx); |
| 764 | |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 765 | smp_num_siblings = (ebx & 0xff0000) >> 16; |
Thomas Gleixner | 545401f | 2018-06-06 00:53:57 +0200 | [diff] [blame] | 766 | if (smp_num_siblings == 1) |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 767 | pr_info_once("CPU0: Hyper-Threading is disabled\n"); |
Thomas Gleixner | 545401f | 2018-06-06 00:53:57 +0200 | [diff] [blame] | 768 | #endif |
| 769 | return 0; |
| 770 | } |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 771 | |
Thomas Gleixner | 545401f | 2018-06-06 00:53:57 +0200 | [diff] [blame] | 772 | void detect_ht(struct cpuinfo_x86 *c) |
| 773 | { |
| 774 | #ifdef CONFIG_SMP |
| 775 | int index_msb, core_bits; |
| 776 | |
| 777 | if (detect_ht_early(c) < 0) |
Thomas Gleixner | 55e6d27 | 2018-06-06 00:36:15 +0200 | [diff] [blame] | 778 | return; |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 779 | |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 780 | index_msb = get_count_order(smp_num_siblings); |
| 781 | c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb); |
| 782 | |
| 783 | smp_num_siblings = smp_num_siblings / c->x86_max_cores; |
| 784 | |
| 785 | index_msb = get_count_order(smp_num_siblings); |
| 786 | |
| 787 | core_bits = get_count_order(c->x86_max_cores); |
| 788 | |
| 789 | c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) & |
| 790 | ((1 << core_bits) - 1); |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 791 | #endif |
Yinghai Lu | 97e4db7 | 2008-09-04 20:08:59 -0700 | [diff] [blame] | 792 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 793 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 794 | static void get_cpu_vendor(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | { |
| 796 | char *v = c->x86_vendor_id; |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 797 | int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 798 | |
| 799 | for (i = 0; i < X86_VENDOR_NUM; i++) { |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 800 | if (!cpu_devs[i]) |
| 801 | break; |
| 802 | |
| 803 | if (!strcmp(v, cpu_devs[i]->c_ident[0]) || |
| 804 | (cpu_devs[i]->c_ident[1] && |
| 805 | !strcmp(v, cpu_devs[i]->c_ident[1]))) { |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 806 | |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 807 | this_cpu = cpu_devs[i]; |
| 808 | c->x86_vendor = this_cpu->c_x86_vendor; |
| 809 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | } |
| 811 | } |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 812 | |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 813 | pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \ |
| 814 | "CPU: Your system may be unstable.\n", v); |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 815 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 816 | c->x86_vendor = X86_VENDOR_UNKNOWN; |
| 817 | this_cpu = &default_cpu; |
| 818 | } |
| 819 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 820 | void cpu_detect(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 821 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 822 | /* Get vendor name */ |
Harvey Harrison | 4a14851 | 2008-02-01 17:49:43 +0100 | [diff] [blame] | 823 | cpuid(0x00000000, (unsigned int *)&c->cpuid_level, |
| 824 | (unsigned int *)&c->x86_vendor_id[0], |
| 825 | (unsigned int *)&c->x86_vendor_id[8], |
| 826 | (unsigned int *)&c->x86_vendor_id[4]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 827 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 828 | c->x86 = 4; |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 829 | /* Intel-defined flags: level 0x00000001 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 830 | if (c->cpuid_level >= 0x00000001) { |
| 831 | u32 junk, tfms, cap0, misc; |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 832 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 833 | cpuid(0x00000001, &tfms, &misc, &junk, &cap0); |
Borislav Petkov | 99f925c | 2015-11-23 11:12:21 +0100 | [diff] [blame] | 834 | c->x86 = x86_family(tfms); |
| 835 | c->x86_model = x86_model(tfms); |
Jia Zhang | b399151 | 2018-01-01 09:52:10 +0800 | [diff] [blame] | 836 | c->x86_stepping = x86_stepping(tfms); |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 837 | |
Huang, Ying | d4387bd | 2008-01-31 22:05:45 +0100 | [diff] [blame] | 838 | if (cap0 & (1<<19)) { |
Huang, Ying | d4387bd | 2008-01-31 22:05:45 +0100 | [diff] [blame] | 839 | c->x86_clflush_size = ((misc >> 8) & 0xff) * 8; |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 840 | c->x86_cache_alignment = c->x86_clflush_size; |
Huang, Ying | d4387bd | 2008-01-31 22:05:45 +0100 | [diff] [blame] | 841 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 842 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 843 | } |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 844 | |
Andy Lutomirski | 8bf1ebc | 2017-01-18 11:15:38 -0800 | [diff] [blame] | 845 | static void apply_forced_caps(struct cpuinfo_x86 *c) |
| 846 | { |
| 847 | int i; |
| 848 | |
Thomas Gleixner | 6cbd217 | 2017-12-04 15:07:32 +0100 | [diff] [blame] | 849 | for (i = 0; i < NCAPINTS + NBUGINTS; i++) { |
Andy Lutomirski | 8bf1ebc | 2017-01-18 11:15:38 -0800 | [diff] [blame] | 850 | c->x86_capability[i] &= ~cpu_caps_cleared[i]; |
| 851 | c->x86_capability[i] |= cpu_caps_set[i]; |
| 852 | } |
| 853 | } |
| 854 | |
David Woodhouse | 7fcae11 | 2018-01-30 14:30:23 +0000 | [diff] [blame] | 855 | static void init_speculation_control(struct cpuinfo_x86 *c) |
| 856 | { |
| 857 | /* |
| 858 | * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support, |
| 859 | * and they also have a different bit for STIBP support. Also, |
| 860 | * a hypervisor might have set the individual AMD bits even on |
| 861 | * Intel CPUs, for finer-grained selection of what's available. |
David Woodhouse | 7fcae11 | 2018-01-30 14:30:23 +0000 | [diff] [blame] | 862 | */ |
| 863 | if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) { |
| 864 | set_cpu_cap(c, X86_FEATURE_IBRS); |
| 865 | set_cpu_cap(c, X86_FEATURE_IBPB); |
Thomas Gleixner | 7eb8956 | 2018-05-10 19:13:18 +0200 | [diff] [blame] | 866 | set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL); |
David Woodhouse | 7fcae11 | 2018-01-30 14:30:23 +0000 | [diff] [blame] | 867 | } |
Borislav Petkov | e7c587d | 2018-05-02 18:15:14 +0200 | [diff] [blame] | 868 | |
David Woodhouse | 7fcae11 | 2018-01-30 14:30:23 +0000 | [diff] [blame] | 869 | if (cpu_has(c, X86_FEATURE_INTEL_STIBP)) |
| 870 | set_cpu_cap(c, X86_FEATURE_STIBP); |
Borislav Petkov | e7c587d | 2018-05-02 18:15:14 +0200 | [diff] [blame] | 871 | |
Tom Lendacky | bc226f0 | 2018-05-10 22:06:39 +0200 | [diff] [blame] | 872 | if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) || |
| 873 | cpu_has(c, X86_FEATURE_VIRT_SSBD)) |
Thomas Gleixner | 5281758 | 2018-05-10 20:21:36 +0200 | [diff] [blame] | 874 | set_cpu_cap(c, X86_FEATURE_SSBD); |
| 875 | |
Thomas Gleixner | 7eb8956 | 2018-05-10 19:13:18 +0200 | [diff] [blame] | 876 | if (cpu_has(c, X86_FEATURE_AMD_IBRS)) { |
Borislav Petkov | e7c587d | 2018-05-02 18:15:14 +0200 | [diff] [blame] | 877 | set_cpu_cap(c, X86_FEATURE_IBRS); |
Thomas Gleixner | 7eb8956 | 2018-05-10 19:13:18 +0200 | [diff] [blame] | 878 | set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL); |
| 879 | } |
Borislav Petkov | e7c587d | 2018-05-02 18:15:14 +0200 | [diff] [blame] | 880 | |
| 881 | if (cpu_has(c, X86_FEATURE_AMD_IBPB)) |
| 882 | set_cpu_cap(c, X86_FEATURE_IBPB); |
| 883 | |
Thomas Gleixner | 7eb8956 | 2018-05-10 19:13:18 +0200 | [diff] [blame] | 884 | if (cpu_has(c, X86_FEATURE_AMD_STIBP)) { |
Borislav Petkov | e7c587d | 2018-05-02 18:15:14 +0200 | [diff] [blame] | 885 | set_cpu_cap(c, X86_FEATURE_STIBP); |
Thomas Gleixner | 7eb8956 | 2018-05-10 19:13:18 +0200 | [diff] [blame] | 886 | set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL); |
| 887 | } |
Konrad Rzeszutek Wilk | 6ac2f49 | 2018-06-01 10:59:20 -0400 | [diff] [blame] | 888 | |
| 889 | if (cpu_has(c, X86_FEATURE_AMD_SSBD)) { |
| 890 | set_cpu_cap(c, X86_FEATURE_SSBD); |
| 891 | set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL); |
| 892 | clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD); |
| 893 | } |
David Woodhouse | 7fcae11 | 2018-01-30 14:30:23 +0000 | [diff] [blame] | 894 | } |
| 895 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 896 | void get_cpu_cap(struct cpuinfo_x86 *c) |
Yinghai Lu | 093af8d | 2008-01-30 13:33:32 +0100 | [diff] [blame] | 897 | { |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 898 | u32 eax, ebx, ecx, edx; |
Yinghai Lu | 093af8d | 2008-01-30 13:33:32 +0100 | [diff] [blame] | 899 | |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 900 | /* Intel-defined flags: level 0x00000001 */ |
| 901 | if (c->cpuid_level >= 0x00000001) { |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 902 | cpuid(0x00000001, &eax, &ebx, &ecx, &edx); |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 903 | |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 904 | c->x86_capability[CPUID_1_ECX] = ecx; |
| 905 | c->x86_capability[CPUID_1_EDX] = edx; |
Yinghai Lu | 093af8d | 2008-01-30 13:33:32 +0100 | [diff] [blame] | 906 | } |
| 907 | |
Andy Lutomirski | 3df8d920 | 2016-12-15 10:14:42 -0800 | [diff] [blame] | 908 | /* Thermal and Power Management Leaf: level 0x00000006 (eax) */ |
| 909 | if (c->cpuid_level >= 0x00000006) |
| 910 | c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006); |
| 911 | |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 912 | /* Additional Intel-defined flags: level 0x00000007 */ |
| 913 | if (c->cpuid_level >= 0x00000007) { |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 914 | cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx); |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 915 | c->x86_capability[CPUID_7_0_EBX] = ebx; |
Dave Hansen | dfb4a70 | 2016-02-12 13:02:01 -0800 | [diff] [blame] | 916 | c->x86_capability[CPUID_7_ECX] = ecx; |
David Woodhouse | 95ca0ee | 2018-01-25 16:14:09 +0000 | [diff] [blame] | 917 | c->x86_capability[CPUID_7_EDX] = edx; |
Fenghua Yu | b302e4b | 2019-06-17 11:00:16 -0700 | [diff] [blame] | 918 | |
| 919 | /* Check valid sub-leaf index before accessing it */ |
| 920 | if (eax >= 1) { |
| 921 | cpuid_count(0x00000007, 1, &eax, &ebx, &ecx, &edx); |
| 922 | c->x86_capability[CPUID_7_1_EAX] = eax; |
| 923 | } |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 924 | } |
| 925 | |
Fenghua Yu | 6229ad2 | 2014-05-29 11:12:30 -0700 | [diff] [blame] | 926 | /* Extended state features: level 0x0000000d */ |
| 927 | if (c->cpuid_level >= 0x0000000d) { |
Fenghua Yu | 6229ad2 | 2014-05-29 11:12:30 -0700 | [diff] [blame] | 928 | cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx); |
| 929 | |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 930 | c->x86_capability[CPUID_D_1_EAX] = eax; |
Fenghua Yu | 6229ad2 | 2014-05-29 11:12:30 -0700 | [diff] [blame] | 931 | } |
| 932 | |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 933 | /* AMD-defined flags: level 0x80000001 */ |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 934 | eax = cpuid_eax(0x80000000); |
| 935 | c->extended_cpuid_level = eax; |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 936 | |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 937 | if ((eax & 0xffff0000) == 0x80000000) { |
| 938 | if (eax >= 0x80000001) { |
| 939 | cpuid(0x80000001, &eax, &ebx, &ecx, &edx); |
| 940 | |
| 941 | c->x86_capability[CPUID_8000_0001_ECX] = ecx; |
| 942 | c->x86_capability[CPUID_8000_0001_EDX] = edx; |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 943 | } |
| 944 | } |
Yinghai Lu | 5122c89 | 2008-09-04 20:09:09 -0700 | [diff] [blame] | 945 | |
Yazen Ghannam | 71faad4 | 2016-05-11 14:58:26 +0200 | [diff] [blame] | 946 | if (c->extended_cpuid_level >= 0x80000007) { |
| 947 | cpuid(0x80000007, &eax, &ebx, &ecx, &edx); |
| 948 | |
| 949 | c->x86_capability[CPUID_8000_0007_EBX] = ebx; |
| 950 | c->x86_power = edx; |
| 951 | } |
| 952 | |
Thomas Gleixner | c65732e | 2018-04-30 21:47:46 +0200 | [diff] [blame] | 953 | if (c->extended_cpuid_level >= 0x80000008) { |
| 954 | cpuid(0x80000008, &eax, &ebx, &ecx, &edx); |
| 955 | c->x86_capability[CPUID_8000_0008_EBX] = ebx; |
| 956 | } |
| 957 | |
Borislav Petkov | 2ccd71f | 2015-12-07 10:39:39 +0100 | [diff] [blame] | 958 | if (c->extended_cpuid_level >= 0x8000000a) |
Borislav Petkov | 39c06df | 2015-12-07 10:39:40 +0100 | [diff] [blame] | 959 | c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a); |
Borislav Petkov | 2ccd71f | 2015-12-07 10:39:39 +0100 | [diff] [blame] | 960 | |
Jacob Pan | 1dedefd | 2010-05-19 12:01:23 -0700 | [diff] [blame] | 961 | init_scattered_cpuid_features(c); |
David Woodhouse | 7fcae11 | 2018-01-30 14:30:23 +0000 | [diff] [blame] | 962 | init_speculation_control(c); |
Andy Lutomirski | 60d3450 | 2017-01-18 11:15:39 -0800 | [diff] [blame] | 963 | |
| 964 | /* |
| 965 | * Clear/Set all flags overridden by options, after probe. |
| 966 | * This needs to happen each time we re-probe, which may happen |
| 967 | * several times during CPU initialization. |
| 968 | */ |
| 969 | apply_forced_caps(c); |
Yinghai Lu | 093af8d | 2008-01-30 13:33:32 +0100 | [diff] [blame] | 970 | } |
Yinghai Lu | aef93c8 | 2008-09-14 02:33:15 -0700 | [diff] [blame] | 971 | |
M. Vefa Bicakci | 405c018 | 2018-07-24 08:45:47 -0400 | [diff] [blame] | 972 | void get_cpu_address_sizes(struct cpuinfo_x86 *c) |
Kirill A. Shutemov | d94a155 | 2018-04-10 12:27:04 +0300 | [diff] [blame] | 973 | { |
| 974 | u32 eax, ebx, ecx, edx; |
| 975 | |
| 976 | if (c->extended_cpuid_level >= 0x80000008) { |
| 977 | cpuid(0x80000008, &eax, &ebx, &ecx, &edx); |
| 978 | |
| 979 | c->x86_virt_bits = (eax >> 8) & 0xff; |
| 980 | c->x86_phys_bits = eax & 0xff; |
Kirill A. Shutemov | d94a155 | 2018-04-10 12:27:04 +0300 | [diff] [blame] | 981 | } |
| 982 | #ifdef CONFIG_X86_32 |
| 983 | else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36)) |
| 984 | c->x86_phys_bits = 36; |
| 985 | #endif |
Andi Kleen | cc51e54 | 2018-08-24 10:03:50 -0700 | [diff] [blame] | 986 | c->x86_cache_bits = c->x86_phys_bits; |
Kirill A. Shutemov | d94a155 | 2018-04-10 12:27:04 +0300 | [diff] [blame] | 987 | } |
| 988 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 989 | static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c) |
Yinghai Lu | aef93c8 | 2008-09-14 02:33:15 -0700 | [diff] [blame] | 990 | { |
| 991 | #ifdef CONFIG_X86_32 |
| 992 | int i; |
| 993 | |
| 994 | /* |
| 995 | * First of all, decide if this is a 486 or higher |
| 996 | * It's a 486 if we can modify the AC flag |
| 997 | */ |
| 998 | if (flag_is_changeable_p(X86_EFLAGS_AC)) |
| 999 | c->x86 = 4; |
| 1000 | else |
| 1001 | c->x86 = 3; |
| 1002 | |
| 1003 | for (i = 0; i < X86_VENDOR_NUM; i++) |
| 1004 | if (cpu_devs[i] && cpu_devs[i]->c_identify) { |
| 1005 | c->x86_vendor_id[0] = 0; |
| 1006 | cpu_devs[i]->c_identify(c); |
| 1007 | if (c->x86_vendor_id[0]) { |
| 1008 | get_cpu_vendor(c); |
| 1009 | break; |
| 1010 | } |
| 1011 | } |
| 1012 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1013 | } |
| 1014 | |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1015 | #define NO_SPECULATION BIT(0) |
| 1016 | #define NO_MELTDOWN BIT(1) |
| 1017 | #define NO_SSB BIT(2) |
| 1018 | #define NO_L1TF BIT(3) |
| 1019 | #define NO_MDS BIT(4) |
| 1020 | #define MSBDS_ONLY BIT(5) |
| 1021 | #define NO_SWAPGS BIT(6) |
| 1022 | #define NO_ITLB_MULTIHIT BIT(7) |
Tony W Wang-oc | 1e41a76 | 2020-01-17 10:24:31 +0800 | [diff] [blame] | 1023 | #define NO_SPECTRE_V2 BIT(8) |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1024 | |
Thomas Gleixner | f6d502fc | 2020-03-20 14:13:48 +0100 | [diff] [blame] | 1025 | #define VULNWL(vendor, family, model, whitelist) \ |
| 1026 | X86_MATCH_VENDOR_FAM_MODEL(vendor, family, model, whitelist) |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1027 | |
| 1028 | #define VULNWL_INTEL(model, whitelist) \ |
| 1029 | VULNWL(INTEL, 6, INTEL_FAM6_##model, whitelist) |
| 1030 | |
| 1031 | #define VULNWL_AMD(family, whitelist) \ |
| 1032 | VULNWL(AMD, family, X86_MODEL_ANY, whitelist) |
| 1033 | |
| 1034 | #define VULNWL_HYGON(family, whitelist) \ |
| 1035 | VULNWL(HYGON, family, X86_MODEL_ANY, whitelist) |
| 1036 | |
| 1037 | static const __initconst struct x86_cpu_id cpu_vuln_whitelist[] = { |
| 1038 | VULNWL(ANY, 4, X86_MODEL_ANY, NO_SPECULATION), |
| 1039 | VULNWL(CENTAUR, 5, X86_MODEL_ANY, NO_SPECULATION), |
| 1040 | VULNWL(INTEL, 5, X86_MODEL_ANY, NO_SPECULATION), |
| 1041 | VULNWL(NSC, 5, X86_MODEL_ANY, NO_SPECULATION), |
| 1042 | |
Andi Kleen | ed5194c | 2019-01-18 16:50:16 -0800 | [diff] [blame] | 1043 | /* Intel Family 6 */ |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1044 | VULNWL_INTEL(ATOM_SALTWELL, NO_SPECULATION | NO_ITLB_MULTIHIT), |
| 1045 | VULNWL_INTEL(ATOM_SALTWELL_TABLET, NO_SPECULATION | NO_ITLB_MULTIHIT), |
| 1046 | VULNWL_INTEL(ATOM_SALTWELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT), |
| 1047 | VULNWL_INTEL(ATOM_BONNELL, NO_SPECULATION | NO_ITLB_MULTIHIT), |
| 1048 | VULNWL_INTEL(ATOM_BONNELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT), |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1049 | |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1050 | VULNWL_INTEL(ATOM_SILVERMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1051 | VULNWL_INTEL(ATOM_SILVERMONT_D, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1052 | VULNWL_INTEL(ATOM_SILVERMONT_MID, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1053 | VULNWL_INTEL(ATOM_AIRMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1054 | VULNWL_INTEL(XEON_PHI_KNL, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1055 | VULNWL_INTEL(XEON_PHI_KNM, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT), |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1056 | |
| 1057 | VULNWL_INTEL(CORE_YONAH, NO_SSB), |
| 1058 | |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1059 | VULNWL_INTEL(ATOM_AIRMONT_MID, NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1060 | VULNWL_INTEL(ATOM_AIRMONT_NP, NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT), |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1061 | |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1062 | VULNWL_INTEL(ATOM_GOLDMONT, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1063 | VULNWL_INTEL(ATOM_GOLDMONT_D, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1064 | VULNWL_INTEL(ATOM_GOLDMONT_PLUS, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT), |
Thomas Gleixner | f36cf38 | 2019-07-17 21:18:59 +0200 | [diff] [blame] | 1065 | |
| 1066 | /* |
| 1067 | * Technically, swapgs isn't serializing on AMD (despite it previously |
| 1068 | * being documented as such in the APM). But according to AMD, %gs is |
| 1069 | * updated non-speculatively, and the issuing of %gs-relative memory |
| 1070 | * operands will be blocked until the %gs update completes, which is |
| 1071 | * good enough for our purposes. |
| 1072 | */ |
Andi Kleen | ed5194c | 2019-01-18 16:50:16 -0800 | [diff] [blame] | 1073 | |
Pawan Gupta | cad1488 | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1074 | VULNWL_INTEL(ATOM_TREMONT_D, NO_ITLB_MULTIHIT), |
| 1075 | |
Andi Kleen | ed5194c | 2019-01-18 16:50:16 -0800 | [diff] [blame] | 1076 | /* AMD Family 0xf - 0x12 */ |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1077 | VULNWL_AMD(0x0f, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1078 | VULNWL_AMD(0x10, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1079 | VULNWL_AMD(0x11, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1080 | VULNWL_AMD(0x12, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT), |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1081 | |
| 1082 | /* FAMILY_ANY must be last, otherwise 0x0f - 0x12 matches won't work */ |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1083 | VULNWL_AMD(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT), |
| 1084 | VULNWL_HYGON(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT), |
Tony W Wang-oc | 1e41a76 | 2020-01-17 10:24:31 +0800 | [diff] [blame] | 1085 | |
| 1086 | /* Zhaoxin Family 7 */ |
Tony W Wang-oc | a84de2f | 2020-01-17 10:24:32 +0800 | [diff] [blame] | 1087 | VULNWL(CENTAUR, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS), |
| 1088 | VULNWL(ZHAOXIN, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS), |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 1089 | {} |
| 1090 | }; |
| 1091 | |
Mark Gross | 7e5b3c2 | 2020-04-16 17:54:04 +0200 | [diff] [blame] | 1092 | #define VULNBL_INTEL_STEPPINGS(model, steppings, issues) \ |
| 1093 | X86_MATCH_VENDOR_FAM_MODEL_STEPPINGS_FEATURE(INTEL, 6, \ |
| 1094 | INTEL_FAM6_##model, steppings, \ |
| 1095 | X86_FEATURE_ANY, issues) |
| 1096 | |
| 1097 | #define SRBDS BIT(0) |
| 1098 | |
| 1099 | static const struct x86_cpu_id cpu_vuln_blacklist[] __initconst = { |
| 1100 | VULNBL_INTEL_STEPPINGS(IVYBRIDGE, X86_STEPPING_ANY, SRBDS), |
| 1101 | VULNBL_INTEL_STEPPINGS(HASWELL, X86_STEPPING_ANY, SRBDS), |
| 1102 | VULNBL_INTEL_STEPPINGS(HASWELL_L, X86_STEPPING_ANY, SRBDS), |
| 1103 | VULNBL_INTEL_STEPPINGS(HASWELL_G, X86_STEPPING_ANY, SRBDS), |
| 1104 | VULNBL_INTEL_STEPPINGS(BROADWELL_G, X86_STEPPING_ANY, SRBDS), |
| 1105 | VULNBL_INTEL_STEPPINGS(BROADWELL, X86_STEPPING_ANY, SRBDS), |
| 1106 | VULNBL_INTEL_STEPPINGS(SKYLAKE_L, X86_STEPPING_ANY, SRBDS), |
| 1107 | VULNBL_INTEL_STEPPINGS(SKYLAKE, X86_STEPPING_ANY, SRBDS), |
| 1108 | VULNBL_INTEL_STEPPINGS(KABYLAKE_L, X86_STEPPINGS(0x0, 0xC), SRBDS), |
| 1109 | VULNBL_INTEL_STEPPINGS(KABYLAKE, X86_STEPPINGS(0x0, 0xD), SRBDS), |
| 1110 | {} |
| 1111 | }; |
| 1112 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1113 | static bool __init cpu_matches(const struct x86_cpu_id *table, unsigned long which) |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1114 | { |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1115 | const struct x86_cpu_id *m = x86_match_cpu(table); |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 1116 | |
Thomas Gleixner | 36ad351 | 2019-02-27 10:10:23 +0100 | [diff] [blame] | 1117 | return m && !!(m->driver_data & which); |
| 1118 | } |
Andi Kleen | 17dbca1 | 2018-06-13 15:48:26 -0700 | [diff] [blame] | 1119 | |
Pawan Gupta | 286836a | 2019-10-23 10:52:35 +0200 | [diff] [blame] | 1120 | u64 x86_read_arch_cap_msr(void) |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 1121 | { |
| 1122 | u64 ia32_cap = 0; |
| 1123 | |
Pawan Gupta | 286836a | 2019-10-23 10:52:35 +0200 | [diff] [blame] | 1124 | if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) |
| 1125 | rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap); |
| 1126 | |
| 1127 | return ia32_cap; |
| 1128 | } |
| 1129 | |
| 1130 | static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c) |
| 1131 | { |
| 1132 | u64 ia32_cap = x86_read_arch_cap_msr(); |
| 1133 | |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1134 | /* Set ITLB_MULTIHIT bug if cpu is not in the whitelist and not mitigated */ |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1135 | if (!cpu_matches(cpu_vuln_whitelist, NO_ITLB_MULTIHIT) && |
| 1136 | !(ia32_cap & ARCH_CAP_PSCHANGE_MC_NO)) |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 1137 | setup_force_cpu_bug(X86_BUG_ITLB_MULTIHIT); |
| 1138 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1139 | if (cpu_matches(cpu_vuln_whitelist, NO_SPECULATION)) |
Dominik Brodowski | 8ecc497 | 2018-05-22 11:05:39 +0200 | [diff] [blame] | 1140 | return; |
| 1141 | |
| 1142 | setup_force_cpu_bug(X86_BUG_SPECTRE_V1); |
Tony W Wang-oc | 1e41a76 | 2020-01-17 10:24:31 +0800 | [diff] [blame] | 1143 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1144 | if (!cpu_matches(cpu_vuln_whitelist, NO_SPECTRE_V2)) |
Tony W Wang-oc | 1e41a76 | 2020-01-17 10:24:31 +0800 | [diff] [blame] | 1145 | setup_force_cpu_bug(X86_BUG_SPECTRE_V2); |
Dominik Brodowski | 8ecc497 | 2018-05-22 11:05:39 +0200 | [diff] [blame] | 1146 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1147 | if (!cpu_matches(cpu_vuln_whitelist, NO_SSB) && |
| 1148 | !(ia32_cap & ARCH_CAP_SSB_NO) && |
Konrad Rzeszutek Wilk | 2480986 | 2018-06-01 10:59:19 -0400 | [diff] [blame] | 1149 | !cpu_has(c, X86_FEATURE_AMD_SSB_NO)) |
Konrad Rzeszutek Wilk | c456442 | 2018-04-25 22:04:20 -0400 | [diff] [blame] | 1150 | setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS); |
| 1151 | |
Sai Praneeth | 706d516 | 2018-08-01 11:42:25 -0700 | [diff] [blame] | 1152 | if (ia32_cap & ARCH_CAP_IBRS_ALL) |
| 1153 | setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED); |
| 1154 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1155 | if (!cpu_matches(cpu_vuln_whitelist, NO_MDS) && |
| 1156 | !(ia32_cap & ARCH_CAP_MDS_NO)) { |
Andi Kleen | ed5194c | 2019-01-18 16:50:16 -0800 | [diff] [blame] | 1157 | setup_force_cpu_bug(X86_BUG_MDS); |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1158 | if (cpu_matches(cpu_vuln_whitelist, MSBDS_ONLY)) |
Thomas Gleixner | e261f20 | 2019-03-01 20:21:08 +0100 | [diff] [blame] | 1159 | setup_force_cpu_bug(X86_BUG_MSBDS_ONLY); |
| 1160 | } |
Andi Kleen | ed5194c | 2019-01-18 16:50:16 -0800 | [diff] [blame] | 1161 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1162 | if (!cpu_matches(cpu_vuln_whitelist, NO_SWAPGS)) |
Thomas Gleixner | f36cf38 | 2019-07-17 21:18:59 +0200 | [diff] [blame] | 1163 | setup_force_cpu_bug(X86_BUG_SWAPGS); |
| 1164 | |
Pawan Gupta | 1b42f01 | 2019-10-23 11:30:45 +0200 | [diff] [blame] | 1165 | /* |
| 1166 | * When the CPU is not mitigated for TAA (TAA_NO=0) set TAA bug when: |
| 1167 | * - TSX is supported or |
| 1168 | * - TSX_CTRL is present |
| 1169 | * |
| 1170 | * TSX_CTRL check is needed for cases when TSX could be disabled before |
| 1171 | * the kernel boot e.g. kexec. |
| 1172 | * TSX_CTRL check alone is not sufficient for cases when the microcode |
| 1173 | * update is not present or running as guest that don't get TSX_CTRL. |
| 1174 | */ |
| 1175 | if (!(ia32_cap & ARCH_CAP_TAA_NO) && |
| 1176 | (cpu_has(c, X86_FEATURE_RTM) || |
| 1177 | (ia32_cap & ARCH_CAP_TSX_CTRL_MSR))) |
| 1178 | setup_force_cpu_bug(X86_BUG_TAA); |
| 1179 | |
Mark Gross | 7e5b3c2 | 2020-04-16 17:54:04 +0200 | [diff] [blame] | 1180 | /* |
| 1181 | * SRBDS affects CPUs which support RDRAND or RDSEED and are listed |
| 1182 | * in the vulnerability blacklist. |
| 1183 | */ |
| 1184 | if ((cpu_has(c, X86_FEATURE_RDRAND) || |
| 1185 | cpu_has(c, X86_FEATURE_RDSEED)) && |
| 1186 | cpu_matches(cpu_vuln_blacklist, SRBDS)) |
| 1187 | setup_force_cpu_bug(X86_BUG_SRBDS); |
| 1188 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1189 | if (cpu_matches(cpu_vuln_whitelist, NO_MELTDOWN)) |
Konrad Rzeszutek Wilk | 4a28bfe | 2018-04-25 22:04:16 -0400 | [diff] [blame] | 1190 | return; |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 1191 | |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 1192 | /* Rogue Data Cache Load? No! */ |
| 1193 | if (ia32_cap & ARCH_CAP_RDCL_NO) |
Konrad Rzeszutek Wilk | 4a28bfe | 2018-04-25 22:04:16 -0400 | [diff] [blame] | 1194 | return; |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 1195 | |
Konrad Rzeszutek Wilk | 4a28bfe | 2018-04-25 22:04:16 -0400 | [diff] [blame] | 1196 | setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN); |
Andi Kleen | 17dbca1 | 2018-06-13 15:48:26 -0700 | [diff] [blame] | 1197 | |
Mark Gross | 93920f6 | 2020-04-16 17:32:42 +0200 | [diff] [blame] | 1198 | if (cpu_matches(cpu_vuln_whitelist, NO_L1TF)) |
Andi Kleen | 17dbca1 | 2018-06-13 15:48:26 -0700 | [diff] [blame] | 1199 | return; |
| 1200 | |
| 1201 | setup_force_cpu_bug(X86_BUG_L1TF); |
David Woodhouse | fec9434 | 2018-01-25 16:14:13 +0000 | [diff] [blame] | 1202 | } |
| 1203 | |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 1204 | /* |
Pavel Tatashin | 8990cac | 2018-07-19 16:55:28 -0400 | [diff] [blame] | 1205 | * The NOPL instruction is supposed to exist on all CPUs of family >= 6; |
| 1206 | * unfortunately, that's not true in practice because of early VIA |
| 1207 | * chips and (more importantly) broken virtualizers that are not easy |
| 1208 | * to detect. In the latter case it doesn't even *fail* reliably, so |
| 1209 | * probing for it doesn't even work. Disable it completely on 32-bit |
| 1210 | * unless we can find a reliable way to detect all the broken cases. |
| 1211 | * Enable it explicitly on 64-bit for non-constant inputs of cpu_has(). |
| 1212 | */ |
Borislav Petkov | 9b3661c | 2018-07-19 16:55:29 -0400 | [diff] [blame] | 1213 | static void detect_nopl(void) |
Pavel Tatashin | 8990cac | 2018-07-19 16:55:28 -0400 | [diff] [blame] | 1214 | { |
| 1215 | #ifdef CONFIG_X86_32 |
Borislav Petkov | 9b3661c | 2018-07-19 16:55:29 -0400 | [diff] [blame] | 1216 | setup_clear_cpu_cap(X86_FEATURE_NOPL); |
Pavel Tatashin | 8990cac | 2018-07-19 16:55:28 -0400 | [diff] [blame] | 1217 | #else |
Borislav Petkov | 9b3661c | 2018-07-19 16:55:29 -0400 | [diff] [blame] | 1218 | setup_force_cpu_cap(X86_FEATURE_NOPL); |
Pavel Tatashin | 8990cac | 2018-07-19 16:55:28 -0400 | [diff] [blame] | 1219 | #endif |
| 1220 | } |
| 1221 | |
| 1222 | /* |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 1223 | * Do minimum CPU detection early. |
| 1224 | * Fields really needed: vendor, cpuid_level, family, model, mask, |
| 1225 | * cache alignment. |
| 1226 | * The others are not touched to avoid unwanted side effects. |
| 1227 | * |
Jean Delvare | a1652bb | 2017-10-03 11:47:27 +0200 | [diff] [blame] | 1228 | * WARNING: this function is only called on the boot CPU. Don't add code |
| 1229 | * here that is supposed to run on all CPUs. |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 1230 | */ |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1231 | static void __init early_identify_cpu(struct cpuinfo_x86 *c) |
Rusty Russell | d7cd561 | 2006-12-07 02:14:08 +0100 | [diff] [blame] | 1232 | { |
Yinghai Lu | 6627d24 | 2008-09-04 20:09:10 -0700 | [diff] [blame] | 1233 | #ifdef CONFIG_X86_64 |
| 1234 | c->x86_clflush_size = 64; |
Jan Beulich | 13c6c53 | 2009-03-12 12:37:34 +0000 | [diff] [blame] | 1235 | c->x86_phys_bits = 36; |
| 1236 | c->x86_virt_bits = 48; |
Yinghai Lu | 6627d24 | 2008-09-04 20:09:10 -0700 | [diff] [blame] | 1237 | #else |
Huang, Ying | d4387bd | 2008-01-31 22:05:45 +0100 | [diff] [blame] | 1238 | c->x86_clflush_size = 32; |
Jan Beulich | 13c6c53 | 2009-03-12 12:37:34 +0000 | [diff] [blame] | 1239 | c->x86_phys_bits = 32; |
| 1240 | c->x86_virt_bits = 32; |
Yinghai Lu | 6627d24 | 2008-09-04 20:09:10 -0700 | [diff] [blame] | 1241 | #endif |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 1242 | c->x86_cache_alignment = c->x86_clflush_size; |
Rusty Russell | d7cd561 | 2006-12-07 02:14:08 +0100 | [diff] [blame] | 1243 | |
Jordan Borgner | 0e96f31 | 2018-10-28 12:58:28 +0000 | [diff] [blame] | 1244 | memset(&c->x86_capability, 0, sizeof(c->x86_capability)); |
Yinghai Lu | 0a488a5 | 2008-09-04 21:09:47 +0200 | [diff] [blame] | 1245 | c->extended_cpuid_level = 0; |
| 1246 | |
Matthew Whitehead | 2893cc8 | 2018-09-21 17:20:41 -0400 | [diff] [blame] | 1247 | if (!have_cpuid_p()) |
| 1248 | identify_cpu_without_cpuid(c); |
| 1249 | |
Yinghai Lu | aef93c8 | 2008-09-14 02:33:15 -0700 | [diff] [blame] | 1250 | /* cyrix could have cpuid enabled via c_identify()*/ |
Andy Lutomirski | 05fb3c1 | 2016-09-28 16:06:33 -0700 | [diff] [blame] | 1251 | if (have_cpuid_p()) { |
| 1252 | cpu_detect(c); |
| 1253 | get_cpu_vendor(c); |
| 1254 | get_cpu_cap(c); |
Kirill A. Shutemov | d94a155 | 2018-04-10 12:27:04 +0300 | [diff] [blame] | 1255 | get_cpu_address_sizes(c); |
Borislav Petkov | 78d1b2968 | 2017-01-18 11:15:37 -0800 | [diff] [blame] | 1256 | setup_force_cpu_cap(X86_FEATURE_CPUID); |
Rusty Russell | d7cd561 | 2006-12-07 02:14:08 +0100 | [diff] [blame] | 1257 | |
Andy Lutomirski | 05fb3c1 | 2016-09-28 16:06:33 -0700 | [diff] [blame] | 1258 | if (this_cpu->c_early_init) |
| 1259 | this_cpu->c_early_init(c); |
Krzysztof Helt | 12cf105 | 2008-09-04 21:09:43 +0200 | [diff] [blame] | 1260 | |
Andy Lutomirski | 05fb3c1 | 2016-09-28 16:06:33 -0700 | [diff] [blame] | 1261 | c->cpu_index = 0; |
| 1262 | filter_cpuid_features(c, false); |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1263 | |
Andy Lutomirski | 05fb3c1 | 2016-09-28 16:06:33 -0700 | [diff] [blame] | 1264 | if (this_cpu->c_bsp_init) |
| 1265 | this_cpu->c_bsp_init(c); |
Borislav Petkov | 78d1b2968 | 2017-01-18 11:15:37 -0800 | [diff] [blame] | 1266 | } else { |
Borislav Petkov | 78d1b2968 | 2017-01-18 11:15:37 -0800 | [diff] [blame] | 1267 | setup_clear_cpu_cap(X86_FEATURE_CPUID); |
Andy Lutomirski | 05fb3c1 | 2016-09-28 16:06:33 -0700 | [diff] [blame] | 1268 | } |
Borislav Petkov | c3b8359 | 2013-06-09 12:07:30 +0200 | [diff] [blame] | 1269 | |
| 1270 | setup_force_cpu_cap(X86_FEATURE_ALWAYS); |
Thomas Gleixner | a89f040 | 2017-12-04 15:07:33 +0100 | [diff] [blame] | 1271 | |
Konrad Rzeszutek Wilk | 4a28bfe | 2018-04-25 22:04:16 -0400 | [diff] [blame] | 1272 | cpu_set_bug_bits(c); |
David Woodhouse | 99c6fa2 | 2018-01-06 11:49:23 +0000 | [diff] [blame] | 1273 | |
Peter Zijlstra (Intel) | 6650cdd | 2020-01-26 12:05:35 -0800 | [diff] [blame] | 1274 | cpu_set_core_cap_bits(c); |
| 1275 | |
Ingo Molnar | db52ef7 | 2015-06-27 10:25:14 +0200 | [diff] [blame] | 1276 | fpu__init_system(c); |
Andy Lutomirski | b8b7aba | 2017-09-17 09:03:50 -0700 | [diff] [blame] | 1277 | |
| 1278 | #ifdef CONFIG_X86_32 |
| 1279 | /* |
| 1280 | * Regardless of whether PCID is enumerated, the SDM says |
| 1281 | * that it can't be enabled in 32-bit mode. |
| 1282 | */ |
| 1283 | setup_clear_cpu_cap(X86_FEATURE_PCID); |
| 1284 | #endif |
Kirill A. Shutemov | 372fddf | 2018-05-18 13:35:25 +0300 | [diff] [blame] | 1285 | |
| 1286 | /* |
| 1287 | * Later in the boot process pgtable_l5_enabled() relies on |
| 1288 | * cpu_feature_enabled(X86_FEATURE_LA57). If 5-level paging is not |
| 1289 | * enabled by this point we need to clear the feature bit to avoid |
| 1290 | * false-positives at the later stage. |
| 1291 | * |
| 1292 | * pgtable_l5_enabled() can be false here for several reasons: |
| 1293 | * - 5-level paging is disabled compile-time; |
| 1294 | * - it's 32-bit kernel; |
| 1295 | * - machine doesn't support 5-level paging; |
| 1296 | * - user specified 'no5lvl' in kernel command line. |
| 1297 | */ |
| 1298 | if (!pgtable_l5_enabled()) |
| 1299 | setup_clear_cpu_cap(X86_FEATURE_LA57); |
Pavel Tatashin | 8990cac | 2018-07-19 16:55:28 -0400 | [diff] [blame] | 1300 | |
Borislav Petkov | 9b3661c | 2018-07-19 16:55:29 -0400 | [diff] [blame] | 1301 | detect_nopl(); |
Rusty Russell | d7cd561 | 2006-12-07 02:14:08 +0100 | [diff] [blame] | 1302 | } |
| 1303 | |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1304 | void __init early_cpu_init(void) |
| 1305 | { |
Jan Beulich | 02dde8b | 2009-03-12 12:08:49 +0000 | [diff] [blame] | 1306 | const struct cpu_dev *const *cdev; |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 1307 | int count = 0; |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1308 | |
Jan Beulich | ac23f25 | 2011-03-04 15:52:35 +0000 | [diff] [blame] | 1309 | #ifdef CONFIG_PROCESSOR_SELECT |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 1310 | pr_info("KERNEL supported cpus:\n"); |
Ingo Molnar | 31c997c | 2009-11-14 10:34:41 +0100 | [diff] [blame] | 1311 | #endif |
| 1312 | |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 1313 | for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) { |
Jan Beulich | 02dde8b | 2009-03-12 12:08:49 +0000 | [diff] [blame] | 1314 | const struct cpu_dev *cpudev = *cdev; |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1315 | |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 1316 | if (count >= X86_VENDOR_NUM) |
| 1317 | break; |
| 1318 | cpu_devs[count] = cpudev; |
| 1319 | count++; |
| 1320 | |
Jan Beulich | ac23f25 | 2011-03-04 15:52:35 +0000 | [diff] [blame] | 1321 | #ifdef CONFIG_PROCESSOR_SELECT |
Ingo Molnar | 31c997c | 2009-11-14 10:34:41 +0100 | [diff] [blame] | 1322 | { |
| 1323 | unsigned int j; |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 1324 | |
Ingo Molnar | 31c997c | 2009-11-14 10:34:41 +0100 | [diff] [blame] | 1325 | for (j = 0; j < 2; j++) { |
| 1326 | if (!cpudev->c_ident[j]) |
| 1327 | continue; |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 1328 | pr_info(" %s %s\n", cpudev->c_vendor, |
Ingo Molnar | 31c997c | 2009-11-14 10:34:41 +0100 | [diff] [blame] | 1329 | cpudev->c_ident[j]); |
| 1330 | } |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1331 | } |
Dave Jones | 0388423 | 2009-11-13 15:30:00 -0500 | [diff] [blame] | 1332 | #endif |
Ingo Molnar | 31c997c | 2009-11-14 10:34:41 +0100 | [diff] [blame] | 1333 | } |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1334 | early_identify_cpu(&boot_cpu_data); |
Siddha, Suresh B | 1e9f28f | 2006-03-27 01:15:22 -0800 | [diff] [blame] | 1335 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1336 | |
Andy Lutomirski | 7a5d6704 | 2016-04-07 17:31:46 -0700 | [diff] [blame] | 1337 | static void detect_null_seg_behavior(struct cpuinfo_x86 *c) |
| 1338 | { |
| 1339 | #ifdef CONFIG_X86_64 |
Andy Lutomirski | 58a5aac | 2016-02-29 15:50:19 -0800 | [diff] [blame] | 1340 | /* |
Andy Lutomirski | 7a5d6704 | 2016-04-07 17:31:46 -0700 | [diff] [blame] | 1341 | * Empirically, writing zero to a segment selector on AMD does |
| 1342 | * not clear the base, whereas writing zero to a segment |
| 1343 | * selector on Intel does clear the base. Intel's behavior |
| 1344 | * allows slightly faster context switches in the common case |
| 1345 | * where GS is unused by the prev and next threads. |
Andy Lutomirski | 58a5aac | 2016-02-29 15:50:19 -0800 | [diff] [blame] | 1346 | * |
Andy Lutomirski | 7a5d6704 | 2016-04-07 17:31:46 -0700 | [diff] [blame] | 1347 | * Since neither vendor documents this anywhere that I can see, |
| 1348 | * detect it directly instead of hardcoding the choice by |
| 1349 | * vendor. |
| 1350 | * |
| 1351 | * I've designated AMD's behavior as the "bug" because it's |
| 1352 | * counterintuitive and less friendly. |
Andy Lutomirski | 58a5aac | 2016-02-29 15:50:19 -0800 | [diff] [blame] | 1353 | */ |
Andy Lutomirski | 7a5d6704 | 2016-04-07 17:31:46 -0700 | [diff] [blame] | 1354 | |
| 1355 | unsigned long old_base, tmp; |
| 1356 | rdmsrl(MSR_FS_BASE, old_base); |
| 1357 | wrmsrl(MSR_FS_BASE, 1); |
| 1358 | loadsegment(fs, 0); |
| 1359 | rdmsrl(MSR_FS_BASE, tmp); |
| 1360 | if (tmp != 0) |
| 1361 | set_cpu_bug(c, X86_BUG_NULL_SEG); |
| 1362 | wrmsrl(MSR_FS_BASE, old_base); |
Andy Lutomirski | 58a5aac | 2016-02-29 15:50:19 -0800 | [diff] [blame] | 1363 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 | } |
| 1365 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1366 | static void generic_identify(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1367 | { |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1368 | c->extended_cpuid_level = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1369 | |
Yinghai Lu | aef93c8 | 2008-09-14 02:33:15 -0700 | [diff] [blame] | 1370 | if (!have_cpuid_p()) |
| 1371 | identify_cpu_without_cpuid(c); |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 1372 | |
Yinghai Lu | aef93c8 | 2008-09-14 02:33:15 -0700 | [diff] [blame] | 1373 | /* cyrix could have cpuid enabled via c_identify()*/ |
Ingo Molnar | a9853dd | 2008-09-14 14:46:58 +0200 | [diff] [blame] | 1374 | if (!have_cpuid_p()) |
Yinghai Lu | aef93c8 | 2008-09-14 02:33:15 -0700 | [diff] [blame] | 1375 | return; |
| 1376 | |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1377 | cpu_detect(c); |
| 1378 | |
| 1379 | get_cpu_vendor(c); |
| 1380 | |
| 1381 | get_cpu_cap(c); |
| 1382 | |
Kirill A. Shutemov | d94a155 | 2018-04-10 12:27:04 +0300 | [diff] [blame] | 1383 | get_cpu_address_sizes(c); |
| 1384 | |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1385 | if (c->cpuid_level >= 0x00000001) { |
| 1386 | c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF; |
Yinghai Lu | b89d3b3 | 2008-09-04 20:09:12 -0700 | [diff] [blame] | 1387 | #ifdef CONFIG_X86_32 |
Borislav Petkov | c8e56d2 | 2015-06-04 18:55:25 +0200 | [diff] [blame] | 1388 | # ifdef CONFIG_SMP |
Ingo Molnar | cb8cc44 | 2009-01-28 13:24:54 +0100 | [diff] [blame] | 1389 | c->apicid = apic->phys_pkg_id(c->initial_apicid, 0); |
Yinghai Lu | b89d3b3 | 2008-09-04 20:09:12 -0700 | [diff] [blame] | 1390 | # else |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1391 | c->apicid = c->initial_apicid; |
Yinghai Lu | b89d3b3 | 2008-09-04 20:09:12 -0700 | [diff] [blame] | 1392 | # endif |
Siddha, Suresh B | 1e9f28f | 2006-03-27 01:15:22 -0800 | [diff] [blame] | 1393 | #endif |
Yinghai Lu | b89d3b3 | 2008-09-04 20:09:12 -0700 | [diff] [blame] | 1394 | c->phys_proc_id = c->initial_apicid; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1395 | } |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1396 | |
Yinghai Lu | 1b05d60 | 2008-09-06 01:52:27 -0700 | [diff] [blame] | 1397 | get_model_name(c); /* Default name */ |
Yinghai Lu | 3da99c9 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1398 | |
Andy Lutomirski | 7a5d6704 | 2016-04-07 17:31:46 -0700 | [diff] [blame] | 1399 | detect_null_seg_behavior(c); |
Andy Lutomirski | 0230bb0 | 2016-04-07 17:31:48 -0700 | [diff] [blame] | 1400 | |
| 1401 | /* |
| 1402 | * ESPFIX is a strange bug. All real CPUs have it. Paravirt |
| 1403 | * systems that run Linux at CPL > 0 may or may not have the |
| 1404 | * issue, but, even if they have the issue, there's absolutely |
| 1405 | * nothing we can do about it because we can't use the real IRET |
| 1406 | * instruction. |
| 1407 | * |
| 1408 | * NB: For the time being, only 32-bit kernels support |
| 1409 | * X86_BUG_ESPFIX as such. 64-bit kernels directly choose |
| 1410 | * whether to apply espfix using paravirt hooks. If any |
| 1411 | * non-paravirt system ever shows up that does *not* have the |
| 1412 | * ESPFIX issue, we can change this. |
| 1413 | */ |
| 1414 | #ifdef CONFIG_X86_32 |
Juergen Gross | 9bad565 | 2018-08-28 09:40:23 +0200 | [diff] [blame] | 1415 | # ifdef CONFIG_PARAVIRT_XXL |
Andy Lutomirski | 0230bb0 | 2016-04-07 17:31:48 -0700 | [diff] [blame] | 1416 | do { |
| 1417 | extern void native_iret(void); |
Juergen Gross | 5c83511 | 2018-08-28 09:40:19 +0200 | [diff] [blame] | 1418 | if (pv_ops.cpu.iret == native_iret) |
Andy Lutomirski | 0230bb0 | 2016-04-07 17:31:48 -0700 | [diff] [blame] | 1419 | set_cpu_bug(c, X86_BUG_ESPFIX); |
| 1420 | } while (0); |
| 1421 | # else |
| 1422 | set_cpu_bug(c, X86_BUG_ESPFIX); |
| 1423 | # endif |
| 1424 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1425 | } |
| 1426 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1427 | /* |
Thomas Gleixner | 9d85eb9 | 2016-12-12 11:04:53 +0100 | [diff] [blame] | 1428 | * Validate that ACPI/mptables have the same information about the |
| 1429 | * effective APIC id and update the package map. |
Thomas Gleixner | d49597f | 2016-11-09 16:35:51 +0100 | [diff] [blame] | 1430 | */ |
Thomas Gleixner | 9d85eb9 | 2016-12-12 11:04:53 +0100 | [diff] [blame] | 1431 | static void validate_apic_and_package_id(struct cpuinfo_x86 *c) |
Thomas Gleixner | d49597f | 2016-11-09 16:35:51 +0100 | [diff] [blame] | 1432 | { |
| 1433 | #ifdef CONFIG_SMP |
Thomas Gleixner | 9d85eb9 | 2016-12-12 11:04:53 +0100 | [diff] [blame] | 1434 | unsigned int apicid, cpu = smp_processor_id(); |
Thomas Gleixner | d49597f | 2016-11-09 16:35:51 +0100 | [diff] [blame] | 1435 | |
| 1436 | apicid = apic->cpu_present_to_apicid(cpu); |
Thomas Gleixner | d49597f | 2016-11-09 16:35:51 +0100 | [diff] [blame] | 1437 | |
Thomas Gleixner | 9d85eb9 | 2016-12-12 11:04:53 +0100 | [diff] [blame] | 1438 | if (apicid != c->apicid) { |
| 1439 | pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n", |
Thomas Gleixner | d49597f | 2016-11-09 16:35:51 +0100 | [diff] [blame] | 1440 | cpu, apicid, c->initial_apicid); |
Thomas Gleixner | d49597f | 2016-11-09 16:35:51 +0100 | [diff] [blame] | 1441 | } |
Thomas Gleixner | 9d85eb9 | 2016-12-12 11:04:53 +0100 | [diff] [blame] | 1442 | BUG_ON(topology_update_package_map(c->phys_proc_id, cpu)); |
Len Brown | 212bf4f | 2019-05-13 13:58:49 -0400 | [diff] [blame] | 1443 | BUG_ON(topology_update_die_map(c->cpu_die_id, cpu)); |
Thomas Gleixner | d49597f | 2016-11-09 16:35:51 +0100 | [diff] [blame] | 1444 | #else |
| 1445 | c->logical_proc_id = 0; |
| 1446 | #endif |
| 1447 | } |
| 1448 | |
| 1449 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1450 | * This does the hard work of actually picking apart the CPU stuff... |
| 1451 | */ |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1452 | static void identify_cpu(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1453 | { |
| 1454 | int i; |
| 1455 | |
| 1456 | c->loops_per_jiffy = loops_per_jiffy; |
Gustavo A. R. Silva | 24dbc60 | 2018-02-13 13:22:08 -0600 | [diff] [blame] | 1457 | c->x86_cache_size = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1458 | c->x86_vendor = X86_VENDOR_UNKNOWN; |
Jia Zhang | b399151 | 2018-01-01 09:52:10 +0800 | [diff] [blame] | 1459 | c->x86_model = c->x86_stepping = 0; /* So far unknown... */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1460 | c->x86_vendor_id[0] = '\0'; /* Unset */ |
| 1461 | c->x86_model_id[0] = '\0'; /* Unset */ |
Siddha, Suresh B | 94605ef | 2005-11-05 17:25:54 +0100 | [diff] [blame] | 1462 | c->x86_max_cores = 1; |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1463 | c->x86_coreid_bits = 0; |
Borislav Petkov | 79a8b9a | 2017-02-05 11:50:21 +0100 | [diff] [blame] | 1464 | c->cu_id = 0xff; |
Yinghai Lu | 11fdd25 | 2008-09-07 17:58:50 -0700 | [diff] [blame] | 1465 | #ifdef CONFIG_X86_64 |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1466 | c->x86_clflush_size = 64; |
Jan Beulich | 13c6c53 | 2009-03-12 12:37:34 +0000 | [diff] [blame] | 1467 | c->x86_phys_bits = 36; |
| 1468 | c->x86_virt_bits = 48; |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1469 | #else |
| 1470 | c->cpuid_level = -1; /* CPUID not detected */ |
Andi Kleen | 770d132 | 2006-12-07 02:14:05 +0100 | [diff] [blame] | 1471 | c->x86_clflush_size = 32; |
Jan Beulich | 13c6c53 | 2009-03-12 12:37:34 +0000 | [diff] [blame] | 1472 | c->x86_phys_bits = 32; |
| 1473 | c->x86_virt_bits = 32; |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1474 | #endif |
| 1475 | c->x86_cache_alignment = c->x86_clflush_size; |
Jordan Borgner | 0e96f31 | 2018-10-28 12:58:28 +0000 | [diff] [blame] | 1476 | memset(&c->x86_capability, 0, sizeof(c->x86_capability)); |
Sean Christopherson | b47ce1f | 2019-12-20 20:45:04 -0800 | [diff] [blame] | 1477 | #ifdef CONFIG_X86_VMX_FEATURE_NAMES |
| 1478 | memset(&c->vmx_capability, 0, sizeof(c->vmx_capability)); |
| 1479 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1480 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1481 | generic_identify(c); |
| 1482 | |
Andi Kleen | 3898534 | 2008-01-30 13:32:49 +0100 | [diff] [blame] | 1483 | if (this_cpu->c_identify) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1484 | this_cpu->c_identify(c); |
| 1485 | |
Adam Buchbinder | 6a6256f | 2016-02-23 15:34:30 -0800 | [diff] [blame] | 1486 | /* Clear/Set all flags overridden by options, after probe */ |
Andy Lutomirski | 8bf1ebc | 2017-01-18 11:15:38 -0800 | [diff] [blame] | 1487 | apply_forced_caps(c); |
Yinghai Lu | 2759c32 | 2009-05-15 13:05:16 -0700 | [diff] [blame] | 1488 | |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1489 | #ifdef CONFIG_X86_64 |
Ingo Molnar | cb8cc44 | 2009-01-28 13:24:54 +0100 | [diff] [blame] | 1490 | c->apicid = apic->phys_pkg_id(c->initial_apicid, 0); |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1491 | #endif |
| 1492 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1493 | /* |
| 1494 | * Vendor-specific initialization. In this section we |
| 1495 | * canonicalize the feature flags, meaning if there are |
| 1496 | * features a certain CPU supports which CPUID doesn't |
| 1497 | * tell us, CPUID claiming incorrect flags, or other bugs, |
| 1498 | * we handle them here. |
| 1499 | * |
| 1500 | * At the end of this section, c->x86_capability better |
| 1501 | * indicate the features this CPU genuinely supports! |
| 1502 | */ |
| 1503 | if (this_cpu->c_init) |
| 1504 | this_cpu->c_init(c); |
| 1505 | |
| 1506 | /* Disable the PN if appropriate */ |
| 1507 | squash_the_stupid_serial_number(c); |
| 1508 | |
Ricardo Neri | aa35f89 | 2017-11-05 18:27:54 -0800 | [diff] [blame] | 1509 | /* Set up SMEP/SMAP/UMIP */ |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 1510 | setup_smep(c); |
| 1511 | setup_smap(c); |
Ricardo Neri | aa35f89 | 2017-11-05 18:27:54 -0800 | [diff] [blame] | 1512 | setup_umip(c); |
H. Peter Anvin | b2cc2a0 | 2012-09-26 18:02:28 -0700 | [diff] [blame] | 1513 | |
Andy Lutomirski | dd649bd | 2020-05-28 16:13:48 -0400 | [diff] [blame] | 1514 | /* Enable FSGSBASE instructions if available. */ |
Andi Kleen | 742c45c | 2020-05-28 16:13:59 -0400 | [diff] [blame^] | 1515 | if (cpu_has(c, X86_FEATURE_FSGSBASE)) { |
Andy Lutomirski | b745cfb | 2020-05-28 16:13:58 -0400 | [diff] [blame] | 1516 | cr4_set_bits(X86_CR4_FSGSBASE); |
Andi Kleen | 742c45c | 2020-05-28 16:13:59 -0400 | [diff] [blame^] | 1517 | elf_hwcap2 |= HWCAP2_FSGSBASE; |
| 1518 | } |
Andy Lutomirski | dd649bd | 2020-05-28 16:13:48 -0400 | [diff] [blame] | 1519 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1520 | /* |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 1521 | * The vendor-specific functions might have changed features. |
| 1522 | * Now we do "generic changes." |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1523 | */ |
| 1524 | |
H. Peter Anvin | b38b066 | 2009-01-23 17:20:50 -0800 | [diff] [blame] | 1525 | /* Filter out anything that depends on CPUID levels we don't have */ |
| 1526 | filter_cpuid_features(c, true); |
| 1527 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1528 | /* If the model name is still unset, do table lookup. */ |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 1529 | if (!c->x86_model_id[0]) { |
Jan Beulich | 02dde8b | 2009-03-12 12:08:49 +0000 | [diff] [blame] | 1530 | const char *p; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1531 | p = table_lookup_model(c); |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 1532 | if (p) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1533 | strcpy(c->x86_model_id, p); |
| 1534 | else |
| 1535 | /* Last resort... */ |
| 1536 | sprintf(c->x86_model_id, "%02x/%02x", |
Chuck Ebbert | 54a20f8 | 2006-03-23 02:59:36 -0800 | [diff] [blame] | 1537 | c->x86, c->x86_model); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1538 | } |
| 1539 | |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1540 | #ifdef CONFIG_X86_64 |
| 1541 | detect_ht(c); |
| 1542 | #endif |
| 1543 | |
H. Peter Anvin | 49d859d | 2011-07-31 14:02:19 -0700 | [diff] [blame] | 1544 | x86_init_rdrand(c); |
Dave Hansen | 0697694 | 2016-02-12 13:02:29 -0800 | [diff] [blame] | 1545 | setup_pku(c); |
Yinghai Lu | 3e0c373 | 2009-05-09 23:47:42 -0700 | [diff] [blame] | 1546 | |
| 1547 | /* |
Adam Buchbinder | 6a6256f | 2016-02-23 15:34:30 -0800 | [diff] [blame] | 1548 | * Clear/Set all flags overridden by options, need do it |
Yinghai Lu | 3e0c373 | 2009-05-09 23:47:42 -0700 | [diff] [blame] | 1549 | * before following smp all cpus cap AND. |
| 1550 | */ |
Andy Lutomirski | 8bf1ebc | 2017-01-18 11:15:38 -0800 | [diff] [blame] | 1551 | apply_forced_caps(c); |
Yinghai Lu | 3e0c373 | 2009-05-09 23:47:42 -0700 | [diff] [blame] | 1552 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1553 | /* |
| 1554 | * On SMP, boot_cpu_data holds the common feature set between |
| 1555 | * all CPUs; so make sure that we indicate which features are |
| 1556 | * common between the CPUs. The first time this routine gets |
| 1557 | * executed, c == &boot_cpu_data. |
| 1558 | */ |
Paolo Ciarrocchi | 34048c9 | 2008-02-24 11:58:13 +0100 | [diff] [blame] | 1559 | if (c != &boot_cpu_data) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1560 | /* AND the already accumulated flags with these */ |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1561 | for (i = 0; i < NCAPINTS; i++) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1562 | boot_cpu_data.x86_capability[i] &= c->x86_capability[i]; |
Borislav Petkov | 65fc985 | 2013-03-20 15:07:23 +0100 | [diff] [blame] | 1563 | |
| 1564 | /* OR, i.e. replicate the bug flags */ |
| 1565 | for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++) |
| 1566 | c->x86_capability[i] |= boot_cpu_data.x86_capability[i]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1567 | } |
| 1568 | |
| 1569 | /* Init Machine Check Exception if available. */ |
Borislav Petkov | 5e09954 | 2009-10-16 12:31:32 +0200 | [diff] [blame] | 1570 | mcheck_cpu_init(c); |
Andi Kleen | 30d432d | 2008-01-30 13:33:16 +0100 | [diff] [blame] | 1571 | |
| 1572 | select_idle_routine(c); |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1573 | |
Tejun Heo | de2d944 | 2011-01-23 14:37:41 +0100 | [diff] [blame] | 1574 | #ifdef CONFIG_NUMA |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1575 | numa_add_cpu(smp_processor_id()); |
| 1576 | #endif |
Jeremy Fitzhardinge | a6c4e07 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 1577 | } |
Shaohua Li | 31ab269 | 2005-11-07 00:58:42 -0800 | [diff] [blame] | 1578 | |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1579 | /* |
| 1580 | * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions |
| 1581 | * on 32-bit kernels: |
| 1582 | */ |
Andy Lutomirski | cfda7bb | 2014-05-05 12:19:33 -0700 | [diff] [blame] | 1583 | #ifdef CONFIG_X86_32 |
| 1584 | void enable_sep_cpu(void) |
| 1585 | { |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1586 | struct tss_struct *tss; |
| 1587 | int cpu; |
Andy Lutomirski | cfda7bb | 2014-05-05 12:19:33 -0700 | [diff] [blame] | 1588 | |
Borislav Petkov | b3edfda | 2016-03-16 13:19:29 +0100 | [diff] [blame] | 1589 | if (!boot_cpu_has(X86_FEATURE_SEP)) |
| 1590 | return; |
| 1591 | |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1592 | cpu = get_cpu(); |
Andy Lutomirski | c482fee | 2017-12-04 15:07:29 +0100 | [diff] [blame] | 1593 | tss = &per_cpu(cpu_tss_rw, cpu); |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1594 | |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1595 | /* |
Andy Lutomirski | cf9328c | 2015-04-02 12:41:45 -0700 | [diff] [blame] | 1596 | * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field -- |
| 1597 | * see the big comment in struct x86_hw_tss's definition. |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1598 | */ |
Andy Lutomirski | cfda7bb | 2014-05-05 12:19:33 -0700 | [diff] [blame] | 1599 | |
| 1600 | tss->x86_tss.ss1 = __KERNEL_CS; |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1601 | wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0); |
Dave Hansen | 4fe2d8b | 2017-12-04 17:25:07 -0800 | [diff] [blame] | 1602 | wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0); |
Ingo Molnar | 4c8cd0c | 2015-06-08 08:33:56 +0200 | [diff] [blame] | 1603 | wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0); |
Ingo Molnar | 8b6c0ab | 2015-03-16 10:32:20 +0100 | [diff] [blame] | 1604 | |
Andy Lutomirski | cfda7bb | 2014-05-05 12:19:33 -0700 | [diff] [blame] | 1605 | put_cpu(); |
| 1606 | } |
Glauber Costa | e04d645 | 2008-09-22 14:35:08 -0300 | [diff] [blame] | 1607 | #endif |
| 1608 | |
Jeremy Fitzhardinge | a6c4e07 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 1609 | void __init identify_boot_cpu(void) |
| 1610 | { |
| 1611 | identify_cpu(&boot_cpu_data); |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1612 | #ifdef CONFIG_X86_32 |
Jeremy Fitzhardinge | a6c4e07 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 1613 | sysenter_setup(); |
Li Shaohua | 6fe940d | 2005-06-25 14:54:53 -0700 | [diff] [blame] | 1614 | enable_sep_cpu(); |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1615 | #endif |
Borislav Petkov | 5b556332 | 2012-08-06 19:00:37 +0200 | [diff] [blame] | 1616 | cpu_detect_tlb(&boot_cpu_data); |
Kees Cook | 873d50d | 2019-06-17 21:55:02 -0700 | [diff] [blame] | 1617 | setup_cr_pinning(); |
Pawan Gupta | 95c5824 | 2019-10-23 11:01:53 +0200 | [diff] [blame] | 1618 | |
| 1619 | tsx_init(); |
Jeremy Fitzhardinge | a6c4e07 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 1620 | } |
Shaohua Li | 3b520b2 | 2005-07-07 17:56:38 -0700 | [diff] [blame] | 1621 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1622 | void identify_secondary_cpu(struct cpuinfo_x86 *c) |
Jeremy Fitzhardinge | a6c4e07 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 1623 | { |
| 1624 | BUG_ON(c == &boot_cpu_data); |
| 1625 | identify_cpu(c); |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1626 | #ifdef CONFIG_X86_32 |
Jeremy Fitzhardinge | a6c4e07 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 1627 | enable_sep_cpu(); |
Yinghai Lu | 102bbe3a | 2008-09-04 20:09:13 -0700 | [diff] [blame] | 1628 | #endif |
Jeremy Fitzhardinge | a6c4e07 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 1629 | mtrr_ap_init(); |
Thomas Gleixner | 9d85eb9 | 2016-12-12 11:04:53 +0100 | [diff] [blame] | 1630 | validate_apic_and_package_id(c); |
Konrad Rzeszutek Wilk | 7724397 | 2018-04-25 22:04:22 -0400 | [diff] [blame] | 1631 | x86_spec_ctrl_setup_ap(); |
Mark Gross | 7e5b3c2 | 2020-04-16 17:54:04 +0200 | [diff] [blame] | 1632 | update_srbds_msr(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1633 | } |
| 1634 | |
Andi Kleen | 191679f | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 1635 | static __init int setup_noclflush(char *arg) |
| 1636 | { |
H. Peter Anvin | 840d283 | 2014-02-27 08:31:30 -0800 | [diff] [blame] | 1637 | setup_clear_cpu_cap(X86_FEATURE_CLFLUSH); |
H. Peter Anvin | da4aaa7 | 2014-02-27 08:36:31 -0800 | [diff] [blame] | 1638 | setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT); |
Andi Kleen | 191679f | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 1639 | return 1; |
| 1640 | } |
| 1641 | __setup("noclflush", setup_noclflush); |
| 1642 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1643 | void print_cpu_info(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1644 | { |
Jan Beulich | 02dde8b | 2009-03-12 12:08:49 +0000 | [diff] [blame] | 1645 | const char *vendor = NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1646 | |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 1647 | if (c->x86_vendor < X86_VENDOR_NUM) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1648 | vendor = this_cpu->c_vendor; |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 1649 | } else { |
| 1650 | if (c->cpuid_level >= 0) |
| 1651 | vendor = c->x86_vendor_id; |
| 1652 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1653 | |
Yinghai Lu | bd32a8cf | 2008-09-19 18:41:16 -0700 | [diff] [blame] | 1654 | if (vendor && !strstr(c->x86_model_id, vendor)) |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 1655 | pr_cont("%s ", vendor); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1656 | |
Yinghai Lu | 9d31d35 | 2008-09-04 21:09:44 +0200 | [diff] [blame] | 1657 | if (c->x86_model_id[0]) |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 1658 | pr_cont("%s", c->x86_model_id); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1659 | else |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 1660 | pr_cont("%d86", c->x86); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1661 | |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 1662 | pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model); |
Borislav Petkov | 924e101 | 2012-09-14 18:37:46 +0200 | [diff] [blame] | 1663 | |
Jia Zhang | b399151 | 2018-01-01 09:52:10 +0800 | [diff] [blame] | 1664 | if (c->x86_stepping || c->cpuid_level >= 0) |
| 1665 | pr_cont(", stepping: 0x%x)\n", c->x86_stepping); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1666 | else |
Chen Yucong | 1b74dde | 2016-02-02 11:45:02 +0800 | [diff] [blame] | 1667 | pr_cont(")\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1668 | } |
| 1669 | |
Andi Kleen | 0c2a391 | 2017-10-13 14:56:43 -0700 | [diff] [blame] | 1670 | /* |
| 1671 | * clearcpuid= was already parsed in fpu__init_parse_early_param. |
| 1672 | * But we need to keep a dummy __setup around otherwise it would |
| 1673 | * show up as an environment variable for init. |
| 1674 | */ |
| 1675 | static __init int setup_clearcpuid(char *arg) |
Andi Kleen | ac72e78 | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 1676 | { |
Andi Kleen | ac72e78 | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 1677 | return 1; |
| 1678 | } |
Andi Kleen | 0c2a391 | 2017-10-13 14:56:43 -0700 | [diff] [blame] | 1679 | __setup("clearcpuid=", setup_clearcpuid); |
Andi Kleen | ac72e78 | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 1680 | |
Yinghai Lu | d5494d4 | 2008-09-04 20:09:03 -0700 | [diff] [blame] | 1681 | #ifdef CONFIG_X86_64 |
Andy Lutomirski | e6401c1 | 2019-04-14 18:00:06 +0200 | [diff] [blame] | 1682 | DEFINE_PER_CPU_FIRST(struct fixed_percpu_data, |
| 1683 | fixed_percpu_data) __aligned(PAGE_SIZE) __visible; |
| 1684 | EXPORT_PER_CPU_SYMBOL_GPL(fixed_percpu_data); |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 1685 | |
Tejun Heo | bdf977b | 2009-08-03 14:12:19 +0900 | [diff] [blame] | 1686 | /* |
Andy Lutomirski | a7fcf28 | 2015-03-06 17:50:19 -0800 | [diff] [blame] | 1687 | * The following percpu variables are hot. Align current_task to |
| 1688 | * cacheline size such that they fall in the same cacheline. |
Tejun Heo | bdf977b | 2009-08-03 14:12:19 +0900 | [diff] [blame] | 1689 | */ |
| 1690 | DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned = |
| 1691 | &init_task; |
| 1692 | EXPORT_PER_CPU_SYMBOL(current_task); |
Yinghai Lu | d5494d4 | 2008-09-04 20:09:03 -0700 | [diff] [blame] | 1693 | |
Andy Lutomirski | e6401c1 | 2019-04-14 18:00:06 +0200 | [diff] [blame] | 1694 | DEFINE_PER_CPU(struct irq_stack *, hardirq_stack_ptr); |
Andi Kleen | 277d5b4 | 2013-08-05 15:02:43 -0700 | [diff] [blame] | 1695 | DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1; |
Yinghai Lu | d5494d4 | 2008-09-04 20:09:03 -0700 | [diff] [blame] | 1696 | |
Peter Zijlstra | c2daa3b | 2013-08-14 14:51:00 +0200 | [diff] [blame] | 1697 | DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT; |
| 1698 | EXPORT_PER_CPU_SYMBOL(__preempt_count); |
| 1699 | |
Yinghai Lu | d5494d4 | 2008-09-04 20:09:03 -0700 | [diff] [blame] | 1700 | /* May not be marked __init: used by software suspend */ |
| 1701 | void syscall_init(void) |
| 1702 | { |
Borislav Petkov | 31ac34c | 2015-11-23 11:12:25 +0100 | [diff] [blame] | 1703 | wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS); |
Andy Lutomirski | bf904d2 | 2018-09-03 15:59:44 -0700 | [diff] [blame] | 1704 | wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64); |
Ingo Molnar | d56fe4b | 2015-03-24 14:41:37 +0100 | [diff] [blame] | 1705 | |
| 1706 | #ifdef CONFIG_IA32_EMULATION |
Andy Lutomirski | 47edb65 | 2015-07-23 12:14:40 -0700 | [diff] [blame] | 1707 | wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat); |
Denys Vlasenko | a76c7f4 | 2015-03-22 20:48:14 +0100 | [diff] [blame] | 1708 | /* |
Denys Vlasenko | 487d1ed | 2015-03-27 11:59:16 +0100 | [diff] [blame] | 1709 | * This only works on Intel CPUs. |
| 1710 | * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP. |
| 1711 | * This does not cause SYSENTER to jump to the wrong location, because |
| 1712 | * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit). |
Denys Vlasenko | a76c7f4 | 2015-03-22 20:48:14 +0100 | [diff] [blame] | 1713 | */ |
| 1714 | wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS); |
zhong jiang | 8e6b65a | 2018-09-13 10:49:45 +0800 | [diff] [blame] | 1715 | wrmsrl_safe(MSR_IA32_SYSENTER_ESP, |
| 1716 | (unsigned long)(cpu_entry_stack(smp_processor_id()) + 1)); |
Ingo Molnar | 4c8cd0c | 2015-06-08 08:33:56 +0200 | [diff] [blame] | 1717 | wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat); |
Ingo Molnar | d56fe4b | 2015-03-24 14:41:37 +0100 | [diff] [blame] | 1718 | #else |
Andy Lutomirski | 47edb65 | 2015-07-23 12:14:40 -0700 | [diff] [blame] | 1719 | wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret); |
Borislav Petkov | 6b51311 | 2015-04-03 14:25:28 +0200 | [diff] [blame] | 1720 | wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG); |
Ingo Molnar | d56fe4b | 2015-03-24 14:41:37 +0100 | [diff] [blame] | 1721 | wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL); |
| 1722 | wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL); |
Yinghai Lu | d5494d4 | 2008-09-04 20:09:03 -0700 | [diff] [blame] | 1723 | #endif |
| 1724 | |
| 1725 | /* Flags to clear on syscall */ |
| 1726 | wrmsrl(MSR_SYSCALL_MASK, |
H. Peter Anvin | 63bcff2 | 2012-09-21 12:43:12 -0700 | [diff] [blame] | 1727 | X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF| |
Andy Lutomirski | 8c7aa69 | 2014-10-01 11:49:04 -0700 | [diff] [blame] | 1728 | X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT); |
Yinghai Lu | d5494d4 | 2008-09-04 20:09:03 -0700 | [diff] [blame] | 1729 | } |
| 1730 | |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 1731 | #else /* CONFIG_X86_64 */ |
Yinghai Lu | d5494d4 | 2008-09-04 20:09:03 -0700 | [diff] [blame] | 1732 | |
Tejun Heo | bdf977b | 2009-08-03 14:12:19 +0900 | [diff] [blame] | 1733 | DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task; |
| 1734 | EXPORT_PER_CPU_SYMBOL(current_task); |
Peter Zijlstra | c2daa3b | 2013-08-14 14:51:00 +0200 | [diff] [blame] | 1735 | DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT; |
| 1736 | EXPORT_PER_CPU_SYMBOL(__preempt_count); |
Tejun Heo | bdf977b | 2009-08-03 14:12:19 +0900 | [diff] [blame] | 1737 | |
Andy Lutomirski | a7fcf28 | 2015-03-06 17:50:19 -0800 | [diff] [blame] | 1738 | /* |
| 1739 | * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find |
| 1740 | * the top of the kernel stack. Use an extra percpu variable to track the |
| 1741 | * top of the kernel stack directly. |
| 1742 | */ |
| 1743 | DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) = |
| 1744 | (unsigned long)&init_thread_union + THREAD_SIZE; |
| 1745 | EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack); |
| 1746 | |
Linus Torvalds | 050e9ba | 2018-06-14 12:21:18 +0900 | [diff] [blame] | 1747 | #ifdef CONFIG_STACKPROTECTOR |
Jeremy Fitzhardinge | 53f8245 | 2009-09-03 14:31:44 -0700 | [diff] [blame] | 1748 | DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary); |
Tejun Heo | 60a5317 | 2009-02-09 22:17:40 +0900 | [diff] [blame] | 1749 | #endif |
| 1750 | |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 1751 | #endif /* CONFIG_X86_64 */ |
Jeremy Fitzhardinge | c5413fb | 2007-05-02 19:27:16 +0200 | [diff] [blame] | 1752 | |
Rusty Russell | d2cbcc4 | 2007-05-02 19:27:10 +0200 | [diff] [blame] | 1753 | /* |
Jaswinder Singh Rajput | 9766cdb | 2009-03-14 11:19:49 +0530 | [diff] [blame] | 1754 | * Clear all 6 debug registers: |
| 1755 | */ |
| 1756 | static void clear_all_debug_regs(void) |
| 1757 | { |
| 1758 | int i; |
| 1759 | |
| 1760 | for (i = 0; i < 8; i++) { |
| 1761 | /* Ignore db4, db5 */ |
| 1762 | if ((i == 4) || (i == 5)) |
| 1763 | continue; |
| 1764 | |
| 1765 | set_debugreg(0, i); |
| 1766 | } |
| 1767 | } |
Jeremy Fitzhardinge | f95d47c | 2006-12-07 02:14:02 +0100 | [diff] [blame] | 1768 | |
Jason Wessel | 0bb9fef | 2010-05-20 21:04:30 -0500 | [diff] [blame] | 1769 | #ifdef CONFIG_KGDB |
| 1770 | /* |
| 1771 | * Restore debug regs if using kgdbwait and you have a kernel debugger |
| 1772 | * connection established. |
| 1773 | */ |
| 1774 | static void dbg_restore_debug_regs(void) |
| 1775 | { |
| 1776 | if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break)) |
| 1777 | arch_kgdb_ops.correct_hw_break(); |
| 1778 | } |
| 1779 | #else /* ! CONFIG_KGDB */ |
| 1780 | #define dbg_restore_debug_regs() |
| 1781 | #endif /* ! CONFIG_KGDB */ |
| 1782 | |
Igor Mammedov | ce4b1b1 | 2014-06-20 14:23:11 +0200 | [diff] [blame] | 1783 | static void wait_for_master_cpu(int cpu) |
| 1784 | { |
| 1785 | #ifdef CONFIG_SMP |
| 1786 | /* |
| 1787 | * wait for ACK from master CPU before continuing |
| 1788 | * with AP initialization |
| 1789 | */ |
| 1790 | WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)); |
| 1791 | while (!cpumask_test_cpu(cpu, cpu_callout_mask)) |
| 1792 | cpu_relax(); |
| 1793 | #endif |
| 1794 | } |
| 1795 | |
Chang S. Bae | b2e2ba5 | 2018-09-18 16:08:59 -0700 | [diff] [blame] | 1796 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1797 | static inline void setup_getcpu(int cpu) |
Chang S. Bae | b2e2ba5 | 2018-09-18 16:08:59 -0700 | [diff] [blame] | 1798 | { |
Ingo Molnar | 22245bd | 2018-10-08 10:41:59 +0200 | [diff] [blame] | 1799 | unsigned long cpudata = vdso_encode_cpunode(cpu, early_cpu_to_node(cpu)); |
Chang S. Bae | b2e2ba5 | 2018-09-18 16:08:59 -0700 | [diff] [blame] | 1800 | struct desc_struct d = { }; |
| 1801 | |
Borislav Petkov | 67e87d4 | 2019-03-29 19:52:59 +0100 | [diff] [blame] | 1802 | if (boot_cpu_has(X86_FEATURE_RDTSCP)) |
Chang S. Bae | b2e2ba5 | 2018-09-18 16:08:59 -0700 | [diff] [blame] | 1803 | write_rdtscp_aux(cpudata); |
| 1804 | |
| 1805 | /* Store CPU and node number in limit. */ |
| 1806 | d.limit0 = cpudata; |
| 1807 | d.limit1 = cpudata >> 16; |
| 1808 | |
| 1809 | d.type = 5; /* RO data, expand down, accessed */ |
| 1810 | d.dpl = 3; /* Visible to user code */ |
| 1811 | d.s = 1; /* Not a system segment */ |
| 1812 | d.p = 1; /* Present */ |
| 1813 | d.d = 1; /* 32-bit */ |
| 1814 | |
Ingo Molnar | 22245bd | 2018-10-08 10:41:59 +0200 | [diff] [blame] | 1815 | write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_CPUNODE, &d, DESCTYPE_S); |
Chang S. Bae | b2e2ba5 | 2018-09-18 16:08:59 -0700 | [diff] [blame] | 1816 | } |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1817 | |
| 1818 | static inline void ucode_cpu_init(int cpu) |
| 1819 | { |
| 1820 | if (cpu) |
| 1821 | load_ucode_ap(); |
| 1822 | } |
| 1823 | |
| 1824 | static inline void tss_setup_ist(struct tss_struct *tss) |
| 1825 | { |
| 1826 | /* Set up the per-CPU TSS IST stacks */ |
| 1827 | tss->x86_tss.ist[IST_INDEX_DF] = __this_cpu_ist_top_va(DF); |
| 1828 | tss->x86_tss.ist[IST_INDEX_NMI] = __this_cpu_ist_top_va(NMI); |
| 1829 | tss->x86_tss.ist[IST_INDEX_DB] = __this_cpu_ist_top_va(DB); |
| 1830 | tss->x86_tss.ist[IST_INDEX_MCE] = __this_cpu_ist_top_va(MCE); |
| 1831 | } |
| 1832 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1833 | #else /* CONFIG_X86_64 */ |
| 1834 | |
| 1835 | static inline void setup_getcpu(int cpu) { } |
| 1836 | |
| 1837 | static inline void ucode_cpu_init(int cpu) |
| 1838 | { |
| 1839 | show_ucode_info_early(); |
| 1840 | } |
| 1841 | |
| 1842 | static inline void tss_setup_ist(struct tss_struct *tss) { } |
| 1843 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1844 | #endif /* !CONFIG_X86_64 */ |
Chang S. Bae | b2e2ba5 | 2018-09-18 16:08:59 -0700 | [diff] [blame] | 1845 | |
Thomas Gleixner | 111e7b1 | 2019-11-12 21:40:33 +0100 | [diff] [blame] | 1846 | static inline void tss_setup_io_bitmap(struct tss_struct *tss) |
| 1847 | { |
| 1848 | tss->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET_INVALID; |
| 1849 | |
| 1850 | #ifdef CONFIG_X86_IOPL_IOPERM |
| 1851 | tss->io_bitmap.prev_max = 0; |
| 1852 | tss->io_bitmap.prev_sequence = 0; |
| 1853 | memset(tss->io_bitmap.bitmap, 0xff, sizeof(tss->io_bitmap.bitmap)); |
| 1854 | /* |
| 1855 | * Invalidate the extra array entry past the end of the all |
| 1856 | * permission bitmap as required by the hardware. |
| 1857 | */ |
| 1858 | tss->io_bitmap.mapall[IO_BITMAP_LONGS] = ~0UL; |
| 1859 | #endif |
| 1860 | } |
Jeremy Fitzhardinge | f95d47c | 2006-12-07 02:14:02 +0100 | [diff] [blame] | 1861 | |
Jeremy Fitzhardinge | 464d1a7 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 1862 | /* |
Jeremy Fitzhardinge | f95d47c | 2006-12-07 02:14:02 +0100 | [diff] [blame] | 1863 | * cpu_init() initializes state that is per-CPU. Some data is already |
| 1864 | * initialized (naturally) in the bootstrap process, such as the GDT |
| 1865 | * and IDT. We reload them nevertheless, this function acts as a |
Jeremy Fitzhardinge | 6211119 | 2006-12-07 02:14:02 +0100 | [diff] [blame] | 1866 | * 'CPU state barrier', nothing should get across. |
| 1867 | */ |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1868 | void cpu_init(void) |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1869 | { |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1870 | struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw); |
| 1871 | struct task_struct *cur = current; |
Thomas Gleixner | f6ef732 | 2019-04-14 17:59:53 +0200 | [diff] [blame] | 1872 | int cpu = raw_smp_processor_id(); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1873 | |
Igor Mammedov | ce4b1b1 | 2014-06-20 14:23:11 +0200 | [diff] [blame] | 1874 | wait_for_master_cpu(cpu); |
| 1875 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1876 | ucode_cpu_init(cpu); |
Ingo Molnar | 0f3fa48 | 2009-03-14 08:46:17 +0100 | [diff] [blame] | 1877 | |
Brian Gerst | e7a22c1 | 2009-01-19 00:38:59 +0900 | [diff] [blame] | 1878 | #ifdef CONFIG_NUMA |
Fenghua Yu | 27fd185 | 2012-11-13 11:32:47 -0800 | [diff] [blame] | 1879 | if (this_cpu_read(numa_node) == 0 && |
Lee Schermerhorn | e534c7c | 2010-05-26 14:44:58 -0700 | [diff] [blame] | 1880 | early_cpu_to_node(cpu) != NUMA_NO_NODE) |
| 1881 | set_numa_node(early_cpu_to_node(cpu)); |
Brian Gerst | e7a22c1 | 2009-01-19 00:38:59 +0900 | [diff] [blame] | 1882 | #endif |
Chang S. Bae | b2e2ba5 | 2018-09-18 16:08:59 -0700 | [diff] [blame] | 1883 | setup_getcpu(cpu); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1884 | |
Mike Travis | 2eaad1f | 2009-12-10 17:19:36 -0800 | [diff] [blame] | 1885 | pr_debug("Initializing CPU#%d\n", cpu); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1886 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1887 | if (IS_ENABLED(CONFIG_X86_64) || cpu_feature_enabled(X86_FEATURE_VME) || |
| 1888 | boot_cpu_has(X86_FEATURE_TSC) || boot_cpu_has(X86_FEATURE_DE)) |
| 1889 | cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1890 | |
| 1891 | /* |
| 1892 | * Initialize the per-CPU GDT with the boot GDT, |
| 1893 | * and set up the GDT descriptor: |
| 1894 | */ |
Brian Gerst | 552be87 | 2009-01-30 17:47:53 +0900 | [diff] [blame] | 1895 | switch_to_new_gdt(cpu); |
Seiji Aguchi | cf910e8 | 2013-06-20 11:46:53 -0400 | [diff] [blame] | 1896 | load_current_idt(); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1897 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1898 | if (IS_ENABLED(CONFIG_X86_64)) { |
| 1899 | loadsegment(fs, 0); |
| 1900 | memset(cur->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8); |
| 1901 | syscall_init(); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1902 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1903 | wrmsrl(MSR_FS_BASE, 0); |
| 1904 | wrmsrl(MSR_KERNEL_GS_BASE, 0); |
| 1905 | barrier(); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1906 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1907 | x2apic_setup(); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1908 | } |
| 1909 | |
Vegard Nossum | f1f1007 | 2017-02-27 14:30:07 -0800 | [diff] [blame] | 1910 | mmgrab(&init_mm); |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1911 | cur->active_mm = &init_mm; |
| 1912 | BUG_ON(cur->mm); |
Andy Lutomirski | 72c0098 | 2017-09-06 19:54:53 -0700 | [diff] [blame] | 1913 | initialize_tlbstate_and_flush(); |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1914 | enter_lazy_tlb(&init_mm, cur); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1915 | |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1916 | /* Initialize the TSS. */ |
| 1917 | tss_setup_ist(tss); |
Thomas Gleixner | 111e7b1 | 2019-11-12 21:40:33 +0100 | [diff] [blame] | 1918 | tss_setup_io_bitmap(tss); |
Andy Lutomirski | 72f5e08 | 2017-12-04 15:07:20 +0100 | [diff] [blame] | 1919 | set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss); |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1920 | |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1921 | load_TR_desc(); |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1922 | /* |
| 1923 | * sp0 points to the entry trampoline stack regardless of what task |
| 1924 | * is running. |
| 1925 | */ |
Dave Hansen | 4fe2d8b | 2017-12-04 17:25:07 -0800 | [diff] [blame] | 1926 | load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1)); |
Andy Lutomirski | 20bb834 | 2017-11-02 00:59:13 -0700 | [diff] [blame] | 1927 | |
Andy Lutomirski | 37868fe | 2015-07-30 14:31:32 -0700 | [diff] [blame] | 1928 | load_mm_ldt(&init_mm); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1929 | |
Jason Wessel | 0bb9fef | 2010-05-20 21:04:30 -0500 | [diff] [blame] | 1930 | clear_all_debug_regs(); |
| 1931 | dbg_restore_debug_regs(); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1932 | |
Andy Lutomirski | dc4e002 | 2019-11-26 18:27:16 +0100 | [diff] [blame] | 1933 | doublefault_init_cpu_tss(); |
Thomas Gleixner | 505b789 | 2019-11-11 23:03:17 +0100 | [diff] [blame] | 1934 | |
Ingo Molnar | 21c4cd1 | 2015-04-26 14:27:17 +0200 | [diff] [blame] | 1935 | fpu__init_cpu(); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1936 | |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1937 | if (is_uv_system()) |
| 1938 | uv_cpu_init(); |
Thomas Garnier | 69218e4 | 2017-03-14 10:05:07 -0700 | [diff] [blame] | 1939 | |
Thomas Garnier | 69218e4 | 2017-03-14 10:05:07 -0700 | [diff] [blame] | 1940 | load_fixmap_gdt(cpu); |
Yinghai Lu | 1ba7658 | 2008-09-04 20:09:04 -0700 | [diff] [blame] | 1941 | } |
| 1942 | |
Borislav Petkov | 1008c52c | 2018-02-16 12:26:39 +0100 | [diff] [blame] | 1943 | /* |
| 1944 | * The microcode loader calls this upon late microcode load to recheck features, |
| 1945 | * only when microcode has been updated. Caller holds microcode_mutex and CPU |
| 1946 | * hotplug lock. |
| 1947 | */ |
| 1948 | void microcode_check(void) |
| 1949 | { |
Borislav Petkov | 42ca808 | 2018-02-16 12:26:40 +0100 | [diff] [blame] | 1950 | struct cpuinfo_x86 info; |
| 1951 | |
Borislav Petkov | 1008c52c | 2018-02-16 12:26:39 +0100 | [diff] [blame] | 1952 | perf_check_microcode(); |
Borislav Petkov | 42ca808 | 2018-02-16 12:26:40 +0100 | [diff] [blame] | 1953 | |
| 1954 | /* Reload CPUID max function as it might've changed. */ |
| 1955 | info.cpuid_level = cpuid_eax(0); |
| 1956 | |
| 1957 | /* |
| 1958 | * Copy all capability leafs to pick up the synthetic ones so that |
| 1959 | * memcmp() below doesn't fail on that. The ones coming from CPUID will |
| 1960 | * get overwritten in get_cpu_cap(). |
| 1961 | */ |
| 1962 | memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)); |
| 1963 | |
| 1964 | get_cpu_cap(&info); |
| 1965 | |
| 1966 | if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability))) |
| 1967 | return; |
| 1968 | |
| 1969 | pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n"); |
| 1970 | pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n"); |
Borislav Petkov | 1008c52c | 2018-02-16 12:26:39 +0100 | [diff] [blame] | 1971 | } |
Thomas Gleixner | 9c92374 | 2019-07-22 20:47:17 +0200 | [diff] [blame] | 1972 | |
| 1973 | /* |
| 1974 | * Invoked from core CPU hotplug code after hotplug operations |
| 1975 | */ |
| 1976 | void arch_smt_update(void) |
| 1977 | { |
| 1978 | /* Handle the speculative execution misfeatures */ |
| 1979 | cpu_bugs_smt_update(); |
Thomas Gleixner | 6a1cb5f | 2019-07-22 20:47:22 +0200 | [diff] [blame] | 1980 | /* Check whether IPI broadcasting can be enabled */ |
| 1981 | apic_smt_update(); |
Thomas Gleixner | 9c92374 | 2019-07-22 20:47:17 +0200 | [diff] [blame] | 1982 | } |