blob: e7fd5c4935a3596be428ea110b057e65d9ef03fe [file] [log] [blame]
Yinghai Luf0fc4af2008-09-04 20:09:00 -07001#include <linux/bootmem.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05302#include <linux/linkage.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07003#include <linux/bitops.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05304#include <linux/kernel.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <linux/percpu.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05307#include <linux/string.h>
8#include <linux/delay.h>
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
12#include <linux/smp.h>
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/mmu_context.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053017#include <asm/hypervisor.h>
18#include <asm/processor.h>
19#include <asm/sections.h>
Ingo Molnar0f3fa482009-03-14 08:46:17 +010020#include <asm/topology.h>
Jaswinder Singh Rajput06879032009-01-10 12:17:37 +053021#include <asm/cpumask.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053022#include <asm/pgtable.h>
23#include <asm/atomic.h>
24#include <asm/proto.h>
25#include <asm/setup.h>
Ingo Molnare641f5f2009-02-17 14:02:01 +010026#include <asm/apic.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053027#include <asm/desc.h>
28#include <asm/i387.h>
29#include <asm/mtrr.h>
30#include <asm/numa.h>
31#include <asm/asm.h>
32#include <asm/cpu.h>
33#include <asm/mce.h>
34#include <asm/msr.h>
35#include <asm/pat.h>
36#include <asm/smp.h>
Ingo Molnare641f5f2009-02-17 14:02:01 +010037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#ifdef CONFIG_X86_LOCAL_APIC
Tejun Heobdbcdd42009-01-21 17:26:06 +090039#include <asm/uv/uv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#endif
41
42#include "cpu.h"
43
Mike Travisc2d1cec2009-01-04 05:18:03 -080044/* all of these masks are initialized in setup_cpu_local_masks() */
Mike Travisc2d1cec2009-01-04 05:18:03 -080045cpumask_var_t cpu_initialized_mask;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053046cpumask_var_t cpu_callout_mask;
47cpumask_var_t cpu_callin_mask;
Mike Travisc2d1cec2009-01-04 05:18:03 -080048
49/* representing cpus for which sibling maps can be computed */
50cpumask_var_t cpu_sibling_setup_mask;
51
Brian Gerst2f2f52b2009-01-27 12:56:47 +090052/* correctly size the local cpu masks */
Ingo Molnar4369f1f2009-01-27 12:03:24 +010053void __init setup_cpu_local_masks(void)
Brian Gerst2f2f52b2009-01-27 12:56:47 +090054{
55 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
56 alloc_bootmem_cpumask_var(&cpu_callin_mask);
57 alloc_bootmem_cpumask_var(&cpu_callout_mask);
58 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
59}
60
Jan Beulich02dde8b2009-03-12 12:08:49 +000061static const struct cpu_dev *this_cpu __cpuinitdata;
Yinghai Lu0a488a52008-09-04 21:09:47 +020062
Brian Gerst06deef82009-01-21 17:26:05 +090063DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070064#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +090065 /*
66 * We need valid kernel segments for data and code in long mode too
67 * IRET will check the segment types kkeil 2000/10/28
68 * Also sysret mandates a special GDT layout
69 *
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053070 * TLS descriptors are currently at a different place compared to i386.
Brian Gerst06deef82009-01-21 17:26:05 +090071 * Hopefully nobody expects them at a fixed place (Wine?)
72 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010073 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
74 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
75 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
76 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
77 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
78 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -070079#else
Ingo Molnar0f3fa482009-03-14 08:46:17 +010080 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
81 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
82 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
83 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020084 /*
85 * Segments used for calling PnP BIOS have byte granularity.
86 * They code segments and data segments have fixed 64k limits,
87 * the transfer segment sizes are set at run time.
88 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010089 /* 32-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010090 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010091 /* 16-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010092 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010093 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010094 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010095 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010096 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010097 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010098 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020099 /*
100 * The APM segments have byte granularity and their bases
101 * are set at run time. All have 64k limits.
102 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100103 /* 32-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100104 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200105 /* 16-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100106 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100107 /* data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100108 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200109
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100110 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
111 [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
Tejun Heo60a53172009-02-09 22:17:40 +0900112 GDT_STACK_CANARY_INIT
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700113#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900114} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200115EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200116
Yinghai Luba51dce2008-09-04 20:09:02 -0700117#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800118static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800119static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121static int __init cachesize_setup(char *str)
122{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100123 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 return 1;
125}
126__setup("cachesize=", cachesize_setup);
127
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100128static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
Andi Kleen13530252008-01-30 13:33:20 +0100130 setup_clear_cpu_cap(X86_FEATURE_FXSR);
131 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 return 1;
133}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100136static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137{
Andi Kleen13530252008-01-30 13:33:20 +0100138 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800139 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800141__setup("nosep", x86_sep_setup);
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/* Standard macro to see if a specific flag is changeable */
144static inline int flag_is_changeable_p(u32 flag)
145{
146 u32 f1, f2;
147
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200148 /*
149 * Cyrix and IDT cpus allow disabling of CPUID
150 * so the code below may return different results
151 * when it is executed before and after enabling
152 * the CPUID. Add "volatile" to not allow gcc to
153 * optimize the subsequent calls to this function.
154 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100155 asm volatile ("pushfl \n\t"
156 "pushfl \n\t"
157 "popl %0 \n\t"
158 "movl %0, %1 \n\t"
159 "xorl %2, %0 \n\t"
160 "pushl %0 \n\t"
161 "popfl \n\t"
162 "pushfl \n\t"
163 "popl %0 \n\t"
164 "popfl \n\t"
165
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200166 : "=&r" (f1), "=&r" (f2)
167 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169 return ((f1^f2) & flag) != 0;
170}
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800173static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
175 return flag_is_changeable_p(X86_EFLAGS_ID);
176}
177
Yinghai Lu0a488a52008-09-04 21:09:47 +0200178static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
179{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100180 unsigned long lo, hi;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200181
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100182 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
183 return;
184
185 /* Disable processor serial number: */
186
187 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
188 lo |= 0x200000;
189 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
190
191 printk(KERN_NOTICE "CPU serial number disabled.\n");
192 clear_cpu_cap(c, X86_FEATURE_PN);
193
194 /* Disabling the serial number may affect the cpuid level */
195 c->cpuid_level = cpuid_eax(0);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200196}
197
198static int __init x86_serial_nr_setup(char *s)
199{
200 disable_x86_serial_nr = 0;
201 return 1;
202}
203__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700204#else
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700205static inline int flag_is_changeable_p(u32 flag)
206{
207 return 1;
208}
Yinghai Luba51dce2008-09-04 20:09:02 -0700209/* Probe for the CPUID instruction */
210static inline int have_cpuid_p(void)
211{
212 return 1;
213}
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700214static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
215{
216}
Yinghai Luba51dce2008-09-04 20:09:02 -0700217#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219/*
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800220 * Some CPU features depend on higher CPUID levels, which may not always
221 * be available due to CPUID level capping or broken virtualization
222 * software. Add those features to this table to auto-disable them.
223 */
224struct cpuid_dependent_feature {
225 u32 feature;
226 u32 level;
227};
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100228
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800229static const struct cpuid_dependent_feature __cpuinitconst
230cpuid_dependent_features[] = {
231 { X86_FEATURE_MWAIT, 0x00000005 },
232 { X86_FEATURE_DCA, 0x00000009 },
233 { X86_FEATURE_XSAVE, 0x0000000d },
234 { 0, 0 }
235};
236
237static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
238{
239 const struct cpuid_dependent_feature *df;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530240
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800241 for (df = cpuid_dependent_features; df->feature; df++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100242
243 if (!cpu_has(c, df->feature))
244 continue;
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800245 /*
246 * Note: cpuid_level is set to -1 if unavailable, but
247 * extended_extended_level is set to 0 if unavailable
248 * and the legitimate extended levels are all negative
249 * when signed; hence the weird messing around with
250 * signs here...
251 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100252 if (!((s32)df->level < 0 ?
Yinghai Luf6db44d2009-02-14 23:59:18 -0800253 (u32)df->level > (u32)c->extended_cpuid_level :
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100254 (s32)df->level > (s32)c->cpuid_level))
255 continue;
256
257 clear_cpu_cap(c, df->feature);
258 if (!warn)
259 continue;
260
261 printk(KERN_WARNING
262 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
263 x86_cap_flags[df->feature], df->level);
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800264 }
Yinghai Luf6db44d2009-02-14 23:59:18 -0800265}
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800266
267/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 * Naming convention should be: <Name> [(<Codename>)]
269 * This table only is used unless init_<vendor>() below doesn't set it;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100270 * in particular, if CPUID levels 0x80000002..4 are supported, this
271 * isn't used
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 */
273
274/* Look up CPU names by table lookup. */
Jan Beulich02dde8b2009-03-12 12:08:49 +0000275static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
Jan Beulich02dde8b2009-03-12 12:08:49 +0000277 const struct cpu_model_info *info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279 if (c->x86_model >= 16)
280 return NULL; /* Range check */
281
282 if (!this_cpu)
283 return NULL;
284
285 info = this_cpu->c_models;
286
287 while (info && info->family) {
288 if (info->family == c->x86)
289 return info->model_names[c->x86_model];
290 info++;
291 }
292 return NULL; /* Not found */
293}
294
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700295__u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
296__u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900298void load_percpu_segment(int cpu)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200299{
Yinghai Lufab334c2008-09-04 20:09:05 -0700300#ifdef CONFIG_X86_32
Brian Gerst2697fbd2009-01-27 12:56:48 +0900301 loadsegment(fs, __KERNEL_PERCPU);
302#else
303 loadsegment(gs, 0);
304 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
Yinghai Lufab334c2008-09-04 20:09:05 -0700305#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900306 load_stack_canary_segment();
Yinghai Lu9d31d352008-09-04 21:09:44 +0200307}
308
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100309/*
310 * Current gdt points %fs at the "master" per-cpu area: after this,
311 * it's on the real one.
312 */
Brian Gerst552be872009-01-30 17:47:53 +0900313void switch_to_new_gdt(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314{
315 struct desc_ptr gdt_descr;
316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 gdt_descr.size = GDT_SIZE - 1;
319 load_gdt(&gdt_descr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 /* Reload the per-cpu base */
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900321
322 load_percpu_segment(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323}
324
Jan Beulich02dde8b2009-03-12 12:08:49 +0000325static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
327static void __cpuinit default_init(struct cpuinfo_x86 *c)
328{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700329#ifdef CONFIG_X86_64
330 display_cacheinfo(c);
331#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 /* Not much we can do here... */
333 /* Check if at least it has cpuid */
334 if (c->cpuid_level == -1) {
335 /* No cpuid. It must be an ancient CPU */
336 if (c->x86 == 4)
337 strcpy(c->x86_model_id, "486");
338 else if (c->x86 == 3)
339 strcpy(c->x86_model_id, "386");
340 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700341#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342}
343
Jan Beulich02dde8b2009-03-12 12:08:49 +0000344static const struct cpu_dev __cpuinitconst default_cpu = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 .c_init = default_init,
346 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200347 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Yinghai Lu1b05d602008-09-06 01:52:27 -0700350static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351{
352 unsigned int *v;
353 char *p, *q;
354
Yinghai Lu3da99c92008-09-04 21:09:44 +0200355 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700356 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100358 v = (unsigned int *)c->x86_model_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
360 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
361 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
362 c->x86_model_id[48] = 0;
363
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100364 /*
365 * Intel chips right-justify this string for some dumb reason;
366 * undo that brain damage:
367 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 p = q = &c->x86_model_id[0];
369 while (*p == ' ')
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530370 p++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 if (p != q) {
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530372 while (*p)
373 *q++ = *p++;
374 while (q <= &c->x86_model_id[48])
375 *q++ = '\0'; /* Zero-pad the rest */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377}
378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
380{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200381 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
Yinghai Lu3da99c92008-09-04 21:09:44 +0200383 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
385 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200386 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200388 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
389 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700390#ifdef CONFIG_X86_64
391 /* On K8 L1 TLB is inclusive, so don't count it */
392 c->x86_tlbsize = 0;
393#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 }
395
396 if (n < 0x80000006) /* Some chips just has a large L1. */
397 return;
398
Yinghai Lu0a488a52008-09-04 21:09:47 +0200399 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 l2size = ecx >> 16;
401
Yinghai Lu140fc722008-09-04 20:09:07 -0700402#ifdef CONFIG_X86_64
403 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
404#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 /* do processor-specific cache resizing */
406 if (this_cpu->c_size_cache)
407 l2size = this_cpu->c_size_cache(c, l2size);
408
409 /* Allow user to override all this if necessary. */
410 if (cachesize_override != -1)
411 l2size = cachesize_override;
412
413 if (l2size == 0)
414 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700415#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417 c->x86_cache_size = l2size;
418
419 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200420 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421}
422
Yinghai Lu9d31d352008-09-04 21:09:44 +0200423void __cpuinit detect_ht(struct cpuinfo_x86 *c)
424{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700425#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200426 u32 eax, ebx, ecx, edx;
427 int index_msb, core_bits;
428
429 if (!cpu_has(c, X86_FEATURE_HT))
430 return;
431
432 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
433 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200434
Yinghai Lu1cd78772008-09-04 20:09:08 -0700435 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
436 return;
437
Yinghai Lu9d31d352008-09-04 21:09:44 +0200438 cpuid(1, &eax, &ebx, &ecx, &edx);
439
Yinghai Lu9d31d352008-09-04 21:09:44 +0200440 smp_num_siblings = (ebx & 0xff0000) >> 16;
441
442 if (smp_num_siblings == 1) {
443 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100444 goto out;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200445 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200446
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100447 if (smp_num_siblings <= 1)
448 goto out;
449
450 if (smp_num_siblings > nr_cpu_ids) {
451 pr_warning("CPU: Unsupported number of siblings %d",
452 smp_num_siblings);
453 smp_num_siblings = 1;
454 return;
455 }
456
457 index_msb = get_count_order(smp_num_siblings);
458 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
459
460 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
461
462 index_msb = get_count_order(smp_num_siblings);
463
464 core_bits = get_count_order(c->x86_max_cores);
465
466 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
467 ((1 << core_bits) - 1);
468
Yinghai Lu0a488a52008-09-04 21:09:47 +0200469out:
470 if ((c->x86_max_cores * smp_num_siblings) > 1) {
471 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
472 c->phys_proc_id);
473 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
474 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200475 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200476#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700477}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Yinghai Lu3da99c92008-09-04 21:09:44 +0200479static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480{
481 char *v = c->x86_vendor_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 static int printed;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100483 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200486 if (!cpu_devs[i])
487 break;
488
489 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
490 (cpu_devs[i]->c_ident[1] &&
491 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100492
Yinghai Lu10a434f2008-09-04 21:09:45 +0200493 this_cpu = cpu_devs[i];
494 c->x86_vendor = this_cpu->c_x86_vendor;
495 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 }
497 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 if (!printed) {
500 printed++;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100501 printk(KERN_ERR
502 "CPU: vendor_id '%s' unknown, using generic init.\n", v);
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 printk(KERN_ERR "CPU: Your system may be unstable.\n");
505 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 c->x86_vendor = X86_VENDOR_UNKNOWN;
508 this_cpu = &default_cpu;
509}
510
Yinghai Lu9d31d352008-09-04 21:09:44 +0200511void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100514 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
515 (unsigned int *)&c->x86_vendor_id[0],
516 (unsigned int *)&c->x86_vendor_id[8],
517 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200520 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 if (c->cpuid_level >= 0x00000001) {
522 u32 junk, tfms, cap0, misc;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200525 c->x86 = (tfms >> 8) & 0xf;
526 c->x86_model = (tfms >> 4) & 0xf;
527 c->x86_mask = tfms & 0xf;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100528
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100529 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100531 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200532 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100533
Huang, Yingd4387bd2008-01-31 22:05:45 +0100534 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100535 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200536 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200540
541static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100542{
543 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200544 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100545
Yinghai Lu3da99c92008-09-04 21:09:44 +0200546 /* Intel-defined flags: level 0x00000001 */
547 if (c->cpuid_level >= 0x00000001) {
548 u32 capability, excap;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100549
Yinghai Lu3da99c92008-09-04 21:09:44 +0200550 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
551 c->x86_capability[0] = capability;
552 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100553 }
554
Yinghai Lu3da99c92008-09-04 21:09:44 +0200555 /* AMD-defined flags: level 0x80000001 */
556 xlvl = cpuid_eax(0x80000000);
557 c->extended_cpuid_level = xlvl;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100558
Yinghai Lu3da99c92008-09-04 21:09:44 +0200559 if ((xlvl & 0xffff0000) == 0x80000000) {
560 if (xlvl >= 0x80000001) {
561 c->x86_capability[1] = cpuid_edx(0x80000001);
562 c->x86_capability[6] = cpuid_ecx(0x80000001);
563 }
564 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700565
Yinghai Lu5122c892008-09-04 20:09:09 -0700566 if (c->extended_cpuid_level >= 0x80000008) {
567 u32 eax = cpuid_eax(0x80000008);
568
569 c->x86_virt_bits = (eax >> 8) & 0xff;
570 c->x86_phys_bits = eax & 0xff;
571 }
Jan Beulich13c6c532009-03-12 12:37:34 +0000572#ifdef CONFIG_X86_32
573 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
574 c->x86_phys_bits = 36;
Yinghai Lu5122c892008-09-04 20:09:09 -0700575#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700576
577 if (c->extended_cpuid_level >= 0x80000007)
578 c->x86_power = cpuid_edx(0x80000007);
579
Yinghai Lu093af8d2008-01-30 13:33:32 +0100580}
Yinghai Luaef93c82008-09-14 02:33:15 -0700581
582static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
583{
584#ifdef CONFIG_X86_32
585 int i;
586
587 /*
588 * First of all, decide if this is a 486 or higher
589 * It's a 486 if we can modify the AC flag
590 */
591 if (flag_is_changeable_p(X86_EFLAGS_AC))
592 c->x86 = 4;
593 else
594 c->x86 = 3;
595
596 for (i = 0; i < X86_VENDOR_NUM; i++)
597 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
598 c->x86_vendor_id[0] = 0;
599 cpu_devs[i]->c_identify(c);
600 if (c->x86_vendor_id[0]) {
601 get_cpu_vendor(c);
602 break;
603 }
604 }
605#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100608/*
609 * Do minimum CPU detection early.
610 * Fields really needed: vendor, cpuid_level, family, model, mask,
611 * cache alignment.
612 * The others are not touched to avoid unwanted side effects.
613 *
614 * WARNING: this function is only called on the BP. Don't add code here
615 * that is supposed to run on all CPUs.
616 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200617static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100618{
Yinghai Lu6627d242008-09-04 20:09:10 -0700619#ifdef CONFIG_X86_64
620 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +0000621 c->x86_phys_bits = 36;
622 c->x86_virt_bits = 48;
Yinghai Lu6627d242008-09-04 20:09:10 -0700623#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100624 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +0000625 c->x86_phys_bits = 32;
626 c->x86_virt_bits = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700627#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200628 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100629
Yinghai Lu3da99c92008-09-04 21:09:44 +0200630 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200631 c->extended_cpuid_level = 0;
632
Yinghai Luaef93c82008-09-14 02:33:15 -0700633 if (!have_cpuid_p())
634 identify_cpu_without_cpuid(c);
635
636 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100637 if (!have_cpuid_p())
638 return;
639
640 cpu_detect(c);
641
Yinghai Lu3da99c92008-09-04 21:09:44 +0200642 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100643
Yinghai Lu3da99c92008-09-04 21:09:44 +0200644 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200645
Yinghai Lu10a434f2008-09-04 21:09:45 +0200646 if (this_cpu->c_early_init)
647 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200648
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100649#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500650 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100651#endif
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800652 filter_cpuid_features(c, false);
Rusty Russelld7cd5612006-12-07 02:14:08 +0100653}
654
Yinghai Lu9d31d352008-09-04 21:09:44 +0200655void __init early_cpu_init(void)
656{
Jan Beulich02dde8b2009-03-12 12:08:49 +0000657 const struct cpu_dev *const *cdev;
Yinghai Lu10a434f2008-09-04 21:09:45 +0200658 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200659
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530660 printk(KERN_INFO "KERNEL supported cpus:\n");
Yinghai Lu10a434f2008-09-04 21:09:45 +0200661 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
Jan Beulich02dde8b2009-03-12 12:08:49 +0000662 const struct cpu_dev *cpudev = *cdev;
Yinghai Lu10a434f2008-09-04 21:09:45 +0200663 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200664
Yinghai Lu10a434f2008-09-04 21:09:45 +0200665 if (count >= X86_VENDOR_NUM)
666 break;
667 cpu_devs[count] = cpudev;
668 count++;
669
670 for (j = 0; j < 2; j++) {
671 if (!cpudev->c_ident[j])
672 continue;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530673 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200674 cpudev->c_ident[j]);
675 }
676 }
677
Yinghai Lu9d31d352008-09-04 21:09:44 +0200678 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800679}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700681/*
682 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700683 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700684 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700685 * are not easy to detect. In the latter case it doesn't even *fail*
686 * reliably, so probing for it doesn't even work. Disable it completely
687 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700688 */
689static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
690{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700691 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692}
693
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100694static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200696 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Yinghai Luaef93c82008-09-14 02:33:15 -0700698 if (!have_cpuid_p())
699 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100700
Yinghai Luaef93c82008-09-14 02:33:15 -0700701 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200702 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700703 return;
704
Yinghai Lu3da99c92008-09-04 21:09:44 +0200705 cpu_detect(c);
706
707 get_cpu_vendor(c);
708
709 get_cpu_cap(c);
710
711 if (c->cpuid_level >= 0x00000001) {
712 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700713#ifdef CONFIG_X86_32
714# ifdef CONFIG_X86_HT
Ingo Molnarcb8cc442009-01-28 13:24:54 +0100715 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700716# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200717 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700718# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800719#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Yinghai Lub89d3b32008-09-04 20:09:12 -0700721#ifdef CONFIG_X86_HT
722 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200725
Yinghai Lu1b05d602008-09-06 01:52:27 -0700726 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200727
728 init_scattered_cpuid_features(c);
729 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730}
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732/*
733 * This does the hard work of actually picking apart the CPU stuff...
734 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700735static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736{
737 int i;
738
739 c->loops_per_jiffy = loops_per_jiffy;
740 c->x86_cache_size = -1;
741 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 c->x86_model = c->x86_mask = 0; /* So far unknown... */
743 c->x86_vendor_id[0] = '\0'; /* Unset */
744 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100745 c->x86_max_cores = 1;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700746 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700747#ifdef CONFIG_X86_64
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700748 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +0000749 c->x86_phys_bits = 36;
750 c->x86_virt_bits = 48;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700751#else
752 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100753 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +0000754 c->x86_phys_bits = 32;
755 c->x86_virt_bits = 32;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700756#endif
757 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 memset(&c->x86_capability, 0, sizeof c->x86_capability);
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 generic_identify(c);
761
Andi Kleen38985342008-01-30 13:32:49 +0100762 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 this_cpu->c_identify(c);
764
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700765#ifdef CONFIG_X86_64
Ingo Molnarcb8cc442009-01-28 13:24:54 +0100766 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700767#endif
768
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 /*
770 * Vendor-specific initialization. In this section we
771 * canonicalize the feature flags, meaning if there are
772 * features a certain CPU supports which CPUID doesn't
773 * tell us, CPUID claiming incorrect flags, or other bugs,
774 * we handle them here.
775 *
776 * At the end of this section, c->x86_capability better
777 * indicate the features this CPU genuinely supports!
778 */
779 if (this_cpu->c_init)
780 this_cpu->c_init(c);
781
782 /* Disable the PN if appropriate */
783 squash_the_stupid_serial_number(c);
784
785 /*
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100786 * The vendor-specific functions might have changed features.
787 * Now we do "generic changes."
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 */
789
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800790 /* Filter out anything that depends on CPUID levels we don't have */
791 filter_cpuid_features(c, true);
792
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100794 if (!c->x86_model_id[0]) {
Jan Beulich02dde8b2009-03-12 12:08:49 +0000795 const char *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100797 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 strcpy(c->x86_model_id, p);
799 else
800 /* Last resort... */
801 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800802 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 }
804
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700805#ifdef CONFIG_X86_64
806 detect_ht(c);
807#endif
808
Alok Kataria88b094f2008-10-27 10:41:46 -0700809 init_hypervisor(c);
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700810
811 /*
812 * Clear/Set all flags overriden by options, need do it
813 * before following smp all cpus cap AND.
814 */
815 for (i = 0; i < NCAPINTS; i++) {
816 c->x86_capability[i] &= ~cpu_caps_cleared[i];
817 c->x86_capability[i] |= cpu_caps_set[i];
818 }
819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 /*
821 * On SMP, boot_cpu_data holds the common feature set between
822 * all CPUs; so make sure that we indicate which features are
823 * common between the CPUs. The first time this routine gets
824 * executed, c == &boot_cpu_data.
825 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100826 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200828 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
830 }
831
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700832#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 mcheck_init(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700835#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100836
837 select_idle_routine(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700838
839#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
840 numa_add_cpu(smp_processor_id());
841#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200842}
Shaohua Li31ab2692005-11-07 00:58:42 -0800843
Glauber Costae04d6452008-09-22 14:35:08 -0300844#ifdef CONFIG_X86_64
845static void vgetcpu_set_mode(void)
846{
847 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
848 vgetcpu_mode = VGETCPU_RDTSCP;
849 else
850 vgetcpu_mode = VGETCPU_LSL;
851}
852#endif
853
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200854void __init identify_boot_cpu(void)
855{
856 identify_cpu(&boot_cpu_data);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030857 init_c1e_mask();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700858#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200859 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700860 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300861#else
862 vgetcpu_set_mode();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700863#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200864}
Shaohua Li3b520b22005-07-07 17:56:38 -0700865
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200866void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
867{
868 BUG_ON(c == &boot_cpu_data);
869 identify_cpu(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700870#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200871 enable_sep_cpu();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700872#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200873 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874}
875
Yinghai Lua0854a42008-09-04 21:09:46 +0200876struct msr_range {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100877 unsigned min;
878 unsigned max;
Yinghai Lua0854a42008-09-04 21:09:46 +0200879};
880
Jan Beulich02dde8b2009-03-12 12:08:49 +0000881static const struct msr_range msr_range_array[] __cpuinitconst = {
Yinghai Lua0854a42008-09-04 21:09:46 +0200882 { 0x00000000, 0x00000418},
883 { 0xc0000000, 0xc000040b},
884 { 0xc0010000, 0xc0010142},
885 { 0xc0011000, 0xc001103b},
886};
887
888static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100890 unsigned index_min, index_max;
Yinghai Lua0854a42008-09-04 21:09:46 +0200891 unsigned index;
892 u64 val;
893 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894
Yinghai Lua0854a42008-09-04 21:09:46 +0200895 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
896 index_min = msr_range_array[i].min;
897 index_max = msr_range_array[i].max;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100898
Yinghai Lua0854a42008-09-04 21:09:46 +0200899 for (index = index_min; index < index_max; index++) {
900 if (rdmsrl_amd_safe(index, &val))
901 continue;
902 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
905}
Yinghai Lua0854a42008-09-04 21:09:46 +0200906
907static int show_msr __cpuinitdata;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100908
Yinghai Lua0854a42008-09-04 21:09:46 +0200909static __init int setup_show_msr(char *arg)
910{
911 int num;
912
913 get_option(&arg, &num);
914
915 if (num > 0)
916 show_msr = num;
917 return 1;
918}
919__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
Andi Kleen191679f2008-01-30 13:33:21 +0100921static __init int setup_noclflush(char *arg)
922{
923 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
924 return 1;
925}
926__setup("noclflush", setup_noclflush);
927
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800928void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
Jan Beulich02dde8b2009-03-12 12:08:49 +0000930 const char *vendor = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100932 if (c->x86_vendor < X86_VENDOR_NUM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 vendor = this_cpu->c_vendor;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100934 } else {
935 if (c->cpuid_level >= 0)
936 vendor = c->x86_vendor_id;
937 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Yinghai Lubd32a8cf2008-09-19 18:41:16 -0700939 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200940 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Yinghai Lu9d31d352008-09-04 21:09:44 +0200942 if (c->x86_model_id[0])
943 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200945 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100947 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200948 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200950 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200951
952#ifdef CONFIG_SMP
953 if (c->cpu_index < show_msr)
954 print_cpu_msr();
955#else
956 if (show_msr)
957 print_cpu_msr();
958#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959}
960
Andi Kleenac72e782008-01-30 13:33:21 +0100961static __init int setup_disablecpuid(char *arg)
962{
963 int bit;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100964
Andi Kleenac72e782008-01-30 13:33:21 +0100965 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
966 setup_clear_cpu_cap(bit);
967 else
968 return 0;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100969
Andi Kleenac72e782008-01-30 13:33:21 +0100970 return 1;
971}
972__setup("clearcpuid=", setup_disablecpuid);
973
Yinghai Lud5494d42008-09-04 20:09:03 -0700974#ifdef CONFIG_X86_64
Yinghai Lud5494d42008-09-04 20:09:03 -0700975struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
976
Brian Gerst947e76c2009-01-19 12:21:28 +0900977DEFINE_PER_CPU_FIRST(union irq_stack_union,
978 irq_stack_union) __aligned(PAGE_SIZE);
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100979
Brian Gerst26f80bd2009-01-19 00:38:58 +0900980DEFINE_PER_CPU(char *, irq_stack_ptr) =
Brian Gerst2add8e22009-02-08 09:58:39 -0500981 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
Yinghai Lud5494d42008-09-04 20:09:03 -0700982
Brian Gerst9af45652009-01-19 00:38:58 +0900983DEFINE_PER_CPU(unsigned long, kernel_stack) =
984 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
985EXPORT_PER_CPU_SYMBOL(kernel_stack);
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100986
Brian Gerst56895532009-01-19 00:38:58 +0900987DEFINE_PER_CPU(unsigned int, irq_count) = -1;
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100988
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100989/*
990 * Special IST stacks which the CPU switches to when it calls
991 * an IST-marked descriptor entry. Up to 7 stacks (hardware
992 * limit), all of them are 4K, except the debug stack which
993 * is 8K.
994 */
995static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
996 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
997 [DEBUG_STACK - 1] = DEBUG_STKSZ
998};
999
Brian Gerst92d65b22009-01-19 00:38:58 +09001000static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1001 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
1002 __aligned(PAGE_SIZE);
Yinghai Lud5494d42008-09-04 20:09:03 -07001003
Yinghai Lud5494d42008-09-04 20:09:03 -07001004/* May not be marked __init: used by software suspend */
1005void syscall_init(void)
1006{
1007 /*
1008 * LSTAR and STAR live in a bit strange symbiosis.
1009 * They both write to the same internal register. STAR allows to
1010 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1011 */
1012 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1013 wrmsrl(MSR_LSTAR, system_call);
1014 wrmsrl(MSR_CSTAR, ignore_sysret);
1015
1016#ifdef CONFIG_IA32_EMULATION
1017 syscall32_cpu_init();
1018#endif
1019
1020 /* Flags to clear on syscall */
1021 wrmsrl(MSR_SYSCALL_MASK,
1022 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1023}
1024
Yinghai Lud5494d42008-09-04 20:09:03 -07001025unsigned long kernel_eflags;
1026
1027/*
1028 * Copies of the original ist values from the tss are only accessed during
1029 * debugging, no special alignment required.
1030 */
1031DEFINE_PER_CPU(struct orig_ist, orig_ist);
1032
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001033#else /* CONFIG_X86_64 */
Yinghai Lud5494d42008-09-04 20:09:03 -07001034
Tejun Heo60a53172009-02-09 22:17:40 +09001035#ifdef CONFIG_CC_STACKPROTECTOR
1036DEFINE_PER_CPU(unsigned long, stack_canary);
1037#endif
1038
1039/* Make sure %fs and %gs are initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -08001040struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001041{
1042 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +01001043 regs->fs = __KERNEL_PERCPU;
Tejun Heo60a53172009-02-09 22:17:40 +09001044 regs->gs = __KERNEL_STACK_CANARY;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001045
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001046 return regs;
1047}
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001048#endif /* CONFIG_X86_64 */
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001049
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001050/*
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301051 * Clear all 6 debug registers:
1052 */
1053static void clear_all_debug_regs(void)
1054{
1055 int i;
1056
1057 for (i = 0; i < 8; i++) {
1058 /* Ignore db4, db5 */
1059 if ((i == 4) || (i == 5))
1060 continue;
1061
1062 set_debugreg(0, i);
1063 }
1064}
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001065
1066/*
1067 * cpu_init() initializes state that is per-CPU. Some data is already
1068 * initialized (naturally) in the bootstrap process, such as the GDT
1069 * and IDT. We reload them nevertheless, this function acts as a
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001070 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -07001071 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001072 */
Yinghai Lu1ba76582008-09-04 20:09:04 -07001073#ifdef CONFIG_X86_64
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001074
Yinghai Lu1ba76582008-09-04 20:09:04 -07001075void __cpuinit cpu_init(void)
1076{
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001077 struct orig_ist *orig_ist;
Yinghai Lu1ba76582008-09-04 20:09:04 -07001078 struct task_struct *me;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001079 struct tss_struct *t;
1080 unsigned long v;
1081 int cpu;
Yinghai Lu1ba76582008-09-04 20:09:04 -07001082 int i;
1083
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001084 cpu = stack_smp_processor_id();
1085 t = &per_cpu(init_tss, cpu);
1086 orig_ist = &per_cpu(orig_ist, cpu);
1087
Brian Gerste7a22c12009-01-19 00:38:59 +09001088#ifdef CONFIG_NUMA
1089 if (cpu != 0 && percpu_read(node_number) == 0 &&
1090 cpu_to_node(cpu) != NUMA_NO_NODE)
1091 percpu_write(node_number, cpu_to_node(cpu));
1092#endif
Yinghai Lu1ba76582008-09-04 20:09:04 -07001093
1094 me = current;
1095
Mike Travisc2d1cec2009-01-04 05:18:03 -08001096 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -07001097 panic("CPU#%d already initialized!\n", cpu);
1098
1099 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1100
1101 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1102
1103 /*
1104 * Initialize the per-CPU GDT with the boot GDT,
1105 * and set up the GDT descriptor:
1106 */
1107
Brian Gerst552be872009-01-30 17:47:53 +09001108 switch_to_new_gdt(cpu);
Brian Gerst2697fbd2009-01-27 12:56:48 +09001109 loadsegment(fs, 0);
1110
Yinghai Lu1ba76582008-09-04 20:09:04 -07001111 load_idt((const struct desc_ptr *)&idt_descr);
1112
1113 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1114 syscall_init();
1115
1116 wrmsrl(MSR_FS_BASE, 0);
1117 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1118 barrier();
1119
1120 check_efer();
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001121 if (cpu != 0)
Yinghai Lu1ba76582008-09-04 20:09:04 -07001122 enable_x2apic();
1123
1124 /*
1125 * set up and load the per-CPU TSS
1126 */
1127 if (!orig_ist->ist[0]) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001128 char *estacks = per_cpu(exception_stacks, cpu);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001129
Yinghai Lu1ba76582008-09-04 20:09:04 -07001130 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001131 estacks += exception_stack_sizes[v];
Yinghai Lu1ba76582008-09-04 20:09:04 -07001132 orig_ist->ist[v] = t->x86_tss.ist[v] =
1133 (unsigned long)estacks;
1134 }
1135 }
1136
1137 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001138
Yinghai Lu1ba76582008-09-04 20:09:04 -07001139 /*
1140 * <= is required because the CPU will access up to
1141 * 8 bits beyond the end of the IO permission bitmap.
1142 */
1143 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1144 t->io_bitmap[i] = ~0UL;
1145
1146 atomic_inc(&init_mm.mm_count);
1147 me->active_mm = &init_mm;
Stoyan Gaydarov8c5dfd22009-03-10 00:10:32 -05001148 BUG_ON(me->mm);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001149 enter_lazy_tlb(&init_mm, me);
1150
1151 load_sp0(t, &current->thread);
1152 set_tss_desc(cpu, t);
1153 load_TR_desc();
1154 load_LDT(&init_mm.context);
1155
1156#ifdef CONFIG_KGDB
1157 /*
1158 * If the kgdb is connected no debug regs should be altered. This
1159 * is only applicable when KGDB and a KGDB I/O module are built
1160 * into the kernel and you are using early debugging with
1161 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1162 */
1163 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1164 arch_kgdb_ops.correct_hw_break();
Peter Zijlstra8f6d86d2009-01-27 21:41:34 +01001165 else
Yinghai Lu1ba76582008-09-04 20:09:04 -07001166#endif
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301167 clear_all_debug_regs();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001168
1169 fpu_init();
1170
1171 raw_local_save_flags(kernel_eflags);
1172
1173 if (is_uv_system())
1174 uv_cpu_init();
1175}
1176
1177#else
1178
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001179void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001180{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001181 int cpu = smp_processor_id();
1182 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001183 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001184 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
Mike Travisc2d1cec2009-01-04 05:18:03 -08001186 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301188 for (;;)
1189 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001191
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1193
1194 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1195 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001197 load_idt(&idt_descr);
Brian Gerst552be872009-01-30 17:47:53 +09001198 switch_to_new_gdt(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 * Set up and load the per-CPU TSS and LDT
1202 */
1203 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001204 curr->active_mm = &init_mm;
Stoyan Gaydarov8c5dfd22009-03-10 00:10:32 -05001205 BUG_ON(curr->mm);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001206 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001208 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001209 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 load_TR_desc();
1211 load_LDT(&init_mm.context);
1212
Matt Mackall22c4e302006-01-08 01:05:24 -08001213#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 /* Set up doublefault TSS pointer in the GDT */
1215 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001216#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301218 clear_all_debug_regs();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
1220 /*
1221 * Force FPU initialization:
1222 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001223 if (cpu_has_xsave)
1224 current_thread_info()->status = TS_XSAVE;
1225 else
1226 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 clear_used_math();
1228 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001229
1230 /*
1231 * Boot processor to setup the FP and extended state context info.
1232 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001233 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001234 init_thread_xstate();
1235
1236 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237}
Yinghai Lu1ba76582008-09-04 20:09:04 -07001238#endif