blob: 30ab623343d3b82af9a8037d9ba3ae5bd39e9e37 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Russell Kingf27ecac2005-08-18 21:31:00 +01002/*
Russell Kingf27ecac2005-08-18 21:31:00 +01003 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
4 *
Russell Kingf27ecac2005-08-18 21:31:00 +01005 * Interrupt architecture for the GIC:
6 *
7 * o There is one Interrupt Distributor, which receives interrupts
8 * from system devices and sends them to the Interrupt Controllers.
9 *
10 * o There is one CPU Interface per CPU, which sends interrupts sent
11 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010012 * associated CPU. The base address of the CPU interface is usually
13 * aliased so that the same address points to different chips depending
14 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010015 *
16 * Note that IRQs 0-31 are special - they are local to each CPU.
17 * As such, the enable set/clear, pending set/clear and active bit
18 * registers are banked per-cpu for these sources.
19 */
20#include <linux/init.h>
21#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050022#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010023#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010024#include <linux/list.h>
25#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000026#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080027#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010028#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010029#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050030#include <linux/of.h>
31#include <linux/of_address.h>
32#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000033#include <linux/acpi.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050034#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010035#include <linux/interrupt.h>
36#include <linux/percpu.h>
37#include <linux/slab.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040038#include <linux/irqchip.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000039#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060040#include <linux/irqchip/arm-gic.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010041
Tomasz Figa29e697b2014-07-17 17:23:44 +020042#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010043#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010044#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010045#include <asm/smp_plat.h>
Marc Zyngier0b996fd2015-08-26 17:00:44 +010046#include <asm/virt.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010047
Marc Zyngierd51d0af2014-06-30 16:01:30 +010048#include "irq-gic-common.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Marc Zyngier76e52dd2015-09-30 12:01:16 +010050#ifdef CONFIG_ARM64
51#include <asm/cpufeature.h>
52
53static void gic_check_cpu_features(void)
54{
Marc Zyngier25fc11a2016-04-22 12:25:33 +010055 WARN_TAINT_ONCE(this_cpu_has_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
Marc Zyngier76e52dd2015-09-30 12:01:16 +010056 TAINT_CPU_OUT_OF_SPEC,
57 "GICv3 system registers enabled, broken firmware!\n");
58}
59#else
60#define gic_check_cpu_features() do { } while(0)
61#endif
62
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000063union gic_base {
64 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080065 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000066};
67
68struct gic_chip_data {
Linus Walleij58b89642015-10-24 00:15:53 +020069 struct irq_chip chip;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000070 union gic_base dist_base;
71 union gic_base cpu_base;
Jon Hunterf673b9b2016-05-10 16:14:44 +010072 void __iomem *raw_dist_base;
73 void __iomem *raw_cpu_base;
74 u32 percpu_offset;
Jon Hunter9c8eddd2016-06-07 16:12:34 +010075#if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000076 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000077 u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000078 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
79 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
80 u32 __percpu *saved_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000081 u32 __percpu *saved_ppi_active;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000082 u32 __percpu *saved_ppi_conf;
83#endif
Grant Likely75294952012-02-14 14:06:57 -070084 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000085 unsigned int gic_irqs;
86#ifdef CONFIG_GIC_NON_BANKED
87 void __iomem *(*get_base)(union gic_base *);
88#endif
89};
90
Marc Zyngier04c8b0f2016-06-27 18:11:43 +010091#ifdef CONFIG_BL_SWITCHER
92
93static DEFINE_RAW_SPINLOCK(cpu_map_lock);
94
95#define gic_lock_irqsave(f) \
96 raw_spin_lock_irqsave(&cpu_map_lock, (f))
97#define gic_unlock_irqrestore(f) \
98 raw_spin_unlock_irqrestore(&cpu_map_lock, (f))
99
100#define gic_lock() raw_spin_lock(&cpu_map_lock)
101#define gic_unlock() raw_spin_unlock(&cpu_map_lock)
102
103#else
104
105#define gic_lock_irqsave(f) do { (void)(f); } while(0)
106#define gic_unlock_irqrestore(f) do { (void)(f); } while(0)
107
108#define gic_lock() do { } while(0)
109#define gic_unlock() do { } while(0)
110
111#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100112
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100113/*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400114 * The GIC mapping of CPU interfaces does not necessarily match
115 * the logical CPU numbering. Let's use a mapping as returned
116 * by the GIC itself.
117 */
118#define NR_GIC_CPU_IF 8
119static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
120
Davidlohr Buesod01d3272018-03-26 14:09:25 -0700121static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100122
Linus Walleija27d21e2015-12-18 10:44:53 +0100123static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100124
Julien Grall502d6df2016-04-11 16:32:54 +0100125static struct gic_kvm_info gic_v2_kvm_info;
126
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000127#ifdef CONFIG_GIC_NON_BANKED
128static void __iomem *gic_get_percpu_base(union gic_base *base)
129{
Christoph Lameter513d1a22014-09-02 10:00:07 -0500130 return raw_cpu_read(*base->percpu_base);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000131}
132
133static void __iomem *gic_get_common_base(union gic_base *base)
134{
135 return base->common_base;
136}
137
138static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
139{
140 return data->get_base(&data->dist_base);
141}
142
143static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
144{
145 return data->get_base(&data->cpu_base);
146}
147
148static inline void gic_set_base_accessor(struct gic_chip_data *data,
149 void __iomem *(*f)(union gic_base *))
150{
151 data->get_base = f;
152}
153#else
154#define gic_data_dist_base(d) ((d)->dist_base.common_base)
155#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530156#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000157#endif
158
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100159static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100160{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100161 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000162 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100163}
164
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100165static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100166{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100167 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000168 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100169}
170
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100171static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100172{
Rob Herring4294f8b2011-09-28 21:25:31 -0500173 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100174}
175
Marc Zyngier01f779f2015-08-26 17:00:45 +0100176static inline bool cascading_gic_irq(struct irq_data *d)
177{
178 void *data = irq_data_get_irq_handler_data(d);
179
180 /*
Thomas Gleixner714665352015-09-15 12:37:36 +0200181 * If handler_data is set, this is a cascading interrupt, and
182 * it cannot possibly be forwarded.
Marc Zyngier01f779f2015-08-26 17:00:45 +0100183 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200184 return data != NULL;
Marc Zyngier01f779f2015-08-26 17:00:45 +0100185}
186
Russell Kingf27ecac2005-08-18 21:31:00 +0100187/*
188 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100189 */
Marc Zyngier56717802015-03-18 11:01:23 +0000190static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100191{
Rob Herring4294f8b2011-09-28 21:25:31 -0500192 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000193 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
194}
195
196static int gic_peek_irq(struct irq_data *d, u32 offset)
197{
198 u32 mask = 1 << (gic_irq(d) % 32);
199 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
200}
201
202static void gic_mask_irq(struct irq_data *d)
203{
Marc Zyngier56717802015-03-18 11:01:23 +0000204 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100205}
206
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100207static void gic_eoimode1_mask_irq(struct irq_data *d)
208{
209 gic_mask_irq(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100210 /*
211 * When masking a forwarded interrupt, make sure it is
212 * deactivated as well.
213 *
214 * This ensures that an interrupt that is getting
215 * disabled/masked will not get "stuck", because there is
216 * noone to deactivate it (guest is being terminated).
217 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200218 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100219 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100220}
221
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100222static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100223{
Marc Zyngier56717802015-03-18 11:01:23 +0000224 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100225}
226
Will Deacon1a017532011-02-09 12:01:12 +0000227static void gic_eoi_irq(struct irq_data *d)
228{
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530229 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000230}
231
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100232static void gic_eoimode1_eoi_irq(struct irq_data *d)
233{
Marc Zyngier01f779f2015-08-26 17:00:45 +0100234 /* Do not deactivate an IRQ forwarded to a vcpu. */
Thomas Gleixner714665352015-09-15 12:37:36 +0200235 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100236 return;
237
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100238 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
239}
240
Marc Zyngier56717802015-03-18 11:01:23 +0000241static int gic_irq_set_irqchip_state(struct irq_data *d,
242 enum irqchip_irq_state which, bool val)
243{
244 u32 reg;
245
246 switch (which) {
247 case IRQCHIP_STATE_PENDING:
248 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
249 break;
250
251 case IRQCHIP_STATE_ACTIVE:
252 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
253 break;
254
255 case IRQCHIP_STATE_MASKED:
256 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
257 break;
258
259 default:
260 return -EINVAL;
261 }
262
263 gic_poke_irq(d, reg);
264 return 0;
265}
266
267static int gic_irq_get_irqchip_state(struct irq_data *d,
268 enum irqchip_irq_state which, bool *val)
269{
270 switch (which) {
271 case IRQCHIP_STATE_PENDING:
272 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
273 break;
274
275 case IRQCHIP_STATE_ACTIVE:
276 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
277 break;
278
279 case IRQCHIP_STATE_MASKED:
280 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
281 break;
282
283 default:
284 return -EINVAL;
285 }
286
287 return 0;
288}
289
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100290static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100291{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100292 void __iomem *base = gic_dist_base(d);
293 unsigned int gicirq = gic_irq(d);
Marc Zyngier13d22e22019-07-16 14:35:17 +0100294 int ret;
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100295
296 /* Interrupt configuration for SGIs can't be changed */
297 if (gicirq < 16)
298 return -EINVAL;
299
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000300 /* SPIs have restrictions on the supported types */
301 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
302 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100303 return -EINVAL;
304
Marc Zyngier13d22e22019-07-16 14:35:17 +0100305 ret = gic_configure_irq(gicirq, type, base + GIC_DIST_CONFIG, NULL);
306 if (ret && gicirq < 32) {
307 /* Misconfigured PPIs are usually not fatal */
308 pr_warn("GIC: PPI%d is secure or misconfigured\n", gicirq - 16);
309 ret = 0;
310 }
311
312 return ret;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100313}
314
Marc Zyngier01f779f2015-08-26 17:00:45 +0100315static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
316{
317 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
318 if (cascading_gic_irq(d))
319 return -EINVAL;
320
Thomas Gleixner714665352015-09-15 12:37:36 +0200321 if (vcpu)
322 irqd_set_forwarded_to_vcpu(d);
323 else
324 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100325 return 0;
326}
327
Catalin Marinasa06f5462005-09-30 16:07:05 +0100328#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000329static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
330 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100331{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100332 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000333 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000334 u32 val, mask, bit;
Marc Zyngiercf613872015-03-06 16:37:44 +0000335 unsigned long flags;
Russell Kingc1917892011-01-23 12:12:01 +0000336
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000337 if (!force)
338 cpu = cpumask_any_and(mask_val, cpu_online_mask);
339 else
340 cpu = cpumask_first(mask_val);
341
Nicolas Pitre384a2902012-04-11 18:55:48 -0400342 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000343 return -EINVAL;
344
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100345 gic_lock_irqsave(flags);
Russell Kingc1917892011-01-23 12:12:01 +0000346 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400347 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530348 val = readl_relaxed(reg) & ~mask;
349 writel_relaxed(val | bit, reg);
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100350 gic_unlock_irqrestore(flags);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700351
Marc Zyngier0c9e4982017-08-18 09:39:16 +0100352 irq_data_update_effective_affinity(d, cpumask_of(cpu));
353
Marc Zyngier0407dac2016-02-19 15:00:29 +0000354 return IRQ_SET_MASK_OK_DONE;
Russell Kingf27ecac2005-08-18 21:31:00 +0100355}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100356#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100357
Stephen Boyd8783dd32014-03-04 16:40:30 -0800358static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100359{
360 u32 irqstat, irqnr;
361 struct gic_chip_data *gic = &gic_data[0];
362 void __iomem *cpu_base = gic_data_cpu_base(gic);
363
364 do {
365 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800366 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100367
Marc Zyngier327ebe12015-12-16 14:11:22 +0000368 if (likely(irqnr > 15 && irqnr < 1020)) {
Davidlohr Buesod01d3272018-03-26 14:09:25 -0700369 if (static_branch_likely(&supports_deactivate_key))
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100370 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Will Deacon39a06b62017-07-18 18:37:55 +0100371 isb();
Marc Zyngier60031b42014-08-26 11:03:20 +0100372 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100373 continue;
374 }
375 if (irqnr < 16) {
376 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Davidlohr Buesod01d3272018-03-26 14:09:25 -0700377 if (static_branch_likely(&supports_deactivate_key))
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100378 writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE);
Marc Zyngier562e0022011-09-06 09:56:17 +0100379#ifdef CONFIG_SMP
Will Deaconf86c4fb2016-04-26 12:00:00 +0100380 /*
381 * Ensure any shared data written by the CPU sending
382 * the IPI is read after we've read the ACK register
383 * on the GIC.
384 *
385 * Pairs with the write barrier in gic_raise_softirq
386 */
387 smp_rmb();
Marc Zyngier562e0022011-09-06 09:56:17 +0100388 handle_IPI(irqnr, regs);
389#endif
390 continue;
391 }
392 break;
393 } while (1);
394}
395
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200396static void gic_handle_cascade_irq(struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100397{
Jiang Liu5b292642015-06-04 12:13:20 +0800398 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
399 struct irq_chip *chip = irq_desc_get_chip(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100400 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100401 unsigned long status;
402
Will Deacon1a017532011-02-09 12:01:12 +0000403 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100404
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000405 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100406
Feng Kane5f81532014-07-30 14:56:58 -0700407 gic_irq = (status & GICC_IAR_INT_ID_MASK);
408 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100409 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100410
Grant Likely75294952012-02-14 14:06:57 -0700411 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
Will Deacon39a06b62017-07-18 18:37:55 +0100412 if (unlikely(gic_irq < 32 || gic_irq > 1020)) {
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200413 handle_bad_irq(desc);
Will Deacon39a06b62017-07-18 18:37:55 +0100414 } else {
415 isb();
Russell King0f347bb2007-05-17 10:11:34 +0100416 generic_handle_irq(cascade_irq);
Will Deacon39a06b62017-07-18 18:37:55 +0100417 }
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100418
419 out:
Will Deacon1a017532011-02-09 12:01:12 +0000420 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100421}
422
Bhumika Goyal73c4c372017-08-19 16:22:37 +0530423static const struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100424 .irq_mask = gic_mask_irq,
425 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000426 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100427 .irq_set_type = gic_set_type,
Marc Zyngier56717802015-03-18 11:01:23 +0000428 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
429 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Hollaaec89ef2015-07-15 15:38:28 +0100430 .flags = IRQCHIP_SET_TYPE_MASKED |
431 IRQCHIP_SKIP_SET_WAKE |
432 IRQCHIP_MASK_ON_SUSPEND,
Russell Kingf27ecac2005-08-18 21:31:00 +0100433};
434
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100435void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
436{
Linus Walleija27d21e2015-12-18 10:44:53 +0100437 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Thomas Gleixner4d83fcf2015-06-21 21:10:53 +0200438 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
439 &gic_data[gic_nr]);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100440}
441
Russell King2bb31352013-01-30 23:49:57 +0000442static u8 gic_get_cpumask(struct gic_chip_data *gic)
443{
444 void __iomem *base = gic_data_dist_base(gic);
445 u32 mask, i;
446
447 for (i = mask = 0; i < 32; i += 4) {
448 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
449 mask |= mask >> 16;
450 mask |= mask >> 8;
451 if (mask)
452 break;
453 }
454
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700455 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000456 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
457
458 return mask;
459}
460
Marc Zyngierc5e10352018-03-09 14:53:19 +0000461static bool gic_check_gicv2(void __iomem *base)
462{
463 u32 val = readl_relaxed(base + GIC_CPU_IDENT);
464 return (val & 0xff0fff) == 0x02043B;
465}
466
Jon Hunter4c2880b2015-07-31 09:44:12 +0100467static void gic_cpu_if_up(struct gic_chip_data *gic)
Feng Kan32289502014-07-30 14:56:59 -0700468{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100469 void __iomem *cpu_base = gic_data_cpu_base(gic);
Feng Kan32289502014-07-30 14:56:59 -0700470 u32 bypass = 0;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100471 u32 mode = 0;
Marc Zyngierc5e10352018-03-09 14:53:19 +0000472 int i;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100473
Davidlohr Buesod01d3272018-03-26 14:09:25 -0700474 if (gic == &gic_data[0] && static_branch_likely(&supports_deactivate_key))
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100475 mode = GIC_CPU_CTRL_EOImodeNS;
Feng Kan32289502014-07-30 14:56:59 -0700476
Marc Zyngierc5e10352018-03-09 14:53:19 +0000477 if (gic_check_gicv2(cpu_base))
478 for (i = 0; i < 4; i++)
479 writel_relaxed(0, cpu_base + GIC_CPU_ACTIVEPRIO + i * 4);
480
Feng Kan32289502014-07-30 14:56:59 -0700481 /*
482 * Preserve bypass disable bits to be written back later
483 */
484 bypass = readl(cpu_base + GIC_CPU_CTRL);
485 bypass &= GICC_DIS_BYPASS_MASK;
486
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100487 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
Feng Kan32289502014-07-30 14:56:59 -0700488}
489
490
Jon Huntercdbb8132016-06-07 16:12:32 +0100491static void gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100492{
Grant Likely75294952012-02-14 14:06:57 -0700493 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100494 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500495 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000496 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100497
Feng Kane5f81532014-07-30 14:56:58 -0700498 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100499
500 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100501 * Set all global interrupts to this CPU only.
502 */
Russell King2bb31352013-01-30 23:49:57 +0000503 cpumask = gic_get_cpumask(gic);
504 cpumask |= cpumask << 8;
505 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100506 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530507 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100508
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100509 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100510
Feng Kane5f81532014-07-30 14:56:58 -0700511 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100512}
513
Jon Hunterdc9722c2016-05-10 16:14:42 +0100514static int gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100515{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000516 void __iomem *dist_base = gic_data_dist_base(gic);
517 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400518 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000519 int i;
520
Russell King9395f6e2010-11-11 23:10:30 +0000521 /*
Jon Hunter567e5a02015-07-31 09:44:11 +0100522 * Setting up the CPU map is only relevant for the primary GIC
523 * because any nested/secondary GICs do not directly interface
524 * with the CPU(s).
Nicolas Pitre384a2902012-04-11 18:55:48 -0400525 */
Jon Hunter567e5a02015-07-31 09:44:11 +0100526 if (gic == &gic_data[0]) {
527 /*
528 * Get what the GIC says our CPU mask is.
529 */
Jon Hunterdc9722c2016-05-10 16:14:42 +0100530 if (WARN_ON(cpu >= NR_GIC_CPU_IF))
531 return -EINVAL;
532
Marc Zyngier25fc11a2016-04-22 12:25:33 +0100533 gic_check_cpu_features();
Jon Hunter567e5a02015-07-31 09:44:11 +0100534 cpu_mask = gic_get_cpumask(gic);
535 gic_cpu_map[cpu] = cpu_mask;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400536
Jon Hunter567e5a02015-07-31 09:44:11 +0100537 /*
538 * Clear our mask from the other map entries in case they're
539 * still undefined.
540 */
541 for (i = 0; i < NR_GIC_CPU_IF; i++)
542 if (i != cpu)
543 gic_cpu_map[i] &= ~cpu_mask;
544 }
Nicolas Pitre384a2902012-04-11 18:55:48 -0400545
Marc Zyngier1a60e1e2019-07-18 11:15:14 +0100546 gic_cpu_config(dist_base, 32, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000547
Feng Kane5f81532014-07-30 14:56:58 -0700548 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100549 gic_cpu_if_up(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100550
551 return 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100552}
553
Jon Hunter4c2880b2015-07-31 09:44:12 +0100554int gic_cpu_if_down(unsigned int gic_nr)
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400555{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100556 void __iomem *cpu_base;
Feng Kan32289502014-07-30 14:56:59 -0700557 u32 val = 0;
558
Linus Walleija27d21e2015-12-18 10:44:53 +0100559 if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
Jon Hunter4c2880b2015-07-31 09:44:12 +0100560 return -EINVAL;
561
562 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Feng Kan32289502014-07-30 14:56:59 -0700563 val = readl(cpu_base + GIC_CPU_CTRL);
564 val &= ~GICC_ENABLE;
565 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100566
567 return 0;
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400568}
569
Jon Hunter9c8eddd2016-06-07 16:12:34 +0100570#if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
Colin Cross254056f2011-02-10 12:54:10 -0800571/*
572 * Saves the GIC distributor registers during suspend or idle. Must be called
573 * with interrupts disabled but before powering down the GIC. After calling
574 * this function, no interrupts will be delivered by the GIC, and another
575 * platform-specific wakeup source must be enabled.
576 */
Jon Huntercdbb8132016-06-07 16:12:32 +0100577void gic_dist_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800578{
579 unsigned int gic_irqs;
580 void __iomem *dist_base;
581 int i;
582
Jon Hunter6e5b5922016-05-10 16:14:43 +0100583 if (WARN_ON(!gic))
584 return;
Colin Cross254056f2011-02-10 12:54:10 -0800585
Jon Hunter6e5b5922016-05-10 16:14:43 +0100586 gic_irqs = gic->gic_irqs;
587 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800588
589 if (!dist_base)
590 return;
591
592 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100593 gic->saved_spi_conf[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800594 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
595
596 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100597 gic->saved_spi_target[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800598 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
599
600 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100601 gic->saved_spi_enable[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800602 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000603
604 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100605 gic->saved_spi_active[i] =
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000606 readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800607}
608
609/*
610 * Restores the GIC distributor registers during resume or when coming out of
611 * idle. Must be called before enabling interrupts. If a level interrupt
Ingo Molnarc5f48c02018-12-03 11:44:51 +0100612 * that occurred while the GIC was suspended is still present, it will be
613 * handled normally, but any edge interrupts that occurred will not be seen by
Colin Cross254056f2011-02-10 12:54:10 -0800614 * the GIC and need to be handled by the platform-specific wakeup source.
615 */
Jon Huntercdbb8132016-06-07 16:12:32 +0100616void gic_dist_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800617{
618 unsigned int gic_irqs;
619 unsigned int i;
620 void __iomem *dist_base;
621
Jon Hunter6e5b5922016-05-10 16:14:43 +0100622 if (WARN_ON(!gic))
623 return;
Colin Cross254056f2011-02-10 12:54:10 -0800624
Jon Hunter6e5b5922016-05-10 16:14:43 +0100625 gic_irqs = gic->gic_irqs;
626 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800627
628 if (!dist_base)
629 return;
630
Feng Kane5f81532014-07-30 14:56:58 -0700631 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800632
633 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100634 writel_relaxed(gic->saved_spi_conf[i],
Colin Cross254056f2011-02-10 12:54:10 -0800635 dist_base + GIC_DIST_CONFIG + i * 4);
636
637 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700638 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800639 dist_base + GIC_DIST_PRI + i * 4);
640
641 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100642 writel_relaxed(gic->saved_spi_target[i],
Colin Cross254056f2011-02-10 12:54:10 -0800643 dist_base + GIC_DIST_TARGET + i * 4);
644
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000645 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
646 writel_relaxed(GICD_INT_EN_CLR_X32,
647 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100648 writel_relaxed(gic->saved_spi_enable[i],
Colin Cross254056f2011-02-10 12:54:10 -0800649 dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000650 }
Colin Cross254056f2011-02-10 12:54:10 -0800651
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000652 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
653 writel_relaxed(GICD_INT_EN_CLR_X32,
654 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100655 writel_relaxed(gic->saved_spi_active[i],
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000656 dist_base + GIC_DIST_ACTIVE_SET + i * 4);
657 }
658
Feng Kane5f81532014-07-30 14:56:58 -0700659 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800660}
661
Jon Huntercdbb8132016-06-07 16:12:32 +0100662void gic_cpu_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800663{
664 int i;
665 u32 *ptr;
666 void __iomem *dist_base;
667 void __iomem *cpu_base;
668
Jon Hunter6e5b5922016-05-10 16:14:43 +0100669 if (WARN_ON(!gic))
670 return;
Colin Cross254056f2011-02-10 12:54:10 -0800671
Jon Hunter6e5b5922016-05-10 16:14:43 +0100672 dist_base = gic_data_dist_base(gic);
673 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800674
675 if (!dist_base || !cpu_base)
676 return;
677
Jon Hunter6e5b5922016-05-10 16:14:43 +0100678 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800679 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
680 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
681
Jon Hunter6e5b5922016-05-10 16:14:43 +0100682 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000683 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
684 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
685
Jon Hunter6e5b5922016-05-10 16:14:43 +0100686 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800687 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
688 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
689
690}
691
Jon Huntercdbb8132016-06-07 16:12:32 +0100692void gic_cpu_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800693{
694 int i;
695 u32 *ptr;
696 void __iomem *dist_base;
697 void __iomem *cpu_base;
698
Jon Hunter6e5b5922016-05-10 16:14:43 +0100699 if (WARN_ON(!gic))
700 return;
Colin Cross254056f2011-02-10 12:54:10 -0800701
Jon Hunter6e5b5922016-05-10 16:14:43 +0100702 dist_base = gic_data_dist_base(gic);
703 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800704
705 if (!dist_base || !cpu_base)
706 return;
707
Jon Hunter6e5b5922016-05-10 16:14:43 +0100708 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000709 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
710 writel_relaxed(GICD_INT_EN_CLR_X32,
711 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800712 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000713 }
Colin Cross254056f2011-02-10 12:54:10 -0800714
Jon Hunter6e5b5922016-05-10 16:14:43 +0100715 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000716 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
717 writel_relaxed(GICD_INT_EN_CLR_X32,
718 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
719 writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
720 }
721
Jon Hunter6e5b5922016-05-10 16:14:43 +0100722 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800723 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
724 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
725
726 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700727 writel_relaxed(GICD_INT_DEF_PRI_X4,
728 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800729
Feng Kane5f81532014-07-30 14:56:58 -0700730 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100731 gic_cpu_if_up(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800732}
733
734static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
735{
736 int i;
737
Linus Walleija27d21e2015-12-18 10:44:53 +0100738 for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000739#ifdef CONFIG_GIC_NON_BANKED
740 /* Skip over unused GICs */
741 if (!gic_data[i].get_base)
742 continue;
743#endif
Colin Cross254056f2011-02-10 12:54:10 -0800744 switch (cmd) {
745 case CPU_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100746 gic_cpu_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800747 break;
748 case CPU_PM_ENTER_FAILED:
749 case CPU_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100750 gic_cpu_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800751 break;
752 case CPU_CLUSTER_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100753 gic_dist_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800754 break;
755 case CPU_CLUSTER_PM_ENTER_FAILED:
756 case CPU_CLUSTER_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100757 gic_dist_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800758 break;
759 }
760 }
761
762 return NOTIFY_OK;
763}
764
765static struct notifier_block gic_notifier_block = {
766 .notifier_call = gic_notifier,
767};
768
Jon Huntercdbb8132016-06-07 16:12:32 +0100769static int gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800770{
771 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
772 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100773 if (WARN_ON(!gic->saved_ppi_enable))
774 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800775
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000776 gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
777 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100778 if (WARN_ON(!gic->saved_ppi_active))
779 goto free_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000780
Colin Cross254056f2011-02-10 12:54:10 -0800781 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
782 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100783 if (WARN_ON(!gic->saved_ppi_conf))
784 goto free_ppi_active;
Colin Cross254056f2011-02-10 12:54:10 -0800785
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100786 if (gic == &gic_data[0])
787 cpu_pm_register_notifier(&gic_notifier_block);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100788
789 return 0;
790
791free_ppi_active:
792 free_percpu(gic->saved_ppi_active);
793free_ppi_enable:
794 free_percpu(gic->saved_ppi_enable);
795
796 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800797}
798#else
Jon Huntercdbb8132016-06-07 16:12:32 +0100799static int gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800800{
Jon Hunterdc9722c2016-05-10 16:14:42 +0100801 return 0;
Colin Cross254056f2011-02-10 12:54:10 -0800802}
803#endif
804
Rob Herringb1cffeb2012-11-26 15:05:48 -0600805#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800806static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600807{
808 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400809 unsigned long flags, map = 0;
810
Marc Zyngier059e2322016-08-09 07:50:44 +0100811 if (unlikely(nr_cpu_ids == 1)) {
812 /* Only one CPU? let's do a self-IPI... */
813 writel_relaxed(2 << 24 | irq,
814 gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
815 return;
816 }
817
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100818 gic_lock_irqsave(flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600819
820 /* Convert our logical CPU mask into a physical one. */
821 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000822 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600823
824 /*
825 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000826 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600827 */
Will Deacon8adbf572014-02-20 17:42:07 +0000828 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600829
830 /* this always happens on GIC0 */
831 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400832
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100833 gic_unlock_irqrestore(flags);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400834}
835#endif
836
837#ifdef CONFIG_BL_SWITCHER
838/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500839 * gic_send_sgi - send a SGI directly to given CPU interface number
840 *
841 * cpu_id: the ID for the destination CPU interface
842 * irq: the IPI number to send a SGI for
843 */
844void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
845{
846 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
847 cpu_id = 1 << cpu_id;
848 /* this always happens on GIC0 */
849 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
850}
851
852/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400853 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
854 *
855 * @cpu: the logical CPU number to get the GIC ID for.
856 *
857 * Return the CPU interface ID for the given logical CPU number,
858 * or -1 if the CPU number is too large or the interface ID is
859 * unknown (more than one bit set).
860 */
861int gic_get_cpu_id(unsigned int cpu)
862{
863 unsigned int cpu_bit;
864
865 if (cpu >= NR_GIC_CPU_IF)
866 return -1;
867 cpu_bit = gic_cpu_map[cpu];
868 if (cpu_bit & (cpu_bit - 1))
869 return -1;
870 return __ffs(cpu_bit);
871}
872
873/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400874 * gic_migrate_target - migrate IRQs to another CPU interface
875 *
876 * @new_cpu_id: the CPU target ID to migrate IRQs to
877 *
878 * Migrate all peripheral interrupts with a target matching the current CPU
879 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
880 * is also updated. Targets to other CPU interfaces are unchanged.
881 * This must be called with IRQs locally disabled.
882 */
883void gic_migrate_target(unsigned int new_cpu_id)
884{
885 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
886 void __iomem *dist_base;
887 int i, ror_val, cpu = smp_processor_id();
888 u32 val, cur_target_mask, active_mask;
889
Linus Walleija27d21e2015-12-18 10:44:53 +0100890 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400891
892 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
893 if (!dist_base)
894 return;
895 gic_irqs = gic_data[gic_nr].gic_irqs;
896
897 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
898 cur_target_mask = 0x01010101 << cur_cpu_id;
899 ror_val = (cur_cpu_id - new_cpu_id) & 31;
900
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100901 gic_lock();
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400902
903 /* Update the target interface for this logical CPU */
904 gic_cpu_map[cpu] = 1 << new_cpu_id;
905
906 /*
Ingo Molnarc5f48c02018-12-03 11:44:51 +0100907 * Find all the peripheral interrupts targeting the current
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400908 * CPU interface and migrate them to the new CPU interface.
909 * We skip DIST_TARGET 0 to 7 as they are read-only.
910 */
911 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
912 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
913 active_mask = val & cur_target_mask;
914 if (active_mask) {
915 val &= ~active_mask;
916 val |= ror32(active_mask, ror_val);
917 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
918 }
919 }
920
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100921 gic_unlock();
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400922
923 /*
924 * Now let's migrate and clear any potential SGIs that might be
925 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
926 * is a banked register, we can only forward the SGI using
927 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
928 * doesn't use that information anyway.
929 *
930 * For the same reason we do not adjust SGI source information
931 * for previously sent SGIs by us to other CPUs either.
932 */
933 for (i = 0; i < 16; i += 4) {
934 int j;
935 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
936 if (!val)
937 continue;
938 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
939 for (j = i; j < i + 4; j++) {
940 if (val & 0xff)
941 writel_relaxed((1 << (new_cpu_id + 16)) | j,
942 dist_base + GIC_DIST_SOFTINT);
943 val >>= 8;
944 }
945 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600946}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500947
948/*
949 * gic_get_sgir_physaddr - get the physical address for the SGI register
950 *
951 * REturn the physical address of the SGI register to be used
952 * by some early assembly code when the kernel is not yet available.
953 */
954static unsigned long gic_dist_physaddr;
955
956unsigned long gic_get_sgir_physaddr(void)
957{
958 if (!gic_dist_physaddr)
959 return 0;
960 return gic_dist_physaddr + GIC_DIST_SOFTINT;
961}
962
Baoyou Xie89c59cc2016-09-07 19:26:45 +0800963static void __init gic_init_physaddr(struct device_node *node)
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500964{
965 struct resource res;
966 if (of_address_to_resource(node, 0, &res) == 0) {
967 gic_dist_physaddr = res.start;
968 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
969 }
970}
971
972#else
973#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600974#endif
975
Grant Likely75294952012-02-14 14:06:57 -0700976static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
977 irq_hw_number_t hw)
978{
Linus Walleij58b89642015-10-24 00:15:53 +0200979 struct gic_chip_data *gic = d->host_data;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100980
Grant Likely75294952012-02-14 14:06:57 -0700981 if (hw < 32) {
982 irq_set_percpu_devid(irq);
Linus Walleij58b89642015-10-24 00:15:53 +0200983 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800984 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500985 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Grant Likely75294952012-02-14 14:06:57 -0700986 } else {
Linus Walleij58b89642015-10-24 00:15:53 +0200987 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800988 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500989 irq_set_probe(irq);
Marc Zyngier0c9e4982017-08-18 09:39:16 +0100990 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(irq)));
Grant Likely75294952012-02-14 14:06:57 -0700991 }
Grant Likely75294952012-02-14 14:06:57 -0700992 return 0;
993}
994
Sricharan R006e9832013-12-03 15:57:22 +0530995static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
996{
Sricharan R006e9832013-12-03 15:57:22 +0530997}
998
Marc Zyngierf833f572015-10-13 12:51:33 +0100999static int gic_irq_domain_translate(struct irq_domain *d,
1000 struct irq_fwspec *fwspec,
1001 unsigned long *hwirq,
1002 unsigned int *type)
1003{
1004 if (is_of_node(fwspec->fwnode)) {
1005 if (fwspec->param_count < 3)
1006 return -EINVAL;
1007
1008 /* Get the interrupt number and add 16 to skip over SGIs */
1009 *hwirq = fwspec->param[1] + 16;
1010
1011 /*
1012 * For SPIs, we need to add 16 more to get the GIC irq
1013 * ID number
1014 */
1015 if (!fwspec->param[0])
1016 *hwirq += 16;
1017
1018 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
Marc Zyngier83a86fb2018-03-16 14:35:17 +00001019
1020 /* Make it clear that broken DTs are... broken */
1021 WARN_ON(*type == IRQ_TYPE_NONE);
Marc Zyngierf833f572015-10-13 12:51:33 +01001022 return 0;
1023 }
1024
Suravee Suthikulpanit75aba7b2015-12-10 08:55:28 -08001025 if (is_fwnode_irqchip(fwspec->fwnode)) {
Marc Zyngier891ae762015-10-13 12:51:40 +01001026 if(fwspec->param_count != 2)
1027 return -EINVAL;
1028
1029 *hwirq = fwspec->param[0];
1030 *type = fwspec->param[1];
Marc Zyngier83a86fb2018-03-16 14:35:17 +00001031
1032 WARN_ON(*type == IRQ_TYPE_NONE);
Marc Zyngier891ae762015-10-13 12:51:40 +01001033 return 0;
1034 }
1035
Marc Zyngierf833f572015-10-13 12:51:33 +01001036 return -EINVAL;
1037}
1038
Richard Cochran93131f72016-07-13 17:16:04 +00001039static int gic_starting_cpu(unsigned int cpu)
Catalin Marinasc0114702013-01-14 18:05:37 +00001040{
Richard Cochran93131f72016-07-13 17:16:04 +00001041 gic_cpu_init(&gic_data[0]);
1042 return 0;
Catalin Marinasc0114702013-01-14 18:05:37 +00001043}
1044
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001045static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1046 unsigned int nr_irqs, void *arg)
1047{
1048 int i, ret;
1049 irq_hw_number_t hwirq;
1050 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +01001051 struct irq_fwspec *fwspec = arg;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001052
Marc Zyngierf833f572015-10-13 12:51:33 +01001053 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001054 if (ret)
1055 return ret;
1056
Suzuki K Poulose456c59c2017-07-04 10:56:34 +01001057 for (i = 0; i < nr_irqs; i++) {
1058 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
1059 if (ret)
1060 return ret;
1061 }
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001062
1063 return 0;
1064}
1065
1066static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +01001067 .translate = gic_irq_domain_translate,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001068 .alloc = gic_irq_domain_alloc,
1069 .free = irq_domain_free_irqs_top,
1070};
1071
Stephen Boyd68593582014-03-04 17:02:01 -08001072static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -07001073 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +05301074 .unmap = gic_irq_domain_unmap,
Rob Herring4294f8b2011-09-28 21:25:31 -05001075};
1076
Jon Hunterfaea6452016-06-07 16:12:31 +01001077static void gic_init_chip(struct gic_chip_data *gic, struct device *dev,
1078 const char *name, bool use_eoimode1)
Russell Kingb580b892010-12-04 15:55:14 +00001079{
Linus Walleij58b89642015-10-24 00:15:53 +02001080 /* Initialize irq_chip */
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001081 gic->chip = gic_chip;
Jon Hunterfaea6452016-06-07 16:12:31 +01001082 gic->chip.name = name;
1083 gic->chip.parent_device = dev;
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001084
Jon Hunterfaea6452016-06-07 16:12:31 +01001085 if (use_eoimode1) {
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001086 gic->chip.irq_mask = gic_eoimode1_mask_irq;
1087 gic->chip.irq_eoi = gic_eoimode1_eoi_irq;
1088 gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity;
Linus Walleij58b89642015-10-24 00:15:53 +02001089 }
1090
Jon Hunter7bf29d32016-02-09 15:24:56 +00001091#ifdef CONFIG_SMP
Jon Hunterf673b9b2016-05-10 16:14:44 +01001092 if (gic == &gic_data[0])
Jon Hunter7bf29d32016-02-09 15:24:56 +00001093 gic->chip.irq_set_affinity = gic_set_affinity;
1094#endif
Jon Hunterfaea6452016-06-07 16:12:31 +01001095}
1096
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001097static int gic_init_bases(struct gic_chip_data *gic,
Jon Hunterfaea6452016-06-07 16:12:31 +01001098 struct fwnode_handle *handle)
1099{
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001100 int gic_irqs, ret;
Jon Hunter7bf29d32016-02-09 15:24:56 +00001101
Jon Hunterf673b9b2016-05-10 16:14:44 +01001102 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001103 /* Frankein-GIC without banked registers... */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001104 unsigned int cpu;
1105
1106 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1107 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1108 if (WARN_ON(!gic->dist_base.percpu_base ||
1109 !gic->cpu_base.percpu_base)) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001110 ret = -ENOMEM;
1111 goto error;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001112 }
1113
1114 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +02001115 u32 mpidr = cpu_logical_map(cpu);
1116 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001117 unsigned long offset = gic->percpu_offset * core_id;
1118 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) =
1119 gic->raw_dist_base + offset;
1120 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) =
1121 gic->raw_cpu_base + offset;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001122 }
1123
1124 gic_set_base_accessor(gic, gic_get_percpu_base);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001125 } else {
1126 /* Normal, sane GIC... */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001127 WARN(gic->percpu_offset,
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001128 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
Jon Hunterf673b9b2016-05-10 16:14:44 +01001129 gic->percpu_offset);
1130 gic->dist_base.common_base = gic->raw_dist_base;
1131 gic->cpu_base.common_base = gic->raw_cpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001132 gic_set_base_accessor(gic, gic_get_common_base);
1133 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001134
Rob Herring4294f8b2011-09-28 21:25:31 -05001135 /*
Rob Herring4294f8b2011-09-28 21:25:31 -05001136 * Find out how many interrupts are supported.
1137 * The GIC only supports up to 1020 interrupt sources.
1138 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001139 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -05001140 gic_irqs = (gic_irqs + 1) * 32;
1141 if (gic_irqs > 1020)
1142 gic_irqs = 1020;
1143 gic->gic_irqs = gic_irqs;
1144
Marc Zyngier891ae762015-10-13 12:51:40 +01001145 if (handle) { /* DT/ACPI */
1146 gic->domain = irq_domain_create_linear(handle, gic_irqs,
1147 &gic_irq_domain_hierarchy_ops,
1148 gic);
1149 } else { /* Legacy support */
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001150 /*
1151 * For primary GICs, skip over SGIs.
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001152 * No secondary GIC support whatsoever.
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001153 */
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001154 int irq_base;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001155
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001156 gic_irqs -= 16; /* calculate # of irqs to allocate */
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001157
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001158 irq_base = irq_alloc_descs(16, 16, gic_irqs,
Sricharan R006e9832013-12-03 15:57:22 +05301159 numa_node_id());
Arnd Bergmann287980e2016-05-27 23:23:25 +02001160 if (irq_base < 0) {
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001161 WARN(1, "Cannot allocate irq_descs @ IRQ16, assuming pre-allocated\n");
1162 irq_base = 16;
Sricharan R006e9832013-12-03 15:57:22 +05301163 }
1164
Marc Zyngier891ae762015-10-13 12:51:40 +01001165 gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001166 16, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -05001167 }
Sricharan R006e9832013-12-03 15:57:22 +05301168
Jon Hunterdc9722c2016-05-10 16:14:42 +01001169 if (WARN_ON(!gic->domain)) {
1170 ret = -ENODEV;
1171 goto error;
1172 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001173
Rob Herring4294f8b2011-09-28 21:25:31 -05001174 gic_dist_init(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001175 ret = gic_cpu_init(gic);
1176 if (ret)
1177 goto error;
1178
1179 ret = gic_pm_init(gic);
1180 if (ret)
1181 goto error;
1182
1183 return 0;
1184
1185error:
Jon Hunterf673b9b2016-05-10 16:14:44 +01001186 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001187 free_percpu(gic->dist_base.percpu_base);
1188 free_percpu(gic->cpu_base.percpu_base);
1189 }
1190
Jon Hunterdc9722c2016-05-10 16:14:42 +01001191 return ret;
Russell Kingb580b892010-12-04 15:55:14 +00001192}
1193
Jon Hunterd6ce5642016-06-07 16:12:30 +01001194static int __init __gic_init_bases(struct gic_chip_data *gic,
Jon Hunterd6ce5642016-06-07 16:12:30 +01001195 struct fwnode_handle *handle)
1196{
Jon Hunterfaea6452016-06-07 16:12:31 +01001197 char *name;
1198 int i, ret;
Jon Hunterd6ce5642016-06-07 16:12:30 +01001199
1200 if (WARN_ON(!gic || gic->domain))
1201 return -EINVAL;
1202
1203 if (gic == &gic_data[0]) {
1204 /*
1205 * Initialize the CPU interface map to all CPUs.
1206 * It will be refined as each CPU probes its ID.
1207 * This is only necessary for the primary GIC.
1208 */
1209 for (i = 0; i < NR_GIC_CPU_IF; i++)
1210 gic_cpu_map[i] = 0xff;
1211#ifdef CONFIG_SMP
1212 set_smp_cross_call(gic_raise_softirq);
Jon Hunterd6ce5642016-06-07 16:12:30 +01001213#endif
Richard Cochran93131f72016-07-13 17:16:04 +00001214 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001215 "irqchip/arm/gic:starting",
Richard Cochran93131f72016-07-13 17:16:04 +00001216 gic_starting_cpu, NULL);
Jon Hunterd6ce5642016-06-07 16:12:30 +01001217 set_handle_irq(gic_handle_irq);
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001218 if (static_branch_likely(&supports_deactivate_key))
Jon Hunterd6ce5642016-06-07 16:12:30 +01001219 pr_info("GIC: Using split EOI/Deactivate mode\n");
1220 }
1221
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001222 if (static_branch_likely(&supports_deactivate_key) && gic == &gic_data[0]) {
Jon Hunterfaea6452016-06-07 16:12:31 +01001223 name = kasprintf(GFP_KERNEL, "GICv2");
1224 gic_init_chip(gic, NULL, name, true);
1225 } else {
1226 name = kasprintf(GFP_KERNEL, "GIC-%d", (int)(gic-&gic_data[0]));
1227 gic_init_chip(gic, NULL, name, false);
1228 }
1229
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001230 ret = gic_init_bases(gic, handle);
Jon Hunterfaea6452016-06-07 16:12:31 +01001231 if (ret)
1232 kfree(name);
1233
1234 return ret;
Jon Hunterd6ce5642016-06-07 16:12:30 +01001235}
1236
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001237void __init gic_init(void __iomem *dist_base, void __iomem *cpu_base)
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001238{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001239 struct gic_chip_data *gic;
1240
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001241 /*
1242 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1243 * bother with these...
1244 */
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001245 static_branch_disable(&supports_deactivate_key);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001246
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001247 gic = &gic_data[0];
Jon Hunterf673b9b2016-05-10 16:14:44 +01001248 gic->raw_dist_base = dist_base;
1249 gic->raw_cpu_base = cpu_base;
1250
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001251 __gic_init_bases(gic, NULL);
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001252}
1253
Jon Hunterd6490462016-05-10 16:14:45 +01001254static void gic_teardown(struct gic_chip_data *gic)
1255{
1256 if (WARN_ON(!gic))
1257 return;
1258
1259 if (gic->raw_dist_base)
1260 iounmap(gic->raw_dist_base);
1261 if (gic->raw_cpu_base)
1262 iounmap(gic->raw_cpu_base);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +01001263}
1264
Rob Herringb3f7ed02011-09-28 21:27:52 -05001265#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +05301266static int gic_cnt __initdata;
Marc Zyngier09622892017-10-27 10:34:22 +02001267static bool gicv2_force_probe;
1268
1269static int __init gicv2_force_probe_cfg(char *buf)
1270{
1271 return strtobool(buf, &gicv2_force_probe);
1272}
1273early_param("irqchip.gicv2_force_probe", gicv2_force_probe_cfg);
1274
Marc Zyngier12e14062015-09-13 12:14:31 +01001275static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1276{
1277 struct resource cpuif_res;
1278
1279 of_address_to_resource(node, 1, &cpuif_res);
1280
1281 if (!is_hyp_mode_available())
1282 return false;
Marc Zyngier09622892017-10-27 10:34:22 +02001283 if (resource_size(&cpuif_res) < SZ_8K) {
1284 void __iomem *alt;
1285 /*
1286 * Check for a stupid firmware that only exposes the
1287 * first page of a GICv2.
1288 */
1289 if (!gic_check_gicv2(*base))
1290 return false;
1291
1292 if (!gicv2_force_probe) {
1293 pr_warn("GIC: GICv2 detected, but range too small and irqchip.gicv2_force_probe not set\n");
1294 return false;
1295 }
1296
1297 alt = ioremap(cpuif_res.start, SZ_8K);
1298 if (!alt)
1299 return false;
1300 if (!gic_check_gicv2(alt + SZ_4K)) {
1301 /*
1302 * The first page was that of a GICv2, and
1303 * the second was *something*. Let's trust it
1304 * to be a GICv2, and update the mapping.
1305 */
1306 pr_warn("GIC: GICv2 at %pa, but range is too small (broken DT?), assuming 8kB\n",
1307 &cpuif_res.start);
1308 iounmap(*base);
1309 *base = alt;
1310 return true;
1311 }
Marc Zyngier12e14062015-09-13 12:14:31 +01001312
1313 /*
Marc Zyngier09622892017-10-27 10:34:22 +02001314 * We detected *two* initial GICv2 pages in a
1315 * row. Could be a GICv2 aliased over two 64kB
1316 * pages. Update the resource, map the iospace, and
1317 * pray.
1318 */
1319 iounmap(alt);
1320 alt = ioremap(cpuif_res.start, SZ_128K);
1321 if (!alt)
1322 return false;
1323 pr_warn("GIC: Aliased GICv2 at %pa, trying to find the canonical range over 128kB\n",
1324 &cpuif_res.start);
1325 cpuif_res.end = cpuif_res.start + SZ_128K -1;
1326 iounmap(*base);
1327 *base = alt;
1328 }
1329 if (resource_size(&cpuif_res) == SZ_128K) {
1330 /*
1331 * Verify that we have the first 4kB of a GICv2
Marc Zyngier12e14062015-09-13 12:14:31 +01001332 * aliased over the first 64kB by checking the
1333 * GICC_IIDR register on both ends.
1334 */
Marc Zyngier09622892017-10-27 10:34:22 +02001335 if (!gic_check_gicv2(*base) ||
1336 !gic_check_gicv2(*base + 0xf000))
Marc Zyngier12e14062015-09-13 12:14:31 +01001337 return false;
1338
1339 /*
1340 * Move the base up by 60kB, so that we have a 8kB
1341 * contiguous region, which allows us to use GICC_DIR
1342 * at its normal offset. Please pass me that bucket.
1343 */
1344 *base += 0xf000;
1345 cpuif_res.start += 0xf000;
Marc Zyngierfd5bed42016-10-20 11:21:01 +01001346 pr_warn("GIC: Adjusting CPU interface base to %pa\n",
Marc Zyngier12e14062015-09-13 12:14:31 +01001347 &cpuif_res.start);
1348 }
1349
1350 return true;
1351}
1352
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001353static int gic_of_setup(struct gic_chip_data *gic, struct device_node *node)
Jon Hunterd6490462016-05-10 16:14:45 +01001354{
1355 if (!gic || !node)
1356 return -EINVAL;
1357
1358 gic->raw_dist_base = of_iomap(node, 0);
1359 if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n"))
1360 goto error;
1361
1362 gic->raw_cpu_base = of_iomap(node, 1);
1363 if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n"))
1364 goto error;
1365
1366 if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset))
1367 gic->percpu_offset = 0;
1368
1369 return 0;
1370
1371error:
1372 gic_teardown(gic);
1373
1374 return -ENOMEM;
1375}
1376
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001377int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1378{
1379 int ret;
1380
1381 if (!dev || !dev->of_node || !gic || !irq)
1382 return -EINVAL;
1383
1384 *gic = devm_kzalloc(dev, sizeof(**gic), GFP_KERNEL);
1385 if (!*gic)
1386 return -ENOMEM;
1387
1388 gic_init_chip(*gic, dev, dev->of_node->name, false);
1389
1390 ret = gic_of_setup(*gic, dev->of_node);
1391 if (ret)
1392 return ret;
1393
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001394 ret = gic_init_bases(*gic, &dev->of_node->fwnode);
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001395 if (ret) {
1396 gic_teardown(*gic);
1397 return ret;
1398 }
1399
1400 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq, *gic);
1401
1402 return 0;
1403}
1404
Julien Grall502d6df2016-04-11 16:32:54 +01001405static void __init gic_of_setup_kvm_info(struct device_node *node)
1406{
1407 int ret;
1408 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1409 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1410
1411 gic_v2_kvm_info.type = GIC_V2;
1412
1413 gic_v2_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1414 if (!gic_v2_kvm_info.maint_irq)
1415 return;
1416
1417 ret = of_address_to_resource(node, 2, vctrl_res);
1418 if (ret)
1419 return;
1420
1421 ret = of_address_to_resource(node, 3, vcpu_res);
1422 if (ret)
1423 return;
1424
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001425 if (static_branch_likely(&supports_deactivate_key))
Christoffer Dalld33a3c82016-12-06 22:00:52 +01001426 gic_set_kvm_info(&gic_v2_kvm_info);
Julien Grall502d6df2016-04-11 16:32:54 +01001427}
1428
Linus Walleij8673c1d2015-10-24 00:15:52 +02001429int __init
Stephen Boyd68593582014-03-04 17:02:01 -08001430gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001431{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001432 struct gic_chip_data *gic;
Jon Hunterdc9722c2016-05-10 16:14:42 +01001433 int irq, ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001434
1435 if (WARN_ON(!node))
1436 return -ENODEV;
1437
Jon Hunterf673b9b2016-05-10 16:14:44 +01001438 if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR))
1439 return -EINVAL;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001440
Jon Hunterf673b9b2016-05-10 16:14:44 +01001441 gic = &gic_data[gic_cnt];
1442
Jon Hunterd6490462016-05-10 16:14:45 +01001443 ret = gic_of_setup(gic, node);
1444 if (ret)
1445 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001446
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001447 /*
1448 * Disable split EOI/Deactivate if either HYP is not available
1449 * or the CPU interface is too small.
1450 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001451 if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base))
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001452 static_branch_disable(&supports_deactivate_key);
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001453
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001454 ret = __gic_init_bases(gic, &node->fwnode);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001455 if (ret) {
Jon Hunterd6490462016-05-10 16:14:45 +01001456 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001457 return ret;
1458 }
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001459
Julien Grall502d6df2016-04-11 16:32:54 +01001460 if (!gic_cnt) {
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001461 gic_init_physaddr(node);
Julien Grall502d6df2016-04-11 16:32:54 +01001462 gic_of_setup_kvm_info(node);
1463 }
Rob Herringb3f7ed02011-09-28 21:27:52 -05001464
1465 if (parent) {
1466 irq = irq_of_parse_and_map(node, 0);
1467 gic_cascade_irq(gic_cnt, irq);
1468 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001469
1470 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001471 gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001472
Rob Herringb3f7ed02011-09-28 21:27:52 -05001473 gic_cnt++;
1474 return 0;
1475}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001476IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001477IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1478IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001479IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1480IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001481IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001482IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1483IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
Geert Uytterhoeven8709b9e2015-09-14 22:06:43 +02001484IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001485#else
1486int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1487{
1488 return -ENOTSUPP;
1489}
Rob Herringb3f7ed02011-09-28 21:27:52 -05001490#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001491
1492#ifdef CONFIG_ACPI
Julien Grallbafa9192016-04-11 16:32:53 +01001493static struct
1494{
1495 phys_addr_t cpu_phys_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001496 u32 maint_irq;
1497 int maint_irq_mode;
1498 phys_addr_t vctrl_base;
1499 phys_addr_t vcpu_base;
Julien Grallbafa9192016-04-11 16:32:53 +01001500} acpi_data __initdata;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001501
1502static int __init
Keith Busch60574d12019-03-11 14:55:57 -06001503gic_acpi_parse_madt_cpu(union acpi_subtable_headers *header,
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001504 const unsigned long end)
1505{
1506 struct acpi_madt_generic_interrupt *processor;
1507 phys_addr_t gic_cpu_base;
1508 static int cpu_base_assigned;
1509
1510 processor = (struct acpi_madt_generic_interrupt *)header;
1511
Al Stone99e3e3a2015-07-06 17:16:48 -06001512 if (BAD_MADT_GICC_ENTRY(processor, end))
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001513 return -EINVAL;
1514
1515 /*
1516 * There is no support for non-banked GICv1/2 register in ACPI spec.
1517 * All CPU interface addresses have to be the same.
1518 */
1519 gic_cpu_base = processor->base_address;
Julien Grallbafa9192016-04-11 16:32:53 +01001520 if (cpu_base_assigned && gic_cpu_base != acpi_data.cpu_phys_base)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001521 return -EINVAL;
1522
Julien Grallbafa9192016-04-11 16:32:53 +01001523 acpi_data.cpu_phys_base = gic_cpu_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001524 acpi_data.maint_irq = processor->vgic_interrupt;
1525 acpi_data.maint_irq_mode = (processor->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1526 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1527 acpi_data.vctrl_base = processor->gich_base_address;
1528 acpi_data.vcpu_base = processor->gicv_base_address;
1529
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001530 cpu_base_assigned = 1;
1531 return 0;
1532}
1533
Marc Zyngierf26527b2015-09-28 15:49:14 +01001534/* The things you have to do to just *count* something... */
Keith Busch60574d12019-03-11 14:55:57 -06001535static int __init acpi_dummy_func(union acpi_subtable_headers *header,
Marc Zyngierf26527b2015-09-28 15:49:14 +01001536 const unsigned long end)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001537{
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001538 return 0;
1539}
1540
Marc Zyngierf26527b2015-09-28 15:49:14 +01001541static bool __init acpi_gic_redist_is_present(void)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001542{
Marc Zyngierf26527b2015-09-28 15:49:14 +01001543 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1544 acpi_dummy_func, 0) > 0;
1545}
1546
1547static bool __init gic_validate_dist(struct acpi_subtable_header *header,
1548 struct acpi_probe_entry *ape)
1549{
1550 struct acpi_madt_generic_distributor *dist;
1551 dist = (struct acpi_madt_generic_distributor *)header;
1552
1553 return (dist->version == ape->driver_data &&
1554 (dist->version != ACPI_MADT_GIC_VERSION_NONE ||
1555 !acpi_gic_redist_is_present()));
1556}
1557
1558#define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1559#define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
Julien Grall502d6df2016-04-11 16:32:54 +01001560#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1561#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1562
1563static void __init gic_acpi_setup_kvm_info(void)
1564{
1565 int irq;
1566 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1567 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1568
1569 gic_v2_kvm_info.type = GIC_V2;
1570
1571 if (!acpi_data.vctrl_base)
1572 return;
1573
1574 vctrl_res->flags = IORESOURCE_MEM;
1575 vctrl_res->start = acpi_data.vctrl_base;
1576 vctrl_res->end = vctrl_res->start + ACPI_GICV2_VCTRL_MEM_SIZE - 1;
1577
1578 if (!acpi_data.vcpu_base)
1579 return;
1580
1581 vcpu_res->flags = IORESOURCE_MEM;
1582 vcpu_res->start = acpi_data.vcpu_base;
1583 vcpu_res->end = vcpu_res->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1584
1585 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1586 acpi_data.maint_irq_mode,
1587 ACPI_ACTIVE_HIGH);
1588 if (irq <= 0)
1589 return;
1590
1591 gic_v2_kvm_info.maint_irq = irq;
1592
1593 gic_set_kvm_info(&gic_v2_kvm_info);
1594}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001595
1596static int __init gic_v2_acpi_init(struct acpi_subtable_header *header,
1597 const unsigned long end)
1598{
1599 struct acpi_madt_generic_distributor *dist;
Marc Zyngier891ae762015-10-13 12:51:40 +01001600 struct fwnode_handle *domain_handle;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001601 struct gic_chip_data *gic = &gic_data[0];
Jon Hunterdc9722c2016-05-10 16:14:42 +01001602 int count, ret;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001603
1604 /* Collect CPU base addresses */
Marc Zyngierf26527b2015-09-28 15:49:14 +01001605 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1606 gic_acpi_parse_madt_cpu, 0);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001607 if (count <= 0) {
1608 pr_err("No valid GICC entries exist\n");
1609 return -EINVAL;
1610 }
1611
Linus Torvalds7beaa242016-05-19 11:27:09 -07001612 gic->raw_cpu_base = ioremap(acpi_data.cpu_phys_base, ACPI_GIC_CPU_IF_MEM_SIZE);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001613 if (!gic->raw_cpu_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001614 pr_err("Unable to map GICC registers\n");
1615 return -ENOMEM;
1616 }
1617
Marc Zyngierf26527b2015-09-28 15:49:14 +01001618 dist = (struct acpi_madt_generic_distributor *)header;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001619 gic->raw_dist_base = ioremap(dist->base_address,
1620 ACPI_GICV2_DIST_MEM_SIZE);
1621 if (!gic->raw_dist_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001622 pr_err("Unable to map GICD registers\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001623 gic_teardown(gic);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001624 return -ENOMEM;
1625 }
1626
1627 /*
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001628 * Disable split EOI/Deactivate if HYP is not available. ACPI
1629 * guarantees that we'll always have a GICv2, so the CPU
1630 * interface will always be the right size.
1631 */
1632 if (!is_hyp_mode_available())
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001633 static_branch_disable(&supports_deactivate_key);
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001634
1635 /*
Marc Zyngier891ae762015-10-13 12:51:40 +01001636 * Initialize GIC instance zero (no multi-GIC support).
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001637 */
Marc Zyngier188a8472019-07-31 16:13:42 +01001638 domain_handle = irq_domain_alloc_fwnode(&dist->base_address);
Marc Zyngier891ae762015-10-13 12:51:40 +01001639 if (!domain_handle) {
1640 pr_err("Unable to allocate domain handle\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001641 gic_teardown(gic);
Marc Zyngier891ae762015-10-13 12:51:40 +01001642 return -ENOMEM;
1643 }
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001644
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001645 ret = __gic_init_bases(gic, domain_handle);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001646 if (ret) {
1647 pr_err("Failed to initialise GIC\n");
1648 irq_domain_free_fwnode(domain_handle);
Jon Hunterd6490462016-05-10 16:14:45 +01001649 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001650 return ret;
1651 }
Marc Zyngier891ae762015-10-13 12:51:40 +01001652
1653 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001654
1655 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1656 gicv2m_init(NULL, gic_data[0].domain);
1657
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001658 if (static_branch_likely(&supports_deactivate_key))
Christoffer Dalld33a3c82016-12-06 22:00:52 +01001659 gic_acpi_setup_kvm_info();
Julien Grall502d6df2016-04-11 16:32:54 +01001660
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001661 return 0;
1662}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001663IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1664 gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
1665 gic_v2_acpi_init);
1666IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1667 gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,
1668 gic_v2_acpi_init);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001669#endif