blob: 3f1d9fd3a4620bbcd25e3719615920e639471bd8 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000036#include <linux/acpi.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040041#include <linux/irqchip.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000042#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060043#include <linux/irqchip/arm-gic.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010044
Tomasz Figa29e697b2014-07-17 17:23:44 +020045#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010046#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010047#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010048#include <asm/smp_plat.h>
Marc Zyngier0b996fd2015-08-26 17:00:44 +010049#include <asm/virt.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010050
Marc Zyngierd51d0af2014-06-30 16:01:30 +010051#include "irq-gic-common.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010052
Marc Zyngier76e52dd2015-09-30 12:01:16 +010053#ifdef CONFIG_ARM64
54#include <asm/cpufeature.h>
55
56static void gic_check_cpu_features(void)
57{
58 WARN_TAINT_ONCE(cpus_have_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
59 TAINT_CPU_OUT_OF_SPEC,
60 "GICv3 system registers enabled, broken firmware!\n");
61}
62#else
63#define gic_check_cpu_features() do { } while(0)
64#endif
65
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000066union gic_base {
67 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080068 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000069};
70
71struct gic_chip_data {
Linus Walleij58b89642015-10-24 00:15:53 +020072 struct irq_chip chip;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000073 union gic_base dist_base;
74 union gic_base cpu_base;
75#ifdef CONFIG_CPU_PM
76 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000077 u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000078 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
79 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
80 u32 __percpu *saved_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000081 u32 __percpu *saved_ppi_active;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000082 u32 __percpu *saved_ppi_conf;
83#endif
Grant Likely75294952012-02-14 14:06:57 -070084 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000085 unsigned int gic_irqs;
86#ifdef CONFIG_GIC_NON_BANKED
87 void __iomem *(*get_base)(union gic_base *);
88#endif
89};
90
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050091static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010092
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010093/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040094 * The GIC mapping of CPU interfaces does not necessarily match
95 * the logical CPU numbering. Let's use a mapping as returned
96 * by the GIC itself.
97 */
98#define NR_GIC_CPU_IF 8
99static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
100
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100101static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
102
Linus Walleija27d21e2015-12-18 10:44:53 +0100103static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100104
Julien Grall502d6df2016-04-11 16:32:54 +0100105static struct gic_kvm_info gic_v2_kvm_info;
106
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000107#ifdef CONFIG_GIC_NON_BANKED
108static void __iomem *gic_get_percpu_base(union gic_base *base)
109{
Christoph Lameter513d1a22014-09-02 10:00:07 -0500110 return raw_cpu_read(*base->percpu_base);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000111}
112
113static void __iomem *gic_get_common_base(union gic_base *base)
114{
115 return base->common_base;
116}
117
118static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
119{
120 return data->get_base(&data->dist_base);
121}
122
123static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
124{
125 return data->get_base(&data->cpu_base);
126}
127
128static inline void gic_set_base_accessor(struct gic_chip_data *data,
129 void __iomem *(*f)(union gic_base *))
130{
131 data->get_base = f;
132}
133#else
134#define gic_data_dist_base(d) ((d)->dist_base.common_base)
135#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530136#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000137#endif
138
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100139static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100140{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100141 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000142 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100143}
144
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100145static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100146{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100147 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000148 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100149}
150
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100151static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100152{
Rob Herring4294f8b2011-09-28 21:25:31 -0500153 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100154}
155
Marc Zyngier01f779f2015-08-26 17:00:45 +0100156static inline bool cascading_gic_irq(struct irq_data *d)
157{
158 void *data = irq_data_get_irq_handler_data(d);
159
160 /*
Thomas Gleixner714665352015-09-15 12:37:36 +0200161 * If handler_data is set, this is a cascading interrupt, and
162 * it cannot possibly be forwarded.
Marc Zyngier01f779f2015-08-26 17:00:45 +0100163 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200164 return data != NULL;
Marc Zyngier01f779f2015-08-26 17:00:45 +0100165}
166
Russell Kingf27ecac2005-08-18 21:31:00 +0100167/*
168 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100169 */
Marc Zyngier56717802015-03-18 11:01:23 +0000170static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100171{
Rob Herring4294f8b2011-09-28 21:25:31 -0500172 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000173 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
174}
175
176static int gic_peek_irq(struct irq_data *d, u32 offset)
177{
178 u32 mask = 1 << (gic_irq(d) % 32);
179 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
180}
181
182static void gic_mask_irq(struct irq_data *d)
183{
Marc Zyngier56717802015-03-18 11:01:23 +0000184 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100185}
186
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100187static void gic_eoimode1_mask_irq(struct irq_data *d)
188{
189 gic_mask_irq(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100190 /*
191 * When masking a forwarded interrupt, make sure it is
192 * deactivated as well.
193 *
194 * This ensures that an interrupt that is getting
195 * disabled/masked will not get "stuck", because there is
196 * noone to deactivate it (guest is being terminated).
197 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200198 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100199 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100200}
201
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100202static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100203{
Marc Zyngier56717802015-03-18 11:01:23 +0000204 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100205}
206
Will Deacon1a017532011-02-09 12:01:12 +0000207static void gic_eoi_irq(struct irq_data *d)
208{
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530209 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000210}
211
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100212static void gic_eoimode1_eoi_irq(struct irq_data *d)
213{
Marc Zyngier01f779f2015-08-26 17:00:45 +0100214 /* Do not deactivate an IRQ forwarded to a vcpu. */
Thomas Gleixner714665352015-09-15 12:37:36 +0200215 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100216 return;
217
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100218 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
219}
220
Marc Zyngier56717802015-03-18 11:01:23 +0000221static int gic_irq_set_irqchip_state(struct irq_data *d,
222 enum irqchip_irq_state which, bool val)
223{
224 u32 reg;
225
226 switch (which) {
227 case IRQCHIP_STATE_PENDING:
228 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
229 break;
230
231 case IRQCHIP_STATE_ACTIVE:
232 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
233 break;
234
235 case IRQCHIP_STATE_MASKED:
236 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
237 break;
238
239 default:
240 return -EINVAL;
241 }
242
243 gic_poke_irq(d, reg);
244 return 0;
245}
246
247static int gic_irq_get_irqchip_state(struct irq_data *d,
248 enum irqchip_irq_state which, bool *val)
249{
250 switch (which) {
251 case IRQCHIP_STATE_PENDING:
252 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
253 break;
254
255 case IRQCHIP_STATE_ACTIVE:
256 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
257 break;
258
259 case IRQCHIP_STATE_MASKED:
260 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
261 break;
262
263 default:
264 return -EINVAL;
265 }
266
267 return 0;
268}
269
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100270static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100271{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100272 void __iomem *base = gic_dist_base(d);
273 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100274
275 /* Interrupt configuration for SGIs can't be changed */
276 if (gicirq < 16)
277 return -EINVAL;
278
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000279 /* SPIs have restrictions on the supported types */
280 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
281 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100282 return -EINVAL;
283
Marc Zyngier1dcc73d2015-04-22 18:20:04 +0100284 return gic_configure_irq(gicirq, type, base, NULL);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100285}
286
Marc Zyngier01f779f2015-08-26 17:00:45 +0100287static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
288{
289 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
290 if (cascading_gic_irq(d))
291 return -EINVAL;
292
Thomas Gleixner714665352015-09-15 12:37:36 +0200293 if (vcpu)
294 irqd_set_forwarded_to_vcpu(d);
295 else
296 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100297 return 0;
298}
299
Catalin Marinasa06f5462005-09-30 16:07:05 +0100300#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000301static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
302 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100303{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100304 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000305 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000306 u32 val, mask, bit;
Marc Zyngiercf613872015-03-06 16:37:44 +0000307 unsigned long flags;
Russell Kingc1917892011-01-23 12:12:01 +0000308
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000309 if (!force)
310 cpu = cpumask_any_and(mask_val, cpu_online_mask);
311 else
312 cpu = cpumask_first(mask_val);
313
Nicolas Pitre384a2902012-04-11 18:55:48 -0400314 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000315 return -EINVAL;
316
Marc Zyngiercf613872015-03-06 16:37:44 +0000317 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Russell Kingc1917892011-01-23 12:12:01 +0000318 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400319 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530320 val = readl_relaxed(reg) & ~mask;
321 writel_relaxed(val | bit, reg);
Marc Zyngiercf613872015-03-06 16:37:44 +0000322 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700323
Marc Zyngier0407dac2016-02-19 15:00:29 +0000324 return IRQ_SET_MASK_OK_DONE;
Russell Kingf27ecac2005-08-18 21:31:00 +0100325}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100326#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100327
Stephen Boyd8783dd32014-03-04 16:40:30 -0800328static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100329{
330 u32 irqstat, irqnr;
331 struct gic_chip_data *gic = &gic_data[0];
332 void __iomem *cpu_base = gic_data_cpu_base(gic);
333
334 do {
335 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800336 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100337
Marc Zyngier327ebe12015-12-16 14:11:22 +0000338 if (likely(irqnr > 15 && irqnr < 1020)) {
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100339 if (static_key_true(&supports_deactivate))
340 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier60031b42014-08-26 11:03:20 +0100341 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100342 continue;
343 }
344 if (irqnr < 16) {
345 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100346 if (static_key_true(&supports_deactivate))
347 writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE);
Marc Zyngier562e0022011-09-06 09:56:17 +0100348#ifdef CONFIG_SMP
349 handle_IPI(irqnr, regs);
350#endif
351 continue;
352 }
353 break;
354 } while (1);
355}
356
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200357static void gic_handle_cascade_irq(struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100358{
Jiang Liu5b292642015-06-04 12:13:20 +0800359 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
360 struct irq_chip *chip = irq_desc_get_chip(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100361 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100362 unsigned long status;
363
Will Deacon1a017532011-02-09 12:01:12 +0000364 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100365
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500366 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000367 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500368 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100369
Feng Kane5f81532014-07-30 14:56:58 -0700370 gic_irq = (status & GICC_IAR_INT_ID_MASK);
371 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100372 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100373
Grant Likely75294952012-02-14 14:06:57 -0700374 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
375 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200376 handle_bad_irq(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100377 else
378 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100379
380 out:
Will Deacon1a017532011-02-09 12:01:12 +0000381 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100382}
383
David Brownell38c677c2006-08-01 22:26:25 +0100384static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100385 .irq_mask = gic_mask_irq,
386 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000387 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100388 .irq_set_type = gic_set_type,
Marc Zyngier56717802015-03-18 11:01:23 +0000389 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
390 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Hollaaec89ef2015-07-15 15:38:28 +0100391 .flags = IRQCHIP_SET_TYPE_MASKED |
392 IRQCHIP_SKIP_SET_WAKE |
393 IRQCHIP_MASK_ON_SUSPEND,
Russell Kingf27ecac2005-08-18 21:31:00 +0100394};
395
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100396static struct irq_chip gic_eoimode1_chip = {
397 .name = "GICv2",
398 .irq_mask = gic_eoimode1_mask_irq,
399 .irq_unmask = gic_unmask_irq,
400 .irq_eoi = gic_eoimode1_eoi_irq,
401 .irq_set_type = gic_set_type,
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100402 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
403 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Marc Zyngier01f779f2015-08-26 17:00:45 +0100404 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100405 .flags = IRQCHIP_SET_TYPE_MASKED |
406 IRQCHIP_SKIP_SET_WAKE |
407 IRQCHIP_MASK_ON_SUSPEND,
408};
409
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100410void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
411{
Linus Walleija27d21e2015-12-18 10:44:53 +0100412 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Thomas Gleixner4d83fcf2015-06-21 21:10:53 +0200413 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
414 &gic_data[gic_nr]);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100415}
416
Russell King2bb31352013-01-30 23:49:57 +0000417static u8 gic_get_cpumask(struct gic_chip_data *gic)
418{
419 void __iomem *base = gic_data_dist_base(gic);
420 u32 mask, i;
421
422 for (i = mask = 0; i < 32; i += 4) {
423 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
424 mask |= mask >> 16;
425 mask |= mask >> 8;
426 if (mask)
427 break;
428 }
429
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700430 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000431 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
432
433 return mask;
434}
435
Jon Hunter4c2880b2015-07-31 09:44:12 +0100436static void gic_cpu_if_up(struct gic_chip_data *gic)
Feng Kan32289502014-07-30 14:56:59 -0700437{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100438 void __iomem *cpu_base = gic_data_cpu_base(gic);
Feng Kan32289502014-07-30 14:56:59 -0700439 u32 bypass = 0;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100440 u32 mode = 0;
441
Jon Hunter389a00d2016-02-09 15:24:57 +0000442 if (gic == &gic_data[0] && static_key_true(&supports_deactivate))
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100443 mode = GIC_CPU_CTRL_EOImodeNS;
Feng Kan32289502014-07-30 14:56:59 -0700444
445 /*
446 * Preserve bypass disable bits to be written back later
447 */
448 bypass = readl(cpu_base + GIC_CPU_CTRL);
449 bypass &= GICC_DIS_BYPASS_MASK;
450
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100451 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
Feng Kan32289502014-07-30 14:56:59 -0700452}
453
454
Rob Herring4294f8b2011-09-28 21:25:31 -0500455static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100456{
Grant Likely75294952012-02-14 14:06:57 -0700457 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100458 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500459 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000460 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100461
Feng Kane5f81532014-07-30 14:56:58 -0700462 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100463
464 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100465 * Set all global interrupts to this CPU only.
466 */
Russell King2bb31352013-01-30 23:49:57 +0000467 cpumask = gic_get_cpumask(gic);
468 cpumask |= cpumask << 8;
469 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100470 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530471 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100472
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100473 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100474
Feng Kane5f81532014-07-30 14:56:58 -0700475 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100476}
477
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400478static void gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100479{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000480 void __iomem *dist_base = gic_data_dist_base(gic);
481 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400482 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000483 int i;
484
Russell King9395f6e2010-11-11 23:10:30 +0000485 /*
Jon Hunter567e5a02015-07-31 09:44:11 +0100486 * Setting up the CPU map is only relevant for the primary GIC
487 * because any nested/secondary GICs do not directly interface
488 * with the CPU(s).
Nicolas Pitre384a2902012-04-11 18:55:48 -0400489 */
Jon Hunter567e5a02015-07-31 09:44:11 +0100490 if (gic == &gic_data[0]) {
491 /*
492 * Get what the GIC says our CPU mask is.
493 */
494 BUG_ON(cpu >= NR_GIC_CPU_IF);
495 cpu_mask = gic_get_cpumask(gic);
496 gic_cpu_map[cpu] = cpu_mask;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400497
Jon Hunter567e5a02015-07-31 09:44:11 +0100498 /*
499 * Clear our mask from the other map entries in case they're
500 * still undefined.
501 */
502 for (i = 0; i < NR_GIC_CPU_IF; i++)
503 if (i != cpu)
504 gic_cpu_map[i] &= ~cpu_mask;
505 }
Nicolas Pitre384a2902012-04-11 18:55:48 -0400506
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100507 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000508
Feng Kane5f81532014-07-30 14:56:58 -0700509 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100510 gic_cpu_if_up(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100511}
512
Jon Hunter4c2880b2015-07-31 09:44:12 +0100513int gic_cpu_if_down(unsigned int gic_nr)
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400514{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100515 void __iomem *cpu_base;
Feng Kan32289502014-07-30 14:56:59 -0700516 u32 val = 0;
517
Linus Walleija27d21e2015-12-18 10:44:53 +0100518 if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
Jon Hunter4c2880b2015-07-31 09:44:12 +0100519 return -EINVAL;
520
521 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Feng Kan32289502014-07-30 14:56:59 -0700522 val = readl(cpu_base + GIC_CPU_CTRL);
523 val &= ~GICC_ENABLE;
524 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100525
526 return 0;
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400527}
528
Colin Cross254056f2011-02-10 12:54:10 -0800529#ifdef CONFIG_CPU_PM
530/*
531 * Saves the GIC distributor registers during suspend or idle. Must be called
532 * with interrupts disabled but before powering down the GIC. After calling
533 * this function, no interrupts will be delivered by the GIC, and another
534 * platform-specific wakeup source must be enabled.
535 */
536static void gic_dist_save(unsigned int gic_nr)
537{
538 unsigned int gic_irqs;
539 void __iomem *dist_base;
540 int i;
541
Linus Walleija27d21e2015-12-18 10:44:53 +0100542 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Colin Cross254056f2011-02-10 12:54:10 -0800543
544 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000545 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800546
547 if (!dist_base)
548 return;
549
550 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
551 gic_data[gic_nr].saved_spi_conf[i] =
552 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
553
554 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
555 gic_data[gic_nr].saved_spi_target[i] =
556 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
557
558 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
559 gic_data[gic_nr].saved_spi_enable[i] =
560 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000561
562 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
563 gic_data[gic_nr].saved_spi_active[i] =
564 readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800565}
566
567/*
568 * Restores the GIC distributor registers during resume or when coming out of
569 * idle. Must be called before enabling interrupts. If a level interrupt
570 * that occured while the GIC was suspended is still present, it will be
571 * handled normally, but any edge interrupts that occured will not be seen by
572 * the GIC and need to be handled by the platform-specific wakeup source.
573 */
574static void gic_dist_restore(unsigned int gic_nr)
575{
576 unsigned int gic_irqs;
577 unsigned int i;
578 void __iomem *dist_base;
579
Linus Walleija27d21e2015-12-18 10:44:53 +0100580 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Colin Cross254056f2011-02-10 12:54:10 -0800581
582 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000583 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800584
585 if (!dist_base)
586 return;
587
Feng Kane5f81532014-07-30 14:56:58 -0700588 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800589
590 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
591 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
592 dist_base + GIC_DIST_CONFIG + i * 4);
593
594 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700595 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800596 dist_base + GIC_DIST_PRI + i * 4);
597
598 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
599 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
600 dist_base + GIC_DIST_TARGET + i * 4);
601
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000602 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
603 writel_relaxed(GICD_INT_EN_CLR_X32,
604 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800605 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
606 dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000607 }
Colin Cross254056f2011-02-10 12:54:10 -0800608
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000609 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
610 writel_relaxed(GICD_INT_EN_CLR_X32,
611 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
612 writel_relaxed(gic_data[gic_nr].saved_spi_active[i],
613 dist_base + GIC_DIST_ACTIVE_SET + i * 4);
614 }
615
Feng Kane5f81532014-07-30 14:56:58 -0700616 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800617}
618
619static void gic_cpu_save(unsigned int gic_nr)
620{
621 int i;
622 u32 *ptr;
623 void __iomem *dist_base;
624 void __iomem *cpu_base;
625
Linus Walleija27d21e2015-12-18 10:44:53 +0100626 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Colin Cross254056f2011-02-10 12:54:10 -0800627
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000628 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
629 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800630
631 if (!dist_base || !cpu_base)
632 return;
633
Christoph Lameter532d0d02014-08-17 12:30:39 -0500634 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800635 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
636 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
637
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000638 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_active);
639 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
640 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
641
Christoph Lameter532d0d02014-08-17 12:30:39 -0500642 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800643 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
644 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
645
646}
647
648static void gic_cpu_restore(unsigned int gic_nr)
649{
650 int i;
651 u32 *ptr;
652 void __iomem *dist_base;
653 void __iomem *cpu_base;
654
Linus Walleija27d21e2015-12-18 10:44:53 +0100655 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Colin Cross254056f2011-02-10 12:54:10 -0800656
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000657 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
658 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800659
660 if (!dist_base || !cpu_base)
661 return;
662
Christoph Lameter532d0d02014-08-17 12:30:39 -0500663 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000664 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
665 writel_relaxed(GICD_INT_EN_CLR_X32,
666 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800667 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000668 }
Colin Cross254056f2011-02-10 12:54:10 -0800669
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000670 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_active);
671 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
672 writel_relaxed(GICD_INT_EN_CLR_X32,
673 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
674 writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
675 }
676
Christoph Lameter532d0d02014-08-17 12:30:39 -0500677 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800678 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
679 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
680
681 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700682 writel_relaxed(GICD_INT_DEF_PRI_X4,
683 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800684
Feng Kane5f81532014-07-30 14:56:58 -0700685 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100686 gic_cpu_if_up(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800687}
688
689static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
690{
691 int i;
692
Linus Walleija27d21e2015-12-18 10:44:53 +0100693 for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000694#ifdef CONFIG_GIC_NON_BANKED
695 /* Skip over unused GICs */
696 if (!gic_data[i].get_base)
697 continue;
698#endif
Colin Cross254056f2011-02-10 12:54:10 -0800699 switch (cmd) {
700 case CPU_PM_ENTER:
701 gic_cpu_save(i);
702 break;
703 case CPU_PM_ENTER_FAILED:
704 case CPU_PM_EXIT:
705 gic_cpu_restore(i);
706 break;
707 case CPU_CLUSTER_PM_ENTER:
708 gic_dist_save(i);
709 break;
710 case CPU_CLUSTER_PM_ENTER_FAILED:
711 case CPU_CLUSTER_PM_EXIT:
712 gic_dist_restore(i);
713 break;
714 }
715 }
716
717 return NOTIFY_OK;
718}
719
720static struct notifier_block gic_notifier_block = {
721 .notifier_call = gic_notifier,
722};
723
724static void __init gic_pm_init(struct gic_chip_data *gic)
725{
726 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
727 sizeof(u32));
728 BUG_ON(!gic->saved_ppi_enable);
729
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000730 gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
731 sizeof(u32));
732 BUG_ON(!gic->saved_ppi_active);
733
Colin Cross254056f2011-02-10 12:54:10 -0800734 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
735 sizeof(u32));
736 BUG_ON(!gic->saved_ppi_conf);
737
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100738 if (gic == &gic_data[0])
739 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800740}
741#else
742static void __init gic_pm_init(struct gic_chip_data *gic)
743{
744}
745#endif
746
Rob Herringb1cffeb2012-11-26 15:05:48 -0600747#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800748static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600749{
750 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400751 unsigned long flags, map = 0;
752
753 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600754
755 /* Convert our logical CPU mask into a physical one. */
756 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000757 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600758
759 /*
760 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000761 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600762 */
Will Deacon8adbf572014-02-20 17:42:07 +0000763 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600764
765 /* this always happens on GIC0 */
766 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400767
768 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
769}
770#endif
771
772#ifdef CONFIG_BL_SWITCHER
773/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500774 * gic_send_sgi - send a SGI directly to given CPU interface number
775 *
776 * cpu_id: the ID for the destination CPU interface
777 * irq: the IPI number to send a SGI for
778 */
779void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
780{
781 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
782 cpu_id = 1 << cpu_id;
783 /* this always happens on GIC0 */
784 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
785}
786
787/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400788 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
789 *
790 * @cpu: the logical CPU number to get the GIC ID for.
791 *
792 * Return the CPU interface ID for the given logical CPU number,
793 * or -1 if the CPU number is too large or the interface ID is
794 * unknown (more than one bit set).
795 */
796int gic_get_cpu_id(unsigned int cpu)
797{
798 unsigned int cpu_bit;
799
800 if (cpu >= NR_GIC_CPU_IF)
801 return -1;
802 cpu_bit = gic_cpu_map[cpu];
803 if (cpu_bit & (cpu_bit - 1))
804 return -1;
805 return __ffs(cpu_bit);
806}
807
808/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400809 * gic_migrate_target - migrate IRQs to another CPU interface
810 *
811 * @new_cpu_id: the CPU target ID to migrate IRQs to
812 *
813 * Migrate all peripheral interrupts with a target matching the current CPU
814 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
815 * is also updated. Targets to other CPU interfaces are unchanged.
816 * This must be called with IRQs locally disabled.
817 */
818void gic_migrate_target(unsigned int new_cpu_id)
819{
820 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
821 void __iomem *dist_base;
822 int i, ror_val, cpu = smp_processor_id();
823 u32 val, cur_target_mask, active_mask;
824
Linus Walleija27d21e2015-12-18 10:44:53 +0100825 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400826
827 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
828 if (!dist_base)
829 return;
830 gic_irqs = gic_data[gic_nr].gic_irqs;
831
832 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
833 cur_target_mask = 0x01010101 << cur_cpu_id;
834 ror_val = (cur_cpu_id - new_cpu_id) & 31;
835
836 raw_spin_lock(&irq_controller_lock);
837
838 /* Update the target interface for this logical CPU */
839 gic_cpu_map[cpu] = 1 << new_cpu_id;
840
841 /*
842 * Find all the peripheral interrupts targetting the current
843 * CPU interface and migrate them to the new CPU interface.
844 * We skip DIST_TARGET 0 to 7 as they are read-only.
845 */
846 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
847 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
848 active_mask = val & cur_target_mask;
849 if (active_mask) {
850 val &= ~active_mask;
851 val |= ror32(active_mask, ror_val);
852 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
853 }
854 }
855
856 raw_spin_unlock(&irq_controller_lock);
857
858 /*
859 * Now let's migrate and clear any potential SGIs that might be
860 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
861 * is a banked register, we can only forward the SGI using
862 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
863 * doesn't use that information anyway.
864 *
865 * For the same reason we do not adjust SGI source information
866 * for previously sent SGIs by us to other CPUs either.
867 */
868 for (i = 0; i < 16; i += 4) {
869 int j;
870 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
871 if (!val)
872 continue;
873 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
874 for (j = i; j < i + 4; j++) {
875 if (val & 0xff)
876 writel_relaxed((1 << (new_cpu_id + 16)) | j,
877 dist_base + GIC_DIST_SOFTINT);
878 val >>= 8;
879 }
880 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600881}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500882
883/*
884 * gic_get_sgir_physaddr - get the physical address for the SGI register
885 *
886 * REturn the physical address of the SGI register to be used
887 * by some early assembly code when the kernel is not yet available.
888 */
889static unsigned long gic_dist_physaddr;
890
891unsigned long gic_get_sgir_physaddr(void)
892{
893 if (!gic_dist_physaddr)
894 return 0;
895 return gic_dist_physaddr + GIC_DIST_SOFTINT;
896}
897
898void __init gic_init_physaddr(struct device_node *node)
899{
900 struct resource res;
901 if (of_address_to_resource(node, 0, &res) == 0) {
902 gic_dist_physaddr = res.start;
903 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
904 }
905}
906
907#else
908#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600909#endif
910
Grant Likely75294952012-02-14 14:06:57 -0700911static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
912 irq_hw_number_t hw)
913{
Linus Walleij58b89642015-10-24 00:15:53 +0200914 struct gic_chip_data *gic = d->host_data;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100915
Grant Likely75294952012-02-14 14:06:57 -0700916 if (hw < 32) {
917 irq_set_percpu_devid(irq);
Linus Walleij58b89642015-10-24 00:15:53 +0200918 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800919 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500920 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Grant Likely75294952012-02-14 14:06:57 -0700921 } else {
Linus Walleij58b89642015-10-24 00:15:53 +0200922 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800923 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500924 irq_set_probe(irq);
Grant Likely75294952012-02-14 14:06:57 -0700925 }
Grant Likely75294952012-02-14 14:06:57 -0700926 return 0;
927}
928
Sricharan R006e9832013-12-03 15:57:22 +0530929static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
930{
Sricharan R006e9832013-12-03 15:57:22 +0530931}
932
Marc Zyngierf833f572015-10-13 12:51:33 +0100933static int gic_irq_domain_translate(struct irq_domain *d,
934 struct irq_fwspec *fwspec,
935 unsigned long *hwirq,
936 unsigned int *type)
937{
938 if (is_of_node(fwspec->fwnode)) {
939 if (fwspec->param_count < 3)
940 return -EINVAL;
941
942 /* Get the interrupt number and add 16 to skip over SGIs */
943 *hwirq = fwspec->param[1] + 16;
944
945 /*
946 * For SPIs, we need to add 16 more to get the GIC irq
947 * ID number
948 */
949 if (!fwspec->param[0])
950 *hwirq += 16;
951
952 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
953 return 0;
954 }
955
Suravee Suthikulpanit75aba7b2015-12-10 08:55:28 -0800956 if (is_fwnode_irqchip(fwspec->fwnode)) {
Marc Zyngier891ae762015-10-13 12:51:40 +0100957 if(fwspec->param_count != 2)
958 return -EINVAL;
959
960 *hwirq = fwspec->param[0];
961 *type = fwspec->param[1];
962 return 0;
963 }
964
Marc Zyngierf833f572015-10-13 12:51:33 +0100965 return -EINVAL;
966}
967
Catalin Marinasc0114702013-01-14 18:05:37 +0000968#ifdef CONFIG_SMP
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400969static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
970 void *hcpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000971{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800972 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000973 gic_cpu_init(&gic_data[0]);
974 return NOTIFY_OK;
975}
976
977/*
978 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
979 * priority because the GIC needs to be up before the ARM generic timers.
980 */
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400981static struct notifier_block gic_cpu_notifier = {
Catalin Marinasc0114702013-01-14 18:05:37 +0000982 .notifier_call = gic_secondary_init,
983 .priority = 100,
984};
985#endif
986
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800987static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
988 unsigned int nr_irqs, void *arg)
989{
990 int i, ret;
991 irq_hw_number_t hwirq;
992 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +0100993 struct irq_fwspec *fwspec = arg;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800994
Marc Zyngierf833f572015-10-13 12:51:33 +0100995 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800996 if (ret)
997 return ret;
998
999 for (i = 0; i < nr_irqs; i++)
1000 gic_irq_domain_map(domain, virq + i, hwirq + i);
1001
1002 return 0;
1003}
1004
1005static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +01001006 .translate = gic_irq_domain_translate,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001007 .alloc = gic_irq_domain_alloc,
1008 .free = irq_domain_free_irqs_top,
1009};
1010
Stephen Boyd68593582014-03-04 17:02:01 -08001011static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -07001012 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +05301013 .unmap = gic_irq_domain_unmap,
Rob Herring4294f8b2011-09-28 21:25:31 -05001014};
1015
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001016static void __init __gic_init_bases(unsigned int gic_nr, int irq_start,
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001017 void __iomem *dist_base, void __iomem *cpu_base,
Marc Zyngier891ae762015-10-13 12:51:40 +01001018 u32 percpu_offset, struct fwnode_handle *handle)
Russell Kingb580b892010-12-04 15:55:14 +00001019{
Grant Likely75294952012-02-14 14:06:57 -07001020 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001021 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -04001022 int gic_irqs, irq_base, i;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001023
Linus Walleija27d21e2015-12-18 10:44:53 +01001024 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Russell Kingbef8f9e2010-12-04 16:50:58 +00001025
Marc Zyngier76e52dd2015-09-30 12:01:16 +01001026 gic_check_cpu_features();
1027
Russell Kingbef8f9e2010-12-04 16:50:58 +00001028 gic = &gic_data[gic_nr];
Linus Walleij58b89642015-10-24 00:15:53 +02001029
1030 /* Initialize irq_chip */
1031 if (static_key_true(&supports_deactivate) && gic_nr == 0) {
1032 gic->chip = gic_eoimode1_chip;
1033 } else {
1034 gic->chip = gic_chip;
1035 gic->chip.name = kasprintf(GFP_KERNEL, "GIC-%d", gic_nr);
1036 }
1037
Jon Hunter7bf29d32016-02-09 15:24:56 +00001038#ifdef CONFIG_SMP
1039 if (gic_nr == 0)
1040 gic->chip.irq_set_affinity = gic_set_affinity;
1041#endif
1042
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001043#ifdef CONFIG_GIC_NON_BANKED
1044 if (percpu_offset) { /* Frankein-GIC without banked registers... */
1045 unsigned int cpu;
1046
1047 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1048 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1049 if (WARN_ON(!gic->dist_base.percpu_base ||
1050 !gic->cpu_base.percpu_base)) {
1051 free_percpu(gic->dist_base.percpu_base);
1052 free_percpu(gic->cpu_base.percpu_base);
1053 return;
1054 }
1055
1056 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +02001057 u32 mpidr = cpu_logical_map(cpu);
1058 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
1059 unsigned long offset = percpu_offset * core_id;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001060 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
1061 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
1062 }
1063
1064 gic_set_base_accessor(gic, gic_get_percpu_base);
1065 } else
1066#endif
1067 { /* Normal, sane GIC... */
1068 WARN(percpu_offset,
1069 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
1070 percpu_offset);
1071 gic->dist_base.common_base = dist_base;
1072 gic->cpu_base.common_base = cpu_base;
1073 gic_set_base_accessor(gic, gic_get_common_base);
1074 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001075
Rob Herring4294f8b2011-09-28 21:25:31 -05001076 /*
Rob Herring4294f8b2011-09-28 21:25:31 -05001077 * Find out how many interrupts are supported.
1078 * The GIC only supports up to 1020 interrupt sources.
1079 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001080 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -05001081 gic_irqs = (gic_irqs + 1) * 32;
1082 if (gic_irqs > 1020)
1083 gic_irqs = 1020;
1084 gic->gic_irqs = gic_irqs;
1085
Marc Zyngier891ae762015-10-13 12:51:40 +01001086 if (handle) { /* DT/ACPI */
1087 gic->domain = irq_domain_create_linear(handle, gic_irqs,
1088 &gic_irq_domain_hierarchy_ops,
1089 gic);
1090 } else { /* Legacy support */
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001091 /*
1092 * For primary GICs, skip over SGIs.
1093 * For secondary GICs, skip over PPIs, too.
1094 */
1095 if (gic_nr == 0 && (irq_start & 31) > 0) {
1096 hwirq_base = 16;
1097 if (irq_start != -1)
1098 irq_start = (irq_start & ~31) + 16;
1099 } else {
1100 hwirq_base = 32;
1101 }
1102
1103 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
1104
Sricharan R006e9832013-12-03 15:57:22 +05301105 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
1106 numa_node_id());
1107 if (IS_ERR_VALUE(irq_base)) {
1108 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
1109 irq_start);
1110 irq_base = irq_start;
1111 }
1112
Marc Zyngier891ae762015-10-13 12:51:40 +01001113 gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
Sricharan R006e9832013-12-03 15:57:22 +05301114 hwirq_base, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -05001115 }
Sricharan R006e9832013-12-03 15:57:22 +05301116
Grant Likely75294952012-02-14 14:06:57 -07001117 if (WARN_ON(!gic->domain))
1118 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001119
Mark Rutland08332df2013-11-28 14:21:40 +00001120 if (gic_nr == 0) {
Jon Hunter567e5a02015-07-31 09:44:11 +01001121 /*
1122 * Initialize the CPU interface map to all CPUs.
1123 * It will be refined as each CPU probes its ID.
1124 * This is only necessary for the primary GIC.
1125 */
1126 for (i = 0; i < NR_GIC_CPU_IF; i++)
1127 gic_cpu_map[i] = 0xff;
Rob Herringb1cffeb2012-11-26 15:05:48 -06001128#ifdef CONFIG_SMP
Mark Rutland08332df2013-11-28 14:21:40 +00001129 set_smp_cross_call(gic_raise_softirq);
1130 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -06001131#endif
Mark Rutland08332df2013-11-28 14:21:40 +00001132 set_handle_irq(gic_handle_irq);
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001133 if (static_key_true(&supports_deactivate))
1134 pr_info("GIC: Using split EOI/Deactivate mode\n");
Mark Rutland08332df2013-11-28 14:21:40 +00001135 }
Rob Herringcfed7d62012-11-03 12:59:51 -05001136
Rob Herring4294f8b2011-09-28 21:25:31 -05001137 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +00001138 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -08001139 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +00001140}
1141
Marc Zyngiere81a7cd2015-10-13 12:51:39 +01001142void __init gic_init(unsigned int gic_nr, int irq_start,
1143 void __iomem *dist_base, void __iomem *cpu_base)
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001144{
1145 /*
1146 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1147 * bother with these...
1148 */
1149 static_key_slow_dec(&supports_deactivate);
Marc Zyngiere81a7cd2015-10-13 12:51:39 +01001150 __gic_init_bases(gic_nr, irq_start, dist_base, cpu_base, 0, NULL);
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001151}
1152
Rob Herringb3f7ed02011-09-28 21:27:52 -05001153#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +05301154static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001155
Marc Zyngier12e14062015-09-13 12:14:31 +01001156static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1157{
1158 struct resource cpuif_res;
1159
1160 of_address_to_resource(node, 1, &cpuif_res);
1161
1162 if (!is_hyp_mode_available())
1163 return false;
1164 if (resource_size(&cpuif_res) < SZ_8K)
1165 return false;
1166 if (resource_size(&cpuif_res) == SZ_128K) {
1167 u32 val_low, val_high;
1168
1169 /*
1170 * Verify that we have the first 4kB of a GIC400
1171 * aliased over the first 64kB by checking the
1172 * GICC_IIDR register on both ends.
1173 */
1174 val_low = readl_relaxed(*base + GIC_CPU_IDENT);
1175 val_high = readl_relaxed(*base + GIC_CPU_IDENT + 0xf000);
1176 if ((val_low & 0xffff0fff) != 0x0202043B ||
1177 val_low != val_high)
1178 return false;
1179
1180 /*
1181 * Move the base up by 60kB, so that we have a 8kB
1182 * contiguous region, which allows us to use GICC_DIR
1183 * at its normal offset. Please pass me that bucket.
1184 */
1185 *base += 0xf000;
1186 cpuif_res.start += 0xf000;
1187 pr_warn("GIC: Adjusting CPU interface base to %pa",
1188 &cpuif_res.start);
1189 }
1190
1191 return true;
1192}
1193
Julien Grall502d6df2016-04-11 16:32:54 +01001194static void __init gic_of_setup_kvm_info(struct device_node *node)
1195{
1196 int ret;
1197 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1198 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1199
1200 gic_v2_kvm_info.type = GIC_V2;
1201
1202 gic_v2_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1203 if (!gic_v2_kvm_info.maint_irq)
1204 return;
1205
1206 ret = of_address_to_resource(node, 2, vctrl_res);
1207 if (ret)
1208 return;
1209
1210 ret = of_address_to_resource(node, 3, vcpu_res);
1211 if (ret)
1212 return;
1213
1214 gic_set_kvm_info(&gic_v2_kvm_info);
1215}
1216
Linus Walleij8673c1d2015-10-24 00:15:52 +02001217int __init
Stephen Boyd68593582014-03-04 17:02:01 -08001218gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001219{
1220 void __iomem *cpu_base;
1221 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001222 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001223 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001224
1225 if (WARN_ON(!node))
1226 return -ENODEV;
1227
1228 dist_base = of_iomap(node, 0);
1229 WARN(!dist_base, "unable to map gic dist registers\n");
1230
1231 cpu_base = of_iomap(node, 1);
1232 WARN(!cpu_base, "unable to map gic cpu registers\n");
1233
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001234 /*
1235 * Disable split EOI/Deactivate if either HYP is not available
1236 * or the CPU interface is too small.
1237 */
Marc Zyngier12e14062015-09-13 12:14:31 +01001238 if (gic_cnt == 0 && !gic_check_eoimode(node, &cpu_base))
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001239 static_key_slow_dec(&supports_deactivate);
1240
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001241 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1242 percpu_offset = 0;
1243
Marc Zyngier891ae762015-10-13 12:51:40 +01001244 __gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset,
1245 &node->fwnode);
Julien Grall502d6df2016-04-11 16:32:54 +01001246 if (!gic_cnt) {
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001247 gic_init_physaddr(node);
Julien Grall502d6df2016-04-11 16:32:54 +01001248 gic_of_setup_kvm_info(node);
1249 }
Rob Herringb3f7ed02011-09-28 21:27:52 -05001250
1251 if (parent) {
1252 irq = irq_of_parse_and_map(node, 0);
1253 gic_cascade_irq(gic_cnt, irq);
1254 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001255
1256 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001257 gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001258
Rob Herringb3f7ed02011-09-28 21:27:52 -05001259 gic_cnt++;
1260 return 0;
1261}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001262IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001263IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1264IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001265IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1266IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001267IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001268IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1269IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
Geert Uytterhoeven8709b9e2015-09-14 22:06:43 +02001270IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001271
Rob Herringb3f7ed02011-09-28 21:27:52 -05001272#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001273
1274#ifdef CONFIG_ACPI
Julien Grallbafa9192016-04-11 16:32:53 +01001275static struct
1276{
1277 phys_addr_t cpu_phys_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001278 u32 maint_irq;
1279 int maint_irq_mode;
1280 phys_addr_t vctrl_base;
1281 phys_addr_t vcpu_base;
Julien Grallbafa9192016-04-11 16:32:53 +01001282} acpi_data __initdata;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001283
1284static int __init
1285gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1286 const unsigned long end)
1287{
1288 struct acpi_madt_generic_interrupt *processor;
1289 phys_addr_t gic_cpu_base;
1290 static int cpu_base_assigned;
1291
1292 processor = (struct acpi_madt_generic_interrupt *)header;
1293
Al Stone99e3e3a2015-07-06 17:16:48 -06001294 if (BAD_MADT_GICC_ENTRY(processor, end))
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001295 return -EINVAL;
1296
1297 /*
1298 * There is no support for non-banked GICv1/2 register in ACPI spec.
1299 * All CPU interface addresses have to be the same.
1300 */
1301 gic_cpu_base = processor->base_address;
Julien Grallbafa9192016-04-11 16:32:53 +01001302 if (cpu_base_assigned && gic_cpu_base != acpi_data.cpu_phys_base)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001303 return -EINVAL;
1304
Julien Grallbafa9192016-04-11 16:32:53 +01001305 acpi_data.cpu_phys_base = gic_cpu_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001306 acpi_data.maint_irq = processor->vgic_interrupt;
1307 acpi_data.maint_irq_mode = (processor->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1308 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1309 acpi_data.vctrl_base = processor->gich_base_address;
1310 acpi_data.vcpu_base = processor->gicv_base_address;
1311
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001312 cpu_base_assigned = 1;
1313 return 0;
1314}
1315
Marc Zyngierf26527b2015-09-28 15:49:14 +01001316/* The things you have to do to just *count* something... */
1317static int __init acpi_dummy_func(struct acpi_subtable_header *header,
1318 const unsigned long end)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001319{
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001320 return 0;
1321}
1322
Marc Zyngierf26527b2015-09-28 15:49:14 +01001323static bool __init acpi_gic_redist_is_present(void)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001324{
Marc Zyngierf26527b2015-09-28 15:49:14 +01001325 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1326 acpi_dummy_func, 0) > 0;
1327}
1328
1329static bool __init gic_validate_dist(struct acpi_subtable_header *header,
1330 struct acpi_probe_entry *ape)
1331{
1332 struct acpi_madt_generic_distributor *dist;
1333 dist = (struct acpi_madt_generic_distributor *)header;
1334
1335 return (dist->version == ape->driver_data &&
1336 (dist->version != ACPI_MADT_GIC_VERSION_NONE ||
1337 !acpi_gic_redist_is_present()));
1338}
1339
1340#define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1341#define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
Julien Grall502d6df2016-04-11 16:32:54 +01001342#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1343#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1344
1345static void __init gic_acpi_setup_kvm_info(void)
1346{
1347 int irq;
1348 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1349 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1350
1351 gic_v2_kvm_info.type = GIC_V2;
1352
1353 if (!acpi_data.vctrl_base)
1354 return;
1355
1356 vctrl_res->flags = IORESOURCE_MEM;
1357 vctrl_res->start = acpi_data.vctrl_base;
1358 vctrl_res->end = vctrl_res->start + ACPI_GICV2_VCTRL_MEM_SIZE - 1;
1359
1360 if (!acpi_data.vcpu_base)
1361 return;
1362
1363 vcpu_res->flags = IORESOURCE_MEM;
1364 vcpu_res->start = acpi_data.vcpu_base;
1365 vcpu_res->end = vcpu_res->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1366
1367 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1368 acpi_data.maint_irq_mode,
1369 ACPI_ACTIVE_HIGH);
1370 if (irq <= 0)
1371 return;
1372
1373 gic_v2_kvm_info.maint_irq = irq;
1374
1375 gic_set_kvm_info(&gic_v2_kvm_info);
1376}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001377
1378static int __init gic_v2_acpi_init(struct acpi_subtable_header *header,
1379 const unsigned long end)
1380{
1381 struct acpi_madt_generic_distributor *dist;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001382 void __iomem *cpu_base, *dist_base;
Marc Zyngier891ae762015-10-13 12:51:40 +01001383 struct fwnode_handle *domain_handle;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001384 int count;
1385
1386 /* Collect CPU base addresses */
Marc Zyngierf26527b2015-09-28 15:49:14 +01001387 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1388 gic_acpi_parse_madt_cpu, 0);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001389 if (count <= 0) {
1390 pr_err("No valid GICC entries exist\n");
1391 return -EINVAL;
1392 }
1393
Julien Grallbafa9192016-04-11 16:32:53 +01001394 cpu_base = ioremap(acpi_data.cpu_phys_base, ACPI_GIC_CPU_IF_MEM_SIZE);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001395 if (!cpu_base) {
1396 pr_err("Unable to map GICC registers\n");
1397 return -ENOMEM;
1398 }
1399
Marc Zyngierf26527b2015-09-28 15:49:14 +01001400 dist = (struct acpi_madt_generic_distributor *)header;
1401 dist_base = ioremap(dist->base_address, ACPI_GICV2_DIST_MEM_SIZE);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001402 if (!dist_base) {
1403 pr_err("Unable to map GICD registers\n");
1404 iounmap(cpu_base);
1405 return -ENOMEM;
1406 }
1407
1408 /*
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001409 * Disable split EOI/Deactivate if HYP is not available. ACPI
1410 * guarantees that we'll always have a GICv2, so the CPU
1411 * interface will always be the right size.
1412 */
1413 if (!is_hyp_mode_available())
1414 static_key_slow_dec(&supports_deactivate);
1415
1416 /*
Marc Zyngier891ae762015-10-13 12:51:40 +01001417 * Initialize GIC instance zero (no multi-GIC support).
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001418 */
Marc Zyngier891ae762015-10-13 12:51:40 +01001419 domain_handle = irq_domain_alloc_fwnode(dist_base);
1420 if (!domain_handle) {
1421 pr_err("Unable to allocate domain handle\n");
1422 iounmap(cpu_base);
1423 iounmap(dist_base);
1424 return -ENOMEM;
1425 }
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001426
Marc Zyngier891ae762015-10-13 12:51:40 +01001427 __gic_init_bases(0, -1, dist_base, cpu_base, 0, domain_handle);
1428
1429 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001430
1431 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1432 gicv2m_init(NULL, gic_data[0].domain);
1433
Julien Grall502d6df2016-04-11 16:32:54 +01001434 gic_acpi_setup_kvm_info();
1435
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001436 return 0;
1437}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001438IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1439 gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
1440 gic_v2_acpi_init);
1441IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1442 gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,
1443 gic_v2_acpi_init);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001444#endif