Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/common/gic.c |
| 3 | * |
| 4 | * Copyright (C) 2002 ARM Limited, All Rights Reserved. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Interrupt architecture for the GIC: |
| 11 | * |
| 12 | * o There is one Interrupt Distributor, which receives interrupts |
| 13 | * from system devices and sends them to the Interrupt Controllers. |
| 14 | * |
| 15 | * o There is one CPU Interface per CPU, which sends interrupts sent |
| 16 | * by the Distributor, and interrupts generated locally, to the |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 17 | * associated CPU. The base address of the CPU interface is usually |
| 18 | * aliased so that the same address points to different chips depending |
| 19 | * on the CPU it is accessed from. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 20 | * |
| 21 | * Note that IRQs 0-31 are special - they are local to each CPU. |
| 22 | * As such, the enable set/clear, pending set/clear and active bit |
| 23 | * registers are banked per-cpu for these sources. |
| 24 | */ |
| 25 | #include <linux/init.h> |
| 26 | #include <linux/kernel.h> |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 27 | #include <linux/err.h> |
Arnd Bergmann | 7e1efcf | 2011-11-01 00:28:37 +0100 | [diff] [blame] | 28 | #include <linux/module.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 29 | #include <linux/list.h> |
| 30 | #include <linux/smp.h> |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 31 | #include <linux/cpu_pm.h> |
Catalin Marinas | dcb86e8 | 2005-08-31 21:45:14 +0100 | [diff] [blame] | 32 | #include <linux/cpumask.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 33 | #include <linux/io.h> |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 34 | #include <linux/of.h> |
| 35 | #include <linux/of_address.h> |
| 36 | #include <linux/of_irq.h> |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 37 | #include <linux/irqdomain.h> |
Marc Zyngier | 292b293 | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 38 | #include <linux/interrupt.h> |
| 39 | #include <linux/percpu.h> |
| 40 | #include <linux/slab.h> |
Rob Herring | 520f7bd | 2012-12-27 13:10:24 -0600 | [diff] [blame] | 41 | #include <linux/irqchip/arm-gic.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 42 | |
| 43 | #include <asm/irq.h> |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 44 | #include <asm/exception.h> |
Will Deacon | eb50439 | 2012-01-20 12:01:12 +0100 | [diff] [blame] | 45 | #include <asm/smp_plat.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 46 | #include <asm/mach/irq.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 47 | |
Rob Herring | 81243e4 | 2012-11-20 21:21:40 -0600 | [diff] [blame] | 48 | #include "irqchip.h" |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 49 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 50 | union gic_base { |
| 51 | void __iomem *common_base; |
| 52 | void __percpu __iomem **percpu_base; |
| 53 | }; |
| 54 | |
| 55 | struct gic_chip_data { |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 56 | union gic_base dist_base; |
| 57 | union gic_base cpu_base; |
| 58 | #ifdef CONFIG_CPU_PM |
| 59 | u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)]; |
| 60 | u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)]; |
| 61 | u32 saved_spi_target[DIV_ROUND_UP(1020, 4)]; |
| 62 | u32 __percpu *saved_ppi_enable; |
| 63 | u32 __percpu *saved_ppi_conf; |
| 64 | #endif |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 65 | struct irq_domain *domain; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 66 | unsigned int gic_irqs; |
| 67 | #ifdef CONFIG_GIC_NON_BANKED |
| 68 | void __iomem *(*get_base)(union gic_base *); |
| 69 | #endif |
| 70 | }; |
| 71 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 72 | static DEFINE_RAW_SPINLOCK(irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 73 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 74 | /* |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 75 | * The GIC mapping of CPU interfaces does not necessarily match |
| 76 | * the logical CPU numbering. Let's use a mapping as returned |
| 77 | * by the GIC itself. |
| 78 | */ |
| 79 | #define NR_GIC_CPU_IF 8 |
| 80 | static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly; |
| 81 | |
| 82 | /* |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 83 | * Supported arch specific GIC irq extension. |
| 84 | * Default make them NULL. |
| 85 | */ |
| 86 | struct irq_chip gic_arch_extn = { |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 87 | .irq_eoi = NULL, |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 88 | .irq_mask = NULL, |
| 89 | .irq_unmask = NULL, |
| 90 | .irq_retrigger = NULL, |
| 91 | .irq_set_type = NULL, |
| 92 | .irq_set_wake = NULL, |
| 93 | }; |
| 94 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 95 | #ifndef MAX_GIC_NR |
| 96 | #define MAX_GIC_NR 1 |
| 97 | #endif |
| 98 | |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 99 | static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 100 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 101 | #ifdef CONFIG_GIC_NON_BANKED |
| 102 | static void __iomem *gic_get_percpu_base(union gic_base *base) |
| 103 | { |
| 104 | return *__this_cpu_ptr(base->percpu_base); |
| 105 | } |
| 106 | |
| 107 | static void __iomem *gic_get_common_base(union gic_base *base) |
| 108 | { |
| 109 | return base->common_base; |
| 110 | } |
| 111 | |
| 112 | static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data) |
| 113 | { |
| 114 | return data->get_base(&data->dist_base); |
| 115 | } |
| 116 | |
| 117 | static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data) |
| 118 | { |
| 119 | return data->get_base(&data->cpu_base); |
| 120 | } |
| 121 | |
| 122 | static inline void gic_set_base_accessor(struct gic_chip_data *data, |
| 123 | void __iomem *(*f)(union gic_base *)) |
| 124 | { |
| 125 | data->get_base = f; |
| 126 | } |
| 127 | #else |
| 128 | #define gic_data_dist_base(d) ((d)->dist_base.common_base) |
| 129 | #define gic_data_cpu_base(d) ((d)->cpu_base.common_base) |
| 130 | #define gic_set_base_accessor(d,f) |
| 131 | #endif |
| 132 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 133 | static inline void __iomem *gic_dist_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 134 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 135 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 136 | return gic_data_dist_base(gic_data); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 137 | } |
| 138 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 139 | static inline void __iomem *gic_cpu_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 140 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 141 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 142 | return gic_data_cpu_base(gic_data); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 143 | } |
| 144 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 145 | static inline unsigned int gic_irq(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 146 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 147 | return d->hwirq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 148 | } |
| 149 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 150 | /* |
| 151 | * Routines to acknowledge, disable and enable interrupts |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 152 | */ |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 153 | static void gic_mask_irq(struct irq_data *d) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 154 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 155 | u32 mask = 1 << (gic_irq(d) % 32); |
Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 156 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 157 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 158 | writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4); |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 159 | if (gic_arch_extn.irq_mask) |
| 160 | gic_arch_extn.irq_mask(d); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 161 | raw_spin_unlock(&irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 162 | } |
| 163 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 164 | static void gic_unmask_irq(struct irq_data *d) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 165 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 166 | u32 mask = 1 << (gic_irq(d) % 32); |
Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 167 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 168 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 169 | if (gic_arch_extn.irq_unmask) |
| 170 | gic_arch_extn.irq_unmask(d); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 171 | writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 172 | raw_spin_unlock(&irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 173 | } |
| 174 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 175 | static void gic_eoi_irq(struct irq_data *d) |
| 176 | { |
| 177 | if (gic_arch_extn.irq_eoi) { |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 178 | raw_spin_lock(&irq_controller_lock); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 179 | gic_arch_extn.irq_eoi(d); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 180 | raw_spin_unlock(&irq_controller_lock); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 181 | } |
| 182 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 183 | writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 186 | static int gic_set_type(struct irq_data *d, unsigned int type) |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 187 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 188 | void __iomem *base = gic_dist_base(d); |
| 189 | unsigned int gicirq = gic_irq(d); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 190 | u32 enablemask = 1 << (gicirq % 32); |
| 191 | u32 enableoff = (gicirq / 32) * 4; |
| 192 | u32 confmask = 0x2 << ((gicirq % 16) * 2); |
| 193 | u32 confoff = (gicirq / 16) * 4; |
| 194 | bool enabled = false; |
| 195 | u32 val; |
| 196 | |
| 197 | /* Interrupt configuration for SGIs can't be changed */ |
| 198 | if (gicirq < 16) |
| 199 | return -EINVAL; |
| 200 | |
| 201 | if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING) |
| 202 | return -EINVAL; |
| 203 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 204 | raw_spin_lock(&irq_controller_lock); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 205 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 206 | if (gic_arch_extn.irq_set_type) |
| 207 | gic_arch_extn.irq_set_type(d, type); |
| 208 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 209 | val = readl_relaxed(base + GIC_DIST_CONFIG + confoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 210 | if (type == IRQ_TYPE_LEVEL_HIGH) |
| 211 | val &= ~confmask; |
| 212 | else if (type == IRQ_TYPE_EDGE_RISING) |
| 213 | val |= confmask; |
| 214 | |
| 215 | /* |
| 216 | * As recommended by the spec, disable the interrupt before changing |
| 217 | * the configuration |
| 218 | */ |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 219 | if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) { |
| 220 | writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 221 | enabled = true; |
| 222 | } |
| 223 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 224 | writel_relaxed(val, base + GIC_DIST_CONFIG + confoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 225 | |
| 226 | if (enabled) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 227 | writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 228 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 229 | raw_spin_unlock(&irq_controller_lock); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 230 | |
| 231 | return 0; |
| 232 | } |
| 233 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 234 | static int gic_retrigger(struct irq_data *d) |
| 235 | { |
| 236 | if (gic_arch_extn.irq_retrigger) |
| 237 | return gic_arch_extn.irq_retrigger(d); |
| 238 | |
| 239 | return -ENXIO; |
| 240 | } |
| 241 | |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 242 | #ifdef CONFIG_SMP |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 243 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val, |
| 244 | bool force) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 245 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 246 | void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3); |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 247 | unsigned int shift = (gic_irq(d) % 4) * 8; |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 248 | unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask); |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 249 | u32 val, mask, bit; |
| 250 | |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 251 | if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids) |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 252 | return -EINVAL; |
| 253 | |
| 254 | mask = 0xff << shift; |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 255 | bit = gic_cpu_map[cpu] << shift; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 256 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 257 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 258 | val = readl_relaxed(reg) & ~mask; |
| 259 | writel_relaxed(val | bit, reg); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 260 | raw_spin_unlock(&irq_controller_lock); |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 261 | |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 262 | return IRQ_SET_MASK_OK; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 263 | } |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 264 | #endif |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 265 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 266 | #ifdef CONFIG_PM |
| 267 | static int gic_set_wake(struct irq_data *d, unsigned int on) |
| 268 | { |
| 269 | int ret = -ENXIO; |
| 270 | |
| 271 | if (gic_arch_extn.irq_set_wake) |
| 272 | ret = gic_arch_extn.irq_set_wake(d, on); |
| 273 | |
| 274 | return ret; |
| 275 | } |
| 276 | |
| 277 | #else |
| 278 | #define gic_set_wake NULL |
| 279 | #endif |
| 280 | |
Rob Herring | 1d5cc60 | 2012-11-20 19:52:32 -0600 | [diff] [blame] | 281 | static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs) |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 282 | { |
| 283 | u32 irqstat, irqnr; |
| 284 | struct gic_chip_data *gic = &gic_data[0]; |
| 285 | void __iomem *cpu_base = gic_data_cpu_base(gic); |
| 286 | |
| 287 | do { |
| 288 | irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK); |
| 289 | irqnr = irqstat & ~0x1c00; |
| 290 | |
| 291 | if (likely(irqnr > 15 && irqnr < 1021)) { |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 292 | irqnr = irq_find_mapping(gic->domain, irqnr); |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 293 | handle_IRQ(irqnr, regs); |
| 294 | continue; |
| 295 | } |
| 296 | if (irqnr < 16) { |
| 297 | writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI); |
| 298 | #ifdef CONFIG_SMP |
| 299 | handle_IPI(irqnr, regs); |
| 300 | #endif |
| 301 | continue; |
| 302 | } |
| 303 | break; |
| 304 | } while (1); |
| 305 | } |
| 306 | |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 307 | static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 308 | { |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 309 | struct gic_chip_data *chip_data = irq_get_handler_data(irq); |
| 310 | struct irq_chip *chip = irq_get_chip(irq); |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 311 | unsigned int cascade_irq, gic_irq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 312 | unsigned long status; |
| 313 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 314 | chained_irq_enter(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 315 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 316 | raw_spin_lock(&irq_controller_lock); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 317 | status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 318 | raw_spin_unlock(&irq_controller_lock); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 319 | |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 320 | gic_irq = (status & 0x3ff); |
| 321 | if (gic_irq == 1023) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 322 | goto out; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 323 | |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 324 | cascade_irq = irq_find_mapping(chip_data->domain, gic_irq); |
| 325 | if (unlikely(gic_irq < 32 || gic_irq > 1020)) |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 326 | do_bad_IRQ(cascade_irq, desc); |
| 327 | else |
| 328 | generic_handle_irq(cascade_irq); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 329 | |
| 330 | out: |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 331 | chained_irq_exit(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 332 | } |
| 333 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 334 | static struct irq_chip gic_chip = { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 335 | .name = "GIC", |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 336 | .irq_mask = gic_mask_irq, |
| 337 | .irq_unmask = gic_unmask_irq, |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 338 | .irq_eoi = gic_eoi_irq, |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 339 | .irq_set_type = gic_set_type, |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 340 | .irq_retrigger = gic_retrigger, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 341 | #ifdef CONFIG_SMP |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 342 | .irq_set_affinity = gic_set_affinity, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 343 | #endif |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 344 | .irq_set_wake = gic_set_wake, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 345 | }; |
| 346 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 347 | void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq) |
| 348 | { |
| 349 | if (gic_nr >= MAX_GIC_NR) |
| 350 | BUG(); |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 351 | if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 352 | BUG(); |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 353 | irq_set_chained_handler(irq, gic_handle_cascade_irq); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 354 | } |
| 355 | |
Russell King | 2bb3135 | 2013-01-30 23:49:57 +0000 | [diff] [blame] | 356 | static u8 gic_get_cpumask(struct gic_chip_data *gic) |
| 357 | { |
| 358 | void __iomem *base = gic_data_dist_base(gic); |
| 359 | u32 mask, i; |
| 360 | |
| 361 | for (i = mask = 0; i < 32; i += 4) { |
| 362 | mask = readl_relaxed(base + GIC_DIST_TARGET + i); |
| 363 | mask |= mask >> 16; |
| 364 | mask |= mask >> 8; |
| 365 | if (mask) |
| 366 | break; |
| 367 | } |
| 368 | |
| 369 | if (!mask) |
| 370 | pr_crit("GIC CPU mask not found - kernel will fail to boot.\n"); |
| 371 | |
| 372 | return mask; |
| 373 | } |
| 374 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 375 | static void __init gic_dist_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 376 | { |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 377 | unsigned int i; |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 378 | u32 cpumask; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 379 | unsigned int gic_irqs = gic->gic_irqs; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 380 | void __iomem *base = gic_data_dist_base(gic); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 381 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 382 | writel_relaxed(0, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 383 | |
| 384 | /* |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 385 | * Set all global interrupts to be level triggered, active low. |
| 386 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 387 | for (i = 32; i < gic_irqs; i += 16) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 388 | writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 389 | |
| 390 | /* |
| 391 | * Set all global interrupts to this CPU only. |
| 392 | */ |
Russell King | 2bb3135 | 2013-01-30 23:49:57 +0000 | [diff] [blame] | 393 | cpumask = gic_get_cpumask(gic); |
| 394 | cpumask |= cpumask << 8; |
| 395 | cpumask |= cpumask << 16; |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 396 | for (i = 32; i < gic_irqs; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 397 | writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 398 | |
| 399 | /* |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 400 | * Set priority on all global interrupts. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 401 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 402 | for (i = 32; i < gic_irqs; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 403 | writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 404 | |
| 405 | /* |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 406 | * Disable all interrupts. Leave the PPI and SGIs alone |
| 407 | * as these enables are banked registers. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 408 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 409 | for (i = 32; i < gic_irqs; i += 32) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 410 | writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 411 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 412 | writel_relaxed(1, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 413 | } |
| 414 | |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 415 | static void __cpuinit gic_cpu_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 416 | { |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 417 | void __iomem *dist_base = gic_data_dist_base(gic); |
| 418 | void __iomem *base = gic_data_cpu_base(gic); |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 419 | unsigned int cpu_mask, cpu = smp_processor_id(); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 420 | int i; |
| 421 | |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 422 | /* |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 423 | * Get what the GIC says our CPU mask is. |
| 424 | */ |
| 425 | BUG_ON(cpu >= NR_GIC_CPU_IF); |
Russell King | 2bb3135 | 2013-01-30 23:49:57 +0000 | [diff] [blame] | 426 | cpu_mask = gic_get_cpumask(gic); |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 427 | gic_cpu_map[cpu] = cpu_mask; |
| 428 | |
| 429 | /* |
| 430 | * Clear our mask from the other map entries in case they're |
| 431 | * still undefined. |
| 432 | */ |
| 433 | for (i = 0; i < NR_GIC_CPU_IF; i++) |
| 434 | if (i != cpu) |
| 435 | gic_cpu_map[i] &= ~cpu_mask; |
| 436 | |
| 437 | /* |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 438 | * Deal with the banked PPI and SGI interrupts - disable all |
| 439 | * PPI interrupts, ensure all SGI interrupts are enabled. |
| 440 | */ |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 441 | writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR); |
| 442 | writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 443 | |
| 444 | /* |
| 445 | * Set priority on PPI and SGI interrupts |
| 446 | */ |
| 447 | for (i = 0; i < 32; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 448 | writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 449 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 450 | writel_relaxed(0xf0, base + GIC_CPU_PRIMASK); |
| 451 | writel_relaxed(1, base + GIC_CPU_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 452 | } |
| 453 | |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 454 | #ifdef CONFIG_CPU_PM |
| 455 | /* |
| 456 | * Saves the GIC distributor registers during suspend or idle. Must be called |
| 457 | * with interrupts disabled but before powering down the GIC. After calling |
| 458 | * this function, no interrupts will be delivered by the GIC, and another |
| 459 | * platform-specific wakeup source must be enabled. |
| 460 | */ |
| 461 | static void gic_dist_save(unsigned int gic_nr) |
| 462 | { |
| 463 | unsigned int gic_irqs; |
| 464 | void __iomem *dist_base; |
| 465 | int i; |
| 466 | |
| 467 | if (gic_nr >= MAX_GIC_NR) |
| 468 | BUG(); |
| 469 | |
| 470 | gic_irqs = gic_data[gic_nr].gic_irqs; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 471 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 472 | |
| 473 | if (!dist_base) |
| 474 | return; |
| 475 | |
| 476 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
| 477 | gic_data[gic_nr].saved_spi_conf[i] = |
| 478 | readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 479 | |
| 480 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 481 | gic_data[gic_nr].saved_spi_target[i] = |
| 482 | readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4); |
| 483 | |
| 484 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
| 485 | gic_data[gic_nr].saved_spi_enable[i] = |
| 486 | readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 487 | } |
| 488 | |
| 489 | /* |
| 490 | * Restores the GIC distributor registers during resume or when coming out of |
| 491 | * idle. Must be called before enabling interrupts. If a level interrupt |
| 492 | * that occured while the GIC was suspended is still present, it will be |
| 493 | * handled normally, but any edge interrupts that occured will not be seen by |
| 494 | * the GIC and need to be handled by the platform-specific wakeup source. |
| 495 | */ |
| 496 | static void gic_dist_restore(unsigned int gic_nr) |
| 497 | { |
| 498 | unsigned int gic_irqs; |
| 499 | unsigned int i; |
| 500 | void __iomem *dist_base; |
| 501 | |
| 502 | if (gic_nr >= MAX_GIC_NR) |
| 503 | BUG(); |
| 504 | |
| 505 | gic_irqs = gic_data[gic_nr].gic_irqs; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 506 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 507 | |
| 508 | if (!dist_base) |
| 509 | return; |
| 510 | |
| 511 | writel_relaxed(0, dist_base + GIC_DIST_CTRL); |
| 512 | |
| 513 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
| 514 | writel_relaxed(gic_data[gic_nr].saved_spi_conf[i], |
| 515 | dist_base + GIC_DIST_CONFIG + i * 4); |
| 516 | |
| 517 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 518 | writel_relaxed(0xa0a0a0a0, |
| 519 | dist_base + GIC_DIST_PRI + i * 4); |
| 520 | |
| 521 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 522 | writel_relaxed(gic_data[gic_nr].saved_spi_target[i], |
| 523 | dist_base + GIC_DIST_TARGET + i * 4); |
| 524 | |
| 525 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
| 526 | writel_relaxed(gic_data[gic_nr].saved_spi_enable[i], |
| 527 | dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 528 | |
| 529 | writel_relaxed(1, dist_base + GIC_DIST_CTRL); |
| 530 | } |
| 531 | |
| 532 | static void gic_cpu_save(unsigned int gic_nr) |
| 533 | { |
| 534 | int i; |
| 535 | u32 *ptr; |
| 536 | void __iomem *dist_base; |
| 537 | void __iomem *cpu_base; |
| 538 | |
| 539 | if (gic_nr >= MAX_GIC_NR) |
| 540 | BUG(); |
| 541 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 542 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
| 543 | cpu_base = gic_data_cpu_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 544 | |
| 545 | if (!dist_base || !cpu_base) |
| 546 | return; |
| 547 | |
| 548 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable); |
| 549 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 550 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 551 | |
| 552 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf); |
| 553 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 554 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 555 | |
| 556 | } |
| 557 | |
| 558 | static void gic_cpu_restore(unsigned int gic_nr) |
| 559 | { |
| 560 | int i; |
| 561 | u32 *ptr; |
| 562 | void __iomem *dist_base; |
| 563 | void __iomem *cpu_base; |
| 564 | |
| 565 | if (gic_nr >= MAX_GIC_NR) |
| 566 | BUG(); |
| 567 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 568 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
| 569 | cpu_base = gic_data_cpu_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 570 | |
| 571 | if (!dist_base || !cpu_base) |
| 572 | return; |
| 573 | |
| 574 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable); |
| 575 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 576 | writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 577 | |
| 578 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf); |
| 579 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 580 | writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4); |
| 581 | |
| 582 | for (i = 0; i < DIV_ROUND_UP(32, 4); i++) |
| 583 | writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4); |
| 584 | |
| 585 | writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK); |
| 586 | writel_relaxed(1, cpu_base + GIC_CPU_CTRL); |
| 587 | } |
| 588 | |
| 589 | static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v) |
| 590 | { |
| 591 | int i; |
| 592 | |
| 593 | for (i = 0; i < MAX_GIC_NR; i++) { |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 594 | #ifdef CONFIG_GIC_NON_BANKED |
| 595 | /* Skip over unused GICs */ |
| 596 | if (!gic_data[i].get_base) |
| 597 | continue; |
| 598 | #endif |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 599 | switch (cmd) { |
| 600 | case CPU_PM_ENTER: |
| 601 | gic_cpu_save(i); |
| 602 | break; |
| 603 | case CPU_PM_ENTER_FAILED: |
| 604 | case CPU_PM_EXIT: |
| 605 | gic_cpu_restore(i); |
| 606 | break; |
| 607 | case CPU_CLUSTER_PM_ENTER: |
| 608 | gic_dist_save(i); |
| 609 | break; |
| 610 | case CPU_CLUSTER_PM_ENTER_FAILED: |
| 611 | case CPU_CLUSTER_PM_EXIT: |
| 612 | gic_dist_restore(i); |
| 613 | break; |
| 614 | } |
| 615 | } |
| 616 | |
| 617 | return NOTIFY_OK; |
| 618 | } |
| 619 | |
| 620 | static struct notifier_block gic_notifier_block = { |
| 621 | .notifier_call = gic_notifier, |
| 622 | }; |
| 623 | |
| 624 | static void __init gic_pm_init(struct gic_chip_data *gic) |
| 625 | { |
| 626 | gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4, |
| 627 | sizeof(u32)); |
| 628 | BUG_ON(!gic->saved_ppi_enable); |
| 629 | |
| 630 | gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4, |
| 631 | sizeof(u32)); |
| 632 | BUG_ON(!gic->saved_ppi_conf); |
| 633 | |
Marc Zyngier | abdd7b9 | 2011-11-25 17:58:19 +0100 | [diff] [blame] | 634 | if (gic == &gic_data[0]) |
| 635 | cpu_pm_register_notifier(&gic_notifier_block); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 636 | } |
| 637 | #else |
| 638 | static void __init gic_pm_init(struct gic_chip_data *gic) |
| 639 | { |
| 640 | } |
| 641 | #endif |
| 642 | |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 643 | #ifdef CONFIG_SMP |
| 644 | void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) |
| 645 | { |
| 646 | int cpu; |
| 647 | unsigned long map = 0; |
| 648 | |
| 649 | /* Convert our logical CPU mask into a physical one. */ |
| 650 | for_each_cpu(cpu, mask) |
Javi Merino | 91bdf0d | 2013-02-19 13:52:22 +0000 | [diff] [blame^] | 651 | map |= gic_cpu_map[cpu]; |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 652 | |
| 653 | /* |
| 654 | * Ensure that stores to Normal memory are visible to the |
| 655 | * other CPUs before issuing the IPI. |
| 656 | */ |
| 657 | dsb(); |
| 658 | |
| 659 | /* this always happens on GIC0 */ |
| 660 | writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT); |
| 661 | } |
| 662 | #endif |
| 663 | |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 664 | static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq, |
| 665 | irq_hw_number_t hw) |
| 666 | { |
| 667 | if (hw < 32) { |
| 668 | irq_set_percpu_devid(irq); |
| 669 | irq_set_chip_and_handler(irq, &gic_chip, |
| 670 | handle_percpu_devid_irq); |
| 671 | set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN); |
| 672 | } else { |
| 673 | irq_set_chip_and_handler(irq, &gic_chip, |
| 674 | handle_fasteoi_irq); |
| 675 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
| 676 | } |
| 677 | irq_set_chip_data(irq, d->host_data); |
| 678 | return 0; |
| 679 | } |
| 680 | |
Grant Likely | 7bb69ba | 2012-02-14 14:06:48 -0700 | [diff] [blame] | 681 | static int gic_irq_domain_xlate(struct irq_domain *d, |
| 682 | struct device_node *controller, |
| 683 | const u32 *intspec, unsigned int intsize, |
| 684 | unsigned long *out_hwirq, unsigned int *out_type) |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 685 | { |
| 686 | if (d->of_node != controller) |
| 687 | return -EINVAL; |
| 688 | if (intsize < 3) |
| 689 | return -EINVAL; |
| 690 | |
| 691 | /* Get the interrupt number and add 16 to skip over SGIs */ |
| 692 | *out_hwirq = intspec[1] + 16; |
| 693 | |
| 694 | /* For SPIs, we need to add 16 more to get the GIC irq ID number */ |
| 695 | if (!intspec[0]) |
| 696 | *out_hwirq += 16; |
| 697 | |
| 698 | *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK; |
| 699 | return 0; |
| 700 | } |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 701 | |
Grant Likely | 15a2598 | 2012-01-26 12:25:18 -0700 | [diff] [blame] | 702 | const struct irq_domain_ops gic_irq_domain_ops = { |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 703 | .map = gic_irq_domain_map, |
Grant Likely | 7bb69ba | 2012-02-14 14:06:48 -0700 | [diff] [blame] | 704 | .xlate = gic_irq_domain_xlate, |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 705 | }; |
| 706 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 707 | void __init gic_init_bases(unsigned int gic_nr, int irq_start, |
| 708 | void __iomem *dist_base, void __iomem *cpu_base, |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 709 | u32 percpu_offset, struct device_node *node) |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 710 | { |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 711 | irq_hw_number_t hwirq_base; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 712 | struct gic_chip_data *gic; |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 713 | int gic_irqs, irq_base, i; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 714 | |
| 715 | BUG_ON(gic_nr >= MAX_GIC_NR); |
| 716 | |
| 717 | gic = &gic_data[gic_nr]; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 718 | #ifdef CONFIG_GIC_NON_BANKED |
| 719 | if (percpu_offset) { /* Frankein-GIC without banked registers... */ |
| 720 | unsigned int cpu; |
| 721 | |
| 722 | gic->dist_base.percpu_base = alloc_percpu(void __iomem *); |
| 723 | gic->cpu_base.percpu_base = alloc_percpu(void __iomem *); |
| 724 | if (WARN_ON(!gic->dist_base.percpu_base || |
| 725 | !gic->cpu_base.percpu_base)) { |
| 726 | free_percpu(gic->dist_base.percpu_base); |
| 727 | free_percpu(gic->cpu_base.percpu_base); |
| 728 | return; |
| 729 | } |
| 730 | |
| 731 | for_each_possible_cpu(cpu) { |
| 732 | unsigned long offset = percpu_offset * cpu_logical_map(cpu); |
| 733 | *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset; |
| 734 | *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset; |
| 735 | } |
| 736 | |
| 737 | gic_set_base_accessor(gic, gic_get_percpu_base); |
| 738 | } else |
| 739 | #endif |
| 740 | { /* Normal, sane GIC... */ |
| 741 | WARN(percpu_offset, |
| 742 | "GIC_NON_BANKED not enabled, ignoring %08x offset!", |
| 743 | percpu_offset); |
| 744 | gic->dist_base.common_base = dist_base; |
| 745 | gic->cpu_base.common_base = cpu_base; |
| 746 | gic_set_base_accessor(gic, gic_get_common_base); |
| 747 | } |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 748 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 749 | /* |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 750 | * Initialize the CPU interface map to all CPUs. |
| 751 | * It will be refined as each CPU probes its ID. |
| 752 | */ |
| 753 | for (i = 0; i < NR_GIC_CPU_IF; i++) |
| 754 | gic_cpu_map[i] = 0xff; |
| 755 | |
| 756 | /* |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 757 | * For primary GICs, skip over SGIs. |
| 758 | * For secondary GICs, skip over PPIs, too. |
| 759 | */ |
Will Deacon | e0b823e | 2012-02-03 14:52:14 +0100 | [diff] [blame] | 760 | if (gic_nr == 0 && (irq_start & 31) > 0) { |
Linus Torvalds | 12679a2 | 2012-03-29 16:53:48 -0700 | [diff] [blame] | 761 | hwirq_base = 16; |
Will Deacon | e0b823e | 2012-02-03 14:52:14 +0100 | [diff] [blame] | 762 | if (irq_start != -1) |
| 763 | irq_start = (irq_start & ~31) + 16; |
| 764 | } else { |
Linus Torvalds | 12679a2 | 2012-03-29 16:53:48 -0700 | [diff] [blame] | 765 | hwirq_base = 32; |
Will Deacon | fe41db7 | 2011-11-25 19:23:36 +0100 | [diff] [blame] | 766 | } |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 767 | |
| 768 | /* |
| 769 | * Find out how many interrupts are supported. |
| 770 | * The GIC only supports up to 1020 interrupt sources. |
| 771 | */ |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 772 | gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 773 | gic_irqs = (gic_irqs + 1) * 32; |
| 774 | if (gic_irqs > 1020) |
| 775 | gic_irqs = 1020; |
| 776 | gic->gic_irqs = gic_irqs; |
| 777 | |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 778 | gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */ |
| 779 | irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id()); |
| 780 | if (IS_ERR_VALUE(irq_base)) { |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 781 | WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n", |
| 782 | irq_start); |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 783 | irq_base = irq_start; |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 784 | } |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 785 | gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base, |
| 786 | hwirq_base, &gic_irq_domain_ops, gic); |
| 787 | if (WARN_ON(!gic->domain)) |
| 788 | return; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 789 | |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 790 | #ifdef CONFIG_SMP |
| 791 | set_smp_cross_call(gic_raise_softirq); |
| 792 | #endif |
Rob Herring | cfed7d6 | 2012-11-03 12:59:51 -0500 | [diff] [blame] | 793 | |
| 794 | set_handle_irq(gic_handle_irq); |
| 795 | |
Colin Cross | 9c12845 | 2011-06-13 00:45:59 +0000 | [diff] [blame] | 796 | gic_chip.flags |= gic_arch_extn.flags; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 797 | gic_dist_init(gic); |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 798 | gic_cpu_init(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 799 | gic_pm_init(gic); |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 800 | } |
| 801 | |
Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 802 | void __cpuinit gic_secondary_init(unsigned int gic_nr) |
| 803 | { |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 804 | BUG_ON(gic_nr >= MAX_GIC_NR); |
| 805 | |
| 806 | gic_cpu_init(&gic_data[gic_nr]); |
Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 807 | } |
| 808 | |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 809 | #ifdef CONFIG_OF |
| 810 | static int gic_cnt __initdata = 0; |
| 811 | |
| 812 | int __init gic_of_init(struct device_node *node, struct device_node *parent) |
| 813 | { |
| 814 | void __iomem *cpu_base; |
| 815 | void __iomem *dist_base; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 816 | u32 percpu_offset; |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 817 | int irq; |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 818 | |
| 819 | if (WARN_ON(!node)) |
| 820 | return -ENODEV; |
| 821 | |
| 822 | dist_base = of_iomap(node, 0); |
| 823 | WARN(!dist_base, "unable to map gic dist registers\n"); |
| 824 | |
| 825 | cpu_base = of_iomap(node, 1); |
| 826 | WARN(!cpu_base, "unable to map gic cpu registers\n"); |
| 827 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 828 | if (of_property_read_u32(node, "cpu-offset", &percpu_offset)) |
| 829 | percpu_offset = 0; |
| 830 | |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 831 | gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node); |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 832 | |
| 833 | if (parent) { |
| 834 | irq = irq_of_parse_and_map(node, 0); |
| 835 | gic_cascade_irq(gic_cnt, irq); |
| 836 | } |
| 837 | gic_cnt++; |
| 838 | return 0; |
| 839 | } |
Rob Herring | 81243e4 | 2012-11-20 21:21:40 -0600 | [diff] [blame] | 840 | IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init); |
| 841 | IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init); |
| 842 | IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init); |
| 843 | IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init); |
| 844 | |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 845 | #endif |