Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/common/gic.c |
| 3 | * |
| 4 | * Copyright (C) 2002 ARM Limited, All Rights Reserved. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Interrupt architecture for the GIC: |
| 11 | * |
| 12 | * o There is one Interrupt Distributor, which receives interrupts |
| 13 | * from system devices and sends them to the Interrupt Controllers. |
| 14 | * |
| 15 | * o There is one CPU Interface per CPU, which sends interrupts sent |
| 16 | * by the Distributor, and interrupts generated locally, to the |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 17 | * associated CPU. The base address of the CPU interface is usually |
| 18 | * aliased so that the same address points to different chips depending |
| 19 | * on the CPU it is accessed from. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 20 | * |
| 21 | * Note that IRQs 0-31 are special - they are local to each CPU. |
| 22 | * As such, the enable set/clear, pending set/clear and active bit |
| 23 | * registers are banked per-cpu for these sources. |
| 24 | */ |
| 25 | #include <linux/init.h> |
| 26 | #include <linux/kernel.h> |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 27 | #include <linux/err.h> |
Arnd Bergmann | 7e1efcf | 2011-11-01 00:28:37 +0100 | [diff] [blame] | 28 | #include <linux/module.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 29 | #include <linux/list.h> |
| 30 | #include <linux/smp.h> |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 31 | #include <linux/cpu_pm.h> |
Catalin Marinas | dcb86e8 | 2005-08-31 21:45:14 +0100 | [diff] [blame] | 32 | #include <linux/cpumask.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 33 | #include <linux/io.h> |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 34 | #include <linux/of.h> |
| 35 | #include <linux/of_address.h> |
| 36 | #include <linux/of_irq.h> |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 37 | #include <linux/irqdomain.h> |
Marc Zyngier | 292b293 | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 38 | #include <linux/interrupt.h> |
| 39 | #include <linux/percpu.h> |
| 40 | #include <linux/slab.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 41 | |
| 42 | #include <asm/irq.h> |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 43 | #include <asm/exception.h> |
Will Deacon | eb50439 | 2012-01-20 12:01:12 +0100 | [diff] [blame] | 44 | #include <asm/smp_plat.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 45 | #include <asm/mach/irq.h> |
| 46 | #include <asm/hardware/gic.h> |
| 47 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 48 | union gic_base { |
| 49 | void __iomem *common_base; |
| 50 | void __percpu __iomem **percpu_base; |
| 51 | }; |
| 52 | |
| 53 | struct gic_chip_data { |
| 54 | unsigned int irq_offset; |
| 55 | union gic_base dist_base; |
| 56 | union gic_base cpu_base; |
| 57 | #ifdef CONFIG_CPU_PM |
| 58 | u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)]; |
| 59 | u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)]; |
| 60 | u32 saved_spi_target[DIV_ROUND_UP(1020, 4)]; |
| 61 | u32 __percpu *saved_ppi_enable; |
| 62 | u32 __percpu *saved_ppi_conf; |
| 63 | #endif |
| 64 | #ifdef CONFIG_IRQ_DOMAIN |
| 65 | struct irq_domain domain; |
| 66 | #endif |
| 67 | unsigned int gic_irqs; |
| 68 | #ifdef CONFIG_GIC_NON_BANKED |
| 69 | void __iomem *(*get_base)(union gic_base *); |
| 70 | #endif |
| 71 | }; |
| 72 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 73 | static DEFINE_RAW_SPINLOCK(irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 74 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 75 | /* |
| 76 | * Supported arch specific GIC irq extension. |
| 77 | * Default make them NULL. |
| 78 | */ |
| 79 | struct irq_chip gic_arch_extn = { |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 80 | .irq_eoi = NULL, |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 81 | .irq_mask = NULL, |
| 82 | .irq_unmask = NULL, |
| 83 | .irq_retrigger = NULL, |
| 84 | .irq_set_type = NULL, |
| 85 | .irq_set_wake = NULL, |
| 86 | }; |
| 87 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 88 | #ifndef MAX_GIC_NR |
| 89 | #define MAX_GIC_NR 1 |
| 90 | #endif |
| 91 | |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 92 | static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 93 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 94 | #ifdef CONFIG_GIC_NON_BANKED |
| 95 | static void __iomem *gic_get_percpu_base(union gic_base *base) |
| 96 | { |
| 97 | return *__this_cpu_ptr(base->percpu_base); |
| 98 | } |
| 99 | |
| 100 | static void __iomem *gic_get_common_base(union gic_base *base) |
| 101 | { |
| 102 | return base->common_base; |
| 103 | } |
| 104 | |
| 105 | static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data) |
| 106 | { |
| 107 | return data->get_base(&data->dist_base); |
| 108 | } |
| 109 | |
| 110 | static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data) |
| 111 | { |
| 112 | return data->get_base(&data->cpu_base); |
| 113 | } |
| 114 | |
| 115 | static inline void gic_set_base_accessor(struct gic_chip_data *data, |
| 116 | void __iomem *(*f)(union gic_base *)) |
| 117 | { |
| 118 | data->get_base = f; |
| 119 | } |
| 120 | #else |
| 121 | #define gic_data_dist_base(d) ((d)->dist_base.common_base) |
| 122 | #define gic_data_cpu_base(d) ((d)->cpu_base.common_base) |
| 123 | #define gic_set_base_accessor(d,f) |
| 124 | #endif |
| 125 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 126 | static inline void __iomem *gic_dist_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 127 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 128 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 129 | return gic_data_dist_base(gic_data); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 130 | } |
| 131 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 132 | static inline void __iomem *gic_cpu_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 133 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 134 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 135 | return gic_data_cpu_base(gic_data); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 136 | } |
| 137 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 138 | static inline unsigned int gic_irq(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 139 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 140 | return d->hwirq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 141 | } |
| 142 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 143 | /* |
| 144 | * Routines to acknowledge, disable and enable interrupts |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 145 | */ |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 146 | static void gic_mask_irq(struct irq_data *d) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 147 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 148 | u32 mask = 1 << (gic_irq(d) % 32); |
Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 149 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 150 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 151 | writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4); |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 152 | if (gic_arch_extn.irq_mask) |
| 153 | gic_arch_extn.irq_mask(d); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 154 | raw_spin_unlock(&irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 155 | } |
| 156 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 157 | static void gic_unmask_irq(struct irq_data *d) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 158 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 159 | u32 mask = 1 << (gic_irq(d) % 32); |
Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 160 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 161 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 162 | if (gic_arch_extn.irq_unmask) |
| 163 | gic_arch_extn.irq_unmask(d); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 164 | writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 165 | raw_spin_unlock(&irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 166 | } |
| 167 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 168 | static void gic_eoi_irq(struct irq_data *d) |
| 169 | { |
| 170 | if (gic_arch_extn.irq_eoi) { |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 171 | raw_spin_lock(&irq_controller_lock); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 172 | gic_arch_extn.irq_eoi(d); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 173 | raw_spin_unlock(&irq_controller_lock); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 174 | } |
| 175 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 176 | writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 177 | } |
| 178 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 179 | static int gic_set_type(struct irq_data *d, unsigned int type) |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 180 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 181 | void __iomem *base = gic_dist_base(d); |
| 182 | unsigned int gicirq = gic_irq(d); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 183 | u32 enablemask = 1 << (gicirq % 32); |
| 184 | u32 enableoff = (gicirq / 32) * 4; |
| 185 | u32 confmask = 0x2 << ((gicirq % 16) * 2); |
| 186 | u32 confoff = (gicirq / 16) * 4; |
| 187 | bool enabled = false; |
| 188 | u32 val; |
| 189 | |
| 190 | /* Interrupt configuration for SGIs can't be changed */ |
| 191 | if (gicirq < 16) |
| 192 | return -EINVAL; |
| 193 | |
| 194 | if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING) |
| 195 | return -EINVAL; |
| 196 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 197 | raw_spin_lock(&irq_controller_lock); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 198 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 199 | if (gic_arch_extn.irq_set_type) |
| 200 | gic_arch_extn.irq_set_type(d, type); |
| 201 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 202 | val = readl_relaxed(base + GIC_DIST_CONFIG + confoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 203 | if (type == IRQ_TYPE_LEVEL_HIGH) |
| 204 | val &= ~confmask; |
| 205 | else if (type == IRQ_TYPE_EDGE_RISING) |
| 206 | val |= confmask; |
| 207 | |
| 208 | /* |
| 209 | * As recommended by the spec, disable the interrupt before changing |
| 210 | * the configuration |
| 211 | */ |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 212 | if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) { |
| 213 | writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 214 | enabled = true; |
| 215 | } |
| 216 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 217 | writel_relaxed(val, base + GIC_DIST_CONFIG + confoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 218 | |
| 219 | if (enabled) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 220 | writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 221 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 222 | raw_spin_unlock(&irq_controller_lock); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 223 | |
| 224 | return 0; |
| 225 | } |
| 226 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 227 | static int gic_retrigger(struct irq_data *d) |
| 228 | { |
| 229 | if (gic_arch_extn.irq_retrigger) |
| 230 | return gic_arch_extn.irq_retrigger(d); |
| 231 | |
| 232 | return -ENXIO; |
| 233 | } |
| 234 | |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 235 | #ifdef CONFIG_SMP |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 236 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val, |
| 237 | bool force) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 238 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 239 | void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3); |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 240 | unsigned int shift = (gic_irq(d) % 4) * 8; |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 241 | unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask); |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 242 | u32 val, mask, bit; |
| 243 | |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 244 | if (cpu >= 8 || cpu >= nr_cpu_ids) |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 245 | return -EINVAL; |
| 246 | |
| 247 | mask = 0xff << shift; |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 248 | bit = 1 << (cpu_logical_map(cpu) + shift); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 249 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 250 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 251 | val = readl_relaxed(reg) & ~mask; |
| 252 | writel_relaxed(val | bit, reg); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 253 | raw_spin_unlock(&irq_controller_lock); |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 254 | |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 255 | return IRQ_SET_MASK_OK; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 256 | } |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 257 | #endif |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 258 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 259 | #ifdef CONFIG_PM |
| 260 | static int gic_set_wake(struct irq_data *d, unsigned int on) |
| 261 | { |
| 262 | int ret = -ENXIO; |
| 263 | |
| 264 | if (gic_arch_extn.irq_set_wake) |
| 265 | ret = gic_arch_extn.irq_set_wake(d, on); |
| 266 | |
| 267 | return ret; |
| 268 | } |
| 269 | |
| 270 | #else |
| 271 | #define gic_set_wake NULL |
| 272 | #endif |
| 273 | |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 274 | asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs) |
| 275 | { |
| 276 | u32 irqstat, irqnr; |
| 277 | struct gic_chip_data *gic = &gic_data[0]; |
| 278 | void __iomem *cpu_base = gic_data_cpu_base(gic); |
| 279 | |
| 280 | do { |
| 281 | irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK); |
| 282 | irqnr = irqstat & ~0x1c00; |
| 283 | |
| 284 | if (likely(irqnr > 15 && irqnr < 1021)) { |
| 285 | irqnr = irq_domain_to_irq(&gic->domain, irqnr); |
| 286 | handle_IRQ(irqnr, regs); |
| 287 | continue; |
| 288 | } |
| 289 | if (irqnr < 16) { |
| 290 | writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI); |
| 291 | #ifdef CONFIG_SMP |
| 292 | handle_IPI(irqnr, regs); |
| 293 | #endif |
| 294 | continue; |
| 295 | } |
| 296 | break; |
| 297 | } while (1); |
| 298 | } |
| 299 | |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 300 | static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 301 | { |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 302 | struct gic_chip_data *chip_data = irq_get_handler_data(irq); |
| 303 | struct irq_chip *chip = irq_get_chip(irq); |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 304 | unsigned int cascade_irq, gic_irq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 305 | unsigned long status; |
| 306 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 307 | chained_irq_enter(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 308 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 309 | raw_spin_lock(&irq_controller_lock); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 310 | status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 311 | raw_spin_unlock(&irq_controller_lock); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 312 | |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 313 | gic_irq = (status & 0x3ff); |
| 314 | if (gic_irq == 1023) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 315 | goto out; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 316 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 317 | cascade_irq = irq_domain_to_irq(&chip_data->domain, gic_irq); |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 318 | if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS)) |
| 319 | do_bad_IRQ(cascade_irq, desc); |
| 320 | else |
| 321 | generic_handle_irq(cascade_irq); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 322 | |
| 323 | out: |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 324 | chained_irq_exit(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 325 | } |
| 326 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 327 | static struct irq_chip gic_chip = { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 328 | .name = "GIC", |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 329 | .irq_mask = gic_mask_irq, |
| 330 | .irq_unmask = gic_unmask_irq, |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 331 | .irq_eoi = gic_eoi_irq, |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 332 | .irq_set_type = gic_set_type, |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 333 | .irq_retrigger = gic_retrigger, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 334 | #ifdef CONFIG_SMP |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 335 | .irq_set_affinity = gic_set_affinity, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 336 | #endif |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 337 | .irq_set_wake = gic_set_wake, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 338 | }; |
| 339 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 340 | void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq) |
| 341 | { |
| 342 | if (gic_nr >= MAX_GIC_NR) |
| 343 | BUG(); |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 344 | if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 345 | BUG(); |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 346 | irq_set_chained_handler(irq, gic_handle_cascade_irq); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 347 | } |
| 348 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 349 | static void __init gic_dist_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 350 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 351 | unsigned int i, irq; |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 352 | u32 cpumask; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 353 | unsigned int gic_irqs = gic->gic_irqs; |
| 354 | struct irq_domain *domain = &gic->domain; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 355 | void __iomem *base = gic_data_dist_base(gic); |
Will Deacon | eb50439 | 2012-01-20 12:01:12 +0100 | [diff] [blame] | 356 | u32 cpu = cpu_logical_map(smp_processor_id()); |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 357 | |
| 358 | cpumask = 1 << cpu; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 359 | cpumask |= cpumask << 8; |
| 360 | cpumask |= cpumask << 16; |
| 361 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 362 | writel_relaxed(0, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 363 | |
| 364 | /* |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 365 | * Set all global interrupts to be level triggered, active low. |
| 366 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 367 | for (i = 32; i < gic_irqs; i += 16) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 368 | writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 369 | |
| 370 | /* |
| 371 | * Set all global interrupts to this CPU only. |
| 372 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 373 | for (i = 32; i < gic_irqs; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 374 | writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 375 | |
| 376 | /* |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 377 | * Set priority on all global interrupts. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 378 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 379 | for (i = 32; i < gic_irqs; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 380 | writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 381 | |
| 382 | /* |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 383 | * Disable all interrupts. Leave the PPI and SGIs alone |
| 384 | * as these enables are banked registers. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 385 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 386 | for (i = 32; i < gic_irqs; i += 32) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 387 | writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 388 | |
| 389 | /* |
| 390 | * Setup the Linux IRQ subsystem. |
| 391 | */ |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 392 | irq_domain_for_each_irq(domain, i, irq) { |
| 393 | if (i < 32) { |
| 394 | irq_set_percpu_devid(irq); |
| 395 | irq_set_chip_and_handler(irq, &gic_chip, |
| 396 | handle_percpu_devid_irq); |
| 397 | set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN); |
| 398 | } else { |
| 399 | irq_set_chip_and_handler(irq, &gic_chip, |
| 400 | handle_fasteoi_irq); |
| 401 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
| 402 | } |
| 403 | irq_set_chip_data(irq, gic); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 404 | } |
| 405 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 406 | writel_relaxed(1, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 407 | } |
| 408 | |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 409 | static void __cpuinit gic_cpu_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 410 | { |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 411 | void __iomem *dist_base = gic_data_dist_base(gic); |
| 412 | void __iomem *base = gic_data_cpu_base(gic); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 413 | int i; |
| 414 | |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 415 | /* |
| 416 | * Deal with the banked PPI and SGI interrupts - disable all |
| 417 | * PPI interrupts, ensure all SGI interrupts are enabled. |
| 418 | */ |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 419 | writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR); |
| 420 | writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 421 | |
| 422 | /* |
| 423 | * Set priority on PPI and SGI interrupts |
| 424 | */ |
| 425 | for (i = 0; i < 32; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 426 | writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 427 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 428 | writel_relaxed(0xf0, base + GIC_CPU_PRIMASK); |
| 429 | writel_relaxed(1, base + GIC_CPU_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 430 | } |
| 431 | |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 432 | #ifdef CONFIG_CPU_PM |
| 433 | /* |
| 434 | * Saves the GIC distributor registers during suspend or idle. Must be called |
| 435 | * with interrupts disabled but before powering down the GIC. After calling |
| 436 | * this function, no interrupts will be delivered by the GIC, and another |
| 437 | * platform-specific wakeup source must be enabled. |
| 438 | */ |
| 439 | static void gic_dist_save(unsigned int gic_nr) |
| 440 | { |
| 441 | unsigned int gic_irqs; |
| 442 | void __iomem *dist_base; |
| 443 | int i; |
| 444 | |
| 445 | if (gic_nr >= MAX_GIC_NR) |
| 446 | BUG(); |
| 447 | |
| 448 | gic_irqs = gic_data[gic_nr].gic_irqs; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 449 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 450 | |
| 451 | if (!dist_base) |
| 452 | return; |
| 453 | |
| 454 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
| 455 | gic_data[gic_nr].saved_spi_conf[i] = |
| 456 | readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 457 | |
| 458 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 459 | gic_data[gic_nr].saved_spi_target[i] = |
| 460 | readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4); |
| 461 | |
| 462 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
| 463 | gic_data[gic_nr].saved_spi_enable[i] = |
| 464 | readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 465 | } |
| 466 | |
| 467 | /* |
| 468 | * Restores the GIC distributor registers during resume or when coming out of |
| 469 | * idle. Must be called before enabling interrupts. If a level interrupt |
| 470 | * that occured while the GIC was suspended is still present, it will be |
| 471 | * handled normally, but any edge interrupts that occured will not be seen by |
| 472 | * the GIC and need to be handled by the platform-specific wakeup source. |
| 473 | */ |
| 474 | static void gic_dist_restore(unsigned int gic_nr) |
| 475 | { |
| 476 | unsigned int gic_irqs; |
| 477 | unsigned int i; |
| 478 | void __iomem *dist_base; |
| 479 | |
| 480 | if (gic_nr >= MAX_GIC_NR) |
| 481 | BUG(); |
| 482 | |
| 483 | gic_irqs = gic_data[gic_nr].gic_irqs; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 484 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 485 | |
| 486 | if (!dist_base) |
| 487 | return; |
| 488 | |
| 489 | writel_relaxed(0, dist_base + GIC_DIST_CTRL); |
| 490 | |
| 491 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
| 492 | writel_relaxed(gic_data[gic_nr].saved_spi_conf[i], |
| 493 | dist_base + GIC_DIST_CONFIG + i * 4); |
| 494 | |
| 495 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 496 | writel_relaxed(0xa0a0a0a0, |
| 497 | dist_base + GIC_DIST_PRI + i * 4); |
| 498 | |
| 499 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 500 | writel_relaxed(gic_data[gic_nr].saved_spi_target[i], |
| 501 | dist_base + GIC_DIST_TARGET + i * 4); |
| 502 | |
| 503 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
| 504 | writel_relaxed(gic_data[gic_nr].saved_spi_enable[i], |
| 505 | dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 506 | |
| 507 | writel_relaxed(1, dist_base + GIC_DIST_CTRL); |
| 508 | } |
| 509 | |
| 510 | static void gic_cpu_save(unsigned int gic_nr) |
| 511 | { |
| 512 | int i; |
| 513 | u32 *ptr; |
| 514 | void __iomem *dist_base; |
| 515 | void __iomem *cpu_base; |
| 516 | |
| 517 | if (gic_nr >= MAX_GIC_NR) |
| 518 | BUG(); |
| 519 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 520 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
| 521 | cpu_base = gic_data_cpu_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 522 | |
| 523 | if (!dist_base || !cpu_base) |
| 524 | return; |
| 525 | |
| 526 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable); |
| 527 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 528 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 529 | |
| 530 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf); |
| 531 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 532 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 533 | |
| 534 | } |
| 535 | |
| 536 | static void gic_cpu_restore(unsigned int gic_nr) |
| 537 | { |
| 538 | int i; |
| 539 | u32 *ptr; |
| 540 | void __iomem *dist_base; |
| 541 | void __iomem *cpu_base; |
| 542 | |
| 543 | if (gic_nr >= MAX_GIC_NR) |
| 544 | BUG(); |
| 545 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 546 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
| 547 | cpu_base = gic_data_cpu_base(&gic_data[gic_nr]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 548 | |
| 549 | if (!dist_base || !cpu_base) |
| 550 | return; |
| 551 | |
| 552 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable); |
| 553 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 554 | writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 555 | |
| 556 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf); |
| 557 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 558 | writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4); |
| 559 | |
| 560 | for (i = 0; i < DIV_ROUND_UP(32, 4); i++) |
| 561 | writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4); |
| 562 | |
| 563 | writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK); |
| 564 | writel_relaxed(1, cpu_base + GIC_CPU_CTRL); |
| 565 | } |
| 566 | |
| 567 | static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v) |
| 568 | { |
| 569 | int i; |
| 570 | |
| 571 | for (i = 0; i < MAX_GIC_NR; i++) { |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 572 | #ifdef CONFIG_GIC_NON_BANKED |
| 573 | /* Skip over unused GICs */ |
| 574 | if (!gic_data[i].get_base) |
| 575 | continue; |
| 576 | #endif |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 577 | switch (cmd) { |
| 578 | case CPU_PM_ENTER: |
| 579 | gic_cpu_save(i); |
| 580 | break; |
| 581 | case CPU_PM_ENTER_FAILED: |
| 582 | case CPU_PM_EXIT: |
| 583 | gic_cpu_restore(i); |
| 584 | break; |
| 585 | case CPU_CLUSTER_PM_ENTER: |
| 586 | gic_dist_save(i); |
| 587 | break; |
| 588 | case CPU_CLUSTER_PM_ENTER_FAILED: |
| 589 | case CPU_CLUSTER_PM_EXIT: |
| 590 | gic_dist_restore(i); |
| 591 | break; |
| 592 | } |
| 593 | } |
| 594 | |
| 595 | return NOTIFY_OK; |
| 596 | } |
| 597 | |
| 598 | static struct notifier_block gic_notifier_block = { |
| 599 | .notifier_call = gic_notifier, |
| 600 | }; |
| 601 | |
| 602 | static void __init gic_pm_init(struct gic_chip_data *gic) |
| 603 | { |
| 604 | gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4, |
| 605 | sizeof(u32)); |
| 606 | BUG_ON(!gic->saved_ppi_enable); |
| 607 | |
| 608 | gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4, |
| 609 | sizeof(u32)); |
| 610 | BUG_ON(!gic->saved_ppi_conf); |
| 611 | |
Marc Zyngier | abdd7b9 | 2011-11-25 17:58:19 +0100 | [diff] [blame] | 612 | if (gic == &gic_data[0]) |
| 613 | cpu_pm_register_notifier(&gic_notifier_block); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 614 | } |
| 615 | #else |
| 616 | static void __init gic_pm_init(struct gic_chip_data *gic) |
| 617 | { |
| 618 | } |
| 619 | #endif |
| 620 | |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 621 | #ifdef CONFIG_OF |
Grant Likely | 7bb69ba | 2012-02-14 14:06:48 -0700 | [diff] [blame^] | 622 | static int gic_irq_domain_xlate(struct irq_domain *d, |
| 623 | struct device_node *controller, |
| 624 | const u32 *intspec, unsigned int intsize, |
| 625 | unsigned long *out_hwirq, unsigned int *out_type) |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 626 | { |
| 627 | if (d->of_node != controller) |
| 628 | return -EINVAL; |
| 629 | if (intsize < 3) |
| 630 | return -EINVAL; |
| 631 | |
| 632 | /* Get the interrupt number and add 16 to skip over SGIs */ |
| 633 | *out_hwirq = intspec[1] + 16; |
| 634 | |
| 635 | /* For SPIs, we need to add 16 more to get the GIC irq ID number */ |
| 636 | if (!intspec[0]) |
| 637 | *out_hwirq += 16; |
| 638 | |
| 639 | *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK; |
| 640 | return 0; |
| 641 | } |
| 642 | #endif |
| 643 | |
Grant Likely | 7bb69ba | 2012-02-14 14:06:48 -0700 | [diff] [blame^] | 644 | struct irq_domain_ops gic_irq_domain_ops = { |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 645 | #ifdef CONFIG_OF |
Grant Likely | 7bb69ba | 2012-02-14 14:06:48 -0700 | [diff] [blame^] | 646 | .xlate = gic_irq_domain_xlate, |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 647 | #endif |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 648 | }; |
| 649 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 650 | void __init gic_init_bases(unsigned int gic_nr, int irq_start, |
| 651 | void __iomem *dist_base, void __iomem *cpu_base, |
| 652 | u32 percpu_offset) |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 653 | { |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 654 | struct gic_chip_data *gic; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 655 | struct irq_domain *domain; |
| 656 | int gic_irqs; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 657 | |
| 658 | BUG_ON(gic_nr >= MAX_GIC_NR); |
| 659 | |
| 660 | gic = &gic_data[gic_nr]; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 661 | domain = &gic->domain; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 662 | #ifdef CONFIG_GIC_NON_BANKED |
| 663 | if (percpu_offset) { /* Frankein-GIC without banked registers... */ |
| 664 | unsigned int cpu; |
| 665 | |
| 666 | gic->dist_base.percpu_base = alloc_percpu(void __iomem *); |
| 667 | gic->cpu_base.percpu_base = alloc_percpu(void __iomem *); |
| 668 | if (WARN_ON(!gic->dist_base.percpu_base || |
| 669 | !gic->cpu_base.percpu_base)) { |
| 670 | free_percpu(gic->dist_base.percpu_base); |
| 671 | free_percpu(gic->cpu_base.percpu_base); |
| 672 | return; |
| 673 | } |
| 674 | |
| 675 | for_each_possible_cpu(cpu) { |
| 676 | unsigned long offset = percpu_offset * cpu_logical_map(cpu); |
| 677 | *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset; |
| 678 | *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset; |
| 679 | } |
| 680 | |
| 681 | gic_set_base_accessor(gic, gic_get_percpu_base); |
| 682 | } else |
| 683 | #endif |
| 684 | { /* Normal, sane GIC... */ |
| 685 | WARN(percpu_offset, |
| 686 | "GIC_NON_BANKED not enabled, ignoring %08x offset!", |
| 687 | percpu_offset); |
| 688 | gic->dist_base.common_base = dist_base; |
| 689 | gic->cpu_base.common_base = cpu_base; |
| 690 | gic_set_base_accessor(gic, gic_get_common_base); |
| 691 | } |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 692 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 693 | /* |
| 694 | * For primary GICs, skip over SGIs. |
| 695 | * For secondary GICs, skip over PPIs, too. |
| 696 | */ |
Will Deacon | fe41db7 | 2011-11-25 19:23:36 +0100 | [diff] [blame] | 697 | domain->hwirq_base = 32; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 698 | if (gic_nr == 0) { |
Will Deacon | fe41db7 | 2011-11-25 19:23:36 +0100 | [diff] [blame] | 699 | if ((irq_start & 31) > 0) { |
| 700 | domain->hwirq_base = 16; |
| 701 | if (irq_start != -1) |
| 702 | irq_start = (irq_start & ~31) + 16; |
| 703 | } |
| 704 | } |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 705 | |
| 706 | /* |
| 707 | * Find out how many interrupts are supported. |
| 708 | * The GIC only supports up to 1020 interrupt sources. |
| 709 | */ |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 710 | gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 711 | gic_irqs = (gic_irqs + 1) * 32; |
| 712 | if (gic_irqs > 1020) |
| 713 | gic_irqs = 1020; |
| 714 | gic->gic_irqs = gic_irqs; |
| 715 | |
| 716 | domain->nr_irq = gic_irqs - domain->hwirq_base; |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 717 | domain->irq_base = irq_alloc_descs(irq_start, 16, domain->nr_irq, |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 718 | numa_node_id()); |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 719 | if (IS_ERR_VALUE(domain->irq_base)) { |
| 720 | WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n", |
| 721 | irq_start); |
| 722 | domain->irq_base = irq_start; |
| 723 | } |
Grant Likely | 7bb69ba | 2012-02-14 14:06:48 -0700 | [diff] [blame^] | 724 | domain->host_data = gic; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 725 | domain->ops = &gic_irq_domain_ops; |
| 726 | irq_domain_add(domain); |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 727 | |
Colin Cross | 9c12845 | 2011-06-13 00:45:59 +0000 | [diff] [blame] | 728 | gic_chip.flags |= gic_arch_extn.flags; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 729 | gic_dist_init(gic); |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 730 | gic_cpu_init(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 731 | gic_pm_init(gic); |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 732 | } |
| 733 | |
Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 734 | void __cpuinit gic_secondary_init(unsigned int gic_nr) |
| 735 | { |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 736 | BUG_ON(gic_nr >= MAX_GIC_NR); |
| 737 | |
| 738 | gic_cpu_init(&gic_data[gic_nr]); |
Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 739 | } |
| 740 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 741 | #ifdef CONFIG_SMP |
Russell King | 8266810 | 2009-05-17 16:20:18 +0100 | [diff] [blame] | 742 | void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 743 | { |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 744 | int cpu; |
| 745 | unsigned long map = 0; |
| 746 | |
| 747 | /* Convert our logical CPU mask into a physical one. */ |
| 748 | for_each_cpu(cpu, mask) |
| 749 | map |= 1 << cpu_logical_map(cpu); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 750 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 751 | /* |
| 752 | * Ensure that stores to Normal memory are visible to the |
| 753 | * other CPUs before issuing the IPI. |
| 754 | */ |
| 755 | dsb(); |
| 756 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 757 | /* this always happens on GIC0 */ |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 758 | writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 759 | } |
| 760 | #endif |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 761 | |
| 762 | #ifdef CONFIG_OF |
| 763 | static int gic_cnt __initdata = 0; |
| 764 | |
| 765 | int __init gic_of_init(struct device_node *node, struct device_node *parent) |
| 766 | { |
| 767 | void __iomem *cpu_base; |
| 768 | void __iomem *dist_base; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 769 | u32 percpu_offset; |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 770 | int irq; |
| 771 | struct irq_domain *domain = &gic_data[gic_cnt].domain; |
| 772 | |
| 773 | if (WARN_ON(!node)) |
| 774 | return -ENODEV; |
| 775 | |
| 776 | dist_base = of_iomap(node, 0); |
| 777 | WARN(!dist_base, "unable to map gic dist registers\n"); |
| 778 | |
| 779 | cpu_base = of_iomap(node, 1); |
| 780 | WARN(!cpu_base, "unable to map gic cpu registers\n"); |
| 781 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 782 | if (of_property_read_u32(node, "cpu-offset", &percpu_offset)) |
| 783 | percpu_offset = 0; |
| 784 | |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 785 | domain->of_node = of_node_get(node); |
| 786 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 787 | gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset); |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 788 | |
| 789 | if (parent) { |
| 790 | irq = irq_of_parse_and_map(node, 0); |
| 791 | gic_cascade_irq(gic_cnt, irq); |
| 792 | } |
| 793 | gic_cnt++; |
| 794 | return 0; |
| 795 | } |
| 796 | #endif |