Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/common/gic.c |
| 3 | * |
| 4 | * Copyright (C) 2002 ARM Limited, All Rights Reserved. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Interrupt architecture for the GIC: |
| 11 | * |
| 12 | * o There is one Interrupt Distributor, which receives interrupts |
| 13 | * from system devices and sends them to the Interrupt Controllers. |
| 14 | * |
| 15 | * o There is one CPU Interface per CPU, which sends interrupts sent |
| 16 | * by the Distributor, and interrupts generated locally, to the |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 17 | * associated CPU. The base address of the CPU interface is usually |
| 18 | * aliased so that the same address points to different chips depending |
| 19 | * on the CPU it is accessed from. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 20 | * |
| 21 | * Note that IRQs 0-31 are special - they are local to each CPU. |
| 22 | * As such, the enable set/clear, pending set/clear and active bit |
| 23 | * registers are banked per-cpu for these sources. |
| 24 | */ |
| 25 | #include <linux/init.h> |
| 26 | #include <linux/kernel.h> |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 27 | #include <linux/err.h> |
Arnd Bergmann | 7e1efcf | 2011-11-01 00:28:37 +0100 | [diff] [blame] | 28 | #include <linux/module.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 29 | #include <linux/list.h> |
| 30 | #include <linux/smp.h> |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 31 | #include <linux/cpu_pm.h> |
Catalin Marinas | dcb86e8 | 2005-08-31 21:45:14 +0100 | [diff] [blame] | 32 | #include <linux/cpumask.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 33 | #include <linux/io.h> |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 34 | #include <linux/of.h> |
| 35 | #include <linux/of_address.h> |
| 36 | #include <linux/of_irq.h> |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 37 | #include <linux/irqdomain.h> |
Marc Zyngier | 292b293 | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 38 | #include <linux/interrupt.h> |
| 39 | #include <linux/percpu.h> |
| 40 | #include <linux/slab.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 41 | |
| 42 | #include <asm/irq.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 43 | #include <asm/mach/irq.h> |
| 44 | #include <asm/hardware/gic.h> |
| 45 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 46 | static DEFINE_RAW_SPINLOCK(irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 47 | |
Russell King | ff2e27a | 2010-12-04 16:13:29 +0000 | [diff] [blame] | 48 | /* Address of GIC 0 CPU interface */ |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 49 | void __iomem *gic_cpu_base_addr __read_mostly; |
Russell King | ff2e27a | 2010-12-04 16:13:29 +0000 | [diff] [blame] | 50 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 51 | /* |
| 52 | * Supported arch specific GIC irq extension. |
| 53 | * Default make them NULL. |
| 54 | */ |
| 55 | struct irq_chip gic_arch_extn = { |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 56 | .irq_eoi = NULL, |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 57 | .irq_mask = NULL, |
| 58 | .irq_unmask = NULL, |
| 59 | .irq_retrigger = NULL, |
| 60 | .irq_set_type = NULL, |
| 61 | .irq_set_wake = NULL, |
| 62 | }; |
| 63 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 64 | #ifndef MAX_GIC_NR |
| 65 | #define MAX_GIC_NR 1 |
| 66 | #endif |
| 67 | |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 68 | static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 69 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 70 | static inline void __iomem *gic_dist_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 71 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 72 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 73 | return gic_data->dist_base; |
| 74 | } |
| 75 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 76 | static inline void __iomem *gic_cpu_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 77 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 78 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 79 | return gic_data->cpu_base; |
| 80 | } |
| 81 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 82 | static inline unsigned int gic_irq(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 83 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 84 | return d->hwirq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 85 | } |
| 86 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 87 | /* |
| 88 | * Routines to acknowledge, disable and enable interrupts |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 89 | */ |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 90 | static void gic_mask_irq(struct irq_data *d) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 91 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 92 | u32 mask = 1 << (gic_irq(d) % 32); |
Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 93 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 94 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 95 | writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4); |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 96 | if (gic_arch_extn.irq_mask) |
| 97 | gic_arch_extn.irq_mask(d); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 98 | raw_spin_unlock(&irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 99 | } |
| 100 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 101 | static void gic_unmask_irq(struct irq_data *d) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 102 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 103 | u32 mask = 1 << (gic_irq(d) % 32); |
Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 104 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 105 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 106 | if (gic_arch_extn.irq_unmask) |
| 107 | gic_arch_extn.irq_unmask(d); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 108 | writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 109 | raw_spin_unlock(&irq_controller_lock); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 110 | } |
| 111 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 112 | static void gic_eoi_irq(struct irq_data *d) |
| 113 | { |
| 114 | if (gic_arch_extn.irq_eoi) { |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 115 | raw_spin_lock(&irq_controller_lock); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 116 | gic_arch_extn.irq_eoi(d); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 117 | raw_spin_unlock(&irq_controller_lock); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 118 | } |
| 119 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 120 | writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 121 | } |
| 122 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 123 | static int gic_set_type(struct irq_data *d, unsigned int type) |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 124 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 125 | void __iomem *base = gic_dist_base(d); |
| 126 | unsigned int gicirq = gic_irq(d); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 127 | u32 enablemask = 1 << (gicirq % 32); |
| 128 | u32 enableoff = (gicirq / 32) * 4; |
| 129 | u32 confmask = 0x2 << ((gicirq % 16) * 2); |
| 130 | u32 confoff = (gicirq / 16) * 4; |
| 131 | bool enabled = false; |
| 132 | u32 val; |
| 133 | |
| 134 | /* Interrupt configuration for SGIs can't be changed */ |
| 135 | if (gicirq < 16) |
| 136 | return -EINVAL; |
| 137 | |
| 138 | if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING) |
| 139 | return -EINVAL; |
| 140 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 141 | raw_spin_lock(&irq_controller_lock); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 142 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 143 | if (gic_arch_extn.irq_set_type) |
| 144 | gic_arch_extn.irq_set_type(d, type); |
| 145 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 146 | val = readl_relaxed(base + GIC_DIST_CONFIG + confoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 147 | if (type == IRQ_TYPE_LEVEL_HIGH) |
| 148 | val &= ~confmask; |
| 149 | else if (type == IRQ_TYPE_EDGE_RISING) |
| 150 | val |= confmask; |
| 151 | |
| 152 | /* |
| 153 | * As recommended by the spec, disable the interrupt before changing |
| 154 | * the configuration |
| 155 | */ |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 156 | if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) { |
| 157 | writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 158 | enabled = true; |
| 159 | } |
| 160 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 161 | writel_relaxed(val, base + GIC_DIST_CONFIG + confoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 162 | |
| 163 | if (enabled) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 164 | writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 165 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 166 | raw_spin_unlock(&irq_controller_lock); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 167 | |
| 168 | return 0; |
| 169 | } |
| 170 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 171 | static int gic_retrigger(struct irq_data *d) |
| 172 | { |
| 173 | if (gic_arch_extn.irq_retrigger) |
| 174 | return gic_arch_extn.irq_retrigger(d); |
| 175 | |
| 176 | return -ENXIO; |
| 177 | } |
| 178 | |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 179 | #ifdef CONFIG_SMP |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 180 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val, |
| 181 | bool force) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 182 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 183 | void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3); |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 184 | unsigned int shift = (gic_irq(d) % 4) * 8; |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 185 | unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask); |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 186 | u32 val, mask, bit; |
| 187 | |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 188 | if (cpu >= 8 || cpu >= nr_cpu_ids) |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 189 | return -EINVAL; |
| 190 | |
| 191 | mask = 0xff << shift; |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 192 | bit = 1 << (cpu_logical_map(cpu) + shift); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 193 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 194 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 195 | val = readl_relaxed(reg) & ~mask; |
| 196 | writel_relaxed(val | bit, reg); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 197 | raw_spin_unlock(&irq_controller_lock); |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 198 | |
Russell King | 5dfc54e | 2011-07-21 15:00:57 +0100 | [diff] [blame] | 199 | return IRQ_SET_MASK_OK; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 200 | } |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 201 | #endif |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 202 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 203 | #ifdef CONFIG_PM |
| 204 | static int gic_set_wake(struct irq_data *d, unsigned int on) |
| 205 | { |
| 206 | int ret = -ENXIO; |
| 207 | |
| 208 | if (gic_arch_extn.irq_set_wake) |
| 209 | ret = gic_arch_extn.irq_set_wake(d, on); |
| 210 | |
| 211 | return ret; |
| 212 | } |
| 213 | |
| 214 | #else |
| 215 | #define gic_set_wake NULL |
| 216 | #endif |
| 217 | |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 218 | static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 219 | { |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 220 | struct gic_chip_data *chip_data = irq_get_handler_data(irq); |
| 221 | struct irq_chip *chip = irq_get_chip(irq); |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 222 | unsigned int cascade_irq, gic_irq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 223 | unsigned long status; |
| 224 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 225 | chained_irq_enter(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 226 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 227 | raw_spin_lock(&irq_controller_lock); |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 228 | status = readl_relaxed(chip_data->cpu_base + GIC_CPU_INTACK); |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 229 | raw_spin_unlock(&irq_controller_lock); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 230 | |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 231 | gic_irq = (status & 0x3ff); |
| 232 | if (gic_irq == 1023) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 233 | goto out; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 234 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 235 | cascade_irq = irq_domain_to_irq(&chip_data->domain, gic_irq); |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 236 | if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS)) |
| 237 | do_bad_IRQ(cascade_irq, desc); |
| 238 | else |
| 239 | generic_handle_irq(cascade_irq); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 240 | |
| 241 | out: |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 242 | chained_irq_exit(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 243 | } |
| 244 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 245 | static struct irq_chip gic_chip = { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 246 | .name = "GIC", |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 247 | .irq_mask = gic_mask_irq, |
| 248 | .irq_unmask = gic_unmask_irq, |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 249 | .irq_eoi = gic_eoi_irq, |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 250 | .irq_set_type = gic_set_type, |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 251 | .irq_retrigger = gic_retrigger, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 252 | #ifdef CONFIG_SMP |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 253 | .irq_set_affinity = gic_set_affinity, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 254 | #endif |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 255 | .irq_set_wake = gic_set_wake, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 256 | }; |
| 257 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 258 | void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq) |
| 259 | { |
| 260 | if (gic_nr >= MAX_GIC_NR) |
| 261 | BUG(); |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 262 | if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 263 | BUG(); |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 264 | irq_set_chained_handler(irq, gic_handle_cascade_irq); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 265 | } |
| 266 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 267 | static void __init gic_dist_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 268 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 269 | unsigned int i, irq; |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 270 | u32 cpumask; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 271 | unsigned int gic_irqs = gic->gic_irqs; |
| 272 | struct irq_domain *domain = &gic->domain; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 273 | void __iomem *base = gic->dist_base; |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 274 | u32 cpu = 0; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 275 | |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 276 | #ifdef CONFIG_SMP |
| 277 | cpu = cpu_logical_map(smp_processor_id()); |
| 278 | #endif |
| 279 | |
| 280 | cpumask = 1 << cpu; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 281 | cpumask |= cpumask << 8; |
| 282 | cpumask |= cpumask << 16; |
| 283 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 284 | writel_relaxed(0, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 285 | |
| 286 | /* |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 287 | * Set all global interrupts to be level triggered, active low. |
| 288 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 289 | for (i = 32; i < gic_irqs; i += 16) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 290 | writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 291 | |
| 292 | /* |
| 293 | * Set all global interrupts to this CPU only. |
| 294 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 295 | for (i = 32; i < gic_irqs; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 296 | writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 297 | |
| 298 | /* |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 299 | * Set priority on all global interrupts. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 300 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 301 | for (i = 32; i < gic_irqs; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 302 | writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 303 | |
| 304 | /* |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 305 | * Disable all interrupts. Leave the PPI and SGIs alone |
| 306 | * as these enables are banked registers. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 307 | */ |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 308 | for (i = 32; i < gic_irqs; i += 32) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 309 | writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 310 | |
| 311 | /* |
| 312 | * Setup the Linux IRQ subsystem. |
| 313 | */ |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 314 | irq_domain_for_each_irq(domain, i, irq) { |
| 315 | if (i < 32) { |
| 316 | irq_set_percpu_devid(irq); |
| 317 | irq_set_chip_and_handler(irq, &gic_chip, |
| 318 | handle_percpu_devid_irq); |
| 319 | set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN); |
| 320 | } else { |
| 321 | irq_set_chip_and_handler(irq, &gic_chip, |
| 322 | handle_fasteoi_irq); |
| 323 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
| 324 | } |
| 325 | irq_set_chip_data(irq, gic); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 326 | } |
| 327 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 328 | writel_relaxed(1, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 329 | } |
| 330 | |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 331 | static void __cpuinit gic_cpu_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 332 | { |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 333 | void __iomem *dist_base = gic->dist_base; |
| 334 | void __iomem *base = gic->cpu_base; |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 335 | int i; |
| 336 | |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 337 | /* |
| 338 | * Deal with the banked PPI and SGI interrupts - disable all |
| 339 | * PPI interrupts, ensure all SGI interrupts are enabled. |
| 340 | */ |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 341 | writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR); |
| 342 | writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 343 | |
| 344 | /* |
| 345 | * Set priority on PPI and SGI interrupts |
| 346 | */ |
| 347 | for (i = 0; i < 32; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 348 | writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 349 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 350 | writel_relaxed(0xf0, base + GIC_CPU_PRIMASK); |
| 351 | writel_relaxed(1, base + GIC_CPU_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 352 | } |
| 353 | |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 354 | #ifdef CONFIG_CPU_PM |
| 355 | /* |
| 356 | * Saves the GIC distributor registers during suspend or idle. Must be called |
| 357 | * with interrupts disabled but before powering down the GIC. After calling |
| 358 | * this function, no interrupts will be delivered by the GIC, and another |
| 359 | * platform-specific wakeup source must be enabled. |
| 360 | */ |
| 361 | static void gic_dist_save(unsigned int gic_nr) |
| 362 | { |
| 363 | unsigned int gic_irqs; |
| 364 | void __iomem *dist_base; |
| 365 | int i; |
| 366 | |
| 367 | if (gic_nr >= MAX_GIC_NR) |
| 368 | BUG(); |
| 369 | |
| 370 | gic_irqs = gic_data[gic_nr].gic_irqs; |
| 371 | dist_base = gic_data[gic_nr].dist_base; |
| 372 | |
| 373 | if (!dist_base) |
| 374 | return; |
| 375 | |
| 376 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
| 377 | gic_data[gic_nr].saved_spi_conf[i] = |
| 378 | readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 379 | |
| 380 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 381 | gic_data[gic_nr].saved_spi_target[i] = |
| 382 | readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4); |
| 383 | |
| 384 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
| 385 | gic_data[gic_nr].saved_spi_enable[i] = |
| 386 | readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 387 | } |
| 388 | |
| 389 | /* |
| 390 | * Restores the GIC distributor registers during resume or when coming out of |
| 391 | * idle. Must be called before enabling interrupts. If a level interrupt |
| 392 | * that occured while the GIC was suspended is still present, it will be |
| 393 | * handled normally, but any edge interrupts that occured will not be seen by |
| 394 | * the GIC and need to be handled by the platform-specific wakeup source. |
| 395 | */ |
| 396 | static void gic_dist_restore(unsigned int gic_nr) |
| 397 | { |
| 398 | unsigned int gic_irqs; |
| 399 | unsigned int i; |
| 400 | void __iomem *dist_base; |
| 401 | |
| 402 | if (gic_nr >= MAX_GIC_NR) |
| 403 | BUG(); |
| 404 | |
| 405 | gic_irqs = gic_data[gic_nr].gic_irqs; |
| 406 | dist_base = gic_data[gic_nr].dist_base; |
| 407 | |
| 408 | if (!dist_base) |
| 409 | return; |
| 410 | |
| 411 | writel_relaxed(0, dist_base + GIC_DIST_CTRL); |
| 412 | |
| 413 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
| 414 | writel_relaxed(gic_data[gic_nr].saved_spi_conf[i], |
| 415 | dist_base + GIC_DIST_CONFIG + i * 4); |
| 416 | |
| 417 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 418 | writel_relaxed(0xa0a0a0a0, |
| 419 | dist_base + GIC_DIST_PRI + i * 4); |
| 420 | |
| 421 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
| 422 | writel_relaxed(gic_data[gic_nr].saved_spi_target[i], |
| 423 | dist_base + GIC_DIST_TARGET + i * 4); |
| 424 | |
| 425 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
| 426 | writel_relaxed(gic_data[gic_nr].saved_spi_enable[i], |
| 427 | dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 428 | |
| 429 | writel_relaxed(1, dist_base + GIC_DIST_CTRL); |
| 430 | } |
| 431 | |
| 432 | static void gic_cpu_save(unsigned int gic_nr) |
| 433 | { |
| 434 | int i; |
| 435 | u32 *ptr; |
| 436 | void __iomem *dist_base; |
| 437 | void __iomem *cpu_base; |
| 438 | |
| 439 | if (gic_nr >= MAX_GIC_NR) |
| 440 | BUG(); |
| 441 | |
| 442 | dist_base = gic_data[gic_nr].dist_base; |
| 443 | cpu_base = gic_data[gic_nr].cpu_base; |
| 444 | |
| 445 | if (!dist_base || !cpu_base) |
| 446 | return; |
| 447 | |
| 448 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable); |
| 449 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 450 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 451 | |
| 452 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf); |
| 453 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 454 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 455 | |
| 456 | } |
| 457 | |
| 458 | static void gic_cpu_restore(unsigned int gic_nr) |
| 459 | { |
| 460 | int i; |
| 461 | u32 *ptr; |
| 462 | void __iomem *dist_base; |
| 463 | void __iomem *cpu_base; |
| 464 | |
| 465 | if (gic_nr >= MAX_GIC_NR) |
| 466 | BUG(); |
| 467 | |
| 468 | dist_base = gic_data[gic_nr].dist_base; |
| 469 | cpu_base = gic_data[gic_nr].cpu_base; |
| 470 | |
| 471 | if (!dist_base || !cpu_base) |
| 472 | return; |
| 473 | |
| 474 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable); |
| 475 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 476 | writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 477 | |
| 478 | ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf); |
| 479 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 480 | writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4); |
| 481 | |
| 482 | for (i = 0; i < DIV_ROUND_UP(32, 4); i++) |
| 483 | writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4); |
| 484 | |
| 485 | writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK); |
| 486 | writel_relaxed(1, cpu_base + GIC_CPU_CTRL); |
| 487 | } |
| 488 | |
| 489 | static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v) |
| 490 | { |
| 491 | int i; |
| 492 | |
| 493 | for (i = 0; i < MAX_GIC_NR; i++) { |
| 494 | switch (cmd) { |
| 495 | case CPU_PM_ENTER: |
| 496 | gic_cpu_save(i); |
| 497 | break; |
| 498 | case CPU_PM_ENTER_FAILED: |
| 499 | case CPU_PM_EXIT: |
| 500 | gic_cpu_restore(i); |
| 501 | break; |
| 502 | case CPU_CLUSTER_PM_ENTER: |
| 503 | gic_dist_save(i); |
| 504 | break; |
| 505 | case CPU_CLUSTER_PM_ENTER_FAILED: |
| 506 | case CPU_CLUSTER_PM_EXIT: |
| 507 | gic_dist_restore(i); |
| 508 | break; |
| 509 | } |
| 510 | } |
| 511 | |
| 512 | return NOTIFY_OK; |
| 513 | } |
| 514 | |
| 515 | static struct notifier_block gic_notifier_block = { |
| 516 | .notifier_call = gic_notifier, |
| 517 | }; |
| 518 | |
| 519 | static void __init gic_pm_init(struct gic_chip_data *gic) |
| 520 | { |
| 521 | gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4, |
| 522 | sizeof(u32)); |
| 523 | BUG_ON(!gic->saved_ppi_enable); |
| 524 | |
| 525 | gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4, |
| 526 | sizeof(u32)); |
| 527 | BUG_ON(!gic->saved_ppi_conf); |
| 528 | |
Marc Zyngier | abdd7b9 | 2011-11-25 17:58:19 +0100 | [diff] [blame] | 529 | if (gic == &gic_data[0]) |
| 530 | cpu_pm_register_notifier(&gic_notifier_block); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 531 | } |
| 532 | #else |
| 533 | static void __init gic_pm_init(struct gic_chip_data *gic) |
| 534 | { |
| 535 | } |
| 536 | #endif |
| 537 | |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 538 | #ifdef CONFIG_OF |
| 539 | static int gic_irq_domain_dt_translate(struct irq_domain *d, |
| 540 | struct device_node *controller, |
| 541 | const u32 *intspec, unsigned int intsize, |
| 542 | unsigned long *out_hwirq, unsigned int *out_type) |
| 543 | { |
| 544 | if (d->of_node != controller) |
| 545 | return -EINVAL; |
| 546 | if (intsize < 3) |
| 547 | return -EINVAL; |
| 548 | |
| 549 | /* Get the interrupt number and add 16 to skip over SGIs */ |
| 550 | *out_hwirq = intspec[1] + 16; |
| 551 | |
| 552 | /* For SPIs, we need to add 16 more to get the GIC irq ID number */ |
| 553 | if (!intspec[0]) |
| 554 | *out_hwirq += 16; |
| 555 | |
| 556 | *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK; |
| 557 | return 0; |
| 558 | } |
| 559 | #endif |
| 560 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 561 | const struct irq_domain_ops gic_irq_domain_ops = { |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 562 | #ifdef CONFIG_OF |
| 563 | .dt_translate = gic_irq_domain_dt_translate, |
| 564 | #endif |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 565 | }; |
| 566 | |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 567 | void __init gic_init(unsigned int gic_nr, int irq_start, |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 568 | void __iomem *dist_base, void __iomem *cpu_base) |
| 569 | { |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 570 | struct gic_chip_data *gic; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 571 | struct irq_domain *domain; |
| 572 | int gic_irqs; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 573 | |
| 574 | BUG_ON(gic_nr >= MAX_GIC_NR); |
| 575 | |
| 576 | gic = &gic_data[gic_nr]; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 577 | domain = &gic->domain; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 578 | gic->dist_base = dist_base; |
| 579 | gic->cpu_base = cpu_base; |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 580 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 581 | /* |
| 582 | * For primary GICs, skip over SGIs. |
| 583 | * For secondary GICs, skip over PPIs, too. |
| 584 | */ |
Will Deacon | fe41db7 | 2011-11-25 19:23:36 +0100 | [diff] [blame^] | 585 | domain->hwirq_base = 32; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 586 | if (gic_nr == 0) { |
Russell King | ff2e27a | 2010-12-04 16:13:29 +0000 | [diff] [blame] | 587 | gic_cpu_base_addr = cpu_base; |
Will Deacon | fe41db7 | 2011-11-25 19:23:36 +0100 | [diff] [blame^] | 588 | |
| 589 | if ((irq_start & 31) > 0) { |
| 590 | domain->hwirq_base = 16; |
| 591 | if (irq_start != -1) |
| 592 | irq_start = (irq_start & ~31) + 16; |
| 593 | } |
| 594 | } |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 595 | |
| 596 | /* |
| 597 | * Find out how many interrupts are supported. |
| 598 | * The GIC only supports up to 1020 interrupt sources. |
| 599 | */ |
| 600 | gic_irqs = readl_relaxed(dist_base + GIC_DIST_CTR) & 0x1f; |
| 601 | gic_irqs = (gic_irqs + 1) * 32; |
| 602 | if (gic_irqs > 1020) |
| 603 | gic_irqs = 1020; |
| 604 | gic->gic_irqs = gic_irqs; |
| 605 | |
| 606 | domain->nr_irq = gic_irqs - domain->hwirq_base; |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 607 | domain->irq_base = irq_alloc_descs(irq_start, 16, domain->nr_irq, |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 608 | numa_node_id()); |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 609 | if (IS_ERR_VALUE(domain->irq_base)) { |
| 610 | WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n", |
| 611 | irq_start); |
| 612 | domain->irq_base = irq_start; |
| 613 | } |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 614 | domain->priv = gic; |
| 615 | domain->ops = &gic_irq_domain_ops; |
| 616 | irq_domain_add(domain); |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 617 | |
Colin Cross | 9c12845 | 2011-06-13 00:45:59 +0000 | [diff] [blame] | 618 | gic_chip.flags |= gic_arch_extn.flags; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 619 | gic_dist_init(gic); |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 620 | gic_cpu_init(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 621 | gic_pm_init(gic); |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 622 | } |
| 623 | |
Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 624 | void __cpuinit gic_secondary_init(unsigned int gic_nr) |
| 625 | { |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 626 | BUG_ON(gic_nr >= MAX_GIC_NR); |
| 627 | |
| 628 | gic_cpu_init(&gic_data[gic_nr]); |
Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 629 | } |
| 630 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 631 | #ifdef CONFIG_SMP |
Russell King | 8266810 | 2009-05-17 16:20:18 +0100 | [diff] [blame] | 632 | void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 633 | { |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 634 | int cpu; |
| 635 | unsigned long map = 0; |
| 636 | |
| 637 | /* Convert our logical CPU mask into a physical one. */ |
| 638 | for_each_cpu(cpu, mask) |
| 639 | map |= 1 << cpu_logical_map(cpu); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 640 | |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 641 | /* |
| 642 | * Ensure that stores to Normal memory are visible to the |
| 643 | * other CPUs before issuing the IPI. |
| 644 | */ |
| 645 | dsb(); |
| 646 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 647 | /* this always happens on GIC0 */ |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 648 | writel_relaxed(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 649 | } |
| 650 | #endif |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 651 | |
| 652 | #ifdef CONFIG_OF |
| 653 | static int gic_cnt __initdata = 0; |
| 654 | |
| 655 | int __init gic_of_init(struct device_node *node, struct device_node *parent) |
| 656 | { |
| 657 | void __iomem *cpu_base; |
| 658 | void __iomem *dist_base; |
| 659 | int irq; |
| 660 | struct irq_domain *domain = &gic_data[gic_cnt].domain; |
| 661 | |
| 662 | if (WARN_ON(!node)) |
| 663 | return -ENODEV; |
| 664 | |
| 665 | dist_base = of_iomap(node, 0); |
| 666 | WARN(!dist_base, "unable to map gic dist registers\n"); |
| 667 | |
| 668 | cpu_base = of_iomap(node, 1); |
| 669 | WARN(!cpu_base, "unable to map gic cpu registers\n"); |
| 670 | |
| 671 | domain->of_node = of_node_get(node); |
| 672 | |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 673 | gic_init(gic_cnt, -1, dist_base, cpu_base); |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 674 | |
| 675 | if (parent) { |
| 676 | irq = irq_of_parse_and_map(node, 0); |
| 677 | gic_cascade_irq(gic_cnt, irq); |
| 678 | } |
| 679 | gic_cnt++; |
| 680 | return 0; |
| 681 | } |
| 682 | #endif |