blob: fd82cff7537bb6e0ad4d98430a715aa0a690b8df [file] [log] [blame]
Kalle Valod5c65152019-11-23 09:58:40 +02001/* SPDX-License-Identifier: BSD-3-Clause-Clear */
2/*
3 * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4 */
5
6#ifndef ATH11K_WMI_H
7#define ATH11K_WMI_H
8
9#include <net/mac80211.h>
10#include "htc.h"
11
12struct ath11k_base;
13struct ath11k;
14struct ath11k_fw_stats;
15
16#define PSOC_HOST_MAX_NUM_SS (8)
17
18/* defines to set Packet extension values whic can be 0 us, 8 usec or 16 usec */
19#define MAX_HE_NSS 8
20#define MAX_HE_MODULATION 8
21#define MAX_HE_RU 4
22#define HE_MODULATION_NONE 7
23#define HE_PET_0_USEC 0
24#define HE_PET_8_USEC 1
25#define HE_PET_16_USEC 2
26
27#define WMI_MAX_NUM_SS MAX_HE_NSS
28#define WMI_MAX_NUM_RU MAX_HE_RU
29
30#define WMI_TLV_CMD(grp_id) (((grp_id) << 12) | 0x1)
31#define WMI_TLV_EV(grp_id) (((grp_id) << 12) | 0x1)
32#define WMI_TLV_CMD_UNSUPPORTED 0
33#define WMI_TLV_PDEV_PARAM_UNSUPPORTED 0
34#define WMI_TLV_VDEV_PARAM_UNSUPPORTED 0
35
36struct wmi_cmd_hdr {
37 u32 cmd_id;
38} __packed;
39
40struct wmi_tlv {
41 u32 header;
Gustavo A. R. Silva14dd3a712020-05-04 15:12:24 -050042 u8 value[];
Kalle Valod5c65152019-11-23 09:58:40 +020043} __packed;
44
45#define WMI_TLV_LEN GENMASK(15, 0)
46#define WMI_TLV_TAG GENMASK(31, 16)
Kees Cookca0e4772019-12-18 16:58:02 -080047#define TLV_HDR_SIZE sizeof_field(struct wmi_tlv, header)
Kalle Valod5c65152019-11-23 09:58:40 +020048
49#define WMI_CMD_HDR_CMD_ID GENMASK(23, 0)
50#define WMI_MAX_MEM_REQS 32
51#define ATH11K_MAX_HW_LISTEN_INTERVAL 5
52
53#define WLAN_SCAN_PARAMS_MAX_SSID 16
54#define WLAN_SCAN_PARAMS_MAX_BSSID 4
55#define WLAN_SCAN_PARAMS_MAX_IE_LEN 256
56
Pradeep Kumar Chitrapuaacb4622019-12-13 16:34:57 +010057#define WMI_BA_MODE_BUFFER_SIZE_256 3
Kalle Valod5c65152019-11-23 09:58:40 +020058/*
59 * HW mode config type replicated from FW header
60 * @WMI_HOST_HW_MODE_SINGLE: Only one PHY is active.
61 * @WMI_HOST_HW_MODE_DBS: Both PHYs are active in different bands,
62 * one in 2G and another in 5G.
63 * @WMI_HOST_HW_MODE_SBS_PASSIVE: Both PHYs are in passive mode (only rx) in
64 * same band; no tx allowed.
65 * @WMI_HOST_HW_MODE_SBS: Both PHYs are active in the same band.
66 * Support for both PHYs within one band is planned
67 * for 5G only(as indicated in WMI_MAC_PHY_CAPABILITIES),
68 * but could be extended to other bands in the future.
69 * The separation of the band between the two PHYs needs
70 * to be communicated separately.
71 * @WMI_HOST_HW_MODE_DBS_SBS: 3 PHYs, with 2 on the same band doing SBS
72 * as in WMI_HW_MODE_SBS, and 3rd on the other band
73 * @WMI_HOST_HW_MODE_DBS_OR_SBS: Two PHY with one PHY capabale of both 2G and
74 * 5G. It can support SBS (5G + 5G) OR DBS (5G + 2G).
75 * @WMI_HOST_HW_MODE_MAX: Max hw_mode_id. Used to indicate invalid mode.
76 */
77enum wmi_host_hw_mode_config_type {
78 WMI_HOST_HW_MODE_SINGLE = 0,
79 WMI_HOST_HW_MODE_DBS = 1,
80 WMI_HOST_HW_MODE_SBS_PASSIVE = 2,
81 WMI_HOST_HW_MODE_SBS = 3,
82 WMI_HOST_HW_MODE_DBS_SBS = 4,
83 WMI_HOST_HW_MODE_DBS_OR_SBS = 5,
84
85 /* keep last */
86 WMI_HOST_HW_MODE_MAX
87};
88
89/* HW mode priority values used to detect the preferred HW mode
90 * on the available modes.
91 */
92enum wmi_host_hw_mode_priority {
93 WMI_HOST_HW_MODE_DBS_SBS_PRI,
94 WMI_HOST_HW_MODE_DBS_PRI,
95 WMI_HOST_HW_MODE_DBS_OR_SBS_PRI,
96 WMI_HOST_HW_MODE_SBS_PRI,
97 WMI_HOST_HW_MODE_SBS_PASSIVE_PRI,
98 WMI_HOST_HW_MODE_SINGLE_PRI,
99
100 /* keep last the lowest priority */
101 WMI_HOST_HW_MODE_MAX_PRI
102};
103
104enum {
105 WMI_HOST_WLAN_2G_CAP = 0x1,
106 WMI_HOST_WLAN_5G_CAP = 0x2,
107 WMI_HOST_WLAN_2G_5G_CAP = 0x3,
108};
109
110/*
111 * wmi command groups.
112 */
113enum wmi_cmd_group {
114 /* 0 to 2 are reserved */
115 WMI_GRP_START = 0x3,
116 WMI_GRP_SCAN = WMI_GRP_START,
117 WMI_GRP_PDEV = 0x4,
118 WMI_GRP_VDEV = 0x5,
119 WMI_GRP_PEER = 0x6,
120 WMI_GRP_MGMT = 0x7,
121 WMI_GRP_BA_NEG = 0x8,
122 WMI_GRP_STA_PS = 0x9,
123 WMI_GRP_DFS = 0xa,
124 WMI_GRP_ROAM = 0xb,
125 WMI_GRP_OFL_SCAN = 0xc,
126 WMI_GRP_P2P = 0xd,
127 WMI_GRP_AP_PS = 0xe,
128 WMI_GRP_RATE_CTRL = 0xf,
129 WMI_GRP_PROFILE = 0x10,
130 WMI_GRP_SUSPEND = 0x11,
131 WMI_GRP_BCN_FILTER = 0x12,
132 WMI_GRP_WOW = 0x13,
133 WMI_GRP_RTT = 0x14,
134 WMI_GRP_SPECTRAL = 0x15,
135 WMI_GRP_STATS = 0x16,
136 WMI_GRP_ARP_NS_OFL = 0x17,
137 WMI_GRP_NLO_OFL = 0x18,
138 WMI_GRP_GTK_OFL = 0x19,
139 WMI_GRP_CSA_OFL = 0x1a,
140 WMI_GRP_CHATTER = 0x1b,
141 WMI_GRP_TID_ADDBA = 0x1c,
142 WMI_GRP_MISC = 0x1d,
143 WMI_GRP_GPIO = 0x1e,
144 WMI_GRP_FWTEST = 0x1f,
145 WMI_GRP_TDLS = 0x20,
146 WMI_GRP_RESMGR = 0x21,
147 WMI_GRP_STA_SMPS = 0x22,
148 WMI_GRP_WLAN_HB = 0x23,
149 WMI_GRP_RMC = 0x24,
150 WMI_GRP_MHF_OFL = 0x25,
151 WMI_GRP_LOCATION_SCAN = 0x26,
152 WMI_GRP_OEM = 0x27,
153 WMI_GRP_NAN = 0x28,
154 WMI_GRP_COEX = 0x29,
155 WMI_GRP_OBSS_OFL = 0x2a,
156 WMI_GRP_LPI = 0x2b,
157 WMI_GRP_EXTSCAN = 0x2c,
158 WMI_GRP_DHCP_OFL = 0x2d,
159 WMI_GRP_IPA = 0x2e,
160 WMI_GRP_MDNS_OFL = 0x2f,
161 WMI_GRP_SAP_OFL = 0x30,
162 WMI_GRP_OCB = 0x31,
163 WMI_GRP_SOC = 0x32,
164 WMI_GRP_PKT_FILTER = 0x33,
165 WMI_GRP_MAWC = 0x34,
166 WMI_GRP_PMF_OFFLOAD = 0x35,
167 WMI_GRP_BPF_OFFLOAD = 0x36,
168 WMI_GRP_NAN_DATA = 0x37,
169 WMI_GRP_PROTOTYPE = 0x38,
170 WMI_GRP_MONITOR = 0x39,
171 WMI_GRP_REGULATORY = 0x3a,
172 WMI_GRP_HW_DATA_FILTER = 0x3b,
John Crispin6d293d42019-11-25 16:36:28 +0000173 WMI_GRP_WLM = 0x3c,
174 WMI_GRP_11K_OFFLOAD = 0x3d,
175 WMI_GRP_TWT = 0x3e,
John Crispin3f8be642019-11-25 16:36:29 +0000176 WMI_GRP_MOTION_DET = 0x3f,
177 WMI_GRP_SPATIAL_REUSE = 0x40,
Kalle Valod5c65152019-11-23 09:58:40 +0200178};
179
180#define WMI_CMD_GRP(grp_id) (((grp_id) << 12) | 0x1)
181#define WMI_EVT_GRP_START_ID(grp_id) (((grp_id) << 12) | 0x1)
182
183#define WMI_CMD_UNSUPPORTED 0
184
185enum wmi_tlv_cmd_id {
186 WMI_INIT_CMDID = 0x1,
187 WMI_START_SCAN_CMDID = WMI_TLV_CMD(WMI_GRP_SCAN),
188 WMI_STOP_SCAN_CMDID,
189 WMI_SCAN_CHAN_LIST_CMDID,
190 WMI_SCAN_SCH_PRIO_TBL_CMDID,
191 WMI_SCAN_UPDATE_REQUEST_CMDID,
192 WMI_SCAN_PROB_REQ_OUI_CMDID,
193 WMI_SCAN_ADAPTIVE_DWELL_CONFIG_CMDID,
194 WMI_PDEV_SET_REGDOMAIN_CMDID = WMI_TLV_CMD(WMI_GRP_PDEV),
195 WMI_PDEV_SET_CHANNEL_CMDID,
196 WMI_PDEV_SET_PARAM_CMDID,
197 WMI_PDEV_PKTLOG_ENABLE_CMDID,
198 WMI_PDEV_PKTLOG_DISABLE_CMDID,
199 WMI_PDEV_SET_WMM_PARAMS_CMDID,
200 WMI_PDEV_SET_HT_CAP_IE_CMDID,
201 WMI_PDEV_SET_VHT_CAP_IE_CMDID,
202 WMI_PDEV_SET_DSCP_TID_MAP_CMDID,
203 WMI_PDEV_SET_QUIET_MODE_CMDID,
204 WMI_PDEV_GREEN_AP_PS_ENABLE_CMDID,
205 WMI_PDEV_GET_TPC_CONFIG_CMDID,
206 WMI_PDEV_SET_BASE_MACADDR_CMDID,
207 WMI_PDEV_DUMP_CMDID,
208 WMI_PDEV_SET_LED_CONFIG_CMDID,
209 WMI_PDEV_GET_TEMPERATURE_CMDID,
210 WMI_PDEV_SET_LED_FLASHING_CMDID,
211 WMI_PDEV_SMART_ANT_ENABLE_CMDID,
212 WMI_PDEV_SMART_ANT_SET_RX_ANTENNA_CMDID,
213 WMI_PDEV_SET_ANTENNA_SWITCH_TABLE_CMDID,
214 WMI_PDEV_SET_CTL_TABLE_CMDID,
215 WMI_PDEV_SET_MIMOGAIN_TABLE_CMDID,
216 WMI_PDEV_FIPS_CMDID,
217 WMI_PDEV_GET_ANI_CCK_CONFIG_CMDID,
218 WMI_PDEV_GET_ANI_OFDM_CONFIG_CMDID,
219 WMI_PDEV_GET_NFCAL_POWER_CMDID,
220 WMI_PDEV_GET_TPC_CMDID,
221 WMI_MIB_STATS_ENABLE_CMDID,
222 WMI_PDEV_SET_PCL_CMDID,
223 WMI_PDEV_SET_HW_MODE_CMDID,
224 WMI_PDEV_SET_MAC_CONFIG_CMDID,
225 WMI_PDEV_SET_ANTENNA_MODE_CMDID,
226 WMI_SET_PERIODIC_CHANNEL_STATS_CONFIG_CMDID,
227 WMI_PDEV_WAL_POWER_DEBUG_CMDID,
228 WMI_PDEV_SET_REORDER_TIMEOUT_VAL_CMDID,
229 WMI_PDEV_SET_WAKEUP_CONFIG_CMDID,
230 WMI_PDEV_GET_ANTDIV_STATUS_CMDID,
231 WMI_PDEV_GET_CHIP_POWER_STATS_CMDID,
232 WMI_PDEV_SET_STATS_THRESHOLD_CMDID,
233 WMI_PDEV_MULTIPLE_VDEV_RESTART_REQUEST_CMDID,
234 WMI_PDEV_UPDATE_PKT_ROUTING_CMDID,
235 WMI_PDEV_CHECK_CAL_VERSION_CMDID,
236 WMI_PDEV_SET_DIVERSITY_GAIN_CMDID,
237 WMI_PDEV_DIV_GET_RSSI_ANTID_CMDID,
238 WMI_PDEV_BSS_CHAN_INFO_REQUEST_CMDID,
239 WMI_PDEV_UPDATE_PMK_CACHE_CMDID,
240 WMI_PDEV_UPDATE_FILS_HLP_PKT_CMDID,
241 WMI_PDEV_UPDATE_CTLTABLE_REQUEST_CMDID,
242 WMI_PDEV_CONFIG_VENDOR_OUI_ACTION_CMDID,
243 WMI_PDEV_SET_AC_TX_QUEUE_OPTIMIZED_CMDID,
244 WMI_PDEV_SET_RX_FILTER_PROMISCUOUS_CMDID,
245 WMI_PDEV_DMA_RING_CFG_REQ_CMDID,
246 WMI_PDEV_HE_TB_ACTION_FRM_CMDID,
247 WMI_PDEV_PKTLOG_FILTER_CMDID,
248 WMI_VDEV_CREATE_CMDID = WMI_TLV_CMD(WMI_GRP_VDEV),
249 WMI_VDEV_DELETE_CMDID,
250 WMI_VDEV_START_REQUEST_CMDID,
251 WMI_VDEV_RESTART_REQUEST_CMDID,
252 WMI_VDEV_UP_CMDID,
253 WMI_VDEV_STOP_CMDID,
254 WMI_VDEV_DOWN_CMDID,
255 WMI_VDEV_SET_PARAM_CMDID,
256 WMI_VDEV_INSTALL_KEY_CMDID,
257 WMI_VDEV_WNM_SLEEPMODE_CMDID,
258 WMI_VDEV_WMM_ADDTS_CMDID,
259 WMI_VDEV_WMM_DELTS_CMDID,
260 WMI_VDEV_SET_WMM_PARAMS_CMDID,
261 WMI_VDEV_SET_GTX_PARAMS_CMDID,
262 WMI_VDEV_IPSEC_NATKEEPALIVE_FILTER_CMDID,
263 WMI_VDEV_PLMREQ_START_CMDID,
264 WMI_VDEV_PLMREQ_STOP_CMDID,
265 WMI_VDEV_TSF_TSTAMP_ACTION_CMDID,
266 WMI_VDEV_SET_IE_CMDID,
267 WMI_VDEV_RATEMASK_CMDID,
268 WMI_VDEV_ATF_REQUEST_CMDID,
269 WMI_VDEV_SET_DSCP_TID_MAP_CMDID,
270 WMI_VDEV_FILTER_NEIGHBOR_RX_PACKETS_CMDID,
271 WMI_VDEV_SET_QUIET_MODE_CMDID,
272 WMI_VDEV_SET_CUSTOM_AGGR_SIZE_CMDID,
273 WMI_VDEV_ENCRYPT_DECRYPT_DATA_REQ_CMDID,
274 WMI_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_CMDID,
275 WMI_PEER_CREATE_CMDID = WMI_TLV_CMD(WMI_GRP_PEER),
276 WMI_PEER_DELETE_CMDID,
277 WMI_PEER_FLUSH_TIDS_CMDID,
278 WMI_PEER_SET_PARAM_CMDID,
279 WMI_PEER_ASSOC_CMDID,
280 WMI_PEER_ADD_WDS_ENTRY_CMDID,
281 WMI_PEER_REMOVE_WDS_ENTRY_CMDID,
282 WMI_PEER_MCAST_GROUP_CMDID,
283 WMI_PEER_INFO_REQ_CMDID,
284 WMI_PEER_GET_ESTIMATED_LINKSPEED_CMDID,
285 WMI_PEER_SET_RATE_REPORT_CONDITION_CMDID,
286 WMI_PEER_UPDATE_WDS_ENTRY_CMDID,
287 WMI_PEER_ADD_PROXY_STA_ENTRY_CMDID,
288 WMI_PEER_SMART_ANT_SET_TX_ANTENNA_CMDID,
289 WMI_PEER_SMART_ANT_SET_TRAIN_INFO_CMDID,
290 WMI_PEER_SMART_ANT_SET_NODE_CONFIG_OPS_CMDID,
291 WMI_PEER_ATF_REQUEST_CMDID,
292 WMI_PEER_BWF_REQUEST_CMDID,
293 WMI_PEER_REORDER_QUEUE_SETUP_CMDID,
294 WMI_PEER_REORDER_QUEUE_REMOVE_CMDID,
295 WMI_PEER_SET_RX_BLOCKSIZE_CMDID,
296 WMI_PEER_ANTDIV_INFO_REQ_CMDID,
Kalle Valod5c65152019-11-23 09:58:40 +0200297 WMI_BCN_TX_CMDID = WMI_TLV_CMD(WMI_GRP_MGMT),
298 WMI_PDEV_SEND_BCN_CMDID,
299 WMI_BCN_TMPL_CMDID,
300 WMI_BCN_FILTER_RX_CMDID,
301 WMI_PRB_REQ_FILTER_RX_CMDID,
302 WMI_MGMT_TX_CMDID,
303 WMI_PRB_TMPL_CMDID,
304 WMI_MGMT_TX_SEND_CMDID,
305 WMI_OFFCHAN_DATA_TX_SEND_CMDID,
306 WMI_PDEV_SEND_FD_CMDID,
307 WMI_BCN_OFFLOAD_CTRL_CMDID,
308 WMI_BSS_COLOR_CHANGE_ENABLE_CMDID,
309 WMI_VDEV_BCN_OFFLOAD_QUIET_CONFIG_CMDID,
310 WMI_ADDBA_CLEAR_RESP_CMDID = WMI_TLV_CMD(WMI_GRP_BA_NEG),
311 WMI_ADDBA_SEND_CMDID,
312 WMI_ADDBA_STATUS_CMDID,
313 WMI_DELBA_SEND_CMDID,
314 WMI_ADDBA_SET_RESP_CMDID,
315 WMI_SEND_SINGLEAMSDU_CMDID,
316 WMI_STA_POWERSAVE_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_STA_PS),
317 WMI_STA_POWERSAVE_PARAM_CMDID,
318 WMI_STA_MIMO_PS_MODE_CMDID,
319 WMI_PDEV_DFS_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_DFS),
320 WMI_PDEV_DFS_DISABLE_CMDID,
321 WMI_DFS_PHYERR_FILTER_ENA_CMDID,
322 WMI_DFS_PHYERR_FILTER_DIS_CMDID,
323 WMI_PDEV_DFS_PHYERR_OFFLOAD_ENABLE_CMDID,
324 WMI_PDEV_DFS_PHYERR_OFFLOAD_DISABLE_CMDID,
325 WMI_VDEV_ADFS_CH_CFG_CMDID,
326 WMI_VDEV_ADFS_OCAC_ABORT_CMDID,
327 WMI_ROAM_SCAN_MODE = WMI_TLV_CMD(WMI_GRP_ROAM),
328 WMI_ROAM_SCAN_RSSI_THRESHOLD,
329 WMI_ROAM_SCAN_PERIOD,
330 WMI_ROAM_SCAN_RSSI_CHANGE_THRESHOLD,
331 WMI_ROAM_AP_PROFILE,
332 WMI_ROAM_CHAN_LIST,
333 WMI_ROAM_SCAN_CMD,
334 WMI_ROAM_SYNCH_COMPLETE,
335 WMI_ROAM_SET_RIC_REQUEST_CMDID,
336 WMI_ROAM_INVOKE_CMDID,
337 WMI_ROAM_FILTER_CMDID,
338 WMI_ROAM_SUBNET_CHANGE_CONFIG_CMDID,
339 WMI_ROAM_CONFIGURE_MAWC_CMDID,
340 WMI_ROAM_SET_MBO_PARAM_CMDID,
341 WMI_ROAM_PER_CONFIG_CMDID,
342 WMI_OFL_SCAN_ADD_AP_PROFILE = WMI_TLV_CMD(WMI_GRP_OFL_SCAN),
343 WMI_OFL_SCAN_REMOVE_AP_PROFILE,
344 WMI_OFL_SCAN_PERIOD,
345 WMI_P2P_DEV_SET_DEVICE_INFO = WMI_TLV_CMD(WMI_GRP_P2P),
346 WMI_P2P_DEV_SET_DISCOVERABILITY,
347 WMI_P2P_GO_SET_BEACON_IE,
348 WMI_P2P_GO_SET_PROBE_RESP_IE,
349 WMI_P2P_SET_VENDOR_IE_DATA_CMDID,
350 WMI_P2P_DISC_OFFLOAD_CONFIG_CMDID,
351 WMI_P2P_DISC_OFFLOAD_APPIE_CMDID,
352 WMI_P2P_DISC_OFFLOAD_PATTERN_CMDID,
353 WMI_P2P_SET_OPPPS_PARAM_CMDID,
354 WMI_P2P_LISTEN_OFFLOAD_START_CMDID,
355 WMI_P2P_LISTEN_OFFLOAD_STOP_CMDID,
356 WMI_AP_PS_PEER_PARAM_CMDID = WMI_TLV_CMD(WMI_GRP_AP_PS),
357 WMI_AP_PS_PEER_UAPSD_COEX_CMDID,
358 WMI_AP_PS_EGAP_PARAM_CMDID,
359 WMI_PEER_RATE_RETRY_SCHED_CMDID = WMI_TLV_CMD(WMI_GRP_RATE_CTRL),
360 WMI_WLAN_PROFILE_TRIGGER_CMDID = WMI_TLV_CMD(WMI_GRP_PROFILE),
361 WMI_WLAN_PROFILE_SET_HIST_INTVL_CMDID,
362 WMI_WLAN_PROFILE_GET_PROFILE_DATA_CMDID,
363 WMI_WLAN_PROFILE_ENABLE_PROFILE_ID_CMDID,
364 WMI_WLAN_PROFILE_LIST_PROFILE_ID_CMDID,
365 WMI_PDEV_SUSPEND_CMDID = WMI_TLV_CMD(WMI_GRP_SUSPEND),
366 WMI_PDEV_RESUME_CMDID,
367 WMI_ADD_BCN_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_BCN_FILTER),
368 WMI_RMV_BCN_FILTER_CMDID,
369 WMI_WOW_ADD_WAKE_PATTERN_CMDID = WMI_TLV_CMD(WMI_GRP_WOW),
370 WMI_WOW_DEL_WAKE_PATTERN_CMDID,
371 WMI_WOW_ENABLE_DISABLE_WAKE_EVENT_CMDID,
372 WMI_WOW_ENABLE_CMDID,
373 WMI_WOW_HOSTWAKEUP_FROM_SLEEP_CMDID,
374 WMI_WOW_IOAC_ADD_KEEPALIVE_CMDID,
375 WMI_WOW_IOAC_DEL_KEEPALIVE_CMDID,
376 WMI_WOW_IOAC_ADD_WAKE_PATTERN_CMDID,
377 WMI_WOW_IOAC_DEL_WAKE_PATTERN_CMDID,
378 WMI_D0_WOW_ENABLE_DISABLE_CMDID,
379 WMI_EXTWOW_ENABLE_CMDID,
380 WMI_EXTWOW_SET_APP_TYPE1_PARAMS_CMDID,
381 WMI_EXTWOW_SET_APP_TYPE2_PARAMS_CMDID,
382 WMI_WOW_ENABLE_ICMPV6_NA_FLT_CMDID,
383 WMI_WOW_UDP_SVC_OFLD_CMDID,
384 WMI_WOW_HOSTWAKEUP_GPIO_PIN_PATTERN_CONFIG_CMDID,
385 WMI_WOW_SET_ACTION_WAKE_UP_CMDID,
386 WMI_RTT_MEASREQ_CMDID = WMI_TLV_CMD(WMI_GRP_RTT),
387 WMI_RTT_TSF_CMDID,
388 WMI_VDEV_SPECTRAL_SCAN_CONFIGURE_CMDID = WMI_TLV_CMD(WMI_GRP_SPECTRAL),
389 WMI_VDEV_SPECTRAL_SCAN_ENABLE_CMDID,
390 WMI_REQUEST_STATS_CMDID = WMI_TLV_CMD(WMI_GRP_STATS),
391 WMI_MCC_SCHED_TRAFFIC_STATS_CMDID,
392 WMI_REQUEST_STATS_EXT_CMDID,
393 WMI_REQUEST_LINK_STATS_CMDID,
394 WMI_START_LINK_STATS_CMDID,
395 WMI_CLEAR_LINK_STATS_CMDID,
396 WMI_GET_FW_MEM_DUMP_CMDID,
397 WMI_DEBUG_MESG_FLUSH_CMDID,
398 WMI_DIAG_EVENT_LOG_CONFIG_CMDID,
399 WMI_REQUEST_WLAN_STATS_CMDID,
400 WMI_REQUEST_RCPI_CMDID,
401 WMI_REQUEST_PEER_STATS_INFO_CMDID,
402 WMI_REQUEST_RADIO_CHAN_STATS_CMDID,
403 WMI_SET_ARP_NS_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_ARP_NS_OFL),
404 WMI_ADD_PROACTIVE_ARP_RSP_PATTERN_CMDID,
405 WMI_DEL_PROACTIVE_ARP_RSP_PATTERN_CMDID,
406 WMI_NETWORK_LIST_OFFLOAD_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_NLO_OFL),
407 WMI_APFIND_CMDID,
408 WMI_PASSPOINT_LIST_CONFIG_CMDID,
409 WMI_NLO_CONFIGURE_MAWC_CMDID,
410 WMI_GTK_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_GTK_OFL),
411 WMI_CSA_OFFLOAD_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_CSA_OFL),
412 WMI_CSA_OFFLOAD_CHANSWITCH_CMDID,
413 WMI_CHATTER_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_CHATTER),
414 WMI_CHATTER_ADD_COALESCING_FILTER_CMDID,
415 WMI_CHATTER_DELETE_COALESCING_FILTER_CMDID,
416 WMI_CHATTER_COALESCING_QUERY_CMDID,
417 WMI_PEER_TID_ADDBA_CMDID = WMI_TLV_CMD(WMI_GRP_TID_ADDBA),
418 WMI_PEER_TID_DELBA_CMDID,
419 WMI_STA_DTIM_PS_METHOD_CMDID,
420 WMI_STA_UAPSD_AUTO_TRIG_CMDID,
421 WMI_STA_KEEPALIVE_CMDID,
422 WMI_BA_REQ_SSN_CMDID,
423 WMI_ECHO_CMDID = WMI_TLV_CMD(WMI_GRP_MISC),
424 WMI_PDEV_UTF_CMDID,
425 WMI_DBGLOG_CFG_CMDID,
426 WMI_PDEV_QVIT_CMDID,
427 WMI_PDEV_FTM_INTG_CMDID,
428 WMI_VDEV_SET_KEEPALIVE_CMDID,
429 WMI_VDEV_GET_KEEPALIVE_CMDID,
430 WMI_FORCE_FW_HANG_CMDID,
431 WMI_SET_MCASTBCAST_FILTER_CMDID,
432 WMI_THERMAL_MGMT_CMDID,
433 WMI_HOST_AUTO_SHUTDOWN_CFG_CMDID,
434 WMI_TPC_CHAINMASK_CONFIG_CMDID,
435 WMI_SET_ANTENNA_DIVERSITY_CMDID,
436 WMI_OCB_SET_SCHED_CMDID,
437 WMI_RSSI_BREACH_MONITOR_CONFIG_CMDID,
438 WMI_LRO_CONFIG_CMDID,
439 WMI_TRANSFER_DATA_TO_FLASH_CMDID,
440 WMI_CONFIG_ENHANCED_MCAST_FILTER_CMDID,
441 WMI_VDEV_WISA_CMDID,
442 WMI_DBGLOG_TIME_STAMP_SYNC_CMDID,
443 WMI_SET_MULTIPLE_MCAST_FILTER_CMDID,
444 WMI_READ_DATA_FROM_FLASH_CMDID,
Pradeep Kumar Chitrapu2a63bbc2020-02-15 05:55:21 +0530445 WMI_THERM_THROT_SET_CONF_CMDID,
446 WMI_RUNTIME_DPD_RECAL_CMDID,
447 WMI_GET_TPC_POWER_CMDID,
448 WMI_IDLE_TRIGGER_MONITOR_CMDID,
Kalle Valod5c65152019-11-23 09:58:40 +0200449 WMI_GPIO_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_GPIO),
450 WMI_GPIO_OUTPUT_CMDID,
451 WMI_TXBF_CMDID,
452 WMI_FWTEST_VDEV_MCC_SET_TBTT_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_FWTEST),
453 WMI_FWTEST_P2P_SET_NOA_PARAM_CMDID,
454 WMI_UNIT_TEST_CMDID,
455 WMI_FWTEST_CMDID,
456 WMI_QBOOST_CFG_CMDID,
457 WMI_TDLS_SET_STATE_CMDID = WMI_TLV_CMD(WMI_GRP_TDLS),
458 WMI_TDLS_PEER_UPDATE_CMDID,
459 WMI_TDLS_SET_OFFCHAN_MODE_CMDID,
460 WMI_RESMGR_ADAPTIVE_OCS_EN_DIS_CMDID = WMI_TLV_CMD(WMI_GRP_RESMGR),
461 WMI_RESMGR_SET_CHAN_TIME_QUOTA_CMDID,
462 WMI_RESMGR_SET_CHAN_LATENCY_CMDID,
463 WMI_STA_SMPS_FORCE_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_STA_SMPS),
464 WMI_STA_SMPS_PARAM_CMDID,
465 WMI_HB_SET_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_WLAN_HB),
466 WMI_HB_SET_TCP_PARAMS_CMDID,
467 WMI_HB_SET_TCP_PKT_FILTER_CMDID,
468 WMI_HB_SET_UDP_PARAMS_CMDID,
469 WMI_HB_SET_UDP_PKT_FILTER_CMDID,
470 WMI_RMC_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_RMC),
471 WMI_RMC_SET_ACTION_PERIOD_CMDID,
472 WMI_RMC_CONFIG_CMDID,
473 WMI_RMC_SET_MANUAL_LEADER_CMDID,
474 WMI_MHF_OFFLOAD_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_MHF_OFL),
475 WMI_MHF_OFFLOAD_PLUMB_ROUTING_TBL_CMDID,
476 WMI_BATCH_SCAN_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_LOCATION_SCAN),
477 WMI_BATCH_SCAN_DISABLE_CMDID,
478 WMI_BATCH_SCAN_TRIGGER_RESULT_CMDID,
479 WMI_OEM_REQ_CMDID = WMI_TLV_CMD(WMI_GRP_OEM),
480 WMI_OEM_REQUEST_CMDID,
481 WMI_LPI_OEM_REQ_CMDID,
482 WMI_NAN_CMDID = WMI_TLV_CMD(WMI_GRP_NAN),
483 WMI_MODEM_POWER_STATE_CMDID = WMI_TLV_CMD(WMI_GRP_COEX),
484 WMI_CHAN_AVOID_UPDATE_CMDID,
485 WMI_COEX_CONFIG_CMDID,
486 WMI_CHAN_AVOID_RPT_ALLOW_CMDID,
487 WMI_COEX_GET_ANTENNA_ISOLATION_CMDID,
488 WMI_SAR_LIMITS_CMDID,
489 WMI_OBSS_SCAN_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_OBSS_OFL),
490 WMI_OBSS_SCAN_DISABLE_CMDID,
John Crispin5a032c82019-12-17 15:19:20 +0100491 WMI_OBSS_COLOR_COLLISION_DET_CONFIG_CMDID,
Kalle Valod5c65152019-11-23 09:58:40 +0200492 WMI_LPI_MGMT_SNOOPING_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_LPI),
493 WMI_LPI_START_SCAN_CMDID,
494 WMI_LPI_STOP_SCAN_CMDID,
495 WMI_EXTSCAN_START_CMDID = WMI_TLV_CMD(WMI_GRP_EXTSCAN),
496 WMI_EXTSCAN_STOP_CMDID,
497 WMI_EXTSCAN_CONFIGURE_WLAN_CHANGE_MONITOR_CMDID,
498 WMI_EXTSCAN_CONFIGURE_HOTLIST_MONITOR_CMDID,
499 WMI_EXTSCAN_GET_CACHED_RESULTS_CMDID,
500 WMI_EXTSCAN_GET_WLAN_CHANGE_RESULTS_CMDID,
501 WMI_EXTSCAN_SET_CAPABILITIES_CMDID,
502 WMI_EXTSCAN_GET_CAPABILITIES_CMDID,
503 WMI_EXTSCAN_CONFIGURE_HOTLIST_SSID_MONITOR_CMDID,
504 WMI_EXTSCAN_CONFIGURE_MAWC_CMDID,
505 WMI_SET_DHCP_SERVER_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_DHCP_OFL),
506 WMI_IPA_OFFLOAD_ENABLE_DISABLE_CMDID = WMI_TLV_CMD(WMI_GRP_IPA),
507 WMI_MDNS_OFFLOAD_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_MDNS_OFL),
508 WMI_MDNS_SET_FQDN_CMDID,
509 WMI_MDNS_SET_RESPONSE_CMDID,
510 WMI_MDNS_GET_STATS_CMDID,
511 WMI_SAP_OFL_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_SAP_OFL),
512 WMI_SAP_SET_BLACKLIST_PARAM_CMDID,
513 WMI_OCB_SET_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_OCB),
514 WMI_OCB_SET_UTC_TIME_CMDID,
515 WMI_OCB_START_TIMING_ADVERT_CMDID,
516 WMI_OCB_STOP_TIMING_ADVERT_CMDID,
517 WMI_OCB_GET_TSF_TIMER_CMDID,
518 WMI_DCC_GET_STATS_CMDID,
519 WMI_DCC_CLEAR_STATS_CMDID,
520 WMI_DCC_UPDATE_NDL_CMDID,
521 WMI_SOC_SET_PCL_CMDID = WMI_TLV_CMD(WMI_GRP_SOC),
522 WMI_SOC_SET_HW_MODE_CMDID,
523 WMI_SOC_SET_DUAL_MAC_CONFIG_CMDID,
524 WMI_SOC_SET_ANTENNA_MODE_CMDID,
525 WMI_PACKET_FILTER_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_PKT_FILTER),
526 WMI_PACKET_FILTER_ENABLE_CMDID,
527 WMI_MAWC_SENSOR_REPORT_IND_CMDID = WMI_TLV_CMD(WMI_GRP_MAWC),
528 WMI_PMF_OFFLOAD_SET_SA_QUERY_CMDID = WMI_TLV_CMD(WMI_GRP_PMF_OFFLOAD),
529 WMI_BPF_GET_CAPABILITY_CMDID = WMI_TLV_CMD(WMI_GRP_BPF_OFFLOAD),
530 WMI_BPF_GET_VDEV_STATS_CMDID,
531 WMI_BPF_SET_VDEV_INSTRUCTIONS_CMDID,
532 WMI_BPF_DEL_VDEV_INSTRUCTIONS_CMDID,
533 WMI_BPF_SET_VDEV_ACTIVE_MODE_CMDID,
534 WMI_MNT_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_MONITOR),
535 WMI_SET_CURRENT_COUNTRY_CMDID = WMI_TLV_CMD(WMI_GRP_REGULATORY),
536 WMI_11D_SCAN_START_CMDID,
537 WMI_11D_SCAN_STOP_CMDID,
538 WMI_SET_INIT_COUNTRY_CMDID,
539 WMI_NDI_GET_CAP_REQ_CMDID = WMI_TLV_CMD(WMI_GRP_PROTOTYPE),
540 WMI_NDP_INITIATOR_REQ_CMDID,
541 WMI_NDP_RESPONDER_REQ_CMDID,
542 WMI_NDP_END_REQ_CMDID,
543 WMI_HW_DATA_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_HW_DATA_FILTER),
John Crispin6d293d42019-11-25 16:36:28 +0000544 WMI_TWT_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_TWT),
545 WMI_TWT_DISABLE_CMDID,
546 WMI_TWT_ADD_DIALOG_CMDID,
547 WMI_TWT_DEL_DIALOG_CMDID,
548 WMI_TWT_PAUSE_DIALOG_CMDID,
549 WMI_TWT_RESUME_DIALOG_CMDID,
John Crispin3f8be642019-11-25 16:36:29 +0000550 WMI_PDEV_OBSS_PD_SPATIAL_REUSE_CMDID =
551 WMI_TLV_CMD(WMI_GRP_SPATIAL_REUSE),
552 WMI_PDEV_OBSS_PD_SPATIAL_REUSE_SET_DEF_OBSS_THRESH_CMDID,
Kalle Valod5c65152019-11-23 09:58:40 +0200553};
554
555enum wmi_tlv_event_id {
556 WMI_SERVICE_READY_EVENTID = 0x1,
557 WMI_READY_EVENTID,
558 WMI_SERVICE_AVAILABLE_EVENTID,
559 WMI_SCAN_EVENTID = WMI_EVT_GRP_START_ID(WMI_GRP_SCAN),
560 WMI_PDEV_TPC_CONFIG_EVENTID = WMI_TLV_CMD(WMI_GRP_PDEV),
561 WMI_CHAN_INFO_EVENTID,
562 WMI_PHYERR_EVENTID,
563 WMI_PDEV_DUMP_EVENTID,
564 WMI_TX_PAUSE_EVENTID,
565 WMI_DFS_RADAR_EVENTID,
566 WMI_PDEV_L1SS_TRACK_EVENTID,
567 WMI_PDEV_TEMPERATURE_EVENTID,
568 WMI_SERVICE_READY_EXT_EVENTID,
569 WMI_PDEV_FIPS_EVENTID,
570 WMI_PDEV_CHANNEL_HOPPING_EVENTID,
571 WMI_PDEV_ANI_CCK_LEVEL_EVENTID,
572 WMI_PDEV_ANI_OFDM_LEVEL_EVENTID,
573 WMI_PDEV_TPC_EVENTID,
574 WMI_PDEV_NFCAL_POWER_ALL_CHANNELS_EVENTID,
575 WMI_PDEV_SET_HW_MODE_RESP_EVENTID,
576 WMI_PDEV_HW_MODE_TRANSITION_EVENTID,
577 WMI_PDEV_SET_MAC_CONFIG_RESP_EVENTID,
578 WMI_PDEV_ANTDIV_STATUS_EVENTID,
579 WMI_PDEV_CHIP_POWER_STATS_EVENTID,
580 WMI_PDEV_CHIP_POWER_SAVE_FAILURE_DETECTED_EVENTID,
581 WMI_PDEV_CSA_SWITCH_COUNT_STATUS_EVENTID,
582 WMI_PDEV_CHECK_CAL_VERSION_EVENTID,
583 WMI_PDEV_DIV_RSSI_ANTID_EVENTID,
584 WMI_PDEV_BSS_CHAN_INFO_EVENTID,
585 WMI_PDEV_UPDATE_CTLTABLE_EVENTID,
586 WMI_PDEV_DMA_RING_CFG_RSP_EVENTID,
587 WMI_PDEV_DMA_RING_BUF_RELEASE_EVENTID,
588 WMI_PDEV_CTL_FAILSAFE_CHECK_EVENTID,
589 WMI_VDEV_START_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_VDEV),
590 WMI_VDEV_STOPPED_EVENTID,
591 WMI_VDEV_INSTALL_KEY_COMPLETE_EVENTID,
592 WMI_VDEV_MCC_BCN_INTERVAL_CHANGE_REQ_EVENTID,
593 WMI_VDEV_TSF_REPORT_EVENTID,
594 WMI_VDEV_DELETE_RESP_EVENTID,
595 WMI_VDEV_ENCRYPT_DECRYPT_DATA_RESP_EVENTID,
596 WMI_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_STATUS_EVENTID,
597 WMI_PEER_STA_KICKOUT_EVENTID = WMI_TLV_CMD(WMI_GRP_PEER),
598 WMI_PEER_INFO_EVENTID,
599 WMI_PEER_TX_FAIL_CNT_THR_EVENTID,
600 WMI_PEER_ESTIMATED_LINKSPEED_EVENTID,
601 WMI_PEER_STATE_EVENTID,
602 WMI_PEER_ASSOC_CONF_EVENTID,
603 WMI_PEER_DELETE_RESP_EVENTID,
604 WMI_PEER_RATECODE_LIST_EVENTID,
605 WMI_WDS_PEER_EVENTID,
606 WMI_PEER_STA_PS_STATECHG_EVENTID,
607 WMI_PEER_ANTDIV_INFO_EVENTID,
John Crispin9cfbae42019-11-25 16:36:19 +0000608 WMI_PEER_RESERVED0_EVENTID,
609 WMI_PEER_RESERVED1_EVENTID,
610 WMI_PEER_RESERVED2_EVENTID,
611 WMI_PEER_RESERVED3_EVENTID,
612 WMI_PEER_RESERVED4_EVENTID,
613 WMI_PEER_RESERVED5_EVENTID,
614 WMI_PEER_RESERVED6_EVENTID,
615 WMI_PEER_RESERVED7_EVENTID,
616 WMI_PEER_RESERVED8_EVENTID,
617 WMI_PEER_RESERVED9_EVENTID,
618 WMI_PEER_RESERVED10_EVENTID,
619 WMI_PEER_OPER_MODE_CHANGE_EVENTID,
Kalle Valod5c65152019-11-23 09:58:40 +0200620 WMI_MGMT_RX_EVENTID = WMI_TLV_CMD(WMI_GRP_MGMT),
621 WMI_HOST_SWBA_EVENTID,
622 WMI_TBTTOFFSET_UPDATE_EVENTID,
623 WMI_OFFLOAD_BCN_TX_STATUS_EVENTID,
624 WMI_OFFLOAD_PROB_RESP_TX_STATUS_EVENTID,
625 WMI_MGMT_TX_COMPLETION_EVENTID,
626 WMI_MGMT_TX_BUNDLE_COMPLETION_EVENTID,
627 WMI_TBTTOFFSET_EXT_UPDATE_EVENTID,
628 WMI_TX_DELBA_COMPLETE_EVENTID = WMI_TLV_CMD(WMI_GRP_BA_NEG),
629 WMI_TX_ADDBA_COMPLETE_EVENTID,
630 WMI_BA_RSP_SSN_EVENTID,
631 WMI_AGGR_STATE_TRIG_EVENTID,
632 WMI_ROAM_EVENTID = WMI_TLV_CMD(WMI_GRP_ROAM),
633 WMI_PROFILE_MATCH,
634 WMI_ROAM_SYNCH_EVENTID,
635 WMI_P2P_DISC_EVENTID = WMI_TLV_CMD(WMI_GRP_P2P),
636 WMI_P2P_NOA_EVENTID,
637 WMI_P2P_LISTEN_OFFLOAD_STOPPED_EVENTID,
638 WMI_AP_PS_EGAP_INFO_EVENTID = WMI_TLV_CMD(WMI_GRP_AP_PS),
639 WMI_PDEV_RESUME_EVENTID = WMI_TLV_CMD(WMI_GRP_SUSPEND),
640 WMI_WOW_WAKEUP_HOST_EVENTID = WMI_TLV_CMD(WMI_GRP_WOW),
641 WMI_D0_WOW_DISABLE_ACK_EVENTID,
642 WMI_WOW_INITIAL_WAKEUP_EVENTID,
643 WMI_RTT_MEASUREMENT_REPORT_EVENTID = WMI_TLV_CMD(WMI_GRP_RTT),
644 WMI_TSF_MEASUREMENT_REPORT_EVENTID,
645 WMI_RTT_ERROR_REPORT_EVENTID,
646 WMI_STATS_EXT_EVENTID = WMI_TLV_CMD(WMI_GRP_STATS),
647 WMI_IFACE_LINK_STATS_EVENTID,
648 WMI_PEER_LINK_STATS_EVENTID,
649 WMI_RADIO_LINK_STATS_EVENTID,
650 WMI_UPDATE_FW_MEM_DUMP_EVENTID,
651 WMI_DIAG_EVENT_LOG_SUPPORTED_EVENTID,
652 WMI_INST_RSSI_STATS_EVENTID,
653 WMI_RADIO_TX_POWER_LEVEL_STATS_EVENTID,
654 WMI_REPORT_STATS_EVENTID,
655 WMI_UPDATE_RCPI_EVENTID,
656 WMI_PEER_STATS_INFO_EVENTID,
657 WMI_RADIO_CHAN_STATS_EVENTID,
658 WMI_NLO_MATCH_EVENTID = WMI_TLV_CMD(WMI_GRP_NLO_OFL),
659 WMI_NLO_SCAN_COMPLETE_EVENTID,
660 WMI_APFIND_EVENTID,
661 WMI_PASSPOINT_MATCH_EVENTID,
662 WMI_GTK_OFFLOAD_STATUS_EVENTID = WMI_TLV_CMD(WMI_GRP_GTK_OFL),
663 WMI_GTK_REKEY_FAIL_EVENTID,
664 WMI_CSA_HANDLING_EVENTID = WMI_TLV_CMD(WMI_GRP_CSA_OFL),
665 WMI_CHATTER_PC_QUERY_EVENTID = WMI_TLV_CMD(WMI_GRP_CHATTER),
666 WMI_PDEV_DFS_RADAR_DETECTION_EVENTID = WMI_TLV_CMD(WMI_GRP_DFS),
667 WMI_VDEV_DFS_CAC_COMPLETE_EVENTID,
668 WMI_VDEV_ADFS_OCAC_COMPLETE_EVENTID,
669 WMI_ECHO_EVENTID = WMI_TLV_CMD(WMI_GRP_MISC),
670 WMI_PDEV_UTF_EVENTID,
671 WMI_DEBUG_MESG_EVENTID,
672 WMI_UPDATE_STATS_EVENTID,
673 WMI_DEBUG_PRINT_EVENTID,
674 WMI_DCS_INTERFERENCE_EVENTID,
675 WMI_PDEV_QVIT_EVENTID,
676 WMI_WLAN_PROFILE_DATA_EVENTID,
677 WMI_PDEV_FTM_INTG_EVENTID,
678 WMI_WLAN_FREQ_AVOID_EVENTID,
679 WMI_VDEV_GET_KEEPALIVE_EVENTID,
680 WMI_THERMAL_MGMT_EVENTID,
681 WMI_DIAG_DATA_CONTAINER_EVENTID,
682 WMI_HOST_AUTO_SHUTDOWN_EVENTID,
683 WMI_UPDATE_WHAL_MIB_STATS_EVENTID,
684 WMI_UPDATE_VDEV_RATE_STATS_EVENTID,
685 WMI_DIAG_EVENTID,
686 WMI_OCB_SET_SCHED_EVENTID,
687 WMI_DEBUG_MESG_FLUSH_COMPLETE_EVENTID,
688 WMI_RSSI_BREACH_EVENTID,
689 WMI_TRANSFER_DATA_TO_FLASH_COMPLETE_EVENTID,
690 WMI_PDEV_UTF_SCPC_EVENTID,
691 WMI_READ_DATA_FROM_FLASH_EVENTID,
692 WMI_REPORT_RX_AGGR_FAILURE_EVENTID,
693 WMI_PKGID_EVENTID,
694 WMI_GPIO_INPUT_EVENTID = WMI_TLV_CMD(WMI_GRP_GPIO),
695 WMI_UPLOADH_EVENTID,
696 WMI_CAPTUREH_EVENTID,
697 WMI_RFKILL_STATE_CHANGE_EVENTID,
698 WMI_TDLS_PEER_EVENTID = WMI_TLV_CMD(WMI_GRP_TDLS),
699 WMI_STA_SMPS_FORCE_MODE_COMPL_EVENTID = WMI_TLV_CMD(WMI_GRP_STA_SMPS),
700 WMI_BATCH_SCAN_ENABLED_EVENTID = WMI_TLV_CMD(WMI_GRP_LOCATION_SCAN),
701 WMI_BATCH_SCAN_RESULT_EVENTID,
702 WMI_OEM_CAPABILITY_EVENTID = WMI_TLV_CMD(WMI_GRP_OEM),
703 WMI_OEM_MEASUREMENT_REPORT_EVENTID,
704 WMI_OEM_ERROR_REPORT_EVENTID,
705 WMI_OEM_RESPONSE_EVENTID,
706 WMI_NAN_EVENTID = WMI_TLV_CMD(WMI_GRP_NAN),
707 WMI_NAN_DISC_IFACE_CREATED_EVENTID,
708 WMI_NAN_DISC_IFACE_DELETED_EVENTID,
709 WMI_NAN_STARTED_CLUSTER_EVENTID,
710 WMI_NAN_JOINED_CLUSTER_EVENTID,
711 WMI_COEX_REPORT_ANTENNA_ISOLATION_EVENTID = WMI_TLV_CMD(WMI_GRP_COEX),
712 WMI_LPI_RESULT_EVENTID = WMI_TLV_CMD(WMI_GRP_LPI),
713 WMI_LPI_STATUS_EVENTID,
714 WMI_LPI_HANDOFF_EVENTID,
715 WMI_EXTSCAN_START_STOP_EVENTID = WMI_TLV_CMD(WMI_GRP_EXTSCAN),
716 WMI_EXTSCAN_OPERATION_EVENTID,
717 WMI_EXTSCAN_TABLE_USAGE_EVENTID,
718 WMI_EXTSCAN_CACHED_RESULTS_EVENTID,
719 WMI_EXTSCAN_WLAN_CHANGE_RESULTS_EVENTID,
720 WMI_EXTSCAN_HOTLIST_MATCH_EVENTID,
721 WMI_EXTSCAN_CAPABILITIES_EVENTID,
722 WMI_EXTSCAN_HOTLIST_SSID_MATCH_EVENTID,
723 WMI_MDNS_STATS_EVENTID = WMI_TLV_CMD(WMI_GRP_MDNS_OFL),
724 WMI_SAP_OFL_ADD_STA_EVENTID = WMI_TLV_CMD(WMI_GRP_SAP_OFL),
725 WMI_SAP_OFL_DEL_STA_EVENTID,
726 WMI_OCB_SET_CONFIG_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_OCB),
727 WMI_OCB_GET_TSF_TIMER_RESP_EVENTID,
728 WMI_DCC_GET_STATS_RESP_EVENTID,
729 WMI_DCC_UPDATE_NDL_RESP_EVENTID,
730 WMI_DCC_STATS_EVENTID,
731 WMI_SOC_SET_HW_MODE_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_SOC),
732 WMI_SOC_HW_MODE_TRANSITION_EVENTID,
733 WMI_SOC_SET_DUAL_MAC_CONFIG_RESP_EVENTID,
734 WMI_MAWC_ENABLE_SENSOR_EVENTID = WMI_TLV_CMD(WMI_GRP_MAWC),
735 WMI_BPF_CAPABILIY_INFO_EVENTID = WMI_TLV_CMD(WMI_GRP_BPF_OFFLOAD),
736 WMI_BPF_VDEV_STATS_INFO_EVENTID,
737 WMI_RMC_NEW_LEADER_EVENTID = WMI_TLV_CMD(WMI_GRP_RMC),
738 WMI_REG_CHAN_LIST_CC_EVENTID = WMI_TLV_CMD(WMI_GRP_REGULATORY),
739 WMI_11D_NEW_COUNTRY_EVENTID,
740 WMI_NDI_CAP_RSP_EVENTID = WMI_TLV_CMD(WMI_GRP_PROTOTYPE),
741 WMI_NDP_INITIATOR_RSP_EVENTID,
742 WMI_NDP_RESPONDER_RSP_EVENTID,
743 WMI_NDP_END_RSP_EVENTID,
744 WMI_NDP_INDICATION_EVENTID,
745 WMI_NDP_CONFIRM_EVENTID,
746 WMI_NDP_END_INDICATION_EVENTID,
John Crispin6d293d42019-11-25 16:36:28 +0000747
748 WMI_TWT_ENABLE_EVENTID = WMI_TLV_CMD(WMI_GRP_TWT),
749 WMI_TWT_DISABLE_EVENTID,
750 WMI_TWT_ADD_DIALOG_EVENTID,
751 WMI_TWT_DEL_DIALOG_EVENTID,
752 WMI_TWT_PAUSE_DIALOG_EVENTID,
753 WMI_TWT_RESUME_DIALOG_EVENTID,
Kalle Valod5c65152019-11-23 09:58:40 +0200754};
755
756enum wmi_tlv_pdev_param {
757 WMI_PDEV_PARAM_TX_CHAIN_MASK = 0x1,
758 WMI_PDEV_PARAM_RX_CHAIN_MASK,
759 WMI_PDEV_PARAM_TXPOWER_LIMIT2G,
760 WMI_PDEV_PARAM_TXPOWER_LIMIT5G,
761 WMI_PDEV_PARAM_TXPOWER_SCALE,
762 WMI_PDEV_PARAM_BEACON_GEN_MODE,
763 WMI_PDEV_PARAM_BEACON_TX_MODE,
764 WMI_PDEV_PARAM_RESMGR_OFFCHAN_MODE,
765 WMI_PDEV_PARAM_PROTECTION_MODE,
766 WMI_PDEV_PARAM_DYNAMIC_BW,
767 WMI_PDEV_PARAM_NON_AGG_SW_RETRY_TH,
768 WMI_PDEV_PARAM_AGG_SW_RETRY_TH,
769 WMI_PDEV_PARAM_STA_KICKOUT_TH,
770 WMI_PDEV_PARAM_AC_AGGRSIZE_SCALING,
771 WMI_PDEV_PARAM_LTR_ENABLE,
772 WMI_PDEV_PARAM_LTR_AC_LATENCY_BE,
773 WMI_PDEV_PARAM_LTR_AC_LATENCY_BK,
774 WMI_PDEV_PARAM_LTR_AC_LATENCY_VI,
775 WMI_PDEV_PARAM_LTR_AC_LATENCY_VO,
776 WMI_PDEV_PARAM_LTR_AC_LATENCY_TIMEOUT,
777 WMI_PDEV_PARAM_LTR_SLEEP_OVERRIDE,
778 WMI_PDEV_PARAM_LTR_RX_OVERRIDE,
779 WMI_PDEV_PARAM_LTR_TX_ACTIVITY_TIMEOUT,
780 WMI_PDEV_PARAM_L1SS_ENABLE,
781 WMI_PDEV_PARAM_DSLEEP_ENABLE,
782 WMI_PDEV_PARAM_PCIELP_TXBUF_FLUSH,
783 WMI_PDEV_PARAM_PCIELP_TXBUF_WATERMARK,
784 WMI_PDEV_PARAM_PCIELP_TXBUF_TMO_EN,
785 WMI_PDEV_PARAM_PCIELP_TXBUF_TMO_VALUE,
786 WMI_PDEV_PARAM_PDEV_STATS_UPDATE_PERIOD,
787 WMI_PDEV_PARAM_VDEV_STATS_UPDATE_PERIOD,
788 WMI_PDEV_PARAM_PEER_STATS_UPDATE_PERIOD,
789 WMI_PDEV_PARAM_BCNFLT_STATS_UPDATE_PERIOD,
790 WMI_PDEV_PARAM_PMF_QOS,
791 WMI_PDEV_PARAM_ARP_AC_OVERRIDE,
792 WMI_PDEV_PARAM_DCS,
793 WMI_PDEV_PARAM_ANI_ENABLE,
794 WMI_PDEV_PARAM_ANI_POLL_PERIOD,
795 WMI_PDEV_PARAM_ANI_LISTEN_PERIOD,
796 WMI_PDEV_PARAM_ANI_OFDM_LEVEL,
797 WMI_PDEV_PARAM_ANI_CCK_LEVEL,
798 WMI_PDEV_PARAM_DYNTXCHAIN,
799 WMI_PDEV_PARAM_PROXY_STA,
800 WMI_PDEV_PARAM_IDLE_PS_CONFIG,
801 WMI_PDEV_PARAM_POWER_GATING_SLEEP,
802 WMI_PDEV_PARAM_RFKILL_ENABLE,
803 WMI_PDEV_PARAM_BURST_DUR,
804 WMI_PDEV_PARAM_BURST_ENABLE,
805 WMI_PDEV_PARAM_HW_RFKILL_CONFIG,
806 WMI_PDEV_PARAM_LOW_POWER_RF_ENABLE,
807 WMI_PDEV_PARAM_L1SS_TRACK,
808 WMI_PDEV_PARAM_HYST_EN,
809 WMI_PDEV_PARAM_POWER_COLLAPSE_ENABLE,
810 WMI_PDEV_PARAM_LED_SYS_STATE,
811 WMI_PDEV_PARAM_LED_ENABLE,
812 WMI_PDEV_PARAM_AUDIO_OVER_WLAN_LATENCY,
813 WMI_PDEV_PARAM_AUDIO_OVER_WLAN_ENABLE,
814 WMI_PDEV_PARAM_WHAL_MIB_STATS_UPDATE_ENABLE,
815 WMI_PDEV_PARAM_VDEV_RATE_STATS_UPDATE_PERIOD,
816 WMI_PDEV_PARAM_CTS_CBW,
817 WMI_PDEV_PARAM_WNTS_CONFIG,
818 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_ENABLE,
819 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_MIN_SLEEP_SLOP,
820 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_INC_DEC_STEP,
821 WMI_PDEV_PARAM_EARLY_RX_FIX_SLEEP_SLOP,
822 WMI_PDEV_PARAM_BMISS_BASED_ADAPTIVE_BTO_ENABLE,
823 WMI_PDEV_PARAM_BMISS_BTO_MIN_BCN_TIMEOUT,
824 WMI_PDEV_PARAM_BMISS_BTO_INC_DEC_STEP,
825 WMI_PDEV_PARAM_BTO_FIX_BCN_TIMEOUT,
826 WMI_PDEV_PARAM_CE_BASED_ADAPTIVE_BTO_ENABLE,
827 WMI_PDEV_PARAM_CE_BTO_COMBO_CE_VALUE,
828 WMI_PDEV_PARAM_TX_CHAIN_MASK_2G,
829 WMI_PDEV_PARAM_RX_CHAIN_MASK_2G,
830 WMI_PDEV_PARAM_TX_CHAIN_MASK_5G,
831 WMI_PDEV_PARAM_RX_CHAIN_MASK_5G,
832 WMI_PDEV_PARAM_TX_CHAIN_MASK_CCK,
833 WMI_PDEV_PARAM_TX_CHAIN_MASK_1SS,
834 WMI_PDEV_PARAM_CTS2SELF_FOR_P2P_GO_CONFIG,
835 WMI_PDEV_PARAM_TXPOWER_DECR_DB,
836 WMI_PDEV_PARAM_AGGR_BURST,
837 WMI_PDEV_PARAM_RX_DECAP_MODE,
838 WMI_PDEV_PARAM_FAST_CHANNEL_RESET,
839 WMI_PDEV_PARAM_SMART_ANTENNA_DEFAULT_ANTENNA,
840 WMI_PDEV_PARAM_ANTENNA_GAIN,
841 WMI_PDEV_PARAM_RX_FILTER,
842 WMI_PDEV_SET_MCAST_TO_UCAST_TID,
843 WMI_PDEV_PARAM_PROXY_STA_MODE,
844 WMI_PDEV_PARAM_SET_MCAST2UCAST_MODE,
845 WMI_PDEV_PARAM_SET_MCAST2UCAST_BUFFER,
846 WMI_PDEV_PARAM_REMOVE_MCAST2UCAST_BUFFER,
847 WMI_PDEV_PEER_STA_PS_STATECHG_ENABLE,
848 WMI_PDEV_PARAM_IGMPMLD_AC_OVERRIDE,
849 WMI_PDEV_PARAM_BLOCK_INTERBSS,
850 WMI_PDEV_PARAM_SET_DISABLE_RESET_CMDID,
851 WMI_PDEV_PARAM_SET_MSDU_TTL_CMDID,
852 WMI_PDEV_PARAM_SET_PPDU_DURATION_CMDID,
853 WMI_PDEV_PARAM_TXBF_SOUND_PERIOD_CMDID,
854 WMI_PDEV_PARAM_SET_PROMISC_MODE_CMDID,
855 WMI_PDEV_PARAM_SET_BURST_MODE_CMDID,
856 WMI_PDEV_PARAM_EN_STATS,
857 WMI_PDEV_PARAM_MU_GROUP_POLICY,
858 WMI_PDEV_PARAM_NOISE_DETECTION,
859 WMI_PDEV_PARAM_NOISE_THRESHOLD,
860 WMI_PDEV_PARAM_DPD_ENABLE,
861 WMI_PDEV_PARAM_SET_MCAST_BCAST_ECHO,
862 WMI_PDEV_PARAM_ATF_STRICT_SCH,
863 WMI_PDEV_PARAM_ATF_SCHED_DURATION,
864 WMI_PDEV_PARAM_ANT_PLZN,
865 WMI_PDEV_PARAM_MGMT_RETRY_LIMIT,
866 WMI_PDEV_PARAM_SENSITIVITY_LEVEL,
867 WMI_PDEV_PARAM_SIGNED_TXPOWER_2G,
868 WMI_PDEV_PARAM_SIGNED_TXPOWER_5G,
869 WMI_PDEV_PARAM_ENABLE_PER_TID_AMSDU,
870 WMI_PDEV_PARAM_ENABLE_PER_TID_AMPDU,
871 WMI_PDEV_PARAM_CCA_THRESHOLD,
872 WMI_PDEV_PARAM_RTS_FIXED_RATE,
873 WMI_PDEV_PARAM_PDEV_RESET,
874 WMI_PDEV_PARAM_WAPI_MBSSID_OFFSET,
875 WMI_PDEV_PARAM_ARP_DBG_SRCADDR,
876 WMI_PDEV_PARAM_ARP_DBG_DSTADDR,
877 WMI_PDEV_PARAM_ATF_OBSS_NOISE_SCH,
878 WMI_PDEV_PARAM_ATF_OBSS_NOISE_SCALING_FACTOR,
879 WMI_PDEV_PARAM_CUST_TXPOWER_SCALE,
880 WMI_PDEV_PARAM_ATF_DYNAMIC_ENABLE,
881 WMI_PDEV_PARAM_CTRL_RETRY_LIMIT,
882 WMI_PDEV_PARAM_PROPAGATION_DELAY,
883 WMI_PDEV_PARAM_ENA_ANT_DIV,
884 WMI_PDEV_PARAM_FORCE_CHAIN_ANT,
885 WMI_PDEV_PARAM_ANT_DIV_SELFTEST,
886 WMI_PDEV_PARAM_ANT_DIV_SELFTEST_INTVL,
887 WMI_PDEV_PARAM_STATS_OBSERVATION_PERIOD,
888 WMI_PDEV_PARAM_TX_PPDU_DELAY_BIN_SIZE_MS,
889 WMI_PDEV_PARAM_TX_PPDU_DELAY_ARRAY_LEN,
890 WMI_PDEV_PARAM_TX_MPDU_AGGR_ARRAY_LEN,
891 WMI_PDEV_PARAM_RX_MPDU_AGGR_ARRAY_LEN,
892 WMI_PDEV_PARAM_TX_SCH_DELAY,
893 WMI_PDEV_PARAM_ENABLE_RTS_SIFS_BURSTING,
894 WMI_PDEV_PARAM_MAX_MPDUS_IN_AMPDU,
895 WMI_PDEV_PARAM_PEER_STATS_INFO_ENABLE,
896 WMI_PDEV_PARAM_FAST_PWR_TRANSITION,
897 WMI_PDEV_PARAM_RADIO_CHAN_STATS_ENABLE,
898 WMI_PDEV_PARAM_RADIO_DIAGNOSIS_ENABLE,
899 WMI_PDEV_PARAM_MESH_MCAST_ENABLE,
900};
901
902enum wmi_tlv_vdev_param {
903 WMI_VDEV_PARAM_RTS_THRESHOLD = 0x1,
904 WMI_VDEV_PARAM_FRAGMENTATION_THRESHOLD,
905 WMI_VDEV_PARAM_BEACON_INTERVAL,
906 WMI_VDEV_PARAM_LISTEN_INTERVAL,
907 WMI_VDEV_PARAM_MULTICAST_RATE,
908 WMI_VDEV_PARAM_MGMT_TX_RATE,
909 WMI_VDEV_PARAM_SLOT_TIME,
910 WMI_VDEV_PARAM_PREAMBLE,
911 WMI_VDEV_PARAM_SWBA_TIME,
912 WMI_VDEV_STATS_UPDATE_PERIOD,
913 WMI_VDEV_PWRSAVE_AGEOUT_TIME,
914 WMI_VDEV_HOST_SWBA_INTERVAL,
915 WMI_VDEV_PARAM_DTIM_PERIOD,
916 WMI_VDEV_OC_SCHEDULER_AIR_TIME_LIMIT,
917 WMI_VDEV_PARAM_WDS,
918 WMI_VDEV_PARAM_ATIM_WINDOW,
919 WMI_VDEV_PARAM_BMISS_COUNT_MAX,
920 WMI_VDEV_PARAM_BMISS_FIRST_BCNT,
921 WMI_VDEV_PARAM_BMISS_FINAL_BCNT,
922 WMI_VDEV_PARAM_FEATURE_WMM,
923 WMI_VDEV_PARAM_CHWIDTH,
924 WMI_VDEV_PARAM_CHEXTOFFSET,
925 WMI_VDEV_PARAM_DISABLE_HTPROTECTION,
926 WMI_VDEV_PARAM_STA_QUICKKICKOUT,
927 WMI_VDEV_PARAM_MGMT_RATE,
928 WMI_VDEV_PARAM_PROTECTION_MODE,
929 WMI_VDEV_PARAM_FIXED_RATE,
930 WMI_VDEV_PARAM_SGI,
931 WMI_VDEV_PARAM_LDPC,
932 WMI_VDEV_PARAM_TX_STBC,
933 WMI_VDEV_PARAM_RX_STBC,
934 WMI_VDEV_PARAM_INTRA_BSS_FWD,
935 WMI_VDEV_PARAM_DEF_KEYID,
936 WMI_VDEV_PARAM_NSS,
937 WMI_VDEV_PARAM_BCAST_DATA_RATE,
938 WMI_VDEV_PARAM_MCAST_DATA_RATE,
939 WMI_VDEV_PARAM_MCAST_INDICATE,
940 WMI_VDEV_PARAM_DHCP_INDICATE,
941 WMI_VDEV_PARAM_UNKNOWN_DEST_INDICATE,
942 WMI_VDEV_PARAM_AP_KEEPALIVE_MIN_IDLE_INACTIVE_TIME_SECS,
943 WMI_VDEV_PARAM_AP_KEEPALIVE_MAX_IDLE_INACTIVE_TIME_SECS,
944 WMI_VDEV_PARAM_AP_KEEPALIVE_MAX_UNRESPONSIVE_TIME_SECS,
945 WMI_VDEV_PARAM_AP_ENABLE_NAWDS,
946 WMI_VDEV_PARAM_ENABLE_RTSCTS,
947 WMI_VDEV_PARAM_TXBF,
948 WMI_VDEV_PARAM_PACKET_POWERSAVE,
949 WMI_VDEV_PARAM_DROP_UNENCRY,
950 WMI_VDEV_PARAM_TX_ENCAP_TYPE,
951 WMI_VDEV_PARAM_AP_DETECT_OUT_OF_SYNC_SLEEPING_STA_TIME_SECS,
952 WMI_VDEV_PARAM_EARLY_RX_ADJUST_ENABLE,
953 WMI_VDEV_PARAM_EARLY_RX_TGT_BMISS_NUM,
954 WMI_VDEV_PARAM_EARLY_RX_BMISS_SAMPLE_CYCLE,
955 WMI_VDEV_PARAM_EARLY_RX_SLOP_STEP,
956 WMI_VDEV_PARAM_EARLY_RX_INIT_SLOP,
957 WMI_VDEV_PARAM_EARLY_RX_ADJUST_PAUSE,
958 WMI_VDEV_PARAM_TX_PWRLIMIT,
959 WMI_VDEV_PARAM_SNR_NUM_FOR_CAL,
960 WMI_VDEV_PARAM_ROAM_FW_OFFLOAD,
961 WMI_VDEV_PARAM_ENABLE_RMC,
962 WMI_VDEV_PARAM_IBSS_MAX_BCN_LOST_MS,
963 WMI_VDEV_PARAM_MAX_RATE,
964 WMI_VDEV_PARAM_EARLY_RX_DRIFT_SAMPLE,
965 WMI_VDEV_PARAM_SET_IBSS_TX_FAIL_CNT_THR,
966 WMI_VDEV_PARAM_EBT_RESYNC_TIMEOUT,
967 WMI_VDEV_PARAM_AGGR_TRIG_EVENT_ENABLE,
968 WMI_VDEV_PARAM_IS_IBSS_POWER_SAVE_ALLOWED,
969 WMI_VDEV_PARAM_IS_POWER_COLLAPSE_ALLOWED,
970 WMI_VDEV_PARAM_IS_AWAKE_ON_TXRX_ENABLED,
971 WMI_VDEV_PARAM_INACTIVITY_CNT,
972 WMI_VDEV_PARAM_TXSP_END_INACTIVITY_TIME_MS,
973 WMI_VDEV_PARAM_DTIM_POLICY,
974 WMI_VDEV_PARAM_IBSS_PS_WARMUP_TIME_SECS,
975 WMI_VDEV_PARAM_IBSS_PS_1RX_CHAIN_IN_ATIM_WINDOW_ENABLE,
976 WMI_VDEV_PARAM_RX_LEAK_WINDOW,
977 WMI_VDEV_PARAM_STATS_AVG_FACTOR,
978 WMI_VDEV_PARAM_DISCONNECT_TH,
979 WMI_VDEV_PARAM_RTSCTS_RATE,
980 WMI_VDEV_PARAM_MCC_RTSCTS_PROTECTION_ENABLE,
981 WMI_VDEV_PARAM_MCC_BROADCAST_PROBE_ENABLE,
982 WMI_VDEV_PARAM_TXPOWER_SCALE,
983 WMI_VDEV_PARAM_TXPOWER_SCALE_DECR_DB,
984 WMI_VDEV_PARAM_MCAST2UCAST_SET,
985 WMI_VDEV_PARAM_RC_NUM_RETRIES,
986 WMI_VDEV_PARAM_CABQ_MAXDUR,
987 WMI_VDEV_PARAM_MFPTEST_SET,
988 WMI_VDEV_PARAM_RTS_FIXED_RATE,
989 WMI_VDEV_PARAM_VHT_SGIMASK,
990 WMI_VDEV_PARAM_VHT80_RATEMASK,
991 WMI_VDEV_PARAM_PROXY_STA,
992 WMI_VDEV_PARAM_VIRTUAL_CELL_MODE,
993 WMI_VDEV_PARAM_RX_DECAP_TYPE,
994 WMI_VDEV_PARAM_BW_NSS_RATEMASK,
995 WMI_VDEV_PARAM_SENSOR_AP,
996 WMI_VDEV_PARAM_BEACON_RATE,
997 WMI_VDEV_PARAM_DTIM_ENABLE_CTS,
998 WMI_VDEV_PARAM_STA_KICKOUT,
999 WMI_VDEV_PARAM_CAPABILITIES,
1000 WMI_VDEV_PARAM_TSF_INCREMENT,
1001 WMI_VDEV_PARAM_AMPDU_PER_AC,
1002 WMI_VDEV_PARAM_RX_FILTER,
1003 WMI_VDEV_PARAM_MGMT_TX_POWER,
1004 WMI_VDEV_PARAM_NON_AGG_SW_RETRY_TH,
1005 WMI_VDEV_PARAM_AGG_SW_RETRY_TH,
1006 WMI_VDEV_PARAM_DISABLE_DYN_BW_RTS,
1007 WMI_VDEV_PARAM_ATF_SSID_SCHED_POLICY,
1008 WMI_VDEV_PARAM_HE_DCM,
1009 WMI_VDEV_PARAM_HE_RANGE_EXT,
1010 WMI_VDEV_PARAM_ENABLE_BCAST_PROBE_RESPONSE,
1011 WMI_VDEV_PARAM_FILS_MAX_CHANNEL_GUARD_TIME,
Pradeep Kumar Chitrapuaacb4622019-12-13 16:34:57 +01001012 WMI_VDEV_PARAM_BA_MODE = 0x7e,
Kalle Valod5c65152019-11-23 09:58:40 +02001013 WMI_VDEV_PARAM_SET_HE_SOUNDING_MODE = 0x87,
Pradeep Kumar Chitrapu91270d72020-06-09 09:31:03 +03001014 WMI_VDEV_PARAM_6GHZ_PARAMS = 0x99,
Kalle Valod5c65152019-11-23 09:58:40 +02001015 WMI_VDEV_PARAM_PROTOTYPE = 0x8000,
1016 WMI_VDEV_PARAM_BSS_COLOR,
1017 WMI_VDEV_PARAM_SET_HEMU_MODE,
1018 WMI_VDEV_PARAM_TX_OFDMA_CPLEN,
1019};
1020
1021enum wmi_tlv_peer_flags {
1022 WMI_TLV_PEER_AUTH = 0x00000001,
1023 WMI_TLV_PEER_QOS = 0x00000002,
1024 WMI_TLV_PEER_NEED_PTK_4_WAY = 0x00000004,
1025 WMI_TLV_PEER_NEED_GTK_2_WAY = 0x00000010,
1026 WMI_TLV_PEER_APSD = 0x00000800,
1027 WMI_TLV_PEER_HT = 0x00001000,
1028 WMI_TLV_PEER_40MHZ = 0x00002000,
1029 WMI_TLV_PEER_STBC = 0x00008000,
1030 WMI_TLV_PEER_LDPC = 0x00010000,
1031 WMI_TLV_PEER_DYN_MIMOPS = 0x00020000,
1032 WMI_TLV_PEER_STATIC_MIMOPS = 0x00040000,
1033 WMI_TLV_PEER_SPATIAL_MUX = 0x00200000,
1034 WMI_TLV_PEER_VHT = 0x02000000,
1035 WMI_TLV_PEER_80MHZ = 0x04000000,
1036 WMI_TLV_PEER_PMF = 0x08000000,
1037 WMI_PEER_IS_P2P_CAPABLE = 0x20000000,
1038 WMI_PEER_160MHZ = 0x40000000,
1039 WMI_PEER_SAFEMODE_EN = 0x80000000,
1040
1041};
1042
1043/** Enum list of TLV Tags for each parameter structure type. */
1044enum wmi_tlv_tag {
1045 WMI_TAG_LAST_RESERVED = 15,
1046 WMI_TAG_FIRST_ARRAY_ENUM,
1047 WMI_TAG_ARRAY_UINT32 = WMI_TAG_FIRST_ARRAY_ENUM,
1048 WMI_TAG_ARRAY_BYTE,
1049 WMI_TAG_ARRAY_STRUCT,
1050 WMI_TAG_ARRAY_FIXED_STRUCT,
1051 WMI_TAG_LAST_ARRAY_ENUM = 31,
1052 WMI_TAG_SERVICE_READY_EVENT,
1053 WMI_TAG_HAL_REG_CAPABILITIES,
1054 WMI_TAG_WLAN_HOST_MEM_REQ,
1055 WMI_TAG_READY_EVENT,
1056 WMI_TAG_SCAN_EVENT,
1057 WMI_TAG_PDEV_TPC_CONFIG_EVENT,
1058 WMI_TAG_CHAN_INFO_EVENT,
1059 WMI_TAG_COMB_PHYERR_RX_HDR,
1060 WMI_TAG_VDEV_START_RESPONSE_EVENT,
1061 WMI_TAG_VDEV_STOPPED_EVENT,
1062 WMI_TAG_VDEV_INSTALL_KEY_COMPLETE_EVENT,
1063 WMI_TAG_PEER_STA_KICKOUT_EVENT,
1064 WMI_TAG_MGMT_RX_HDR,
1065 WMI_TAG_TBTT_OFFSET_EVENT,
1066 WMI_TAG_TX_DELBA_COMPLETE_EVENT,
1067 WMI_TAG_TX_ADDBA_COMPLETE_EVENT,
1068 WMI_TAG_ROAM_EVENT,
1069 WMI_TAG_WOW_EVENT_INFO,
1070 WMI_TAG_WOW_EVENT_INFO_SECTION_BITMAP,
1071 WMI_TAG_RTT_EVENT_HEADER,
1072 WMI_TAG_RTT_ERROR_REPORT_EVENT,
1073 WMI_TAG_RTT_MEAS_EVENT,
1074 WMI_TAG_ECHO_EVENT,
1075 WMI_TAG_FTM_INTG_EVENT,
1076 WMI_TAG_VDEV_GET_KEEPALIVE_EVENT,
1077 WMI_TAG_GPIO_INPUT_EVENT,
1078 WMI_TAG_CSA_EVENT,
1079 WMI_TAG_GTK_OFFLOAD_STATUS_EVENT,
1080 WMI_TAG_IGTK_INFO,
1081 WMI_TAG_DCS_INTERFERENCE_EVENT,
1082 WMI_TAG_ATH_DCS_CW_INT,
1083 WMI_TAG_WLAN_DCS_CW_INT = /* ALIAS */
1084 WMI_TAG_ATH_DCS_CW_INT,
1085 WMI_TAG_ATH_DCS_WLAN_INT_STAT,
1086 WMI_TAG_WLAN_DCS_IM_TGT_STATS_T = /* ALIAS */
1087 WMI_TAG_ATH_DCS_WLAN_INT_STAT,
1088 WMI_TAG_WLAN_PROFILE_CTX_T,
1089 WMI_TAG_WLAN_PROFILE_T,
1090 WMI_TAG_PDEV_QVIT_EVENT,
1091 WMI_TAG_HOST_SWBA_EVENT,
1092 WMI_TAG_TIM_INFO,
1093 WMI_TAG_P2P_NOA_INFO,
1094 WMI_TAG_STATS_EVENT,
1095 WMI_TAG_AVOID_FREQ_RANGES_EVENT,
1096 WMI_TAG_AVOID_FREQ_RANGE_DESC,
1097 WMI_TAG_GTK_REKEY_FAIL_EVENT,
1098 WMI_TAG_INIT_CMD,
1099 WMI_TAG_RESOURCE_CONFIG,
1100 WMI_TAG_WLAN_HOST_MEMORY_CHUNK,
1101 WMI_TAG_START_SCAN_CMD,
1102 WMI_TAG_STOP_SCAN_CMD,
1103 WMI_TAG_SCAN_CHAN_LIST_CMD,
1104 WMI_TAG_CHANNEL,
1105 WMI_TAG_PDEV_SET_REGDOMAIN_CMD,
1106 WMI_TAG_PDEV_SET_PARAM_CMD,
1107 WMI_TAG_PDEV_SET_WMM_PARAMS_CMD,
1108 WMI_TAG_WMM_PARAMS,
1109 WMI_TAG_PDEV_SET_QUIET_CMD,
1110 WMI_TAG_VDEV_CREATE_CMD,
1111 WMI_TAG_VDEV_DELETE_CMD,
1112 WMI_TAG_VDEV_START_REQUEST_CMD,
1113 WMI_TAG_P2P_NOA_DESCRIPTOR,
1114 WMI_TAG_P2P_GO_SET_BEACON_IE,
1115 WMI_TAG_GTK_OFFLOAD_CMD,
1116 WMI_TAG_VDEV_UP_CMD,
1117 WMI_TAG_VDEV_STOP_CMD,
1118 WMI_TAG_VDEV_DOWN_CMD,
1119 WMI_TAG_VDEV_SET_PARAM_CMD,
1120 WMI_TAG_VDEV_INSTALL_KEY_CMD,
1121 WMI_TAG_PEER_CREATE_CMD,
1122 WMI_TAG_PEER_DELETE_CMD,
1123 WMI_TAG_PEER_FLUSH_TIDS_CMD,
1124 WMI_TAG_PEER_SET_PARAM_CMD,
1125 WMI_TAG_PEER_ASSOC_COMPLETE_CMD,
1126 WMI_TAG_VHT_RATE_SET,
1127 WMI_TAG_BCN_TMPL_CMD,
1128 WMI_TAG_PRB_TMPL_CMD,
1129 WMI_TAG_BCN_PRB_INFO,
1130 WMI_TAG_PEER_TID_ADDBA_CMD,
1131 WMI_TAG_PEER_TID_DELBA_CMD,
1132 WMI_TAG_STA_POWERSAVE_MODE_CMD,
1133 WMI_TAG_STA_POWERSAVE_PARAM_CMD,
1134 WMI_TAG_STA_DTIM_PS_METHOD_CMD,
1135 WMI_TAG_ROAM_SCAN_MODE,
1136 WMI_TAG_ROAM_SCAN_RSSI_THRESHOLD,
1137 WMI_TAG_ROAM_SCAN_PERIOD,
1138 WMI_TAG_ROAM_SCAN_RSSI_CHANGE_THRESHOLD,
1139 WMI_TAG_PDEV_SUSPEND_CMD,
1140 WMI_TAG_PDEV_RESUME_CMD,
1141 WMI_TAG_ADD_BCN_FILTER_CMD,
1142 WMI_TAG_RMV_BCN_FILTER_CMD,
1143 WMI_TAG_WOW_ENABLE_CMD,
1144 WMI_TAG_WOW_HOSTWAKEUP_FROM_SLEEP_CMD,
1145 WMI_TAG_STA_UAPSD_AUTO_TRIG_CMD,
1146 WMI_TAG_STA_UAPSD_AUTO_TRIG_PARAM,
1147 WMI_TAG_SET_ARP_NS_OFFLOAD_CMD,
1148 WMI_TAG_ARP_OFFLOAD_TUPLE,
1149 WMI_TAG_NS_OFFLOAD_TUPLE,
1150 WMI_TAG_FTM_INTG_CMD,
1151 WMI_TAG_STA_KEEPALIVE_CMD,
1152 WMI_TAG_STA_KEEPALVE_ARP_RESPONSE,
1153 WMI_TAG_P2P_SET_VENDOR_IE_DATA_CMD,
1154 WMI_TAG_AP_PS_PEER_CMD,
1155 WMI_TAG_PEER_RATE_RETRY_SCHED_CMD,
1156 WMI_TAG_WLAN_PROFILE_TRIGGER_CMD,
1157 WMI_TAG_WLAN_PROFILE_SET_HIST_INTVL_CMD,
1158 WMI_TAG_WLAN_PROFILE_GET_PROF_DATA_CMD,
1159 WMI_TAG_WLAN_PROFILE_ENABLE_PROFILE_ID_CMD,
1160 WMI_TAG_WOW_DEL_PATTERN_CMD,
1161 WMI_TAG_WOW_ADD_DEL_EVT_CMD,
1162 WMI_TAG_RTT_MEASREQ_HEAD,
1163 WMI_TAG_RTT_MEASREQ_BODY,
1164 WMI_TAG_RTT_TSF_CMD,
1165 WMI_TAG_VDEV_SPECTRAL_CONFIGURE_CMD,
1166 WMI_TAG_VDEV_SPECTRAL_ENABLE_CMD,
1167 WMI_TAG_REQUEST_STATS_CMD,
1168 WMI_TAG_NLO_CONFIG_CMD,
1169 WMI_TAG_NLO_CONFIGURED_PARAMETERS,
1170 WMI_TAG_CSA_OFFLOAD_ENABLE_CMD,
1171 WMI_TAG_CSA_OFFLOAD_CHANSWITCH_CMD,
1172 WMI_TAG_CHATTER_SET_MODE_CMD,
1173 WMI_TAG_ECHO_CMD,
1174 WMI_TAG_VDEV_SET_KEEPALIVE_CMD,
1175 WMI_TAG_VDEV_GET_KEEPALIVE_CMD,
1176 WMI_TAG_FORCE_FW_HANG_CMD,
1177 WMI_TAG_GPIO_CONFIG_CMD,
1178 WMI_TAG_GPIO_OUTPUT_CMD,
1179 WMI_TAG_PEER_ADD_WDS_ENTRY_CMD,
1180 WMI_TAG_PEER_REMOVE_WDS_ENTRY_CMD,
1181 WMI_TAG_BCN_TX_HDR,
1182 WMI_TAG_BCN_SEND_FROM_HOST_CMD,
1183 WMI_TAG_MGMT_TX_HDR,
1184 WMI_TAG_ADDBA_CLEAR_RESP_CMD,
1185 WMI_TAG_ADDBA_SEND_CMD,
1186 WMI_TAG_DELBA_SEND_CMD,
1187 WMI_TAG_ADDBA_SETRESPONSE_CMD,
1188 WMI_TAG_SEND_SINGLEAMSDU_CMD,
1189 WMI_TAG_PDEV_PKTLOG_ENABLE_CMD,
1190 WMI_TAG_PDEV_PKTLOG_DISABLE_CMD,
1191 WMI_TAG_PDEV_SET_HT_IE_CMD,
1192 WMI_TAG_PDEV_SET_VHT_IE_CMD,
1193 WMI_TAG_PDEV_SET_DSCP_TID_MAP_CMD,
1194 WMI_TAG_PDEV_GREEN_AP_PS_ENABLE_CMD,
1195 WMI_TAG_PDEV_GET_TPC_CONFIG_CMD,
1196 WMI_TAG_PDEV_SET_BASE_MACADDR_CMD,
1197 WMI_TAG_PEER_MCAST_GROUP_CMD,
1198 WMI_TAG_ROAM_AP_PROFILE,
1199 WMI_TAG_AP_PROFILE,
1200 WMI_TAG_SCAN_SCH_PRIORITY_TABLE_CMD,
1201 WMI_TAG_PDEV_DFS_ENABLE_CMD,
1202 WMI_TAG_PDEV_DFS_DISABLE_CMD,
1203 WMI_TAG_WOW_ADD_PATTERN_CMD,
1204 WMI_TAG_WOW_BITMAP_PATTERN_T,
1205 WMI_TAG_WOW_IPV4_SYNC_PATTERN_T,
1206 WMI_TAG_WOW_IPV6_SYNC_PATTERN_T,
1207 WMI_TAG_WOW_MAGIC_PATTERN_CMD,
1208 WMI_TAG_SCAN_UPDATE_REQUEST_CMD,
1209 WMI_TAG_CHATTER_PKT_COALESCING_FILTER,
1210 WMI_TAG_CHATTER_COALESCING_ADD_FILTER_CMD,
1211 WMI_TAG_CHATTER_COALESCING_DELETE_FILTER_CMD,
1212 WMI_TAG_CHATTER_COALESCING_QUERY_CMD,
1213 WMI_TAG_TXBF_CMD,
1214 WMI_TAG_DEBUG_LOG_CONFIG_CMD,
1215 WMI_TAG_NLO_EVENT,
1216 WMI_TAG_CHATTER_QUERY_REPLY_EVENT,
1217 WMI_TAG_UPLOAD_H_HDR,
1218 WMI_TAG_CAPTURE_H_EVENT_HDR,
1219 WMI_TAG_VDEV_WNM_SLEEPMODE_CMD,
1220 WMI_TAG_VDEV_IPSEC_NATKEEPALIVE_FILTER_CMD,
1221 WMI_TAG_VDEV_WMM_ADDTS_CMD,
1222 WMI_TAG_VDEV_WMM_DELTS_CMD,
1223 WMI_TAG_VDEV_SET_WMM_PARAMS_CMD,
1224 WMI_TAG_TDLS_SET_STATE_CMD,
1225 WMI_TAG_TDLS_PEER_UPDATE_CMD,
1226 WMI_TAG_TDLS_PEER_EVENT,
1227 WMI_TAG_TDLS_PEER_CAPABILITIES,
1228 WMI_TAG_VDEV_MCC_SET_TBTT_MODE_CMD,
1229 WMI_TAG_ROAM_CHAN_LIST,
1230 WMI_TAG_VDEV_MCC_BCN_INTVL_CHANGE_EVENT,
1231 WMI_TAG_RESMGR_ADAPTIVE_OCS_ENABLE_DISABLE_CMD,
1232 WMI_TAG_RESMGR_SET_CHAN_TIME_QUOTA_CMD,
1233 WMI_TAG_RESMGR_SET_CHAN_LATENCY_CMD,
1234 WMI_TAG_BA_REQ_SSN_CMD,
1235 WMI_TAG_BA_RSP_SSN_EVENT,
1236 WMI_TAG_STA_SMPS_FORCE_MODE_CMD,
1237 WMI_TAG_SET_MCASTBCAST_FILTER_CMD,
1238 WMI_TAG_P2P_SET_OPPPS_CMD,
1239 WMI_TAG_P2P_SET_NOA_CMD,
1240 WMI_TAG_BA_REQ_SSN_CMD_SUB_STRUCT_PARAM,
1241 WMI_TAG_BA_REQ_SSN_EVENT_SUB_STRUCT_PARAM,
1242 WMI_TAG_STA_SMPS_PARAM_CMD,
1243 WMI_TAG_VDEV_SET_GTX_PARAMS_CMD,
1244 WMI_TAG_MCC_SCHED_TRAFFIC_STATS_CMD,
1245 WMI_TAG_MCC_SCHED_STA_TRAFFIC_STATS,
1246 WMI_TAG_OFFLOAD_BCN_TX_STATUS_EVENT,
1247 WMI_TAG_P2P_NOA_EVENT,
1248 WMI_TAG_HB_SET_ENABLE_CMD,
1249 WMI_TAG_HB_SET_TCP_PARAMS_CMD,
1250 WMI_TAG_HB_SET_TCP_PKT_FILTER_CMD,
1251 WMI_TAG_HB_SET_UDP_PARAMS_CMD,
1252 WMI_TAG_HB_SET_UDP_PKT_FILTER_CMD,
1253 WMI_TAG_HB_IND_EVENT,
1254 WMI_TAG_TX_PAUSE_EVENT,
1255 WMI_TAG_RFKILL_EVENT,
1256 WMI_TAG_DFS_RADAR_EVENT,
1257 WMI_TAG_DFS_PHYERR_FILTER_ENA_CMD,
1258 WMI_TAG_DFS_PHYERR_FILTER_DIS_CMD,
1259 WMI_TAG_BATCH_SCAN_RESULT_SCAN_LIST,
1260 WMI_TAG_BATCH_SCAN_RESULT_NETWORK_INFO,
1261 WMI_TAG_BATCH_SCAN_ENABLE_CMD,
1262 WMI_TAG_BATCH_SCAN_DISABLE_CMD,
1263 WMI_TAG_BATCH_SCAN_TRIGGER_RESULT_CMD,
1264 WMI_TAG_BATCH_SCAN_ENABLED_EVENT,
1265 WMI_TAG_BATCH_SCAN_RESULT_EVENT,
1266 WMI_TAG_VDEV_PLMREQ_START_CMD,
1267 WMI_TAG_VDEV_PLMREQ_STOP_CMD,
1268 WMI_TAG_THERMAL_MGMT_CMD,
1269 WMI_TAG_THERMAL_MGMT_EVENT,
1270 WMI_TAG_PEER_INFO_REQ_CMD,
1271 WMI_TAG_PEER_INFO_EVENT,
1272 WMI_TAG_PEER_INFO,
1273 WMI_TAG_PEER_TX_FAIL_CNT_THR_EVENT,
1274 WMI_TAG_RMC_SET_MODE_CMD,
1275 WMI_TAG_RMC_SET_ACTION_PERIOD_CMD,
1276 WMI_TAG_RMC_CONFIG_CMD,
1277 WMI_TAG_MHF_OFFLOAD_SET_MODE_CMD,
1278 WMI_TAG_MHF_OFFLOAD_PLUMB_ROUTING_TABLE_CMD,
1279 WMI_TAG_ADD_PROACTIVE_ARP_RSP_PATTERN_CMD,
1280 WMI_TAG_DEL_PROACTIVE_ARP_RSP_PATTERN_CMD,
1281 WMI_TAG_NAN_CMD_PARAM,
1282 WMI_TAG_NAN_EVENT_HDR,
1283 WMI_TAG_PDEV_L1SS_TRACK_EVENT,
1284 WMI_TAG_DIAG_DATA_CONTAINER_EVENT,
1285 WMI_TAG_MODEM_POWER_STATE_CMD_PARAM,
1286 WMI_TAG_PEER_GET_ESTIMATED_LINKSPEED_CMD,
1287 WMI_TAG_PEER_ESTIMATED_LINKSPEED_EVENT,
1288 WMI_TAG_AGGR_STATE_TRIG_EVENT,
1289 WMI_TAG_MHF_OFFLOAD_ROUTING_TABLE_ENTRY,
1290 WMI_TAG_ROAM_SCAN_CMD,
1291 WMI_TAG_REQ_STATS_EXT_CMD,
1292 WMI_TAG_STATS_EXT_EVENT,
1293 WMI_TAG_OBSS_SCAN_ENABLE_CMD,
1294 WMI_TAG_OBSS_SCAN_DISABLE_CMD,
1295 WMI_TAG_OFFLOAD_PRB_RSP_TX_STATUS_EVENT,
1296 WMI_TAG_PDEV_SET_LED_CONFIG_CMD,
1297 WMI_TAG_HOST_AUTO_SHUTDOWN_CFG_CMD,
1298 WMI_TAG_HOST_AUTO_SHUTDOWN_EVENT,
1299 WMI_TAG_UPDATE_WHAL_MIB_STATS_EVENT,
1300 WMI_TAG_CHAN_AVOID_UPDATE_CMD_PARAM,
1301 WMI_TAG_WOW_IOAC_PKT_PATTERN_T,
1302 WMI_TAG_WOW_IOAC_TMR_PATTERN_T,
1303 WMI_TAG_WOW_IOAC_ADD_KEEPALIVE_CMD,
1304 WMI_TAG_WOW_IOAC_DEL_KEEPALIVE_CMD,
1305 WMI_TAG_WOW_IOAC_KEEPALIVE_T,
1306 WMI_TAG_WOW_IOAC_ADD_PATTERN_CMD,
1307 WMI_TAG_WOW_IOAC_DEL_PATTERN_CMD,
1308 WMI_TAG_START_LINK_STATS_CMD,
1309 WMI_TAG_CLEAR_LINK_STATS_CMD,
1310 WMI_TAG_REQUEST_LINK_STATS_CMD,
1311 WMI_TAG_IFACE_LINK_STATS_EVENT,
1312 WMI_TAG_RADIO_LINK_STATS_EVENT,
1313 WMI_TAG_PEER_STATS_EVENT,
1314 WMI_TAG_CHANNEL_STATS,
1315 WMI_TAG_RADIO_LINK_STATS,
1316 WMI_TAG_RATE_STATS,
1317 WMI_TAG_PEER_LINK_STATS,
1318 WMI_TAG_WMM_AC_STATS,
1319 WMI_TAG_IFACE_LINK_STATS,
1320 WMI_TAG_LPI_MGMT_SNOOPING_CONFIG_CMD,
1321 WMI_TAG_LPI_START_SCAN_CMD,
1322 WMI_TAG_LPI_STOP_SCAN_CMD,
1323 WMI_TAG_LPI_RESULT_EVENT,
1324 WMI_TAG_PEER_STATE_EVENT,
1325 WMI_TAG_EXTSCAN_BUCKET_CMD,
1326 WMI_TAG_EXTSCAN_BUCKET_CHANNEL_EVENT,
1327 WMI_TAG_EXTSCAN_START_CMD,
1328 WMI_TAG_EXTSCAN_STOP_CMD,
1329 WMI_TAG_EXTSCAN_CONFIGURE_WLAN_CHANGE_MONITOR_CMD,
1330 WMI_TAG_EXTSCAN_WLAN_CHANGE_BSSID_PARAM_CMD,
1331 WMI_TAG_EXTSCAN_CONFIGURE_HOTLIST_MONITOR_CMD,
1332 WMI_TAG_EXTSCAN_GET_CACHED_RESULTS_CMD,
1333 WMI_TAG_EXTSCAN_GET_WLAN_CHANGE_RESULTS_CMD,
1334 WMI_TAG_EXTSCAN_SET_CAPABILITIES_CMD,
1335 WMI_TAG_EXTSCAN_GET_CAPABILITIES_CMD,
1336 WMI_TAG_EXTSCAN_OPERATION_EVENT,
1337 WMI_TAG_EXTSCAN_START_STOP_EVENT,
1338 WMI_TAG_EXTSCAN_TABLE_USAGE_EVENT,
1339 WMI_TAG_EXTSCAN_WLAN_DESCRIPTOR_EVENT,
1340 WMI_TAG_EXTSCAN_RSSI_INFO_EVENT,
1341 WMI_TAG_EXTSCAN_CACHED_RESULTS_EVENT,
1342 WMI_TAG_EXTSCAN_WLAN_CHANGE_RESULTS_EVENT,
1343 WMI_TAG_EXTSCAN_WLAN_CHANGE_RESULT_BSSID_EVENT,
1344 WMI_TAG_EXTSCAN_HOTLIST_MATCH_EVENT,
1345 WMI_TAG_EXTSCAN_CAPABILITIES_EVENT,
1346 WMI_TAG_EXTSCAN_CACHE_CAPABILITIES_EVENT,
1347 WMI_TAG_EXTSCAN_WLAN_CHANGE_MONITOR_CAPABILITIES_EVENT,
1348 WMI_TAG_EXTSCAN_HOTLIST_MONITOR_CAPABILITIES_EVENT,
1349 WMI_TAG_D0_WOW_ENABLE_DISABLE_CMD,
1350 WMI_TAG_D0_WOW_DISABLE_ACK_EVENT,
1351 WMI_TAG_UNIT_TEST_CMD,
1352 WMI_TAG_ROAM_OFFLOAD_TLV_PARAM,
1353 WMI_TAG_ROAM_11I_OFFLOAD_TLV_PARAM,
1354 WMI_TAG_ROAM_11R_OFFLOAD_TLV_PARAM,
1355 WMI_TAG_ROAM_ESE_OFFLOAD_TLV_PARAM,
1356 WMI_TAG_ROAM_SYNCH_EVENT,
1357 WMI_TAG_ROAM_SYNCH_COMPLETE,
1358 WMI_TAG_EXTWOW_ENABLE_CMD,
1359 WMI_TAG_EXTWOW_SET_APP_TYPE1_PARAMS_CMD,
1360 WMI_TAG_EXTWOW_SET_APP_TYPE2_PARAMS_CMD,
1361 WMI_TAG_LPI_STATUS_EVENT,
1362 WMI_TAG_LPI_HANDOFF_EVENT,
1363 WMI_TAG_VDEV_RATE_STATS_EVENT,
1364 WMI_TAG_VDEV_RATE_HT_INFO,
1365 WMI_TAG_RIC_REQUEST,
1366 WMI_TAG_PDEV_GET_TEMPERATURE_CMD,
1367 WMI_TAG_PDEV_TEMPERATURE_EVENT,
1368 WMI_TAG_SET_DHCP_SERVER_OFFLOAD_CMD,
1369 WMI_TAG_TPC_CHAINMASK_CONFIG_CMD,
1370 WMI_TAG_RIC_TSPEC,
1371 WMI_TAG_TPC_CHAINMASK_CONFIG,
1372 WMI_TAG_IPA_OFFLOAD_ENABLE_DISABLE_CMD,
1373 WMI_TAG_SCAN_PROB_REQ_OUI_CMD,
1374 WMI_TAG_KEY_MATERIAL,
1375 WMI_TAG_TDLS_SET_OFFCHAN_MODE_CMD,
1376 WMI_TAG_SET_LED_FLASHING_CMD,
1377 WMI_TAG_MDNS_OFFLOAD_CMD,
1378 WMI_TAG_MDNS_SET_FQDN_CMD,
1379 WMI_TAG_MDNS_SET_RESP_CMD,
1380 WMI_TAG_MDNS_GET_STATS_CMD,
1381 WMI_TAG_MDNS_STATS_EVENT,
1382 WMI_TAG_ROAM_INVOKE_CMD,
1383 WMI_TAG_PDEV_RESUME_EVENT,
1384 WMI_TAG_PDEV_SET_ANTENNA_DIVERSITY_CMD,
1385 WMI_TAG_SAP_OFL_ENABLE_CMD,
1386 WMI_TAG_SAP_OFL_ADD_STA_EVENT,
1387 WMI_TAG_SAP_OFL_DEL_STA_EVENT,
1388 WMI_TAG_APFIND_CMD_PARAM,
1389 WMI_TAG_APFIND_EVENT_HDR,
1390 WMI_TAG_OCB_SET_SCHED_CMD,
1391 WMI_TAG_OCB_SET_SCHED_EVENT,
1392 WMI_TAG_OCB_SET_CONFIG_CMD,
1393 WMI_TAG_OCB_SET_CONFIG_RESP_EVENT,
1394 WMI_TAG_OCB_SET_UTC_TIME_CMD,
1395 WMI_TAG_OCB_START_TIMING_ADVERT_CMD,
1396 WMI_TAG_OCB_STOP_TIMING_ADVERT_CMD,
1397 WMI_TAG_OCB_GET_TSF_TIMER_CMD,
1398 WMI_TAG_OCB_GET_TSF_TIMER_RESP_EVENT,
1399 WMI_TAG_DCC_GET_STATS_CMD,
1400 WMI_TAG_DCC_CHANNEL_STATS_REQUEST,
1401 WMI_TAG_DCC_GET_STATS_RESP_EVENT,
1402 WMI_TAG_DCC_CLEAR_STATS_CMD,
1403 WMI_TAG_DCC_UPDATE_NDL_CMD,
1404 WMI_TAG_DCC_UPDATE_NDL_RESP_EVENT,
1405 WMI_TAG_DCC_STATS_EVENT,
1406 WMI_TAG_OCB_CHANNEL,
1407 WMI_TAG_OCB_SCHEDULE_ELEMENT,
1408 WMI_TAG_DCC_NDL_STATS_PER_CHANNEL,
1409 WMI_TAG_DCC_NDL_CHAN,
1410 WMI_TAG_QOS_PARAMETER,
1411 WMI_TAG_DCC_NDL_ACTIVE_STATE_CONFIG,
1412 WMI_TAG_ROAM_SCAN_EXTENDED_THRESHOLD_PARAM,
1413 WMI_TAG_ROAM_FILTER,
1414 WMI_TAG_PASSPOINT_CONFIG_CMD,
1415 WMI_TAG_PASSPOINT_EVENT_HDR,
1416 WMI_TAG_EXTSCAN_CONFIGURE_HOTLIST_SSID_MONITOR_CMD,
1417 WMI_TAG_EXTSCAN_HOTLIST_SSID_MATCH_EVENT,
1418 WMI_TAG_VDEV_TSF_TSTAMP_ACTION_CMD,
1419 WMI_TAG_VDEV_TSF_REPORT_EVENT,
1420 WMI_TAG_GET_FW_MEM_DUMP,
1421 WMI_TAG_UPDATE_FW_MEM_DUMP,
1422 WMI_TAG_FW_MEM_DUMP_PARAMS,
1423 WMI_TAG_DEBUG_MESG_FLUSH,
1424 WMI_TAG_DEBUG_MESG_FLUSH_COMPLETE,
1425 WMI_TAG_PEER_SET_RATE_REPORT_CONDITION,
1426 WMI_TAG_ROAM_SUBNET_CHANGE_CONFIG,
1427 WMI_TAG_VDEV_SET_IE_CMD,
1428 WMI_TAG_RSSI_BREACH_MONITOR_CONFIG,
1429 WMI_TAG_RSSI_BREACH_EVENT,
1430 WMI_TAG_WOW_EVENT_INITIAL_WAKEUP,
1431 WMI_TAG_SOC_SET_PCL_CMD,
1432 WMI_TAG_SOC_SET_HW_MODE_CMD,
1433 WMI_TAG_SOC_SET_HW_MODE_RESPONSE_EVENT,
1434 WMI_TAG_SOC_HW_MODE_TRANSITION_EVENT,
1435 WMI_TAG_VDEV_TXRX_STREAMS,
1436 WMI_TAG_SOC_SET_HW_MODE_RESPONSE_VDEV_MAC_ENTRY,
1437 WMI_TAG_SOC_SET_DUAL_MAC_CONFIG_CMD,
1438 WMI_TAG_SOC_SET_DUAL_MAC_CONFIG_RESPONSE_EVENT,
1439 WMI_TAG_WOW_IOAC_SOCK_PATTERN_T,
1440 WMI_TAG_WOW_ENABLE_ICMPV6_NA_FLT_CMD,
1441 WMI_TAG_DIAG_EVENT_LOG_CONFIG,
1442 WMI_TAG_DIAG_EVENT_LOG_SUPPORTED_EVENT_FIXED_PARAMS,
1443 WMI_TAG_PACKET_FILTER_CONFIG,
1444 WMI_TAG_PACKET_FILTER_ENABLE,
1445 WMI_TAG_SAP_SET_BLACKLIST_PARAM_CMD,
1446 WMI_TAG_MGMT_TX_SEND_CMD,
1447 WMI_TAG_MGMT_TX_COMPL_EVENT,
1448 WMI_TAG_SOC_SET_ANTENNA_MODE_CMD,
1449 WMI_TAG_WOW_UDP_SVC_OFLD_CMD,
1450 WMI_TAG_LRO_INFO_CMD,
1451 WMI_TAG_ROAM_EARLYSTOP_RSSI_THRES_PARAM,
1452 WMI_TAG_SERVICE_READY_EXT_EVENT,
1453 WMI_TAG_MAWC_SENSOR_REPORT_IND_CMD,
1454 WMI_TAG_MAWC_ENABLE_SENSOR_EVENT,
1455 WMI_TAG_ROAM_CONFIGURE_MAWC_CMD,
1456 WMI_TAG_NLO_CONFIGURE_MAWC_CMD,
1457 WMI_TAG_EXTSCAN_CONFIGURE_MAWC_CMD,
1458 WMI_TAG_PEER_ASSOC_CONF_EVENT,
1459 WMI_TAG_WOW_HOSTWAKEUP_GPIO_PIN_PATTERN_CONFIG_CMD,
1460 WMI_TAG_AP_PS_EGAP_PARAM_CMD,
1461 WMI_TAG_AP_PS_EGAP_INFO_EVENT,
1462 WMI_TAG_PMF_OFFLOAD_SET_SA_QUERY_CMD,
1463 WMI_TAG_TRANSFER_DATA_TO_FLASH_CMD,
1464 WMI_TAG_TRANSFER_DATA_TO_FLASH_COMPLETE_EVENT,
1465 WMI_TAG_SCPC_EVENT,
1466 WMI_TAG_AP_PS_EGAP_INFO_CHAINMASK_LIST,
1467 WMI_TAG_STA_SMPS_FORCE_MODE_COMPLETE_EVENT,
1468 WMI_TAG_BPF_GET_CAPABILITY_CMD,
1469 WMI_TAG_BPF_CAPABILITY_INFO_EVT,
1470 WMI_TAG_BPF_GET_VDEV_STATS_CMD,
1471 WMI_TAG_BPF_VDEV_STATS_INFO_EVT,
1472 WMI_TAG_BPF_SET_VDEV_INSTRUCTIONS_CMD,
1473 WMI_TAG_BPF_DEL_VDEV_INSTRUCTIONS_CMD,
1474 WMI_TAG_VDEV_DELETE_RESP_EVENT,
1475 WMI_TAG_PEER_DELETE_RESP_EVENT,
1476 WMI_TAG_ROAM_DENSE_THRES_PARAM,
1477 WMI_TAG_ENLO_CANDIDATE_SCORE_PARAM,
1478 WMI_TAG_PEER_UPDATE_WDS_ENTRY_CMD,
1479 WMI_TAG_VDEV_CONFIG_RATEMASK,
1480 WMI_TAG_PDEV_FIPS_CMD,
1481 WMI_TAG_PDEV_SMART_ANT_ENABLE_CMD,
1482 WMI_TAG_PDEV_SMART_ANT_SET_RX_ANTENNA_CMD,
1483 WMI_TAG_PEER_SMART_ANT_SET_TX_ANTENNA_CMD,
1484 WMI_TAG_PEER_SMART_ANT_SET_TRAIN_ANTENNA_CMD,
1485 WMI_TAG_PEER_SMART_ANT_SET_NODE_CONFIG_OPS_CMD,
1486 WMI_TAG_PDEV_SET_ANT_SWITCH_TBL_CMD,
1487 WMI_TAG_PDEV_SET_CTL_TABLE_CMD,
1488 WMI_TAG_PDEV_SET_MIMOGAIN_TABLE_CMD,
1489 WMI_TAG_FWTEST_SET_PARAM_CMD,
1490 WMI_TAG_PEER_ATF_REQUEST,
1491 WMI_TAG_VDEV_ATF_REQUEST,
1492 WMI_TAG_PDEV_GET_ANI_CCK_CONFIG_CMD,
1493 WMI_TAG_PDEV_GET_ANI_OFDM_CONFIG_CMD,
1494 WMI_TAG_INST_RSSI_STATS_RESP,
1495 WMI_TAG_MED_UTIL_REPORT_EVENT,
1496 WMI_TAG_PEER_STA_PS_STATECHANGE_EVENT,
1497 WMI_TAG_WDS_ADDR_EVENT,
1498 WMI_TAG_PEER_RATECODE_LIST_EVENT,
1499 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_EVENT,
1500 WMI_TAG_PDEV_TPC_EVENT,
1501 WMI_TAG_ANI_OFDM_EVENT,
1502 WMI_TAG_ANI_CCK_EVENT,
1503 WMI_TAG_PDEV_CHANNEL_HOPPING_EVENT,
1504 WMI_TAG_PDEV_FIPS_EVENT,
1505 WMI_TAG_ATF_PEER_INFO,
1506 WMI_TAG_PDEV_GET_TPC_CMD,
1507 WMI_TAG_VDEV_FILTER_NRP_CONFIG_CMD,
1508 WMI_TAG_QBOOST_CFG_CMD,
1509 WMI_TAG_PDEV_SMART_ANT_GPIO_HANDLE,
1510 WMI_TAG_PEER_SMART_ANT_SET_TX_ANTENNA_SERIES,
1511 WMI_TAG_PEER_SMART_ANT_SET_TRAIN_ANTENNA_PARAM,
1512 WMI_TAG_PDEV_SET_ANT_CTRL_CHAIN,
1513 WMI_TAG_PEER_CCK_OFDM_RATE_INFO,
1514 WMI_TAG_PEER_MCS_RATE_INFO,
1515 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_NFDBR,
1516 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_NFDBM,
1517 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_FREQNUM,
1518 WMI_TAG_MU_REPORT_TOTAL_MU,
1519 WMI_TAG_VDEV_SET_DSCP_TID_MAP_CMD,
1520 WMI_TAG_ROAM_SET_MBO,
1521 WMI_TAG_MIB_STATS_ENABLE_CMD,
1522 WMI_TAG_NAN_DISC_IFACE_CREATED_EVENT,
1523 WMI_TAG_NAN_DISC_IFACE_DELETED_EVENT,
1524 WMI_TAG_NAN_STARTED_CLUSTER_EVENT,
1525 WMI_TAG_NAN_JOINED_CLUSTER_EVENT,
1526 WMI_TAG_NDI_GET_CAP_REQ,
1527 WMI_TAG_NDP_INITIATOR_REQ,
1528 WMI_TAG_NDP_RESPONDER_REQ,
1529 WMI_TAG_NDP_END_REQ,
1530 WMI_TAG_NDI_CAP_RSP_EVENT,
1531 WMI_TAG_NDP_INITIATOR_RSP_EVENT,
1532 WMI_TAG_NDP_RESPONDER_RSP_EVENT,
1533 WMI_TAG_NDP_END_RSP_EVENT,
1534 WMI_TAG_NDP_INDICATION_EVENT,
1535 WMI_TAG_NDP_CONFIRM_EVENT,
1536 WMI_TAG_NDP_END_INDICATION_EVENT,
1537 WMI_TAG_VDEV_SET_QUIET_CMD,
1538 WMI_TAG_PDEV_SET_PCL_CMD,
1539 WMI_TAG_PDEV_SET_HW_MODE_CMD,
1540 WMI_TAG_PDEV_SET_MAC_CONFIG_CMD,
1541 WMI_TAG_PDEV_SET_ANTENNA_MODE_CMD,
1542 WMI_TAG_PDEV_SET_HW_MODE_RESPONSE_EVENT,
1543 WMI_TAG_PDEV_HW_MODE_TRANSITION_EVENT,
1544 WMI_TAG_PDEV_SET_HW_MODE_RESPONSE_VDEV_MAC_ENTRY,
1545 WMI_TAG_PDEV_SET_MAC_CONFIG_RESPONSE_EVENT,
1546 WMI_TAG_COEX_CONFIG_CMD,
1547 WMI_TAG_CONFIG_ENHANCED_MCAST_FILTER,
1548 WMI_TAG_CHAN_AVOID_RPT_ALLOW_CMD,
1549 WMI_TAG_SET_PERIODIC_CHANNEL_STATS_CONFIG,
1550 WMI_TAG_VDEV_SET_CUSTOM_AGGR_SIZE_CMD,
1551 WMI_TAG_PDEV_WAL_POWER_DEBUG_CMD,
1552 WMI_TAG_MAC_PHY_CAPABILITIES,
1553 WMI_TAG_HW_MODE_CAPABILITIES,
1554 WMI_TAG_SOC_MAC_PHY_HW_MODE_CAPS,
1555 WMI_TAG_HAL_REG_CAPABILITIES_EXT,
1556 WMI_TAG_SOC_HAL_REG_CAPABILITIES,
1557 WMI_TAG_VDEV_WISA_CMD,
1558 WMI_TAG_TX_POWER_LEVEL_STATS_EVT,
1559 WMI_TAG_SCAN_ADAPTIVE_DWELL_PARAMETERS_TLV,
1560 WMI_TAG_SCAN_ADAPTIVE_DWELL_CONFIG,
1561 WMI_TAG_WOW_SET_ACTION_WAKE_UP_CMD,
1562 WMI_TAG_NDP_END_RSP_PER_NDI,
1563 WMI_TAG_PEER_BWF_REQUEST,
1564 WMI_TAG_BWF_PEER_INFO,
1565 WMI_TAG_DBGLOG_TIME_STAMP_SYNC_CMD,
1566 WMI_TAG_RMC_SET_LEADER_CMD,
1567 WMI_TAG_RMC_MANUAL_LEADER_EVENT,
1568 WMI_TAG_PER_CHAIN_RSSI_STATS,
1569 WMI_TAG_RSSI_STATS,
1570 WMI_TAG_P2P_LO_START_CMD,
1571 WMI_TAG_P2P_LO_STOP_CMD,
1572 WMI_TAG_P2P_LO_STOPPED_EVENT,
1573 WMI_TAG_REORDER_QUEUE_SETUP_CMD,
1574 WMI_TAG_REORDER_QUEUE_REMOVE_CMD,
1575 WMI_TAG_SET_MULTIPLE_MCAST_FILTER_CMD,
1576 WMI_TAG_MGMT_TX_COMPL_BUNDLE_EVENT,
1577 WMI_TAG_READ_DATA_FROM_FLASH_CMD,
1578 WMI_TAG_READ_DATA_FROM_FLASH_EVENT,
1579 WMI_TAG_PDEV_SET_REORDER_TIMEOUT_VAL_CMD,
1580 WMI_TAG_PEER_SET_RX_BLOCKSIZE_CMD,
1581 WMI_TAG_PDEV_SET_WAKEUP_CONFIG_CMDID,
1582 WMI_TAG_TLV_BUF_LEN_PARAM,
1583 WMI_TAG_SERVICE_AVAILABLE_EVENT,
1584 WMI_TAG_PEER_ANTDIV_INFO_REQ_CMD,
1585 WMI_TAG_PEER_ANTDIV_INFO_EVENT,
1586 WMI_TAG_PEER_ANTDIV_INFO,
1587 WMI_TAG_PDEV_GET_ANTDIV_STATUS_CMD,
1588 WMI_TAG_PDEV_ANTDIV_STATUS_EVENT,
1589 WMI_TAG_MNT_FILTER_CMD,
1590 WMI_TAG_GET_CHIP_POWER_STATS_CMD,
1591 WMI_TAG_PDEV_CHIP_POWER_STATS_EVENT,
1592 WMI_TAG_COEX_GET_ANTENNA_ISOLATION_CMD,
1593 WMI_TAG_COEX_REPORT_ISOLATION_EVENT,
1594 WMI_TAG_CHAN_CCA_STATS,
1595 WMI_TAG_PEER_SIGNAL_STATS,
1596 WMI_TAG_TX_STATS,
1597 WMI_TAG_PEER_AC_TX_STATS,
1598 WMI_TAG_RX_STATS,
1599 WMI_TAG_PEER_AC_RX_STATS,
1600 WMI_TAG_REPORT_STATS_EVENT,
1601 WMI_TAG_CHAN_CCA_STATS_THRESH,
1602 WMI_TAG_PEER_SIGNAL_STATS_THRESH,
1603 WMI_TAG_TX_STATS_THRESH,
1604 WMI_TAG_RX_STATS_THRESH,
1605 WMI_TAG_PDEV_SET_STATS_THRESHOLD_CMD,
1606 WMI_TAG_REQUEST_WLAN_STATS_CMD,
1607 WMI_TAG_RX_AGGR_FAILURE_EVENT,
1608 WMI_TAG_RX_AGGR_FAILURE_INFO,
1609 WMI_TAG_VDEV_ENCRYPT_DECRYPT_DATA_REQ_CMD,
1610 WMI_TAG_VDEV_ENCRYPT_DECRYPT_DATA_RESP_EVENT,
1611 WMI_TAG_PDEV_BAND_TO_MAC,
1612 WMI_TAG_TBTT_OFFSET_INFO,
1613 WMI_TAG_TBTT_OFFSET_EXT_EVENT,
1614 WMI_TAG_SAR_LIMITS_CMD,
1615 WMI_TAG_SAR_LIMIT_CMD_ROW,
1616 WMI_TAG_PDEV_DFS_PHYERR_OFFLOAD_ENABLE_CMD,
1617 WMI_TAG_PDEV_DFS_PHYERR_OFFLOAD_DISABLE_CMD,
1618 WMI_TAG_VDEV_ADFS_CH_CFG_CMD,
1619 WMI_TAG_VDEV_ADFS_OCAC_ABORT_CMD,
1620 WMI_TAG_PDEV_DFS_RADAR_DETECTION_EVENT,
1621 WMI_TAG_VDEV_ADFS_OCAC_COMPLETE_EVENT,
1622 WMI_TAG_VDEV_DFS_CAC_COMPLETE_EVENT,
1623 WMI_TAG_VENDOR_OUI,
1624 WMI_TAG_REQUEST_RCPI_CMD,
1625 WMI_TAG_UPDATE_RCPI_EVENT,
1626 WMI_TAG_REQUEST_PEER_STATS_INFO_CMD,
1627 WMI_TAG_PEER_STATS_INFO,
1628 WMI_TAG_PEER_STATS_INFO_EVENT,
1629 WMI_TAG_PKGID_EVENT,
1630 WMI_TAG_CONNECTED_NLO_RSSI_PARAMS,
1631 WMI_TAG_SET_CURRENT_COUNTRY_CMD,
1632 WMI_TAG_REGULATORY_RULE_STRUCT,
1633 WMI_TAG_REG_CHAN_LIST_CC_EVENT,
1634 WMI_TAG_11D_SCAN_START_CMD,
1635 WMI_TAG_11D_SCAN_STOP_CMD,
1636 WMI_TAG_11D_NEW_COUNTRY_EVENT,
1637 WMI_TAG_REQUEST_RADIO_CHAN_STATS_CMD,
1638 WMI_TAG_RADIO_CHAN_STATS,
1639 WMI_TAG_RADIO_CHAN_STATS_EVENT,
1640 WMI_TAG_ROAM_PER_CONFIG,
1641 WMI_TAG_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_CMD,
1642 WMI_TAG_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_STATUS_EVENT,
1643 WMI_TAG_BPF_SET_VDEV_ACTIVE_MODE_CMD,
1644 WMI_TAG_HW_DATA_FILTER_CMD,
1645 WMI_TAG_CONNECTED_NLO_BSS_BAND_RSSI_PREF,
1646 WMI_TAG_PEER_OPER_MODE_CHANGE_EVENT,
1647 WMI_TAG_CHIP_POWER_SAVE_FAILURE_DETECTED,
1648 WMI_TAG_PDEV_MULTIPLE_VDEV_RESTART_REQUEST_CMD,
1649 WMI_TAG_PDEV_CSA_SWITCH_COUNT_STATUS_EVENT,
1650 WMI_TAG_PDEV_UPDATE_PKT_ROUTING_CMD,
1651 WMI_TAG_PDEV_CHECK_CAL_VERSION_CMD,
1652 WMI_TAG_PDEV_CHECK_CAL_VERSION_EVENT,
1653 WMI_TAG_PDEV_SET_DIVERSITY_GAIN_CMD,
1654 WMI_TAG_MAC_PHY_CHAINMASK_COMBO,
1655 WMI_TAG_MAC_PHY_CHAINMASK_CAPABILITY,
1656 WMI_TAG_VDEV_SET_ARP_STATS_CMD,
1657 WMI_TAG_VDEV_GET_ARP_STATS_CMD,
1658 WMI_TAG_VDEV_GET_ARP_STATS_EVENT,
1659 WMI_TAG_IFACE_OFFLOAD_STATS,
1660 WMI_TAG_REQUEST_STATS_CMD_SUB_STRUCT_PARAM,
1661 WMI_TAG_RSSI_CTL_EXT,
1662 WMI_TAG_SINGLE_PHYERR_EXT_RX_HDR,
1663 WMI_TAG_COEX_BT_ACTIVITY_EVENT,
1664 WMI_TAG_VDEV_GET_TX_POWER_CMD,
1665 WMI_TAG_VDEV_TX_POWER_EVENT,
1666 WMI_TAG_OFFCHAN_DATA_TX_COMPL_EVENT,
1667 WMI_TAG_OFFCHAN_DATA_TX_SEND_CMD,
1668 WMI_TAG_TX_SEND_PARAMS,
1669 WMI_TAG_HE_RATE_SET,
1670 WMI_TAG_CONGESTION_STATS,
1671 WMI_TAG_SET_INIT_COUNTRY_CMD,
1672 WMI_TAG_SCAN_DBS_DUTY_CYCLE,
1673 WMI_TAG_SCAN_DBS_DUTY_CYCLE_PARAM_TLV,
1674 WMI_TAG_PDEV_DIV_GET_RSSI_ANTID,
1675 WMI_TAG_THERM_THROT_CONFIG_REQUEST,
1676 WMI_TAG_THERM_THROT_LEVEL_CONFIG_INFO,
1677 WMI_TAG_THERM_THROT_STATS_EVENT,
1678 WMI_TAG_THERM_THROT_LEVEL_STATS_INFO,
1679 WMI_TAG_PDEV_DIV_RSSI_ANTID_EVENT,
1680 WMI_TAG_OEM_DMA_RING_CAPABILITIES,
1681 WMI_TAG_OEM_DMA_RING_CFG_REQ,
1682 WMI_TAG_OEM_DMA_RING_CFG_RSP,
1683 WMI_TAG_OEM_INDIRECT_DATA,
1684 WMI_TAG_OEM_DMA_BUF_RELEASE,
1685 WMI_TAG_OEM_DMA_BUF_RELEASE_ENTRY,
1686 WMI_TAG_PDEV_BSS_CHAN_INFO_REQUEST,
1687 WMI_TAG_PDEV_BSS_CHAN_INFO_EVENT,
1688 WMI_TAG_ROAM_LCA_DISALLOW_CONFIG,
1689 WMI_TAG_VDEV_LIMIT_OFFCHAN_CMD,
1690 WMI_TAG_ROAM_RSSI_REJECTION_OCE_CONFIG,
1691 WMI_TAG_UNIT_TEST_EVENT,
1692 WMI_TAG_ROAM_FILS_OFFLOAD,
1693 WMI_TAG_PDEV_UPDATE_PMK_CACHE_CMD,
1694 WMI_TAG_PMK_CACHE,
1695 WMI_TAG_PDEV_UPDATE_FILS_HLP_PKT_CMD,
1696 WMI_TAG_ROAM_FILS_SYNCH,
1697 WMI_TAG_GTK_OFFLOAD_EXTENDED,
1698 WMI_TAG_ROAM_BG_SCAN_ROAMING,
1699 WMI_TAG_OIC_PING_OFFLOAD_PARAMS_CMD,
1700 WMI_TAG_OIC_PING_OFFLOAD_SET_ENABLE_CMD,
1701 WMI_TAG_OIC_PING_HANDOFF_EVENT,
1702 WMI_TAG_DHCP_LEASE_RENEW_OFFLOAD_CMD,
1703 WMI_TAG_DHCP_LEASE_RENEW_EVENT,
1704 WMI_TAG_BTM_CONFIG,
1705 WMI_TAG_DEBUG_MESG_FW_DATA_STALL,
1706 WMI_TAG_WLM_CONFIG_CMD,
1707 WMI_TAG_PDEV_UPDATE_CTLTABLE_REQUEST,
1708 WMI_TAG_PDEV_UPDATE_CTLTABLE_EVENT,
1709 WMI_TAG_ROAM_CND_SCORING_PARAM,
1710 WMI_TAG_PDEV_CONFIG_VENDOR_OUI_ACTION,
1711 WMI_TAG_VENDOR_OUI_EXT,
1712 WMI_TAG_ROAM_SYNCH_FRAME_EVENT,
1713 WMI_TAG_FD_SEND_FROM_HOST_CMD,
1714 WMI_TAG_ENABLE_FILS_CMD,
1715 WMI_TAG_HOST_SWFDA_EVENT,
1716 WMI_TAG_BCN_OFFLOAD_CTRL_CMD,
1717 WMI_TAG_PDEV_SET_AC_TX_QUEUE_OPTIMIZED_CMD,
1718 WMI_TAG_STATS_PERIOD,
1719 WMI_TAG_NDL_SCHEDULE_UPDATE,
1720 WMI_TAG_PEER_TID_MSDUQ_QDEPTH_THRESH_UPDATE_CMD,
1721 WMI_TAG_MSDUQ_QDEPTH_THRESH_UPDATE,
1722 WMI_TAG_PDEV_SET_RX_FILTER_PROMISCUOUS_CMD,
1723 WMI_TAG_SAR2_RESULT_EVENT,
1724 WMI_TAG_SAR_CAPABILITIES,
1725 WMI_TAG_SAP_OBSS_DETECTION_CFG_CMD,
1726 WMI_TAG_SAP_OBSS_DETECTION_INFO_EVT,
1727 WMI_TAG_DMA_RING_CAPABILITIES,
1728 WMI_TAG_DMA_RING_CFG_REQ,
1729 WMI_TAG_DMA_RING_CFG_RSP,
1730 WMI_TAG_DMA_BUF_RELEASE,
1731 WMI_TAG_DMA_BUF_RELEASE_ENTRY,
1732 WMI_TAG_SAR_GET_LIMITS_CMD,
1733 WMI_TAG_SAR_GET_LIMITS_EVENT,
1734 WMI_TAG_SAR_GET_LIMITS_EVENT_ROW,
1735 WMI_TAG_OFFLOAD_11K_REPORT,
1736 WMI_TAG_INVOKE_NEIGHBOR_REPORT,
1737 WMI_TAG_NEIGHBOR_REPORT_OFFLOAD,
1738 WMI_TAG_VDEV_SET_CONNECTIVITY_CHECK_STATS,
1739 WMI_TAG_VDEV_GET_CONNECTIVITY_CHECK_STATS,
1740 WMI_TAG_BPF_SET_VDEV_ENABLE_CMD,
1741 WMI_TAG_BPF_SET_VDEV_WORK_MEMORY_CMD,
1742 WMI_TAG_BPF_GET_VDEV_WORK_MEMORY_CMD,
1743 WMI_TAG_BPF_GET_VDEV_WORK_MEMORY_RESP_EVT,
1744 WMI_TAG_PDEV_GET_NFCAL_POWER,
1745 WMI_TAG_BSS_COLOR_CHANGE_ENABLE,
1746 WMI_TAG_OBSS_COLOR_COLLISION_DET_CONFIG,
1747 WMI_TAG_OBSS_COLOR_COLLISION_EVT,
1748 WMI_TAG_RUNTIME_DPD_RECAL_CMD,
1749 WMI_TAG_TWT_ENABLE_CMD,
1750 WMI_TAG_TWT_DISABLE_CMD,
1751 WMI_TAG_TWT_ADD_DIALOG_CMD,
1752 WMI_TAG_TWT_DEL_DIALOG_CMD,
1753 WMI_TAG_TWT_PAUSE_DIALOG_CMD,
1754 WMI_TAG_TWT_RESUME_DIALOG_CMD,
1755 WMI_TAG_TWT_ENABLE_COMPLETE_EVENT,
1756 WMI_TAG_TWT_DISABLE_COMPLETE_EVENT,
1757 WMI_TAG_TWT_ADD_DIALOG_COMPLETE_EVENT,
1758 WMI_TAG_TWT_DEL_DIALOG_COMPLETE_EVENT,
1759 WMI_TAG_TWT_PAUSE_DIALOG_COMPLETE_EVENT,
1760 WMI_TAG_TWT_RESUME_DIALOG_COMPLETE_EVENT,
1761 WMI_TAG_REQUEST_ROAM_SCAN_STATS_CMD,
1762 WMI_TAG_ROAM_SCAN_STATS_EVENT,
1763 WMI_TAG_PEER_TID_CONFIGURATIONS_CMD,
1764 WMI_TAG_VDEV_SET_CUSTOM_SW_RETRY_TH_CMD,
1765 WMI_TAG_GET_TPC_POWER_CMD,
1766 WMI_TAG_GET_TPC_POWER_EVENT,
1767 WMI_TAG_DMA_BUF_RELEASE_SPECTRAL_META_DATA,
1768 WMI_TAG_MOTION_DET_CONFIG_PARAMS_CMD,
1769 WMI_TAG_MOTION_DET_BASE_LINE_CONFIG_PARAMS_CMD,
1770 WMI_TAG_MOTION_DET_START_STOP_CMD,
1771 WMI_TAG_MOTION_DET_BASE_LINE_START_STOP_CMD,
1772 WMI_TAG_MOTION_DET_EVENT,
1773 WMI_TAG_MOTION_DET_BASE_LINE_EVENT,
1774 WMI_TAG_NDP_TRANSPORT_IP,
1775 WMI_TAG_OBSS_SPATIAL_REUSE_SET_CMD,
1776 WMI_TAG_ESP_ESTIMATE_EVENT,
1777 WMI_TAG_NAN_HOST_CONFIG,
1778 WMI_TAG_SPECTRAL_BIN_SCALING_PARAMS,
1779 WMI_TAG_PEER_CFR_CAPTURE_CMD,
1780 WMI_TAG_PEER_CHAN_WIDTH_SWITCH_CMD,
1781 WMI_TAG_CHAN_WIDTH_PEER_LIST,
1782 WMI_TAG_OBSS_SPATIAL_REUSE_SET_DEF_OBSS_THRESH_CMD,
1783 WMI_TAG_PDEV_HE_TB_ACTION_FRM_CMD,
1784 WMI_TAG_PEER_EXTD2_STATS,
1785 WMI_TAG_HPCS_PULSE_START_CMD,
1786 WMI_TAG_PDEV_CTL_FAILSAFE_CHECK_EVENT,
1787 WMI_TAG_VDEV_CHAINMASK_CONFIG_CMD,
1788 WMI_TAG_VDEV_BCN_OFFLOAD_QUIET_CONFIG_CMD,
1789 WMI_TAG_NAN_EVENT_INFO,
1790 WMI_TAG_NDP_CHANNEL_INFO,
1791 WMI_TAG_NDP_CMD,
1792 WMI_TAG_NDP_EVENT,
1793 /* TODO add all the missing cmds */
1794 WMI_TAG_PDEV_PEER_PKTLOG_FILTER_CMD = 0x301,
1795 WMI_TAG_PDEV_PEER_PKTLOG_FILTER_INFO,
1796 WMI_TAG_MAX
1797};
1798
1799enum wmi_tlv_service {
1800 WMI_TLV_SERVICE_BEACON_OFFLOAD = 0,
1801 WMI_TLV_SERVICE_SCAN_OFFLOAD = 1,
1802 WMI_TLV_SERVICE_ROAM_SCAN_OFFLOAD = 2,
1803 WMI_TLV_SERVICE_BCN_MISS_OFFLOAD = 3,
1804 WMI_TLV_SERVICE_STA_PWRSAVE = 4,
1805 WMI_TLV_SERVICE_STA_ADVANCED_PWRSAVE = 5,
1806 WMI_TLV_SERVICE_AP_UAPSD = 6,
1807 WMI_TLV_SERVICE_AP_DFS = 7,
1808 WMI_TLV_SERVICE_11AC = 8,
1809 WMI_TLV_SERVICE_BLOCKACK = 9,
1810 WMI_TLV_SERVICE_PHYERR = 10,
1811 WMI_TLV_SERVICE_BCN_FILTER = 11,
1812 WMI_TLV_SERVICE_RTT = 12,
1813 WMI_TLV_SERVICE_WOW = 13,
1814 WMI_TLV_SERVICE_RATECTRL_CACHE = 14,
1815 WMI_TLV_SERVICE_IRAM_TIDS = 15,
1816 WMI_TLV_SERVICE_ARPNS_OFFLOAD = 16,
1817 WMI_TLV_SERVICE_NLO = 17,
1818 WMI_TLV_SERVICE_GTK_OFFLOAD = 18,
1819 WMI_TLV_SERVICE_SCAN_SCH = 19,
1820 WMI_TLV_SERVICE_CSA_OFFLOAD = 20,
1821 WMI_TLV_SERVICE_CHATTER = 21,
1822 WMI_TLV_SERVICE_COEX_FREQAVOID = 22,
1823 WMI_TLV_SERVICE_PACKET_POWER_SAVE = 23,
1824 WMI_TLV_SERVICE_FORCE_FW_HANG = 24,
1825 WMI_TLV_SERVICE_GPIO = 25,
1826 WMI_TLV_SERVICE_STA_DTIM_PS_MODULATED_DTIM = 26,
1827 WMI_STA_UAPSD_BASIC_AUTO_TRIG = 27,
1828 WMI_STA_UAPSD_VAR_AUTO_TRIG = 28,
1829 WMI_TLV_SERVICE_STA_KEEP_ALIVE = 29,
1830 WMI_TLV_SERVICE_TX_ENCAP = 30,
1831 WMI_TLV_SERVICE_AP_PS_DETECT_OUT_OF_SYNC = 31,
1832 WMI_TLV_SERVICE_EARLY_RX = 32,
1833 WMI_TLV_SERVICE_STA_SMPS = 33,
1834 WMI_TLV_SERVICE_FWTEST = 34,
1835 WMI_TLV_SERVICE_STA_WMMAC = 35,
1836 WMI_TLV_SERVICE_TDLS = 36,
1837 WMI_TLV_SERVICE_BURST = 37,
1838 WMI_TLV_SERVICE_MCC_BCN_INTERVAL_CHANGE = 38,
1839 WMI_TLV_SERVICE_ADAPTIVE_OCS = 39,
1840 WMI_TLV_SERVICE_BA_SSN_SUPPORT = 40,
1841 WMI_TLV_SERVICE_FILTER_IPSEC_NATKEEPALIVE = 41,
1842 WMI_TLV_SERVICE_WLAN_HB = 42,
1843 WMI_TLV_SERVICE_LTE_ANT_SHARE_SUPPORT = 43,
1844 WMI_TLV_SERVICE_BATCH_SCAN = 44,
1845 WMI_TLV_SERVICE_QPOWER = 45,
1846 WMI_TLV_SERVICE_PLMREQ = 46,
1847 WMI_TLV_SERVICE_THERMAL_MGMT = 47,
1848 WMI_TLV_SERVICE_RMC = 48,
1849 WMI_TLV_SERVICE_MHF_OFFLOAD = 49,
1850 WMI_TLV_SERVICE_COEX_SAR = 50,
1851 WMI_TLV_SERVICE_BCN_TXRATE_OVERRIDE = 51,
1852 WMI_TLV_SERVICE_NAN = 52,
1853 WMI_TLV_SERVICE_L1SS_STAT = 53,
1854 WMI_TLV_SERVICE_ESTIMATE_LINKSPEED = 54,
1855 WMI_TLV_SERVICE_OBSS_SCAN = 55,
1856 WMI_TLV_SERVICE_TDLS_OFFCHAN = 56,
1857 WMI_TLV_SERVICE_TDLS_UAPSD_BUFFER_STA = 57,
1858 WMI_TLV_SERVICE_TDLS_UAPSD_SLEEP_STA = 58,
1859 WMI_TLV_SERVICE_IBSS_PWRSAVE = 59,
1860 WMI_TLV_SERVICE_LPASS = 60,
1861 WMI_TLV_SERVICE_EXTSCAN = 61,
1862 WMI_TLV_SERVICE_D0WOW = 62,
1863 WMI_TLV_SERVICE_HSOFFLOAD = 63,
1864 WMI_TLV_SERVICE_ROAM_HO_OFFLOAD = 64,
1865 WMI_TLV_SERVICE_RX_FULL_REORDER = 65,
1866 WMI_TLV_SERVICE_DHCP_OFFLOAD = 66,
1867 WMI_TLV_SERVICE_STA_RX_IPA_OFFLOAD_SUPPORT = 67,
1868 WMI_TLV_SERVICE_MDNS_OFFLOAD = 68,
1869 WMI_TLV_SERVICE_SAP_AUTH_OFFLOAD = 69,
1870 WMI_TLV_SERVICE_DUAL_BAND_SIMULTANEOUS_SUPPORT = 70,
1871 WMI_TLV_SERVICE_OCB = 71,
1872 WMI_TLV_SERVICE_AP_ARPNS_OFFLOAD = 72,
1873 WMI_TLV_SERVICE_PER_BAND_CHAINMASK_SUPPORT = 73,
1874 WMI_TLV_SERVICE_PACKET_FILTER_OFFLOAD = 74,
1875 WMI_TLV_SERVICE_MGMT_TX_HTT = 75,
1876 WMI_TLV_SERVICE_MGMT_TX_WMI = 76,
1877 WMI_TLV_SERVICE_EXT_MSG = 77,
1878 WMI_TLV_SERVICE_MAWC = 78,
1879 WMI_TLV_SERVICE_PEER_ASSOC_CONF = 79,
1880 WMI_TLV_SERVICE_EGAP = 80,
1881 WMI_TLV_SERVICE_STA_PMF_OFFLOAD = 81,
1882 WMI_TLV_SERVICE_UNIFIED_WOW_CAPABILITY = 82,
1883 WMI_TLV_SERVICE_ENHANCED_PROXY_STA = 83,
1884 WMI_TLV_SERVICE_ATF = 84,
1885 WMI_TLV_SERVICE_COEX_GPIO = 85,
1886 WMI_TLV_SERVICE_AUX_SPECTRAL_INTF = 86,
1887 WMI_TLV_SERVICE_AUX_CHAN_LOAD_INTF = 87,
1888 WMI_TLV_SERVICE_BSS_CHANNEL_INFO_64 = 88,
1889 WMI_TLV_SERVICE_ENTERPRISE_MESH = 89,
1890 WMI_TLV_SERVICE_RESTRT_CHNL_SUPPORT = 90,
1891 WMI_TLV_SERVICE_BPF_OFFLOAD = 91,
1892 WMI_TLV_SERVICE_SYNC_DELETE_CMDS = 92,
1893 WMI_TLV_SERVICE_SMART_ANTENNA_SW_SUPPORT = 93,
1894 WMI_TLV_SERVICE_SMART_ANTENNA_HW_SUPPORT = 94,
1895 WMI_TLV_SERVICE_RATECTRL_LIMIT_MAX_MIN_RATES = 95,
1896 WMI_TLV_SERVICE_NAN_DATA = 96,
1897 WMI_TLV_SERVICE_NAN_RTT = 97,
1898 WMI_TLV_SERVICE_11AX = 98,
1899 WMI_TLV_SERVICE_DEPRECATED_REPLACE = 99,
1900 WMI_TLV_SERVICE_TDLS_CONN_TRACKER_IN_HOST_MODE = 100,
1901 WMI_TLV_SERVICE_ENHANCED_MCAST_FILTER = 101,
1902 WMI_TLV_SERVICE_PERIODIC_CHAN_STAT_SUPPORT = 102,
1903 WMI_TLV_SERVICE_MESH_11S = 103,
1904 WMI_TLV_SERVICE_HALF_RATE_QUARTER_RATE_SUPPORT = 104,
1905 WMI_TLV_SERVICE_VDEV_RX_FILTER = 105,
1906 WMI_TLV_SERVICE_P2P_LISTEN_OFFLOAD_SUPPORT = 106,
1907 WMI_TLV_SERVICE_MARK_FIRST_WAKEUP_PACKET = 107,
1908 WMI_TLV_SERVICE_MULTIPLE_MCAST_FILTER_SET = 108,
1909 WMI_TLV_SERVICE_HOST_MANAGED_RX_REORDER = 109,
1910 WMI_TLV_SERVICE_FLASH_RDWR_SUPPORT = 110,
1911 WMI_TLV_SERVICE_WLAN_STATS_REPORT = 111,
1912 WMI_TLV_SERVICE_TX_MSDU_ID_NEW_PARTITION_SUPPORT = 112,
1913 WMI_TLV_SERVICE_DFS_PHYERR_OFFLOAD = 113,
1914 WMI_TLV_SERVICE_RCPI_SUPPORT = 114,
1915 WMI_TLV_SERVICE_FW_MEM_DUMP_SUPPORT = 115,
1916 WMI_TLV_SERVICE_PEER_STATS_INFO = 116,
1917 WMI_TLV_SERVICE_REGULATORY_DB = 117,
1918 WMI_TLV_SERVICE_11D_OFFLOAD = 118,
1919 WMI_TLV_SERVICE_HW_DATA_FILTERING = 119,
1920 WMI_TLV_SERVICE_MULTIPLE_VDEV_RESTART = 120,
1921 WMI_TLV_SERVICE_PKT_ROUTING = 121,
1922 WMI_TLV_SERVICE_CHECK_CAL_VERSION = 122,
1923 WMI_TLV_SERVICE_OFFCHAN_TX_WMI = 123,
1924 WMI_TLV_SERVICE_8SS_TX_BFEE = 124,
1925 WMI_TLV_SERVICE_EXTENDED_NSS_SUPPORT = 125,
1926 WMI_TLV_SERVICE_ACK_TIMEOUT = 126,
1927 WMI_TLV_SERVICE_PDEV_BSS_CHANNEL_INFO_64 = 127,
1928
1929 WMI_MAX_SERVICE = 128,
1930
1931 WMI_TLV_SERVICE_CHAN_LOAD_INFO = 128,
1932 WMI_TLV_SERVICE_TX_PPDU_INFO_STATS_SUPPORT = 129,
1933 WMI_TLV_SERVICE_VDEV_LIMIT_OFFCHAN_SUPPORT = 130,
1934 WMI_TLV_SERVICE_FILS_SUPPORT = 131,
1935 WMI_TLV_SERVICE_WLAN_OIC_PING_OFFLOAD = 132,
1936 WMI_TLV_SERVICE_WLAN_DHCP_RENEW = 133,
1937 WMI_TLV_SERVICE_MAWC_SUPPORT = 134,
1938 WMI_TLV_SERVICE_VDEV_LATENCY_CONFIG = 135,
1939 WMI_TLV_SERVICE_PDEV_UPDATE_CTLTABLE_SUPPORT = 136,
1940 WMI_TLV_SERVICE_PKTLOG_SUPPORT_OVER_HTT = 137,
1941 WMI_TLV_SERVICE_VDEV_MULTI_GROUP_KEY_SUPPORT = 138,
1942 WMI_TLV_SERVICE_SCAN_PHYMODE_SUPPORT = 139,
1943 WMI_TLV_SERVICE_THERM_THROT = 140,
1944 WMI_TLV_SERVICE_BCN_OFFLOAD_START_STOP_SUPPORT = 141,
1945 WMI_TLV_SERVICE_WOW_WAKEUP_BY_TIMER_PATTERN = 142,
1946 WMI_TLV_SERVICE_PEER_MAP_UNMAP_V2_SUPPORT = 143,
1947 WMI_TLV_SERVICE_OFFCHAN_DATA_TID_SUPPORT = 144,
1948 WMI_TLV_SERVICE_RX_PROMISC_ENABLE_SUPPORT = 145,
1949 WMI_TLV_SERVICE_SUPPORT_DIRECT_DMA = 146,
1950 WMI_TLV_SERVICE_AP_OBSS_DETECTION_OFFLOAD = 147,
1951 WMI_TLV_SERVICE_11K_NEIGHBOUR_REPORT_SUPPORT = 148,
1952 WMI_TLV_SERVICE_LISTEN_INTERVAL_OFFLOAD_SUPPORT = 149,
1953 WMI_TLV_SERVICE_BSS_COLOR_OFFLOAD = 150,
1954 WMI_TLV_SERVICE_RUNTIME_DPD_RECAL = 151,
1955 WMI_TLV_SERVICE_STA_TWT = 152,
1956 WMI_TLV_SERVICE_AP_TWT = 153,
1957 WMI_TLV_SERVICE_GMAC_OFFLOAD_SUPPORT = 154,
1958 WMI_TLV_SERVICE_SPOOF_MAC_SUPPORT = 155,
1959 WMI_TLV_SERVICE_PEER_TID_CONFIGS_SUPPORT = 156,
1960 WMI_TLV_SERVICE_VDEV_SWRETRY_PER_AC_CONFIG_SUPPORT = 157,
1961 WMI_TLV_SERVICE_DUAL_BEACON_ON_SINGLE_MAC_SCC_SUPPORT = 158,
1962 WMI_TLV_SERVICE_DUAL_BEACON_ON_SINGLE_MAC_MCC_SUPPORT = 159,
1963 WMI_TLV_SERVICE_MOTION_DET = 160,
1964 WMI_TLV_SERVICE_INFRA_MBSSID = 161,
1965 WMI_TLV_SERVICE_OBSS_SPATIAL_REUSE = 162,
1966 WMI_TLV_SERVICE_VDEV_DIFFERENT_BEACON_INTERVAL_SUPPORT = 163,
1967 WMI_TLV_SERVICE_NAN_DBS_SUPPORT = 164,
1968 WMI_TLV_SERVICE_NDI_DBS_SUPPORT = 165,
1969 WMI_TLV_SERVICE_NAN_SAP_SUPPORT = 166,
1970 WMI_TLV_SERVICE_NDI_SAP_SUPPORT = 167,
1971 WMI_TLV_SERVICE_CFR_CAPTURE_SUPPORT = 168,
1972 WMI_TLV_SERVICE_CFR_CAPTURE_IND_MSG_TYPE_1 = 169,
1973 WMI_TLV_SERVICE_ESP_SUPPORT = 170,
1974 WMI_TLV_SERVICE_PEER_CHWIDTH_CHANGE = 171,
1975 WMI_TLV_SERVICE_WLAN_HPCS_PULSE = 172,
1976 WMI_TLV_SERVICE_PER_VDEV_CHAINMASK_CONFIG_SUPPORT = 173,
1977 WMI_TLV_SERVICE_TX_DATA_MGMT_ACK_RSSI = 174,
1978 WMI_TLV_SERVICE_NAN_DISABLE_SUPPORT = 175,
1979 WMI_TLV_SERVICE_HTT_H2T_NO_HTC_HDR_LEN_IN_MSG_LEN = 176,
Ashok Raj Nagarajan559ef682020-05-04 22:05:47 +05301980 WMI_TLV_SERVICE_COEX_SUPPORT_UNEQUAL_ISOLATION = 177,
1981 WMI_TLV_SERVICE_HW_DB2DBM_CONVERSION_SUPPORT = 178,
1982 WMI_TLV_SERVICE_SUPPORT_EXTEND_ADDRESS = 179,
1983 WMI_TLV_SERVICE_BEACON_RECEPTION_STATS = 180,
1984 WMI_TLV_SERVICE_FETCH_TX_PN = 181,
1985 WMI_TLV_SERVICE_PEER_UNMAP_RESPONSE_SUPPORT = 182,
1986 WMI_TLV_SERVICE_TX_PER_PEER_AMPDU_SIZE = 183,
1987 WMI_TLV_SERVICE_BSS_COLOR_SWITCH_COUNT = 184,
1988 WMI_TLV_SERVICE_HTT_PEER_STATS_SUPPORT = 185,
1989 WMI_TLV_SERVICE_UL_RU26_ALLOWED = 186,
1990 WMI_TLV_SERVICE_GET_MWS_COEX_STATE = 187,
1991 WMI_TLV_SERVICE_GET_MWS_DPWB_STATE = 188,
1992 WMI_TLV_SERVICE_GET_MWS_TDM_STATE = 189,
1993 WMI_TLV_SERVICE_GET_MWS_IDRX_STATE = 190,
1994 WMI_TLV_SERVICE_GET_MWS_ANTENNA_SHARING_STATE = 191,
1995 WMI_TLV_SERVICE_ENHANCED_TPC_CONFIG_EVENT = 192,
1996 WMI_TLV_SERVICE_WLM_STATS_REQUEST = 193,
1997 WMI_TLV_SERVICE_EXT_PEER_TID_CONFIGS_SUPPORT = 194,
1998 WMI_TLV_SERVICE_WPA3_FT_SAE_SUPPORT = 195,
1999 WMI_TLV_SERVICE_WPA3_FT_SUITE_B_SUPPORT = 196,
2000 WMI_TLV_SERVICE_VOW_ENABLE = 197,
2001 WMI_TLV_SERVICE_CFR_CAPTURE_IND_EVT_TYPE_1 = 198,
2002 WMI_TLV_SERVICE_BROADCAST_TWT = 199,
2003 WMI_TLV_SERVICE_RAP_DETECTION_SUPPORT = 200,
2004 WMI_TLV_SERVICE_PS_TDCC = 201,
2005 WMI_TLV_SERVICE_THREE_WAY_COEX_CONFIG_LEGACY = 202,
2006 WMI_TLV_SERVICE_THREE_WAY_COEX_CONFIG_OVERRIDE = 203,
2007 WMI_TLV_SERVICE_TX_PWR_PER_PEER = 204,
2008 WMI_TLV_SERVICE_STA_PLUS_STA_SUPPORT = 205,
2009 WMI_TLV_SERVICE_WPA3_FT_FILS = 206,
2010 WMI_TLV_SERVICE_ADAPTIVE_11R_ROAM = 207,
2011 WMI_TLV_SERVICE_CHAN_RF_CHARACTERIZATION_INFO = 208,
2012 WMI_TLV_SERVICE_FW_IFACE_COMBINATION_SUPPORT = 209,
2013 WMI_TLV_SERVICE_TX_COMPL_TSF64 = 210,
2014 WMI_TLV_SERVICE_DSM_ROAM_FILTER = 211,
2015 WMI_TLV_SERVICE_PACKET_CAPTURE_SUPPORT = 212,
2016 WMI_TLV_SERVICE_PER_PEER_HTT_STATS_RESET = 213,
Kalle Valod5c65152019-11-23 09:58:40 +02002017
2018 WMI_MAX_EXT_SERVICE
2019
2020};
2021
2022enum {
2023 WMI_SMPS_FORCED_MODE_NONE = 0,
2024 WMI_SMPS_FORCED_MODE_DISABLED,
2025 WMI_SMPS_FORCED_MODE_STATIC,
2026 WMI_SMPS_FORCED_MODE_DYNAMIC
2027};
2028
2029#define WMI_TPC_CHAINMASK_CONFIG_BAND_2G 0
2030#define WMI_TPC_CHAINMASK_CONFIG_BAND_5G 1
2031#define WMI_NUM_SUPPORTED_BAND_MAX 2
2032
2033#define WMI_PEER_MIMO_PS_STATE 0x1
2034#define WMI_PEER_AMPDU 0x2
2035#define WMI_PEER_AUTHORIZE 0x3
2036#define WMI_PEER_CHWIDTH 0x4
2037#define WMI_PEER_NSS 0x5
2038#define WMI_PEER_USE_4ADDR 0x6
2039#define WMI_PEER_MEMBERSHIP 0x7
2040#define WMI_PEER_USERPOS 0x8
2041#define WMI_PEER_CRIT_PROTO_HINT_ENABLED 0x9
2042#define WMI_PEER_TX_FAIL_CNT_THR 0xA
2043#define WMI_PEER_SET_HW_RETRY_CTS2S 0xB
2044#define WMI_PEER_IBSS_ATIM_WINDOW_LENGTH 0xC
2045#define WMI_PEER_PHYMODE 0xD
2046#define WMI_PEER_USE_FIXED_PWR 0xE
2047#define WMI_PEER_PARAM_FIXED_RATE 0xF
2048#define WMI_PEER_SET_MU_WHITELIST 0x10
2049#define WMI_PEER_SET_MAX_TX_RATE 0x11
2050#define WMI_PEER_SET_MIN_TX_RATE 0x12
2051#define WMI_PEER_SET_DEFAULT_ROUTING 0x13
2052
2053/* slot time long */
2054#define WMI_VDEV_SLOT_TIME_LONG 0x1
2055/* slot time short */
2056#define WMI_VDEV_SLOT_TIME_SHORT 0x2
2057/* preablbe long */
2058#define WMI_VDEV_PREAMBLE_LONG 0x1
2059/* preablbe short */
2060#define WMI_VDEV_PREAMBLE_SHORT 0x2
2061
2062enum wmi_peer_smps_state {
2063 WMI_PEER_SMPS_PS_NONE = 0x0,
2064 WMI_PEER_SMPS_STATIC = 0x1,
2065 WMI_PEER_SMPS_DYNAMIC = 0x2
2066};
2067
2068enum wmi_peer_chwidth {
2069 WMI_PEER_CHWIDTH_20MHZ = 0,
2070 WMI_PEER_CHWIDTH_40MHZ = 1,
2071 WMI_PEER_CHWIDTH_80MHZ = 2,
2072 WMI_PEER_CHWIDTH_160MHZ = 3,
2073};
2074
2075enum wmi_beacon_gen_mode {
2076 WMI_BEACON_STAGGERED_MODE = 0,
2077 WMI_BEACON_BURST_MODE = 1
2078};
2079
2080struct wmi_host_pdev_band_to_mac {
2081 u32 pdev_id;
2082 u32 start_freq;
2083 u32 end_freq;
2084};
2085
2086struct ath11k_ppe_threshold {
2087 u32 numss_m1;
2088 u32 ru_bit_mask;
2089 u32 ppet16_ppet8_ru3_ru0[PSOC_HOST_MAX_NUM_SS];
2090};
2091
2092struct ath11k_service_ext_param {
2093 u32 default_conc_scan_config_bits;
2094 u32 default_fw_config_bits;
2095 struct ath11k_ppe_threshold ppet;
2096 u32 he_cap_info;
2097 u32 mpdu_density;
2098 u32 max_bssid_rx_filters;
2099 u32 num_hw_modes;
2100 u32 num_phy;
2101};
2102
2103struct ath11k_hw_mode_caps {
2104 u32 hw_mode_id;
2105 u32 phy_id_map;
2106 u32 hw_mode_config_type;
2107};
2108
2109#define PSOC_HOST_MAX_PHY_SIZE (3)
2110#define ATH11K_11B_SUPPORT BIT(0)
2111#define ATH11K_11G_SUPPORT BIT(1)
2112#define ATH11K_11A_SUPPORT BIT(2)
2113#define ATH11K_11N_SUPPORT BIT(3)
2114#define ATH11K_11AC_SUPPORT BIT(4)
2115#define ATH11K_11AX_SUPPORT BIT(5)
2116
2117struct ath11k_hal_reg_capabilities_ext {
2118 u32 phy_id;
2119 u32 eeprom_reg_domain;
2120 u32 eeprom_reg_domain_ext;
2121 u32 regcap1;
2122 u32 regcap2;
2123 u32 wireless_modes;
2124 u32 low_2ghz_chan;
2125 u32 high_2ghz_chan;
2126 u32 low_5ghz_chan;
2127 u32 high_5ghz_chan;
2128};
2129
2130#define WMI_HOST_MAX_PDEV 3
2131
2132struct wlan_host_mem_chunk {
2133 u32 tlv_header;
2134 u32 req_id;
2135 u32 ptr;
2136 u32 size;
2137} __packed;
2138
2139struct wmi_host_mem_chunk {
2140 void *vaddr;
2141 dma_addr_t paddr;
2142 u32 len;
2143 u32 req_id;
2144};
2145
2146struct wmi_init_cmd_param {
2147 u32 tlv_header;
2148 struct target_resource_config *res_cfg;
2149 u8 num_mem_chunks;
2150 struct wmi_host_mem_chunk *mem_chunks;
2151 u32 hw_mode_id;
2152 u32 num_band_to_mac;
2153 struct wmi_host_pdev_band_to_mac band_to_mac[WMI_HOST_MAX_PDEV];
2154};
2155
2156struct wmi_pdev_band_to_mac {
2157 u32 tlv_header;
2158 u32 pdev_id;
2159 u32 start_freq;
2160 u32 end_freq;
2161} __packed;
2162
2163struct wmi_pdev_set_hw_mode_cmd_param {
2164 u32 tlv_header;
2165 u32 pdev_id;
2166 u32 hw_mode_index;
2167 u32 num_band_to_mac;
2168} __packed;
2169
2170struct wmi_ppe_threshold {
2171 u32 numss_m1; /** NSS - 1*/
2172 union {
2173 u32 ru_count;
2174 u32 ru_mask;
2175 } __packed;
2176 u32 ppet16_ppet8_ru3_ru0[WMI_MAX_NUM_SS];
2177} __packed;
2178
2179#define HW_BD_INFO_SIZE 5
2180
2181struct wmi_abi_version {
2182 u32 abi_version_0;
2183 u32 abi_version_1;
2184 u32 abi_version_ns_0;
2185 u32 abi_version_ns_1;
2186 u32 abi_version_ns_2;
2187 u32 abi_version_ns_3;
2188} __packed;
2189
2190struct wmi_init_cmd {
2191 u32 tlv_header;
2192 struct wmi_abi_version host_abi_vers;
2193 u32 num_host_mem_chunks;
2194} __packed;
2195
2196struct wmi_resource_config {
2197 u32 tlv_header;
2198 u32 num_vdevs;
2199 u32 num_peers;
2200 u32 num_offload_peers;
2201 u32 num_offload_reorder_buffs;
2202 u32 num_peer_keys;
2203 u32 num_tids;
2204 u32 ast_skid_limit;
2205 u32 tx_chain_mask;
2206 u32 rx_chain_mask;
2207 u32 rx_timeout_pri[4];
2208 u32 rx_decap_mode;
2209 u32 scan_max_pending_req;
2210 u32 bmiss_offload_max_vdev;
2211 u32 roam_offload_max_vdev;
2212 u32 roam_offload_max_ap_profiles;
2213 u32 num_mcast_groups;
2214 u32 num_mcast_table_elems;
2215 u32 mcast2ucast_mode;
2216 u32 tx_dbg_log_size;
2217 u32 num_wds_entries;
2218 u32 dma_burst_size;
2219 u32 mac_aggr_delim;
2220 u32 rx_skip_defrag_timeout_dup_detection_check;
2221 u32 vow_config;
2222 u32 gtk_offload_max_vdev;
2223 u32 num_msdu_desc;
2224 u32 max_frag_entries;
2225 u32 num_tdls_vdevs;
2226 u32 num_tdls_conn_table_entries;
2227 u32 beacon_tx_offload_max_vdev;
2228 u32 num_multicast_filter_entries;
2229 u32 num_wow_filters;
2230 u32 num_keep_alive_pattern;
2231 u32 keep_alive_pattern_size;
2232 u32 max_tdls_concurrent_sleep_sta;
2233 u32 max_tdls_concurrent_buffer_sta;
2234 u32 wmi_send_separate;
2235 u32 num_ocb_vdevs;
2236 u32 num_ocb_channels;
2237 u32 num_ocb_schedules;
2238 u32 flag1;
2239 u32 smart_ant_cap;
2240 u32 bk_minfree;
2241 u32 be_minfree;
2242 u32 vi_minfree;
2243 u32 vo_minfree;
2244 u32 alloc_frag_desc_for_data_pkt;
2245 u32 num_ns_ext_tuples_cfg;
2246 u32 bpf_instruction_size;
2247 u32 max_bssid_rx_filters;
2248 u32 use_pdev_id;
2249 u32 max_num_dbs_scan_duty_cycle;
2250 u32 max_num_group_keys;
2251 u32 peer_map_unmap_v2_support;
John Crispin6d293d42019-11-25 16:36:28 +00002252 u32 sched_params;
2253 u32 twt_ap_pdev_count;
2254 u32 twt_ap_sta_count;
Kalle Valod5c65152019-11-23 09:58:40 +02002255} __packed;
2256
2257struct wmi_service_ready_event {
2258 u32 fw_build_vers;
2259 struct wmi_abi_version fw_abi_vers;
2260 u32 phy_capability;
2261 u32 max_frag_entry;
2262 u32 num_rf_chains;
2263 u32 ht_cap_info;
2264 u32 vht_cap_info;
2265 u32 vht_supp_mcs;
2266 u32 hw_min_tx_power;
2267 u32 hw_max_tx_power;
2268 u32 sys_cap_info;
2269 u32 min_pkt_size_enable;
2270 u32 max_bcn_ie_size;
2271 u32 num_mem_reqs;
2272 u32 max_num_scan_channels;
2273 u32 hw_bd_id;
2274 u32 hw_bd_info[HW_BD_INFO_SIZE];
2275 u32 max_supported_macs;
2276 u32 wmi_fw_sub_feat_caps;
2277 u32 num_dbs_hw_modes;
2278 /* txrx_chainmask
2279 * [7:0] - 2G band tx chain mask
2280 * [15:8] - 2G band rx chain mask
2281 * [23:16] - 5G band tx chain mask
2282 * [31:24] - 5G band rx chain mask
2283 */
2284 u32 txrx_chainmask;
2285 u32 default_dbs_hw_mode_index;
2286 u32 num_msdu_desc;
2287} __packed;
2288
2289#define WMI_SERVICE_BM_SIZE ((WMI_MAX_SERVICE + sizeof(u32) - 1) / sizeof(u32))
2290
2291#define WMI_SERVICE_SEGMENT_BM_SIZE32 4 /* 4x u32 = 128 bits */
2292#define WMI_SERVICE_EXT_BM_SIZE (WMI_SERVICE_SEGMENT_BM_SIZE32 * sizeof(u32))
2293#define WMI_AVAIL_SERVICE_BITS_IN_SIZE32 32
2294#define WMI_SERVICE_BITS_IN_SIZE32 4
2295
2296struct wmi_service_ready_ext_event {
2297 u32 default_conc_scan_config_bits;
2298 u32 default_fw_config_bits;
2299 struct wmi_ppe_threshold ppet;
2300 u32 he_cap_info;
2301 u32 mpdu_density;
2302 u32 max_bssid_rx_filters;
2303 u32 fw_build_vers_ext;
2304 u32 max_nlo_ssids;
2305 u32 max_bssid_indicator;
2306 u32 he_cap_info_ext;
2307} __packed;
2308
2309struct wmi_soc_mac_phy_hw_mode_caps {
2310 u32 num_hw_modes;
2311 u32 num_chainmask_tables;
2312} __packed;
2313
2314struct wmi_hw_mode_capabilities {
2315 u32 tlv_header;
2316 u32 hw_mode_id;
2317 u32 phy_id_map;
2318 u32 hw_mode_config_type;
2319} __packed;
2320
2321#define WMI_MAX_HECAP_PHY_SIZE (3)
2322
2323struct wmi_mac_phy_capabilities {
Kalle Valod5c65152019-11-23 09:58:40 +02002324 u32 hw_mode_id;
2325 u32 pdev_id;
2326 u32 phy_id;
2327 u32 supported_flags;
2328 u32 supported_bands;
2329 u32 ampdu_density;
2330 u32 max_bw_supported_2g;
2331 u32 ht_cap_info_2g;
2332 u32 vht_cap_info_2g;
2333 u32 vht_supp_mcs_2g;
2334 u32 he_cap_info_2g;
2335 u32 he_supp_mcs_2g;
2336 u32 tx_chain_mask_2g;
2337 u32 rx_chain_mask_2g;
2338 u32 max_bw_supported_5g;
2339 u32 ht_cap_info_5g;
2340 u32 vht_cap_info_5g;
2341 u32 vht_supp_mcs_5g;
2342 u32 he_cap_info_5g;
2343 u32 he_supp_mcs_5g;
2344 u32 tx_chain_mask_5g;
2345 u32 rx_chain_mask_5g;
2346 u32 he_cap_phy_info_2g[WMI_MAX_HECAP_PHY_SIZE];
2347 u32 he_cap_phy_info_5g[WMI_MAX_HECAP_PHY_SIZE];
2348 struct wmi_ppe_threshold he_ppet2g;
2349 struct wmi_ppe_threshold he_ppet5g;
2350 u32 chainmask_table_id;
2351 u32 lmac_id;
2352 u32 he_cap_info_2g_ext;
2353 u32 he_cap_info_5g_ext;
2354 u32 he_cap_info_internal;
2355} __packed;
2356
2357struct wmi_hal_reg_capabilities_ext {
2358 u32 tlv_header;
2359 u32 phy_id;
2360 u32 eeprom_reg_domain;
2361 u32 eeprom_reg_domain_ext;
2362 u32 regcap1;
2363 u32 regcap2;
2364 u32 wireless_modes;
2365 u32 low_2ghz_chan;
2366 u32 high_2ghz_chan;
2367 u32 low_5ghz_chan;
2368 u32 high_5ghz_chan;
2369} __packed;
2370
2371struct wmi_soc_hal_reg_capabilities {
2372 u32 num_phy;
2373} __packed;
2374
2375/* 2 word representation of MAC addr */
2376struct wmi_mac_addr {
2377 union {
2378 u8 addr[6];
2379 struct {
2380 u32 word0;
2381 u32 word1;
2382 } __packed;
2383 } __packed;
2384} __packed;
2385
Maharaja Kennadyrajan21c1b062020-03-26 20:19:15 +05302386struct wmi_ready_event_min {
Kalle Valod5c65152019-11-23 09:58:40 +02002387 struct wmi_abi_version fw_abi_vers;
2388 struct wmi_mac_addr mac_addr;
2389 u32 status;
2390 u32 num_dscp_table;
2391 u32 num_extra_mac_addr;
2392 u32 num_total_peers;
2393 u32 num_extra_peers;
2394} __packed;
2395
Maharaja Kennadyrajan21c1b062020-03-26 20:19:15 +05302396struct wmi_ready_event {
2397 struct wmi_ready_event_min ready_event_min;
2398 u32 max_ast_index;
2399 u32 pktlog_defs_checksum;
2400} __packed;
2401
Kalle Valod5c65152019-11-23 09:58:40 +02002402struct wmi_service_available_event {
2403 u32 wmi_service_segment_offset;
2404 u32 wmi_service_segment_bitmap[WMI_SERVICE_SEGMENT_BM_SIZE32];
2405} __packed;
2406
2407struct ath11k_pdev_wmi {
John Crispin6bc9d6f72019-12-13 16:38:34 +01002408 struct ath11k_wmi_base *wmi_ab;
Kalle Valod5c65152019-11-23 09:58:40 +02002409 enum ath11k_htc_ep_id eid;
2410 const struct wmi_peer_flags_map *peer_flags;
2411 u32 rx_decap_mode;
2412};
2413
2414struct vdev_create_params {
2415 u8 if_id;
2416 u32 type;
2417 u32 subtype;
2418 struct {
2419 u8 tx;
2420 u8 rx;
2421 } chains[NUM_NL80211_BANDS];
2422 u32 pdev_id;
2423};
2424
2425struct wmi_vdev_create_cmd {
2426 u32 tlv_header;
2427 u32 vdev_id;
2428 u32 vdev_type;
2429 u32 vdev_subtype;
2430 struct wmi_mac_addr vdev_macaddr;
2431 u32 num_cfg_txrx_streams;
2432 u32 pdev_id;
2433} __packed;
2434
2435struct wmi_vdev_txrx_streams {
2436 u32 tlv_header;
2437 u32 band;
2438 u32 supported_tx_streams;
2439 u32 supported_rx_streams;
2440} __packed;
2441
2442struct wmi_vdev_delete_cmd {
2443 u32 tlv_header;
2444 u32 vdev_id;
2445} __packed;
2446
2447struct wmi_vdev_up_cmd {
2448 u32 tlv_header;
2449 u32 vdev_id;
2450 u32 vdev_assoc_id;
2451 struct wmi_mac_addr vdev_bssid;
2452 struct wmi_mac_addr trans_bssid;
2453 u32 profile_idx;
2454 u32 profile_num;
2455} __packed;
2456
2457struct wmi_vdev_stop_cmd {
2458 u32 tlv_header;
2459 u32 vdev_id;
2460} __packed;
2461
2462struct wmi_vdev_down_cmd {
2463 u32 tlv_header;
2464 u32 vdev_id;
2465} __packed;
2466
2467#define WMI_VDEV_START_HIDDEN_SSID BIT(0)
2468#define WMI_VDEV_START_PMF_ENABLED BIT(1)
2469#define WMI_VDEV_START_LDPC_RX_ENABLED BIT(3)
2470
2471struct wmi_ssid {
2472 u32 ssid_len;
2473 u32 ssid[8];
2474} __packed;
2475
2476#define ATH11K_VDEV_SETUP_TIMEOUT_HZ (1 * HZ)
2477
2478struct wmi_vdev_start_request_cmd {
2479 u32 tlv_header;
2480 u32 vdev_id;
2481 u32 requestor_id;
2482 u32 beacon_interval;
2483 u32 dtim_period;
2484 u32 flags;
2485 struct wmi_ssid ssid;
2486 u32 bcn_tx_rate;
2487 u32 bcn_txpower;
2488 u32 num_noa_descriptors;
2489 u32 disable_hw_ack;
2490 u32 preferred_tx_streams;
2491 u32 preferred_rx_streams;
2492 u32 he_ops;
2493 u32 cac_duration_ms;
2494 u32 regdomain;
2495} __packed;
2496
2497#define MGMT_TX_DL_FRM_LEN 64
2498#define WMI_MAC_MAX_SSID_LENGTH 32
2499struct mac_ssid {
2500 u8 length;
2501 u8 mac_ssid[WMI_MAC_MAX_SSID_LENGTH];
2502} __packed;
2503
2504struct wmi_p2p_noa_descriptor {
2505 u32 type_count;
2506 u32 duration;
2507 u32 interval;
2508 u32 start_time;
2509};
2510
2511struct channel_param {
2512 u8 chan_id;
2513 u8 pwr;
2514 u32 mhz;
2515 u32 half_rate:1,
2516 quarter_rate:1,
2517 dfs_set:1,
2518 dfs_set_cfreq2:1,
2519 is_chan_passive:1,
2520 allow_ht:1,
2521 allow_vht:1,
John Crispin9f056ed2019-11-25 16:36:27 +00002522 allow_he:1,
Kalle Valod5c65152019-11-23 09:58:40 +02002523 set_agile:1;
2524 u32 phy_mode;
2525 u32 cfreq1;
2526 u32 cfreq2;
2527 char maxpower;
2528 char minpower;
2529 char maxregpower;
2530 u8 antennamax;
2531 u8 reg_class_id;
2532} __packed;
2533
2534enum wmi_phy_mode {
2535 MODE_11A = 0,
2536 MODE_11G = 1, /* 11b/g Mode */
2537 MODE_11B = 2, /* 11b Mode */
2538 MODE_11GONLY = 3, /* 11g only Mode */
2539 MODE_11NA_HT20 = 4,
2540 MODE_11NG_HT20 = 5,
2541 MODE_11NA_HT40 = 6,
2542 MODE_11NG_HT40 = 7,
2543 MODE_11AC_VHT20 = 8,
2544 MODE_11AC_VHT40 = 9,
2545 MODE_11AC_VHT80 = 10,
2546 MODE_11AC_VHT20_2G = 11,
2547 MODE_11AC_VHT40_2G = 12,
2548 MODE_11AC_VHT80_2G = 13,
2549 MODE_11AC_VHT80_80 = 14,
2550 MODE_11AC_VHT160 = 15,
2551 MODE_11AX_HE20 = 16,
2552 MODE_11AX_HE40 = 17,
2553 MODE_11AX_HE80 = 18,
2554 MODE_11AX_HE80_80 = 19,
2555 MODE_11AX_HE160 = 20,
2556 MODE_11AX_HE20_2G = 21,
2557 MODE_11AX_HE40_2G = 22,
2558 MODE_11AX_HE80_2G = 23,
2559 MODE_UNKNOWN = 24,
2560 MODE_MAX = 24
2561};
2562
2563static inline const char *ath11k_wmi_phymode_str(enum wmi_phy_mode mode)
2564{
2565 switch (mode) {
2566 case MODE_11A:
2567 return "11a";
2568 case MODE_11G:
2569 return "11g";
2570 case MODE_11B:
2571 return "11b";
2572 case MODE_11GONLY:
2573 return "11gonly";
2574 case MODE_11NA_HT20:
2575 return "11na-ht20";
2576 case MODE_11NG_HT20:
2577 return "11ng-ht20";
2578 case MODE_11NA_HT40:
2579 return "11na-ht40";
2580 case MODE_11NG_HT40:
2581 return "11ng-ht40";
2582 case MODE_11AC_VHT20:
2583 return "11ac-vht20";
2584 case MODE_11AC_VHT40:
2585 return "11ac-vht40";
2586 case MODE_11AC_VHT80:
2587 return "11ac-vht80";
2588 case MODE_11AC_VHT160:
2589 return "11ac-vht160";
2590 case MODE_11AC_VHT80_80:
2591 return "11ac-vht80+80";
2592 case MODE_11AC_VHT20_2G:
2593 return "11ac-vht20-2g";
2594 case MODE_11AC_VHT40_2G:
2595 return "11ac-vht40-2g";
2596 case MODE_11AC_VHT80_2G:
2597 return "11ac-vht80-2g";
2598 case MODE_11AX_HE20:
2599 return "11ax-he20";
2600 case MODE_11AX_HE40:
2601 return "11ax-he40";
2602 case MODE_11AX_HE80:
2603 return "11ax-he80";
2604 case MODE_11AX_HE80_80:
2605 return "11ax-he80+80";
2606 case MODE_11AX_HE160:
2607 return "11ax-he160";
2608 case MODE_11AX_HE20_2G:
2609 return "11ax-he20-2g";
2610 case MODE_11AX_HE40_2G:
2611 return "11ax-he40-2g";
2612 case MODE_11AX_HE80_2G:
2613 return "11ax-he80-2g";
2614 case MODE_UNKNOWN:
2615 /* skip */
2616 break;
2617
2618 /* no default handler to allow compiler to check that the
2619 * enum is fully handled
2620 */
zhengbind1389e12019-12-14 18:22:34 +08002621 }
Kalle Valod5c65152019-11-23 09:58:40 +02002622
2623 return "<unknown>";
2624}
2625
2626struct wmi_channel_arg {
2627 u32 freq;
2628 u32 band_center_freq1;
2629 u32 band_center_freq2;
2630 bool passive;
2631 bool allow_ibss;
2632 bool allow_ht;
2633 bool allow_vht;
2634 bool ht40plus;
2635 bool chan_radar;
2636 bool freq2_radar;
2637 bool allow_he;
2638 u32 min_power;
2639 u32 max_power;
2640 u32 max_reg_power;
2641 u32 max_antenna_gain;
2642 enum wmi_phy_mode mode;
2643};
2644
2645struct wmi_vdev_start_req_arg {
2646 u32 vdev_id;
2647 struct wmi_channel_arg channel;
2648 u32 bcn_intval;
2649 u32 dtim_period;
2650 u8 *ssid;
2651 u32 ssid_len;
2652 u32 bcn_tx_rate;
2653 u32 bcn_tx_power;
2654 bool disable_hw_ack;
2655 bool hidden_ssid;
2656 bool pmf_enabled;
2657 u32 he_ops;
2658 u32 cac_duration_ms;
2659 u32 regdomain;
2660 u32 pref_rx_streams;
2661 u32 pref_tx_streams;
2662 u32 num_noa_descriptors;
2663};
2664
2665struct peer_create_params {
2666 const u8 *peer_addr;
2667 u32 peer_type;
2668 u32 vdev_id;
2669};
2670
2671struct peer_delete_params {
2672 u8 vdev_id;
2673};
2674
2675struct peer_flush_params {
2676 u32 peer_tid_bitmap;
2677 u8 vdev_id;
2678};
2679
2680struct pdev_set_regdomain_params {
2681 u16 current_rd_in_use;
2682 u16 current_rd_2g;
2683 u16 current_rd_5g;
2684 u32 ctl_2g;
2685 u32 ctl_5g;
2686 u8 dfs_domain;
2687 u32 pdev_id;
2688};
2689
2690struct rx_reorder_queue_remove_params {
2691 u8 *peer_macaddr;
2692 u16 vdev_id;
2693 u32 peer_tid_bitmap;
2694};
2695
2696#define WMI_HOST_PDEV_ID_SOC 0xFF
2697#define WMI_HOST_PDEV_ID_0 0
2698#define WMI_HOST_PDEV_ID_1 1
2699#define WMI_HOST_PDEV_ID_2 2
2700
2701#define WMI_PDEV_ID_SOC 0
2702#define WMI_PDEV_ID_1ST 1
2703#define WMI_PDEV_ID_2ND 2
2704#define WMI_PDEV_ID_3RD 3
2705
2706/* Freq units in MHz */
2707#define REG_RULE_START_FREQ 0x0000ffff
2708#define REG_RULE_END_FREQ 0xffff0000
2709#define REG_RULE_FLAGS 0x0000ffff
2710#define REG_RULE_MAX_BW 0x0000ffff
2711#define REG_RULE_REG_PWR 0x00ff0000
2712#define REG_RULE_ANT_GAIN 0xff000000
2713
2714#define WMI_VDEV_PARAM_TXBF_SU_TX_BFEE BIT(0)
2715#define WMI_VDEV_PARAM_TXBF_MU_TX_BFEE BIT(1)
2716#define WMI_VDEV_PARAM_TXBF_SU_TX_BFER BIT(2)
2717#define WMI_VDEV_PARAM_TXBF_MU_TX_BFER BIT(3)
2718
2719#define HECAP_PHYDWORD_0 0
2720#define HECAP_PHYDWORD_1 1
2721#define HECAP_PHYDWORD_2 2
2722
2723#define HECAP_PHY_SU_BFER BIT(31)
2724#define HECAP_PHY_SU_BFEE BIT(0)
2725#define HECAP_PHY_MU_BFER BIT(1)
2726#define HECAP_PHY_UL_MUMIMO BIT(22)
2727#define HECAP_PHY_UL_MUOFDMA BIT(23)
2728
2729#define HECAP_PHY_SUBFMR_GET(hecap_phy) \
2730 FIELD_GET(HECAP_PHY_SU_BFER, hecap_phy[HECAP_PHYDWORD_0])
2731
2732#define HECAP_PHY_SUBFME_GET(hecap_phy) \
2733 FIELD_GET(HECAP_PHY_SU_BFEE, hecap_phy[HECAP_PHYDWORD_1])
2734
2735#define HECAP_PHY_MUBFMR_GET(hecap_phy) \
2736 FIELD_GET(HECAP_PHY_MU_BFER, hecap_phy[HECAP_PHYDWORD_1])
2737
2738#define HECAP_PHY_ULMUMIMO_GET(hecap_phy) \
2739 FIELD_GET(HECAP_PHY_UL_MUMIMO, hecap_phy[HECAP_PHYDWORD_0])
2740
2741#define HECAP_PHY_ULOFDMA_GET(hecap_phy) \
2742 FIELD_GET(HECAP_PHY_UL_MUOFDMA, hecap_phy[HECAP_PHYDWORD_0])
2743
2744#define HE_MODE_SU_TX_BFEE BIT(0)
2745#define HE_MODE_SU_TX_BFER BIT(1)
2746#define HE_MODE_MU_TX_BFEE BIT(2)
2747#define HE_MODE_MU_TX_BFER BIT(3)
2748#define HE_MODE_DL_OFDMA BIT(4)
2749#define HE_MODE_UL_OFDMA BIT(5)
2750#define HE_MODE_UL_MUMIMO BIT(6)
2751
2752#define HE_DL_MUOFDMA_ENABLE 1
2753#define HE_UL_MUOFDMA_ENABLE 1
2754#define HE_DL_MUMIMO_ENABLE 1
2755#define HE_MU_BFEE_ENABLE 1
2756#define HE_SU_BFEE_ENABLE 1
2757
2758#define HE_VHT_SOUNDING_MODE_ENABLE 1
2759#define HE_SU_MU_SOUNDING_MODE_ENABLE 1
2760#define HE_TRIG_NONTRIG_SOUNDING_MODE_ENABLE 1
2761
2762/* HE or VHT Sounding */
2763#define HE_VHT_SOUNDING_MODE BIT(0)
2764/* SU or MU Sounding */
2765#define HE_SU_MU_SOUNDING_MODE BIT(2)
2766/* Trig or Non-Trig Sounding */
2767#define HE_TRIG_NONTRIG_SOUNDING_MODE BIT(3)
2768
2769#define WMI_TXBF_STS_CAP_OFFSET_LSB 4
2770#define WMI_TXBF_STS_CAP_OFFSET_MASK 0x70
2771#define WMI_BF_SOUND_DIM_OFFSET_LSB 8
2772#define WMI_BF_SOUND_DIM_OFFSET_MASK 0x700
2773
2774struct pdev_params {
2775 u32 param_id;
2776 u32 param_value;
2777};
2778
2779enum wmi_peer_type {
2780 WMI_PEER_TYPE_DEFAULT = 0,
2781 WMI_PEER_TYPE_BSS = 1,
2782 WMI_PEER_TYPE_TDLS = 2,
2783};
2784
2785struct wmi_peer_create_cmd {
2786 u32 tlv_header;
2787 u32 vdev_id;
2788 struct wmi_mac_addr peer_macaddr;
2789 u32 peer_type;
2790} __packed;
2791
2792struct wmi_peer_delete_cmd {
2793 u32 tlv_header;
2794 u32 vdev_id;
2795 struct wmi_mac_addr peer_macaddr;
2796} __packed;
2797
2798struct wmi_peer_reorder_queue_setup_cmd {
2799 u32 tlv_header;
2800 u32 vdev_id;
2801 struct wmi_mac_addr peer_macaddr;
2802 u32 tid;
2803 u32 queue_ptr_lo;
2804 u32 queue_ptr_hi;
2805 u32 queue_no;
2806 u32 ba_window_size_valid;
2807 u32 ba_window_size;
2808} __packed;
2809
2810struct wmi_peer_reorder_queue_remove_cmd {
2811 u32 tlv_header;
2812 u32 vdev_id;
2813 struct wmi_mac_addr peer_macaddr;
2814 u32 tid_mask;
2815} __packed;
2816
2817struct gpio_config_params {
2818 u32 gpio_num;
2819 u32 input;
2820 u32 pull_type;
2821 u32 intr_mode;
2822};
2823
2824enum wmi_gpio_type {
2825 WMI_GPIO_PULL_NONE,
2826 WMI_GPIO_PULL_UP,
2827 WMI_GPIO_PULL_DOWN
2828};
2829
2830enum wmi_gpio_intr_type {
2831 WMI_GPIO_INTTYPE_DISABLE,
2832 WMI_GPIO_INTTYPE_RISING_EDGE,
2833 WMI_GPIO_INTTYPE_FALLING_EDGE,
2834 WMI_GPIO_INTTYPE_BOTH_EDGE,
2835 WMI_GPIO_INTTYPE_LEVEL_LOW,
2836 WMI_GPIO_INTTYPE_LEVEL_HIGH
2837};
2838
2839enum wmi_bss_chan_info_req_type {
2840 WMI_BSS_SURVEY_REQ_TYPE_READ = 1,
2841 WMI_BSS_SURVEY_REQ_TYPE_READ_CLEAR,
2842};
2843
2844struct wmi_gpio_config_cmd_param {
2845 u32 tlv_header;
2846 u32 gpio_num;
2847 u32 input;
2848 u32 pull_type;
2849 u32 intr_mode;
2850};
2851
2852struct gpio_output_params {
2853 u32 gpio_num;
2854 u32 set;
2855};
2856
2857struct wmi_gpio_output_cmd_param {
2858 u32 tlv_header;
2859 u32 gpio_num;
2860 u32 set;
2861};
2862
2863struct set_fwtest_params {
2864 u32 arg;
2865 u32 value;
2866};
2867
2868struct wmi_fwtest_set_param_cmd_param {
2869 u32 tlv_header;
2870 u32 param_id;
2871 u32 param_value;
2872};
2873
2874struct wmi_pdev_set_param_cmd {
2875 u32 tlv_header;
2876 u32 pdev_id;
2877 u32 param_id;
2878 u32 param_value;
2879} __packed;
2880
John Crispin97c63742019-12-13 16:38:31 +01002881struct wmi_pdev_set_ps_mode_cmd {
2882 u32 tlv_header;
2883 u32 vdev_id;
2884 u32 sta_ps_mode;
2885} __packed;
2886
Kalle Valod5c65152019-11-23 09:58:40 +02002887struct wmi_pdev_suspend_cmd {
2888 u32 tlv_header;
2889 u32 pdev_id;
2890 u32 suspend_opt;
2891} __packed;
2892
2893struct wmi_pdev_resume_cmd {
2894 u32 tlv_header;
2895 u32 pdev_id;
2896} __packed;
2897
2898struct wmi_pdev_bss_chan_info_req_cmd {
2899 u32 tlv_header;
2900 /* ref wmi_bss_chan_info_req_type */
2901 u32 req_type;
2902} __packed;
2903
2904struct wmi_ap_ps_peer_cmd {
2905 u32 tlv_header;
2906 u32 vdev_id;
2907 struct wmi_mac_addr peer_macaddr;
2908 u32 param;
2909 u32 value;
2910} __packed;
2911
2912struct wmi_sta_powersave_param_cmd {
2913 u32 tlv_header;
2914 u32 vdev_id;
2915 u32 param;
2916 u32 value;
2917} __packed;
2918
2919struct wmi_pdev_set_regdomain_cmd {
2920 u32 tlv_header;
2921 u32 pdev_id;
2922 u32 reg_domain;
2923 u32 reg_domain_2g;
2924 u32 reg_domain_5g;
2925 u32 conformance_test_limit_2g;
2926 u32 conformance_test_limit_5g;
2927 u32 dfs_domain;
2928} __packed;
2929
2930struct wmi_peer_set_param_cmd {
2931 u32 tlv_header;
2932 u32 vdev_id;
2933 struct wmi_mac_addr peer_macaddr;
2934 u32 param_id;
2935 u32 param_value;
2936} __packed;
2937
2938struct wmi_peer_flush_tids_cmd {
2939 u32 tlv_header;
2940 u32 vdev_id;
2941 struct wmi_mac_addr peer_macaddr;
2942 u32 peer_tid_bitmap;
2943} __packed;
2944
2945struct wmi_dfs_phyerr_offload_cmd {
2946 u32 tlv_header;
2947 u32 pdev_id;
2948} __packed;
2949
2950struct wmi_bcn_offload_ctrl_cmd {
2951 u32 tlv_header;
2952 u32 vdev_id;
2953 u32 bcn_ctrl_op;
2954} __packed;
2955
Kalle Valod5c65152019-11-23 09:58:40 +02002956enum scan_dwelltime_adaptive_mode {
2957 SCAN_DWELL_MODE_DEFAULT = 0,
2958 SCAN_DWELL_MODE_CONSERVATIVE = 1,
2959 SCAN_DWELL_MODE_MODERATE = 2,
2960 SCAN_DWELL_MODE_AGGRESSIVE = 3,
2961 SCAN_DWELL_MODE_STATIC = 4
2962};
2963
2964#define WLAN_SCAN_MAX_NUM_SSID 10
2965#define WLAN_SCAN_MAX_NUM_BSSID 10
2966#define WLAN_SCAN_MAX_NUM_CHANNELS 40
2967
2968#define WLAN_SSID_MAX_LEN 32
2969
2970struct element_info {
2971 u32 len;
2972 u8 *ptr;
2973};
2974
2975struct wlan_ssid {
2976 u8 length;
2977 u8 ssid[WLAN_SSID_MAX_LEN];
2978};
2979
2980#define WMI_IE_BITMAP_SIZE 8
2981
2982#define WMI_SCAN_MAX_NUM_SSID 0x0A
2983/* prefix used by scan requestor ids on the host */
2984#define WMI_HOST_SCAN_REQUESTOR_ID_PREFIX 0xA000
2985
2986/* prefix used by scan request ids generated on the host */
2987/* host cycles through the lower 12 bits to generate ids */
2988#define WMI_HOST_SCAN_REQ_ID_PREFIX 0xA000
2989
2990#define WLAN_SCAN_PARAMS_MAX_SSID 16
2991#define WLAN_SCAN_PARAMS_MAX_BSSID 4
2992#define WLAN_SCAN_PARAMS_MAX_IE_LEN 256
2993
2994/* Values lower than this may be refused by some firmware revisions with a scan
2995 * completion with a timedout reason.
2996 */
2997#define WMI_SCAN_CHAN_MIN_TIME_MSEC 40
2998
2999/* Scan priority numbers must be sequential, starting with 0 */
3000enum wmi_scan_priority {
3001 WMI_SCAN_PRIORITY_VERY_LOW = 0,
3002 WMI_SCAN_PRIORITY_LOW,
3003 WMI_SCAN_PRIORITY_MEDIUM,
3004 WMI_SCAN_PRIORITY_HIGH,
3005 WMI_SCAN_PRIORITY_VERY_HIGH,
3006 WMI_SCAN_PRIORITY_COUNT /* number of priorities supported */
3007};
3008
3009enum wmi_scan_event_type {
3010 WMI_SCAN_EVENT_STARTED = BIT(0),
3011 WMI_SCAN_EVENT_COMPLETED = BIT(1),
3012 WMI_SCAN_EVENT_BSS_CHANNEL = BIT(2),
3013 WMI_SCAN_EVENT_FOREIGN_CHAN = BIT(3),
3014 WMI_SCAN_EVENT_DEQUEUED = BIT(4),
3015 /* possibly by high-prio scan */
3016 WMI_SCAN_EVENT_PREEMPTED = BIT(5),
3017 WMI_SCAN_EVENT_START_FAILED = BIT(6),
3018 WMI_SCAN_EVENT_RESTARTED = BIT(7),
3019 WMI_SCAN_EVENT_FOREIGN_CHAN_EXIT = BIT(8),
3020 WMI_SCAN_EVENT_SUSPENDED = BIT(9),
3021 WMI_SCAN_EVENT_RESUMED = BIT(10),
3022 WMI_SCAN_EVENT_MAX = BIT(15),
3023};
3024
3025enum wmi_scan_completion_reason {
3026 WMI_SCAN_REASON_COMPLETED,
3027 WMI_SCAN_REASON_CANCELLED,
3028 WMI_SCAN_REASON_PREEMPTED,
3029 WMI_SCAN_REASON_TIMEDOUT,
3030 WMI_SCAN_REASON_INTERNAL_FAILURE,
3031 WMI_SCAN_REASON_MAX,
3032};
3033
3034struct wmi_start_scan_cmd {
3035 u32 tlv_header;
3036 u32 scan_id;
3037 u32 scan_req_id;
3038 u32 vdev_id;
3039 u32 scan_priority;
3040 u32 notify_scan_events;
3041 u32 dwell_time_active;
3042 u32 dwell_time_passive;
3043 u32 min_rest_time;
3044 u32 max_rest_time;
3045 u32 repeat_probe_time;
3046 u32 probe_spacing_time;
3047 u32 idle_time;
3048 u32 max_scan_time;
3049 u32 probe_delay;
3050 u32 scan_ctrl_flags;
3051 u32 burst_duration;
3052 u32 num_chan;
3053 u32 num_bssid;
3054 u32 num_ssids;
3055 u32 ie_len;
3056 u32 n_probes;
3057 struct wmi_mac_addr mac_addr;
3058 struct wmi_mac_addr mac_mask;
3059 u32 ie_bitmap[WMI_IE_BITMAP_SIZE];
3060 u32 num_vendor_oui;
3061 u32 scan_ctrl_flags_ext;
3062 u32 dwell_time_active_2g;
3063} __packed;
3064
3065#define WMI_SCAN_FLAG_PASSIVE 0x1
3066#define WMI_SCAN_ADD_BCAST_PROBE_REQ 0x2
3067#define WMI_SCAN_ADD_CCK_RATES 0x4
3068#define WMI_SCAN_ADD_OFDM_RATES 0x8
3069#define WMI_SCAN_CHAN_STAT_EVENT 0x10
3070#define WMI_SCAN_FILTER_PROBE_REQ 0x20
3071#define WMI_SCAN_BYPASS_DFS_CHN 0x40
3072#define WMI_SCAN_CONTINUE_ON_ERROR 0x80
3073#define WMI_SCAN_FILTER_PROMISCUOS 0x100
3074#define WMI_SCAN_FLAG_FORCE_ACTIVE_ON_DFS 0x200
3075#define WMI_SCAN_ADD_TPC_IE_IN_PROBE_REQ 0x400
3076#define WMI_SCAN_ADD_DS_IE_IN_PROBE_REQ 0x800
3077#define WMI_SCAN_ADD_SPOOF_MAC_IN_PROBE_REQ 0x1000
3078#define WMI_SCAN_OFFCHAN_MGMT_TX 0x2000
3079#define WMI_SCAN_OFFCHAN_DATA_TX 0x4000
3080#define WMI_SCAN_CAPTURE_PHY_ERROR 0x8000
3081#define WMI_SCAN_FLAG_STRICT_PASSIVE_ON_PCHN 0x10000
3082#define WMI_SCAN_FLAG_HALF_RATE_SUPPORT 0x20000
3083#define WMI_SCAN_FLAG_QUARTER_RATE_SUPPORT 0x40000
3084#define WMI_SCAN_RANDOM_SEQ_NO_IN_PROBE_REQ 0x80000
3085#define WMI_SCAN_ENABLE_IE_WHTELIST_IN_PROBE_REQ 0x100000
3086
3087#define WMI_SCAN_DWELL_MODE_MASK 0x00E00000
3088#define WMI_SCAN_DWELL_MODE_SHIFT 21
3089
3090enum {
3091 WMI_SCAN_DWELL_MODE_DEFAULT = 0,
3092 WMI_SCAN_DWELL_MODE_CONSERVATIVE = 1,
3093 WMI_SCAN_DWELL_MODE_MODERATE = 2,
3094 WMI_SCAN_DWELL_MODE_AGGRESSIVE = 3,
3095 WMI_SCAN_DWELL_MODE_STATIC = 4,
3096};
3097
3098#define WMI_SCAN_SET_DWELL_MODE(flag, mode) \
3099 ((flag) |= (((mode) << WMI_SCAN_DWELL_MODE_SHIFT) & \
3100 WMI_SCAN_DWELL_MODE_MASK))
3101
3102struct scan_req_params {
3103 u32 scan_id;
3104 u32 scan_req_id;
3105 u32 vdev_id;
3106 u32 pdev_id;
Nathan Chancellor509421a2019-12-11 12:22:52 -07003107 enum wmi_scan_priority scan_priority;
Kalle Valod5c65152019-11-23 09:58:40 +02003108 union {
3109 struct {
3110 u32 scan_ev_started:1,
3111 scan_ev_completed:1,
3112 scan_ev_bss_chan:1,
3113 scan_ev_foreign_chan:1,
3114 scan_ev_dequeued:1,
3115 scan_ev_preempted:1,
3116 scan_ev_start_failed:1,
3117 scan_ev_restarted:1,
3118 scan_ev_foreign_chn_exit:1,
3119 scan_ev_invalid:1,
3120 scan_ev_gpio_timeout:1,
3121 scan_ev_suspended:1,
3122 scan_ev_resumed:1;
3123 };
3124 u32 scan_events;
3125 };
3126 u32 dwell_time_active;
3127 u32 dwell_time_active_2g;
3128 u32 dwell_time_passive;
3129 u32 min_rest_time;
3130 u32 max_rest_time;
3131 u32 repeat_probe_time;
3132 u32 probe_spacing_time;
3133 u32 idle_time;
3134 u32 max_scan_time;
3135 u32 probe_delay;
3136 union {
3137 struct {
3138 u32 scan_f_passive:1,
3139 scan_f_bcast_probe:1,
3140 scan_f_cck_rates:1,
3141 scan_f_ofdm_rates:1,
3142 scan_f_chan_stat_evnt:1,
3143 scan_f_filter_prb_req:1,
3144 scan_f_bypass_dfs_chn:1,
3145 scan_f_continue_on_err:1,
3146 scan_f_offchan_mgmt_tx:1,
3147 scan_f_offchan_data_tx:1,
3148 scan_f_promisc_mode:1,
3149 scan_f_capture_phy_err:1,
3150 scan_f_strict_passive_pch:1,
3151 scan_f_half_rate:1,
3152 scan_f_quarter_rate:1,
3153 scan_f_force_active_dfs_chn:1,
3154 scan_f_add_tpc_ie_in_probe:1,
3155 scan_f_add_ds_ie_in_probe:1,
3156 scan_f_add_spoofed_mac_in_probe:1,
3157 scan_f_add_rand_seq_in_probe:1,
3158 scan_f_en_ie_whitelist_in_probe:1,
3159 scan_f_forced:1,
3160 scan_f_2ghz:1,
3161 scan_f_5ghz:1,
3162 scan_f_80mhz:1;
3163 };
3164 u32 scan_flags;
3165 };
3166 enum scan_dwelltime_adaptive_mode adaptive_dwell_time_mode;
3167 u32 burst_duration;
3168 u32 num_chan;
3169 u32 num_bssid;
3170 u32 num_ssids;
3171 u32 n_probes;
3172 u32 chan_list[WLAN_SCAN_MAX_NUM_CHANNELS];
3173 u32 notify_scan_events;
3174 struct wlan_ssid ssid[WLAN_SCAN_MAX_NUM_SSID];
3175 struct wmi_mac_addr bssid_list[WLAN_SCAN_MAX_NUM_BSSID];
3176 struct element_info extraie;
3177 struct element_info htcap;
3178 struct element_info vhtcap;
3179};
3180
3181struct wmi_ssid_arg {
3182 int len;
3183 const u8 *ssid;
3184};
3185
3186struct wmi_bssid_arg {
3187 const u8 *bssid;
3188};
3189
3190struct wmi_start_scan_arg {
3191 u32 scan_id;
3192 u32 scan_req_id;
3193 u32 vdev_id;
3194 u32 scan_priority;
3195 u32 notify_scan_events;
3196 u32 dwell_time_active;
3197 u32 dwell_time_passive;
3198 u32 min_rest_time;
3199 u32 max_rest_time;
3200 u32 repeat_probe_time;
3201 u32 probe_spacing_time;
3202 u32 idle_time;
3203 u32 max_scan_time;
3204 u32 probe_delay;
3205 u32 scan_ctrl_flags;
3206
3207 u32 ie_len;
3208 u32 n_channels;
3209 u32 n_ssids;
3210 u32 n_bssids;
3211
3212 u8 ie[WLAN_SCAN_PARAMS_MAX_IE_LEN];
3213 u32 channels[64];
3214 struct wmi_ssid_arg ssids[WLAN_SCAN_PARAMS_MAX_SSID];
3215 struct wmi_bssid_arg bssids[WLAN_SCAN_PARAMS_MAX_BSSID];
3216};
3217
3218#define WMI_SCAN_STOP_ONE 0x00000000
3219#define WMI_SCN_STOP_VAP_ALL 0x01000000
3220#define WMI_SCAN_STOP_ALL 0x04000000
3221
3222/* Prefix 0xA000 indicates that the scan request
3223 * is trigger by HOST
3224 */
3225#define ATH11K_SCAN_ID 0xA000
3226
3227enum scan_cancel_req_type {
3228 WLAN_SCAN_CANCEL_SINGLE = 1,
3229 WLAN_SCAN_CANCEL_VDEV_ALL,
3230 WLAN_SCAN_CANCEL_PDEV_ALL,
3231};
3232
3233struct scan_cancel_param {
3234 u32 requester;
3235 u32 scan_id;
3236 enum scan_cancel_req_type req_type;
3237 u32 vdev_id;
3238 u32 pdev_id;
3239};
3240
3241struct wmi_bcn_send_from_host_cmd {
3242 u32 tlv_header;
3243 u32 vdev_id;
3244 u32 data_len;
3245 union {
3246 u32 frag_ptr;
3247 u32 frag_ptr_lo;
3248 };
3249 u32 frame_ctrl;
3250 u32 dtim_flag;
3251 u32 bcn_antenna;
3252 u32 frag_ptr_hi;
3253};
3254
3255#define WMI_CHAN_INFO_MODE GENMASK(5, 0)
3256#define WMI_CHAN_INFO_HT40_PLUS BIT(6)
3257#define WMI_CHAN_INFO_PASSIVE BIT(7)
3258#define WMI_CHAN_INFO_ADHOC_ALLOWED BIT(8)
3259#define WMI_CHAN_INFO_AP_DISABLED BIT(9)
3260#define WMI_CHAN_INFO_DFS BIT(10)
3261#define WMI_CHAN_INFO_ALLOW_HT BIT(11)
3262#define WMI_CHAN_INFO_ALLOW_VHT BIT(12)
3263#define WMI_CHAN_INFO_CHAN_CHANGE_CAUSE_CSA BIT(13)
3264#define WMI_CHAN_INFO_HALF_RATE BIT(14)
3265#define WMI_CHAN_INFO_QUARTER_RATE BIT(15)
3266#define WMI_CHAN_INFO_DFS_FREQ2 BIT(16)
3267#define WMI_CHAN_INFO_ALLOW_HE BIT(17)
3268
3269#define WMI_CHAN_REG_INFO1_MIN_PWR GENMASK(7, 0)
3270#define WMI_CHAN_REG_INFO1_MAX_PWR GENMASK(15, 8)
3271#define WMI_CHAN_REG_INFO1_MAX_REG_PWR GENMASK(23, 16)
3272#define WMI_CHAN_REG_INFO1_REG_CLS GENMASK(31, 24)
3273
3274#define WMI_CHAN_REG_INFO2_ANT_MAX GENMASK(7, 0)
3275#define WMI_CHAN_REG_INFO2_MAX_TX_PWR GENMASK(15, 8)
3276
3277struct wmi_channel {
3278 u32 tlv_header;
3279 u32 mhz;
3280 u32 band_center_freq1;
3281 u32 band_center_freq2;
3282 u32 info;
3283 u32 reg_info_1;
3284 u32 reg_info_2;
3285} __packed;
3286
3287struct wmi_mgmt_params {
3288 void *tx_frame;
3289 u16 frm_len;
3290 u8 vdev_id;
3291 u16 chanfreq;
3292 void *pdata;
3293 u16 desc_id;
3294 u8 *macaddr;
3295 void *qdf_ctx;
3296};
3297
3298enum wmi_sta_ps_mode {
3299 WMI_STA_PS_MODE_DISABLED = 0,
3300 WMI_STA_PS_MODE_ENABLED = 1,
3301};
3302
3303#define WMI_SMPS_MASK_LOWER_16BITS 0xFF
3304#define WMI_SMPS_MASK_UPPER_3BITS 0x7
3305#define WMI_SMPS_PARAM_VALUE_SHIFT 29
3306
3307#define ATH11K_WMI_FW_HANG_ASSERT_TYPE 1
3308#define ATH11K_WMI_FW_HANG_DELAY 0
3309
3310/* type, 0:unused 1: ASSERT 2: not respond detect command
3311 * delay_time_ms, the simulate will delay time
3312 */
3313
3314struct wmi_force_fw_hang_cmd {
3315 u32 tlv_header;
3316 u32 type;
3317 u32 delay_time_ms;
3318};
3319
3320struct wmi_vdev_set_param_cmd {
3321 u32 tlv_header;
3322 u32 vdev_id;
3323 u32 param_id;
3324 u32 param_value;
3325} __packed;
3326
3327enum wmi_stats_id {
3328 WMI_REQUEST_PEER_STAT = BIT(0),
3329 WMI_REQUEST_AP_STAT = BIT(1),
3330 WMI_REQUEST_PDEV_STAT = BIT(2),
3331 WMI_REQUEST_VDEV_STAT = BIT(3),
3332 WMI_REQUEST_BCNFLT_STAT = BIT(4),
3333 WMI_REQUEST_VDEV_RATE_STAT = BIT(5),
3334 WMI_REQUEST_INST_STAT = BIT(6),
3335 WMI_REQUEST_MIB_STAT = BIT(7),
3336 WMI_REQUEST_RSSI_PER_CHAIN_STAT = BIT(8),
3337 WMI_REQUEST_CONGESTION_STAT = BIT(9),
3338 WMI_REQUEST_PEER_EXTD_STAT = BIT(10),
3339 WMI_REQUEST_BCN_STAT = BIT(11),
3340 WMI_REQUEST_BCN_STAT_RESET = BIT(12),
3341 WMI_REQUEST_PEER_EXTD2_STAT = BIT(13),
3342};
3343
3344struct wmi_request_stats_cmd {
3345 u32 tlv_header;
3346 enum wmi_stats_id stats_id;
3347 u32 vdev_id;
3348 struct wmi_mac_addr peer_macaddr;
3349 u32 pdev_id;
3350} __packed;
3351
Pradeep Kumar Chitrapua41d1032020-02-15 05:55:22 +05303352struct wmi_get_pdev_temperature_cmd {
3353 u32 tlv_header;
3354 u32 param;
3355 u32 pdev_id;
3356} __packed;
3357
Kalle Valod5c65152019-11-23 09:58:40 +02003358#define WMI_BEACON_TX_BUFFER_SIZE 512
3359
3360struct wmi_bcn_tmpl_cmd {
3361 u32 tlv_header;
3362 u32 vdev_id;
3363 u32 tim_ie_offset;
3364 u32 buf_len;
3365 u32 csa_switch_count_offset;
3366 u32 ext_csa_switch_count_offset;
3367 u32 csa_event_bitmap;
3368 u32 mbssid_ie_offset;
3369 u32 esp_ie_offset;
3370} __packed;
3371
3372struct wmi_key_seq_counter {
3373 u32 key_seq_counter_l;
3374 u32 key_seq_counter_h;
3375} __packed;
3376
3377struct wmi_vdev_install_key_cmd {
3378 u32 tlv_header;
3379 u32 vdev_id;
3380 struct wmi_mac_addr peer_macaddr;
3381 u32 key_idx;
3382 u32 key_flags;
3383 u32 key_cipher;
3384 struct wmi_key_seq_counter key_rsc_counter;
3385 struct wmi_key_seq_counter key_global_rsc_counter;
3386 struct wmi_key_seq_counter key_tsc_counter;
3387 u8 wpi_key_rsc_counter[16];
3388 u8 wpi_key_tsc_counter[16];
3389 u32 key_len;
3390 u32 key_txmic_len;
3391 u32 key_rxmic_len;
3392 u32 is_group_key_id_valid;
3393 u32 group_key_id;
3394
3395 /* Followed by key_data containing key followed by
3396 * tx mic and then rx mic
3397 */
3398} __packed;
3399
3400struct wmi_vdev_install_key_arg {
3401 u32 vdev_id;
3402 const u8 *macaddr;
3403 u32 key_idx;
3404 u32 key_flags;
3405 u32 key_cipher;
3406 u32 key_len;
3407 u32 key_txmic_len;
3408 u32 key_rxmic_len;
3409 u64 key_rsc_counter;
3410 const void *key_data;
3411};
3412
3413#define WMI_MAX_SUPPORTED_RATES 128
3414#define WMI_HOST_MAX_HECAP_PHY_SIZE 3
John Crispin9f056ed2019-11-25 16:36:27 +00003415#define WMI_HOST_MAX_HE_RATE_SET 3
3416#define WMI_HECAP_TXRX_MCS_NSS_IDX_80 0
3417#define WMI_HECAP_TXRX_MCS_NSS_IDX_160 1
3418#define WMI_HECAP_TXRX_MCS_NSS_IDX_80_80 2
Kalle Valod5c65152019-11-23 09:58:40 +02003419
3420struct wmi_rate_set_arg {
3421 u32 num_rates;
3422 u8 rates[WMI_MAX_SUPPORTED_RATES];
3423};
3424
3425struct peer_assoc_params {
3426 struct wmi_mac_addr peer_macaddr;
3427 u32 vdev_id;
3428 u32 peer_new_assoc;
3429 u32 peer_associd;
3430 u32 peer_flags;
3431 u32 peer_caps;
3432 u32 peer_listen_intval;
3433 u32 peer_ht_caps;
3434 u32 peer_max_mpdu;
3435 u32 peer_mpdu_density;
3436 u32 peer_rate_caps;
3437 u32 peer_nss;
3438 u32 peer_vht_caps;
3439 u32 peer_phymode;
3440 u32 peer_ht_info[2];
3441 struct wmi_rate_set_arg peer_legacy_rates;
3442 struct wmi_rate_set_arg peer_ht_rates;
3443 u32 rx_max_rate;
3444 u32 rx_mcs_set;
3445 u32 tx_max_rate;
3446 u32 tx_mcs_set;
3447 u8 vht_capable;
Pradeep Kumar Chitrapu91270d72020-06-09 09:31:03 +03003448 u8 min_data_rate;
Kalle Valod5c65152019-11-23 09:58:40 +02003449 u32 tx_max_mcs_nss;
3450 u32 peer_bw_rxnss_override;
3451 bool is_pmf_enabled;
3452 bool is_wme_set;
3453 bool qos_flag;
3454 bool apsd_flag;
3455 bool ht_flag;
3456 bool bw_40;
3457 bool bw_80;
3458 bool bw_160;
3459 bool stbc_flag;
3460 bool ldpc_flag;
3461 bool static_mimops_flag;
3462 bool dynamic_mimops_flag;
3463 bool spatial_mux_flag;
3464 bool vht_flag;
3465 bool vht_ng_flag;
3466 bool need_ptk_4_way;
3467 bool need_gtk_2_way;
3468 bool auth_flag;
3469 bool safe_mode_enabled;
3470 bool amsdu_disable;
3471 /* Use common structure */
3472 u8 peer_mac[ETH_ALEN];
3473
3474 bool he_flag;
3475 u32 peer_he_cap_macinfo[2];
3476 u32 peer_he_cap_macinfo_internal;
Pradeep Kumar Chitrapu91270d72020-06-09 09:31:03 +03003477 u32 peer_he_caps_6ghz;
Kalle Valod5c65152019-11-23 09:58:40 +02003478 u32 peer_he_ops;
3479 u32 peer_he_cap_phyinfo[WMI_HOST_MAX_HECAP_PHY_SIZE];
3480 u32 peer_he_mcs_count;
3481 u32 peer_he_rx_mcs_set[WMI_HOST_MAX_HE_RATE_SET];
3482 u32 peer_he_tx_mcs_set[WMI_HOST_MAX_HE_RATE_SET];
John Crispin6d293d42019-11-25 16:36:28 +00003483 bool twt_responder;
3484 bool twt_requester;
Kalle Valod5c65152019-11-23 09:58:40 +02003485 struct ath11k_ppe_threshold peer_ppet;
3486};
3487
3488struct wmi_peer_assoc_complete_cmd {
3489 u32 tlv_header;
3490 struct wmi_mac_addr peer_macaddr;
3491 u32 vdev_id;
3492 u32 peer_new_assoc;
3493 u32 peer_associd;
3494 u32 peer_flags;
3495 u32 peer_caps;
3496 u32 peer_listen_intval;
3497 u32 peer_ht_caps;
3498 u32 peer_max_mpdu;
3499 u32 peer_mpdu_density;
3500 u32 peer_rate_caps;
3501 u32 peer_nss;
3502 u32 peer_vht_caps;
3503 u32 peer_phymode;
3504 u32 peer_ht_info[2];
3505 u32 num_peer_legacy_rates;
3506 u32 num_peer_ht_rates;
3507 u32 peer_bw_rxnss_override;
3508 struct wmi_ppe_threshold peer_ppet;
3509 u32 peer_he_cap_info;
3510 u32 peer_he_ops;
3511 u32 peer_he_cap_phy[WMI_MAX_HECAP_PHY_SIZE];
3512 u32 peer_he_mcs;
3513 u32 peer_he_cap_info_ext;
3514 u32 peer_he_cap_info_internal;
Pradeep Kumar Chitrapu91270d72020-06-09 09:31:03 +03003515 u32 min_data_rate;
3516 u32 peer_he_caps_6ghz;
Kalle Valod5c65152019-11-23 09:58:40 +02003517} __packed;
3518
3519struct wmi_stop_scan_cmd {
3520 u32 tlv_header;
3521 u32 requestor;
3522 u32 scan_id;
3523 u32 req_type;
3524 u32 vdev_id;
3525 u32 pdev_id;
3526};
3527
3528struct scan_chan_list_params {
3529 u32 pdev_id;
3530 u16 nallchans;
3531 struct channel_param ch_param[1];
3532};
3533
3534struct wmi_scan_chan_list_cmd {
3535 u32 tlv_header;
3536 u32 num_scan_chans;
3537 u32 flags;
3538 u32 pdev_id;
3539} __packed;
3540
3541#define WMI_MGMT_SEND_DOWNLD_LEN 64
3542
3543#define WMI_TX_PARAMS_DWORD0_POWER GENMASK(7, 0)
3544#define WMI_TX_PARAMS_DWORD0_MCS_MASK GENMASK(19, 8)
3545#define WMI_TX_PARAMS_DWORD0_NSS_MASK GENMASK(27, 20)
3546#define WMI_TX_PARAMS_DWORD0_RETRY_LIMIT GENMASK(31, 28)
3547
3548#define WMI_TX_PARAMS_DWORD1_CHAIN_MASK GENMASK(7, 0)
3549#define WMI_TX_PARAMS_DWORD1_BW_MASK GENMASK(14, 8)
3550#define WMI_TX_PARAMS_DWORD1_PREAMBLE_TYPE GENMASK(19, 15)
3551#define WMI_TX_PARAMS_DWORD1_FRAME_TYPE BIT(20)
3552#define WMI_TX_PARAMS_DWORD1_RSVD GENMASK(31, 21)
3553
3554struct wmi_mgmt_send_params {
3555 u32 tlv_header;
3556 u32 tx_params_dword0;
3557 u32 tx_params_dword1;
3558};
3559
3560struct wmi_mgmt_send_cmd {
3561 u32 tlv_header;
3562 u32 vdev_id;
3563 u32 desc_id;
3564 u32 chanfreq;
3565 u32 paddr_lo;
3566 u32 paddr_hi;
3567 u32 frame_len;
3568 u32 buf_len;
3569 u32 tx_params_valid;
3570
3571 /* This TLV is followed by struct wmi_mgmt_frame */
3572
3573 /* Followed by struct wmi_mgmt_send_params */
3574} __packed;
3575
3576struct wmi_sta_powersave_mode_cmd {
3577 u32 tlv_header;
3578 u32 vdev_id;
3579 u32 sta_ps_mode;
3580};
3581
3582struct wmi_sta_smps_force_mode_cmd {
3583 u32 tlv_header;
3584 u32 vdev_id;
3585 u32 forced_mode;
3586};
3587
3588struct wmi_sta_smps_param_cmd {
3589 u32 tlv_header;
3590 u32 vdev_id;
3591 u32 param;
3592 u32 value;
3593};
3594
3595struct wmi_bcn_prb_info {
3596 u32 tlv_header;
3597 u32 caps;
3598 u32 erp;
3599} __packed;
3600
3601enum {
3602 WMI_PDEV_SUSPEND,
3603 WMI_PDEV_SUSPEND_AND_DISABLE_INTR,
3604};
3605
3606struct green_ap_ps_params {
3607 u32 value;
3608};
3609
3610struct wmi_pdev_green_ap_ps_enable_cmd_param {
3611 u32 tlv_header;
3612 u32 pdev_id;
3613 u32 enable;
3614};
3615
3616struct ap_ps_params {
3617 u32 vdev_id;
3618 u32 param;
3619 u32 value;
3620};
3621
3622struct vdev_set_params {
3623 u32 if_id;
3624 u32 param_id;
3625 u32 param_value;
3626};
3627
3628struct stats_request_params {
3629 u32 stats_id;
3630 u32 vdev_id;
3631 u32 pdev_id;
3632};
3633
3634enum set_init_cc_type {
3635 WMI_COUNTRY_INFO_TYPE_ALPHA,
3636 WMI_COUNTRY_INFO_TYPE_COUNTRY_CODE,
3637 WMI_COUNTRY_INFO_TYPE_REGDOMAIN,
3638};
3639
3640enum set_init_cc_flags {
3641 INVALID_CC,
3642 CC_IS_SET,
3643 REGDMN_IS_SET,
3644 ALPHA_IS_SET,
3645};
3646
3647struct wmi_init_country_params {
3648 union {
3649 u16 country_code;
3650 u16 regdom_id;
3651 u8 alpha2[3];
3652 } cc_info;
3653 enum set_init_cc_flags flags;
3654};
3655
3656struct wmi_init_country_cmd {
3657 u32 tlv_header;
3658 u32 pdev_id;
3659 u32 init_cc_type;
3660 union {
3661 u32 country_code;
3662 u32 regdom_id;
3663 u32 alpha2;
3664 } cc_info;
3665} __packed;
3666
Pradeep Kumar Chitrapu2a63bbc2020-02-15 05:55:21 +05303667#define THERMAL_LEVELS 1
3668struct tt_level_config {
3669 u32 tmplwm;
3670 u32 tmphwm;
3671 u32 dcoffpercent;
3672 u32 priority;
3673};
3674
3675struct thermal_mitigation_params {
3676 u32 pdev_id;
3677 u32 enable;
3678 u32 dc;
3679 u32 dc_per_event;
3680 struct tt_level_config levelconf[THERMAL_LEVELS];
3681};
3682
3683struct wmi_therm_throt_config_request_cmd {
3684 u32 tlv_header;
3685 u32 pdev_id;
3686 u32 enable;
3687 u32 dc;
3688 u32 dc_per_event;
3689 u32 therm_throt_levels;
3690} __packed;
3691
3692struct wmi_therm_throt_level_config_info {
3693 u32 tlv_header;
3694 u32 temp_lwm;
3695 u32 temp_hwm;
3696 u32 dc_off_percent;
3697 u32 prio;
3698} __packed;
3699
Maharaja Kennadyrajan9556dfa2020-03-26 18:36:32 +02003700struct wmi_delba_send_cmd {
3701 u32 tlv_header;
3702 u32 vdev_id;
3703 struct wmi_mac_addr peer_macaddr;
3704 u32 tid;
3705 u32 initiator;
3706 u32 reasoncode;
3707} __packed;
3708
3709struct wmi_addba_setresponse_cmd {
3710 u32 tlv_header;
3711 u32 vdev_id;
3712 struct wmi_mac_addr peer_macaddr;
3713 u32 tid;
3714 u32 statuscode;
3715} __packed;
3716
3717struct wmi_addba_send_cmd {
3718 u32 tlv_header;
3719 u32 vdev_id;
3720 struct wmi_mac_addr peer_macaddr;
3721 u32 tid;
3722 u32 buffersize;
3723} __packed;
3724
3725struct wmi_addba_clear_resp_cmd {
3726 u32 tlv_header;
3727 u32 vdev_id;
3728 struct wmi_mac_addr peer_macaddr;
3729} __packed;
3730
Kalle Valod5c65152019-11-23 09:58:40 +02003731struct wmi_pdev_pktlog_filter_info {
3732 u32 tlv_header;
3733 struct wmi_mac_addr peer_macaddr;
3734} __packed;
3735
3736struct wmi_pdev_pktlog_filter_cmd {
3737 u32 tlv_header;
3738 u32 pdev_id;
3739 u32 enable;
3740 u32 filter_type;
3741 u32 num_mac;
3742} __packed;
3743
3744enum ath11k_wmi_pktlog_enable {
3745 ATH11K_WMI_PKTLOG_ENABLE_AUTO = 0,
3746 ATH11K_WMI_PKTLOG_ENABLE_FORCE = 1,
3747};
3748
3749struct wmi_pktlog_enable_cmd {
3750 u32 tlv_header;
3751 u32 pdev_id;
3752 u32 evlist; /* WMI_PKTLOG_EVENT */
3753 u32 enable;
3754} __packed;
3755
3756struct wmi_pktlog_disable_cmd {
3757 u32 tlv_header;
3758 u32 pdev_id;
3759} __packed;
3760
3761#define DFS_PHYERR_UNIT_TEST_CMD 0
3762#define DFS_UNIT_TEST_MODULE 0x2b
3763#define DFS_UNIT_TEST_TOKEN 0xAA
3764
3765enum dfs_test_args_idx {
3766 DFS_TEST_CMDID = 0,
3767 DFS_TEST_PDEV_ID,
3768 DFS_TEST_RADAR_PARAM,
3769 DFS_MAX_TEST_ARGS,
3770};
3771
3772struct wmi_dfs_unit_test_arg {
3773 u32 cmd_id;
3774 u32 pdev_id;
3775 u32 radar_param;
3776};
3777
3778struct wmi_unit_test_cmd {
3779 u32 tlv_header;
3780 u32 vdev_id;
3781 u32 module_id;
3782 u32 num_args;
3783 u32 diag_token;
3784 /* Followed by test args*/
3785} __packed;
3786
3787#define MAX_SUPPORTED_RATES 128
3788
3789#define WMI_PEER_AUTH 0x00000001
3790#define WMI_PEER_QOS 0x00000002
3791#define WMI_PEER_NEED_PTK_4_WAY 0x00000004
3792#define WMI_PEER_NEED_GTK_2_WAY 0x00000010
3793#define WMI_PEER_HE 0x00000400
3794#define WMI_PEER_APSD 0x00000800
3795#define WMI_PEER_HT 0x00001000
3796#define WMI_PEER_40MHZ 0x00002000
3797#define WMI_PEER_STBC 0x00008000
3798#define WMI_PEER_LDPC 0x00010000
3799#define WMI_PEER_DYN_MIMOPS 0x00020000
3800#define WMI_PEER_STATIC_MIMOPS 0x00040000
3801#define WMI_PEER_SPATIAL_MUX 0x00200000
John Crispin6d293d42019-11-25 16:36:28 +00003802#define WMI_PEER_TWT_REQ 0x00400000
3803#define WMI_PEER_TWT_RESP 0x00800000
Kalle Valod5c65152019-11-23 09:58:40 +02003804#define WMI_PEER_VHT 0x02000000
3805#define WMI_PEER_80MHZ 0x04000000
3806#define WMI_PEER_PMF 0x08000000
3807/* TODO: Place holder for WLAN_PEER_F_PS_PRESEND_REQUIRED = 0x10000000.
3808 * Need to be cleaned up
3809 */
3810#define WMI_PEER_IS_P2P_CAPABLE 0x20000000
3811#define WMI_PEER_160MHZ 0x40000000
3812#define WMI_PEER_SAFEMODE_EN 0x80000000
3813
3814struct beacon_tmpl_params {
3815 u8 vdev_id;
3816 u32 tim_ie_offset;
3817 u32 tmpl_len;
3818 u32 tmpl_len_aligned;
3819 u32 csa_switch_count_offset;
3820 u32 ext_csa_switch_count_offset;
3821 u8 *frm;
3822};
3823
3824struct wmi_rate_set {
3825 u32 num_rates;
3826 u32 rates[(MAX_SUPPORTED_RATES / 4) + 1];
3827};
3828
3829struct wmi_vht_rate_set {
3830 u32 tlv_header;
3831 u32 rx_max_rate;
3832 u32 rx_mcs_set;
3833 u32 tx_max_rate;
3834 u32 tx_mcs_set;
3835 u32 tx_max_mcs_nss;
3836} __packed;
3837
3838struct wmi_he_rate_set {
3839 u32 tlv_header;
3840 u32 rx_mcs_set;
3841 u32 tx_mcs_set;
3842} __packed;
3843
3844#define MAX_REG_RULES 10
3845#define REG_ALPHA2_LEN 2
3846
3847enum wmi_start_event_param {
3848 WMI_VDEV_START_RESP_EVENT = 0,
3849 WMI_VDEV_RESTART_RESP_EVENT,
3850};
3851
3852struct wmi_vdev_start_resp_event {
3853 u32 vdev_id;
3854 u32 requestor_id;
3855 enum wmi_start_event_param resp_type;
3856 u32 status;
3857 u32 chain_mask;
3858 u32 smps_mode;
3859 union {
3860 u32 mac_id;
3861 u32 pdev_id;
3862 };
3863 u32 cfgd_tx_streams;
3864 u32 cfgd_rx_streams;
3865} __packed;
3866
3867/* VDEV start response status codes */
3868enum wmi_vdev_start_resp_status_code {
3869 WMI_VDEV_START_RESPONSE_STATUS_SUCCESS = 0,
3870 WMI_VDEV_START_RESPONSE_INVALID_VDEVID = 1,
3871 WMI_VDEV_START_RESPONSE_NOT_SUPPORTED = 2,
3872 WMI_VDEV_START_RESPONSE_DFS_VIOLATION = 3,
3873 WMI_VDEV_START_RESPONSE_INVALID_REGDOMAIN = 4,
3874};
3875
3876;
3877enum cc_setting_code {
3878 REG_SET_CC_STATUS_PASS = 0,
3879 REG_CURRENT_ALPHA2_NOT_FOUND = 1,
3880 REG_INIT_ALPHA2_NOT_FOUND = 2,
3881 REG_SET_CC_CHANGE_NOT_ALLOWED = 3,
3882 REG_SET_CC_STATUS_NO_MEMORY = 4,
3883 REG_SET_CC_STATUS_FAIL = 5,
3884};
3885
3886/* Regaulatory Rule Flags Passed by FW */
3887#define REGULATORY_CHAN_DISABLED BIT(0)
3888#define REGULATORY_CHAN_NO_IR BIT(1)
3889#define REGULATORY_CHAN_RADAR BIT(3)
3890#define REGULATORY_CHAN_NO_OFDM BIT(6)
3891#define REGULATORY_CHAN_INDOOR_ONLY BIT(9)
3892
3893#define REGULATORY_CHAN_NO_HT40 BIT(4)
3894#define REGULATORY_CHAN_NO_80MHZ BIT(7)
3895#define REGULATORY_CHAN_NO_160MHZ BIT(8)
3896#define REGULATORY_CHAN_NO_20MHZ BIT(11)
3897#define REGULATORY_CHAN_NO_10MHZ BIT(12)
3898
3899enum {
3900 WMI_REG_SET_CC_STATUS_PASS = 0,
3901 WMI_REG_CURRENT_ALPHA2_NOT_FOUND = 1,
3902 WMI_REG_INIT_ALPHA2_NOT_FOUND = 2,
3903 WMI_REG_SET_CC_CHANGE_NOT_ALLOWED = 3,
3904 WMI_REG_SET_CC_STATUS_NO_MEMORY = 4,
3905 WMI_REG_SET_CC_STATUS_FAIL = 5,
3906};
3907
3908struct cur_reg_rule {
3909 u16 start_freq;
3910 u16 end_freq;
3911 u16 max_bw;
3912 u8 reg_power;
3913 u8 ant_gain;
3914 u16 flags;
3915};
3916
3917struct cur_regulatory_info {
3918 enum cc_setting_code status_code;
3919 u8 num_phy;
3920 u8 phy_id;
3921 u16 reg_dmn_pair;
3922 u16 ctry_code;
3923 u8 alpha2[REG_ALPHA2_LEN + 1];
3924 u32 dfs_region;
3925 u32 phybitmap;
3926 u32 min_bw_2g;
3927 u32 max_bw_2g;
3928 u32 min_bw_5g;
3929 u32 max_bw_5g;
3930 u32 num_2g_reg_rules;
3931 u32 num_5g_reg_rules;
3932 struct cur_reg_rule *reg_rules_2g_ptr;
3933 struct cur_reg_rule *reg_rules_5g_ptr;
3934};
3935
3936struct wmi_reg_chan_list_cc_event {
3937 u32 status_code;
3938 u32 phy_id;
3939 u32 alpha2;
3940 u32 num_phy;
3941 u32 country_id;
3942 u32 domain_code;
3943 u32 dfs_region;
3944 u32 phybitmap;
3945 u32 min_bw_2g;
3946 u32 max_bw_2g;
3947 u32 min_bw_5g;
3948 u32 max_bw_5g;
3949 u32 num_2g_reg_rules;
3950 u32 num_5g_reg_rules;
3951} __packed;
3952
3953struct wmi_regulatory_rule_struct {
3954 u32 tlv_header;
3955 u32 freq_info;
3956 u32 bw_pwr_info;
3957 u32 flag_info;
3958};
3959
3960struct wmi_peer_delete_resp_event {
3961 u32 vdev_id;
3962 struct wmi_mac_addr peer_macaddr;
3963} __packed;
3964
3965struct wmi_bcn_tx_status_event {
3966 u32 vdev_id;
3967 u32 tx_status;
3968} __packed;
3969
3970struct wmi_vdev_stopped_event {
3971 u32 vdev_id;
3972} __packed;
3973
3974struct wmi_pdev_bss_chan_info_event {
3975 u32 pdev_id;
3976 u32 freq; /* Units in MHz */
3977 u32 noise_floor; /* units are dBm */
3978 /* rx clear - how often the channel was unused */
3979 u32 rx_clear_count_low;
3980 u32 rx_clear_count_high;
3981 /* cycle count - elapsed time during measured period, in clock ticks */
3982 u32 cycle_count_low;
3983 u32 cycle_count_high;
3984 /* tx cycle count - elapsed time spent in tx, in clock ticks */
3985 u32 tx_cycle_count_low;
3986 u32 tx_cycle_count_high;
3987 /* rx cycle count - elapsed time spent in rx, in clock ticks */
3988 u32 rx_cycle_count_low;
3989 u32 rx_cycle_count_high;
3990 /*rx_cycle cnt for my bss in 64bits format */
3991 u32 rx_bss_cycle_count_low;
3992 u32 rx_bss_cycle_count_high;
3993} __packed;
3994
3995#define WMI_VDEV_INSTALL_KEY_COMPL_STATUS_SUCCESS 0
3996
3997struct wmi_vdev_install_key_compl_event {
3998 u32 vdev_id;
3999 struct wmi_mac_addr peer_macaddr;
4000 u32 key_idx;
4001 u32 key_flags;
4002 u32 status;
4003} __packed;
4004
4005struct wmi_vdev_install_key_complete_arg {
4006 u32 vdev_id;
4007 const u8 *macaddr;
4008 u32 key_idx;
4009 u32 key_flags;
4010 u32 status;
4011};
4012
4013struct wmi_peer_assoc_conf_event {
4014 u32 vdev_id;
4015 struct wmi_mac_addr peer_macaddr;
4016} __packed;
4017
4018struct wmi_peer_assoc_conf_arg {
4019 u32 vdev_id;
4020 const u8 *macaddr;
4021};
4022
4023/*
4024 * PDEV statistics
4025 */
4026struct wmi_pdev_stats_base {
4027 s32 chan_nf;
4028 u32 tx_frame_count; /* Cycles spent transmitting frames */
4029 u32 rx_frame_count; /* Cycles spent receiving frames */
4030 u32 rx_clear_count; /* Total channel busy time, evidently */
4031 u32 cycle_count; /* Total on-channel time */
4032 u32 phy_err_count;
4033 u32 chan_tx_pwr;
4034} __packed;
4035
4036struct wmi_pdev_stats_extra {
4037 u32 ack_rx_bad;
4038 u32 rts_bad;
4039 u32 rts_good;
4040 u32 fcs_bad;
4041 u32 no_beacons;
4042 u32 mib_int_count;
4043} __packed;
4044
4045struct wmi_pdev_stats_tx {
4046 /* Num HTT cookies queued to dispatch list */
4047 s32 comp_queued;
4048
4049 /* Num HTT cookies dispatched */
4050 s32 comp_delivered;
4051
4052 /* Num MSDU queued to WAL */
4053 s32 msdu_enqued;
4054
4055 /* Num MPDU queue to WAL */
4056 s32 mpdu_enqued;
4057
4058 /* Num MSDUs dropped by WMM limit */
4059 s32 wmm_drop;
4060
4061 /* Num Local frames queued */
4062 s32 local_enqued;
4063
4064 /* Num Local frames done */
4065 s32 local_freed;
4066
4067 /* Num queued to HW */
4068 s32 hw_queued;
4069
4070 /* Num PPDU reaped from HW */
4071 s32 hw_reaped;
4072
4073 /* Num underruns */
4074 s32 underrun;
4075
4076 /* Num PPDUs cleaned up in TX abort */
4077 s32 tx_abort;
4078
4079 /* Num MPDUs requed by SW */
4080 s32 mpdus_requed;
4081
4082 /* excessive retries */
4083 u32 tx_ko;
4084
4085 /* data hw rate code */
4086 u32 data_rc;
4087
4088 /* Scheduler self triggers */
4089 u32 self_triggers;
4090
4091 /* frames dropped due to excessive sw retries */
4092 u32 sw_retry_failure;
4093
4094 /* illegal rate phy errors */
4095 u32 illgl_rate_phy_err;
4096
4097 /* wal pdev continuous xretry */
4098 u32 pdev_cont_xretry;
4099
4100 /* wal pdev tx timeouts */
4101 u32 pdev_tx_timeout;
4102
4103 /* wal pdev resets */
4104 u32 pdev_resets;
4105
4106 /* frames dropped due to non-availability of stateless TIDs */
4107 u32 stateless_tid_alloc_failure;
4108
4109 /* PhY/BB underrun */
4110 u32 phy_underrun;
4111
4112 /* MPDU is more than txop limit */
4113 u32 txop_ovf;
4114} __packed;
4115
4116struct wmi_pdev_stats_rx {
4117 /* Cnts any change in ring routing mid-ppdu */
4118 s32 mid_ppdu_route_change;
4119
4120 /* Total number of statuses processed */
4121 s32 status_rcvd;
4122
4123 /* Extra frags on rings 0-3 */
4124 s32 r0_frags;
4125 s32 r1_frags;
4126 s32 r2_frags;
4127 s32 r3_frags;
4128
4129 /* MSDUs / MPDUs delivered to HTT */
4130 s32 htt_msdus;
4131 s32 htt_mpdus;
4132
4133 /* MSDUs / MPDUs delivered to local stack */
4134 s32 loc_msdus;
4135 s32 loc_mpdus;
4136
4137 /* AMSDUs that have more MSDUs than the status ring size */
4138 s32 oversize_amsdu;
4139
4140 /* Number of PHY errors */
4141 s32 phy_errs;
4142
4143 /* Number of PHY errors drops */
4144 s32 phy_err_drop;
4145
4146 /* Number of mpdu errors - FCS, MIC, ENC etc. */
4147 s32 mpdu_errs;
4148} __packed;
4149
4150struct wmi_pdev_stats {
4151 struct wmi_pdev_stats_base base;
4152 struct wmi_pdev_stats_tx tx;
4153 struct wmi_pdev_stats_rx rx;
4154} __packed;
4155
4156#define WLAN_MAX_AC 4
4157#define MAX_TX_RATE_VALUES 10
4158#define MAX_TX_RATE_VALUES 10
4159
4160struct wmi_vdev_stats {
4161 u32 vdev_id;
4162 u32 beacon_snr;
4163 u32 data_snr;
4164 u32 num_tx_frames[WLAN_MAX_AC];
4165 u32 num_rx_frames;
4166 u32 num_tx_frames_retries[WLAN_MAX_AC];
4167 u32 num_tx_frames_failures[WLAN_MAX_AC];
4168 u32 num_rts_fail;
4169 u32 num_rts_success;
4170 u32 num_rx_err;
4171 u32 num_rx_discard;
4172 u32 num_tx_not_acked;
4173 u32 tx_rate_history[MAX_TX_RATE_VALUES];
4174 u32 beacon_rssi_history[MAX_TX_RATE_VALUES];
4175} __packed;
4176
4177struct wmi_bcn_stats {
4178 u32 vdev_id;
4179 u32 tx_bcn_succ_cnt;
4180 u32 tx_bcn_outage_cnt;
4181} __packed;
4182
4183struct wmi_stats_event {
4184 u32 stats_id;
4185 u32 num_pdev_stats;
4186 u32 num_vdev_stats;
4187 u32 num_peer_stats;
4188 u32 num_bcnflt_stats;
4189 u32 num_chan_stats;
4190 u32 num_mib_stats;
4191 u32 pdev_id;
4192 u32 num_bcn_stats;
4193 u32 num_peer_extd_stats;
4194 u32 num_peer_extd2_stats;
4195} __packed;
4196
4197struct wmi_pdev_ctl_failsafe_chk_event {
4198 u32 pdev_id;
4199 u32 ctl_failsafe_status;
4200} __packed;
4201
4202struct wmi_pdev_csa_switch_ev {
4203 u32 pdev_id;
4204 u32 current_switch_count;
4205 u32 num_vdevs;
4206} __packed;
4207
4208struct wmi_pdev_radar_ev {
4209 u32 pdev_id;
4210 u32 detection_mode;
4211 u32 chan_freq;
4212 u32 chan_width;
4213 u32 detector_id;
4214 u32 segment_id;
4215 u32 timestamp;
4216 u32 is_chirp;
4217 s32 freq_offset;
4218 s32 sidx;
4219} __packed;
4220
Pradeep Kumar Chitrapua41d1032020-02-15 05:55:22 +05304221struct wmi_pdev_temperature_event {
4222 /* temperature value in Celcius degree */
4223 s32 temp;
4224 u32 pdev_id;
4225} __packed;
4226
Kalle Valod5c65152019-11-23 09:58:40 +02004227#define WMI_RX_STATUS_OK 0x00
4228#define WMI_RX_STATUS_ERR_CRC 0x01
4229#define WMI_RX_STATUS_ERR_DECRYPT 0x08
4230#define WMI_RX_STATUS_ERR_MIC 0x10
4231#define WMI_RX_STATUS_ERR_KEY_CACHE_MISS 0x20
4232
4233#define WLAN_MGMT_TXRX_HOST_MAX_ANTENNA 4
4234
4235struct mgmt_rx_event_params {
Pradeep Kumar Chitrapu5dcf42f2020-06-09 09:31:03 +03004236 u32 chan_freq;
Kalle Valod5c65152019-11-23 09:58:40 +02004237 u32 channel;
4238 u32 snr;
4239 u8 rssi_ctl[WLAN_MGMT_TXRX_HOST_MAX_ANTENNA];
4240 u32 rate;
4241 enum wmi_phy_mode phy_mode;
4242 u32 buf_len;
4243 int status;
4244 u32 flags;
4245 int rssi;
4246 u32 tsf_delta;
4247 u8 pdev_id;
4248};
4249
4250#define ATH_MAX_ANTENNA 4
4251
4252struct wmi_mgmt_rx_hdr {
4253 u32 channel;
4254 u32 snr;
4255 u32 rate;
4256 u32 phy_mode;
4257 u32 buf_len;
4258 u32 status;
4259 u32 rssi_ctl[ATH_MAX_ANTENNA];
4260 u32 flags;
4261 int rssi;
4262 u32 tsf_delta;
4263 u32 rx_tsf_l32;
4264 u32 rx_tsf_u32;
4265 u32 pdev_id;
Pradeep Kumar Chitrapu5dcf42f2020-06-09 09:31:03 +03004266 u32 chan_freq;
Kalle Valod5c65152019-11-23 09:58:40 +02004267} __packed;
4268
4269#define MAX_ANTENNA_EIGHT 8
4270
4271struct wmi_rssi_ctl_ext {
4272 u32 tlv_header;
4273 u32 rssi_ctl_ext[MAX_ANTENNA_EIGHT - ATH_MAX_ANTENNA];
4274};
4275
4276struct wmi_mgmt_tx_compl_event {
4277 u32 desc_id;
4278 u32 status;
4279 u32 pdev_id;
4280} __packed;
4281
4282struct wmi_scan_event {
4283 u32 event_type; /* %WMI_SCAN_EVENT_ */
4284 u32 reason; /* %WMI_SCAN_REASON_ */
4285 u32 channel_freq; /* only valid for WMI_SCAN_EVENT_FOREIGN_CHANNEL */
4286 u32 scan_req_id;
4287 u32 scan_id;
4288 u32 vdev_id;
4289 /* TSF Timestamp when the scan event (%WMI_SCAN_EVENT_) is completed
4290 * In case of AP it is TSF of the AP vdev
4291 * In case of STA connected state, this is the TSF of the AP
4292 * In case of STA not connected, it will be the free running HW timer
4293 */
4294 u32 tsf_timestamp;
4295} __packed;
4296
4297struct wmi_peer_sta_kickout_arg {
4298 const u8 *mac_addr;
4299};
4300
4301struct wmi_peer_sta_kickout_event {
4302 struct wmi_mac_addr peer_macaddr;
4303} __packed;
4304
4305enum wmi_roam_reason {
4306 WMI_ROAM_REASON_BETTER_AP = 1,
4307 WMI_ROAM_REASON_BEACON_MISS = 2,
4308 WMI_ROAM_REASON_LOW_RSSI = 3,
4309 WMI_ROAM_REASON_SUITABLE_AP_FOUND = 4,
4310 WMI_ROAM_REASON_HO_FAILED = 5,
4311
4312 /* keep last */
4313 WMI_ROAM_REASON_MAX,
4314};
4315
4316struct wmi_roam_event {
4317 u32 vdev_id;
4318 u32 reason;
4319 u32 rssi;
4320} __packed;
4321
4322#define WMI_CHAN_INFO_START_RESP 0
4323#define WMI_CHAN_INFO_END_RESP 1
4324
4325struct wmi_chan_info_event {
4326 u32 err_code;
4327 u32 freq;
4328 u32 cmd_flags;
4329 u32 noise_floor;
4330 u32 rx_clear_count;
4331 u32 cycle_count;
4332 u32 chan_tx_pwr_range;
4333 u32 chan_tx_pwr_tp;
4334 u32 rx_frame_count;
4335 u32 my_bss_rx_cycle_count;
4336 u32 rx_11b_mode_data_duration;
4337 u32 tx_frame_cnt;
4338 u32 mac_clk_mhz;
4339 u32 vdev_id;
4340} __packed;
4341
4342struct ath11k_targ_cap {
4343 u32 phy_capability;
4344 u32 max_frag_entry;
4345 u32 num_rf_chains;
4346 u32 ht_cap_info;
4347 u32 vht_cap_info;
4348 u32 vht_supp_mcs;
4349 u32 hw_min_tx_power;
4350 u32 hw_max_tx_power;
4351 u32 sys_cap_info;
4352 u32 min_pkt_size_enable;
4353 u32 max_bcn_ie_size;
4354 u32 max_num_scan_channels;
4355 u32 max_supported_macs;
4356 u32 wmi_fw_sub_feat_caps;
4357 u32 txrx_chainmask;
4358 u32 default_dbs_hw_mode_index;
4359 u32 num_msdu_desc;
4360};
4361
4362enum wmi_vdev_type {
4363 WMI_VDEV_TYPE_AP = 1,
4364 WMI_VDEV_TYPE_STA = 2,
4365 WMI_VDEV_TYPE_IBSS = 3,
4366 WMI_VDEV_TYPE_MONITOR = 4,
4367};
4368
4369enum wmi_vdev_subtype {
4370 WMI_VDEV_SUBTYPE_NONE,
4371 WMI_VDEV_SUBTYPE_P2P_DEVICE,
4372 WMI_VDEV_SUBTYPE_P2P_CLIENT,
4373 WMI_VDEV_SUBTYPE_P2P_GO,
4374 WMI_VDEV_SUBTYPE_PROXY_STA,
4375 WMI_VDEV_SUBTYPE_MESH_NON_11S,
4376 WMI_VDEV_SUBTYPE_MESH_11S,
4377};
4378
4379enum wmi_sta_powersave_param {
4380 WMI_STA_PS_PARAM_RX_WAKE_POLICY = 0,
4381 WMI_STA_PS_PARAM_TX_WAKE_THRESHOLD = 1,
4382 WMI_STA_PS_PARAM_PSPOLL_COUNT = 2,
4383 WMI_STA_PS_PARAM_INACTIVITY_TIME = 3,
4384 WMI_STA_PS_PARAM_UAPSD = 4,
4385};
4386
4387#define WMI_UAPSD_AC_TYPE_DELI 0
4388#define WMI_UAPSD_AC_TYPE_TRIG 1
4389
4390#define WMI_UAPSD_AC_BIT_MASK(ac, type) \
4391 ((type == WMI_UAPSD_AC_TYPE_DELI) ? \
4392 (1 << (ac << 1)) : (1 << ((ac << 1) + 1)))
4393
4394enum wmi_sta_ps_param_uapsd {
4395 WMI_STA_PS_UAPSD_AC0_DELIVERY_EN = (1 << 0),
4396 WMI_STA_PS_UAPSD_AC0_TRIGGER_EN = (1 << 1),
4397 WMI_STA_PS_UAPSD_AC1_DELIVERY_EN = (1 << 2),
4398 WMI_STA_PS_UAPSD_AC1_TRIGGER_EN = (1 << 3),
4399 WMI_STA_PS_UAPSD_AC2_DELIVERY_EN = (1 << 4),
4400 WMI_STA_PS_UAPSD_AC2_TRIGGER_EN = (1 << 5),
4401 WMI_STA_PS_UAPSD_AC3_DELIVERY_EN = (1 << 6),
4402 WMI_STA_PS_UAPSD_AC3_TRIGGER_EN = (1 << 7),
4403};
4404
4405#define WMI_STA_UAPSD_MAX_INTERVAL_MSEC UINT_MAX
4406
4407struct wmi_sta_uapsd_auto_trig_param {
4408 u32 wmm_ac;
4409 u32 user_priority;
4410 u32 service_interval;
4411 u32 suspend_interval;
4412 u32 delay_interval;
4413};
4414
4415struct wmi_sta_uapsd_auto_trig_cmd_fixed_param {
4416 u32 vdev_id;
4417 struct wmi_mac_addr peer_macaddr;
4418 u32 num_ac;
4419};
4420
4421struct wmi_sta_uapsd_auto_trig_arg {
4422 u32 wmm_ac;
4423 u32 user_priority;
4424 u32 service_interval;
4425 u32 suspend_interval;
4426 u32 delay_interval;
4427};
4428
4429enum wmi_sta_ps_param_tx_wake_threshold {
4430 WMI_STA_PS_TX_WAKE_THRESHOLD_NEVER = 0,
4431 WMI_STA_PS_TX_WAKE_THRESHOLD_ALWAYS = 1,
4432
4433 /* Values greater than one indicate that many TX attempts per beacon
4434 * interval before the STA will wake up
4435 */
4436};
4437
4438/* The maximum number of PS-Poll frames the FW will send in response to
4439 * traffic advertised in TIM before waking up (by sending a null frame with PS
4440 * = 0). Value 0 has a special meaning: there is no maximum count and the FW
4441 * will send as many PS-Poll as are necessary to retrieve buffered BU. This
4442 * parameter is used when the RX wake policy is
4443 * WMI_STA_PS_RX_WAKE_POLICY_POLL_UAPSD and ignored when the RX wake
4444 * policy is WMI_STA_PS_RX_WAKE_POLICY_WAKE.
4445 */
4446enum wmi_sta_ps_param_pspoll_count {
4447 WMI_STA_PS_PSPOLL_COUNT_NO_MAX = 0,
4448 /* Values greater than 0 indicate the maximum numer of PS-Poll frames
4449 * FW will send before waking up.
4450 */
4451};
4452
4453/* U-APSD configuration of peer station from (re)assoc request and TSPECs */
4454enum wmi_ap_ps_param_uapsd {
4455 WMI_AP_PS_UAPSD_AC0_DELIVERY_EN = (1 << 0),
4456 WMI_AP_PS_UAPSD_AC0_TRIGGER_EN = (1 << 1),
4457 WMI_AP_PS_UAPSD_AC1_DELIVERY_EN = (1 << 2),
4458 WMI_AP_PS_UAPSD_AC1_TRIGGER_EN = (1 << 3),
4459 WMI_AP_PS_UAPSD_AC2_DELIVERY_EN = (1 << 4),
4460 WMI_AP_PS_UAPSD_AC2_TRIGGER_EN = (1 << 5),
4461 WMI_AP_PS_UAPSD_AC3_DELIVERY_EN = (1 << 6),
4462 WMI_AP_PS_UAPSD_AC3_TRIGGER_EN = (1 << 7),
4463};
4464
4465/* U-APSD maximum service period of peer station */
4466enum wmi_ap_ps_peer_param_max_sp {
4467 WMI_AP_PS_PEER_PARAM_MAX_SP_UNLIMITED = 0,
4468 WMI_AP_PS_PEER_PARAM_MAX_SP_2 = 1,
4469 WMI_AP_PS_PEER_PARAM_MAX_SP_4 = 2,
4470 WMI_AP_PS_PEER_PARAM_MAX_SP_6 = 3,
4471 MAX_WMI_AP_PS_PEER_PARAM_MAX_SP,
4472};
4473
4474enum wmi_ap_ps_peer_param {
4475 /** Set uapsd configuration for a given peer.
4476 *
4477 * This include the delivery and trigger enabled state for each AC.
4478 * The host MLME needs to set this based on AP capability and stations
4479 * request Set in the association request received from the station.
4480 *
4481 * Lower 8 bits of the value specify the UAPSD configuration.
4482 *
4483 * (see enum wmi_ap_ps_param_uapsd)
4484 * The default value is 0.
4485 */
4486 WMI_AP_PS_PEER_PARAM_UAPSD = 0,
4487
4488 /**
4489 * Set the service period for a UAPSD capable station
4490 *
4491 * The service period from wme ie in the (re)assoc request frame.
4492 *
4493 * (see enum wmi_ap_ps_peer_param_max_sp)
4494 */
4495 WMI_AP_PS_PEER_PARAM_MAX_SP = 1,
4496
4497 /** Time in seconds for aging out buffered frames
4498 * for STA in power save
4499 */
4500 WMI_AP_PS_PEER_PARAM_AGEOUT_TIME = 2,
4501
4502 /** Specify frame types that are considered SIFS
4503 * RESP trigger frame
4504 */
4505 WMI_AP_PS_PEER_PARAM_SIFS_RESP_FRMTYPE = 3,
4506
4507 /** Specifies the trigger state of TID.
4508 * Valid only for UAPSD frame type
4509 */
4510 WMI_AP_PS_PEER_PARAM_SIFS_RESP_UAPSD = 4,
4511
4512 /* Specifies the WNM sleep state of a STA */
4513 WMI_AP_PS_PEER_PARAM_WNM_SLEEP = 5,
4514};
4515
4516#define DISABLE_SIFS_RESPONSE_TRIGGER 0
4517
4518#define WMI_MAX_KEY_INDEX 3
4519#define WMI_MAX_KEY_LEN 32
4520
4521#define WMI_KEY_PAIRWISE 0x00
4522#define WMI_KEY_GROUP 0x01
4523
4524#define WMI_CIPHER_NONE 0x0 /* clear key */
4525#define WMI_CIPHER_WEP 0x1
4526#define WMI_CIPHER_TKIP 0x2
4527#define WMI_CIPHER_AES_OCB 0x3
4528#define WMI_CIPHER_AES_CCM 0x4
4529#define WMI_CIPHER_WAPI 0x5
4530#define WMI_CIPHER_CKIP 0x6
4531#define WMI_CIPHER_AES_CMAC 0x7
4532#define WMI_CIPHER_ANY 0x8
4533#define WMI_CIPHER_AES_GCM 0x9
4534#define WMI_CIPHER_AES_GMAC 0xa
4535
4536/* Value to disable fixed rate setting */
4537#define WMI_FIXED_RATE_NONE (0xffff)
4538
4539#define ATH11K_RC_VERSION_OFFSET 28
4540#define ATH11K_RC_PREAMBLE_OFFSET 8
4541#define ATH11K_RC_NSS_OFFSET 5
4542
4543#define ATH11K_HW_RATE_CODE(rate, nss, preamble) \
4544 ((1 << ATH11K_RC_VERSION_OFFSET) | \
4545 ((nss) << ATH11K_RC_NSS_OFFSET) | \
4546 ((preamble) << ATH11K_RC_PREAMBLE_OFFSET) | \
4547 (rate))
4548
4549/* Preamble types to be used with VDEV fixed rate configuration */
4550enum wmi_rate_preamble {
4551 WMI_RATE_PREAMBLE_OFDM,
4552 WMI_RATE_PREAMBLE_CCK,
4553 WMI_RATE_PREAMBLE_HT,
4554 WMI_RATE_PREAMBLE_VHT,
4555 WMI_RATE_PREAMBLE_HE,
4556};
4557
4558/**
4559 * enum wmi_rtscts_prot_mode - Enable/Disable RTS/CTS and CTS2Self Protection.
4560 * @WMI_RTS_CTS_DISABLED : RTS/CTS protection is disabled.
4561 * @WMI_USE_RTS_CTS : RTS/CTS Enabled.
4562 * @WMI_USE_CTS2SELF : CTS to self protection Enabled.
4563 */
4564enum wmi_rtscts_prot_mode {
4565 WMI_RTS_CTS_DISABLED = 0,
4566 WMI_USE_RTS_CTS = 1,
4567 WMI_USE_CTS2SELF = 2,
4568};
4569
4570/**
4571 * enum wmi_rtscts_profile - Selection of RTS CTS profile along with enabling
4572 * protection mode.
4573 * @WMI_RTSCTS_FOR_NO_RATESERIES - Neither of rate-series should use RTS-CTS
4574 * @WMI_RTSCTS_FOR_SECOND_RATESERIES - Only second rate-series will use RTS-CTS
4575 * @WMI_RTSCTS_ACROSS_SW_RETRIES - Only the second rate-series will use RTS-CTS,
4576 * but if there's a sw retry, both the rate
4577 * series will use RTS-CTS.
4578 * @WMI_RTSCTS_ERP - RTS/CTS used for ERP protection for every PPDU.
4579 * @WMI_RTSCTS_FOR_ALL_RATESERIES - Enable RTS-CTS for all rate series.
4580 */
4581enum wmi_rtscts_profile {
4582 WMI_RTSCTS_FOR_NO_RATESERIES = 0,
4583 WMI_RTSCTS_FOR_SECOND_RATESERIES = 1,
4584 WMI_RTSCTS_ACROSS_SW_RETRIES = 2,
4585 WMI_RTSCTS_ERP = 3,
4586 WMI_RTSCTS_FOR_ALL_RATESERIES = 4,
4587};
4588
4589struct ath11k_hal_reg_cap {
4590 u32 eeprom_rd;
4591 u32 eeprom_rd_ext;
4592 u32 regcap1;
4593 u32 regcap2;
4594 u32 wireless_modes;
4595 u32 low_2ghz_chan;
4596 u32 high_2ghz_chan;
4597 u32 low_5ghz_chan;
4598 u32 high_5ghz_chan;
4599};
4600
4601struct ath11k_mem_chunk {
4602 void *vaddr;
4603 dma_addr_t paddr;
4604 u32 len;
4605 u32 req_id;
4606};
4607
4608#define WMI_SKB_HEADROOM sizeof(struct wmi_cmd_hdr)
4609
4610enum wmi_sta_ps_param_rx_wake_policy {
4611 WMI_STA_PS_RX_WAKE_POLICY_WAKE = 0,
4612 WMI_STA_PS_RX_WAKE_POLICY_POLL_UAPSD = 1,
4613};
4614
John Crispine7f33e02020-05-05 10:42:03 +03004615/* Do not change existing values! Used by ath11k_frame_mode parameter
4616 * module parameter.
4617 */
Kalle Valod5c65152019-11-23 09:58:40 +02004618enum ath11k_hw_txrx_mode {
4619 ATH11K_HW_TXRX_RAW = 0,
4620 ATH11K_HW_TXRX_NATIVE_WIFI = 1,
4621 ATH11K_HW_TXRX_ETHERNET = 2,
4622};
4623
4624struct wmi_wmm_params {
4625 u32 tlv_header;
4626 u32 cwmin;
4627 u32 cwmax;
4628 u32 aifs;
4629 u32 txoplimit;
4630 u32 acm;
4631 u32 no_ack;
4632} __packed;
4633
4634struct wmi_wmm_params_arg {
4635 u8 acm;
4636 u8 aifs;
Karthikeyan Periyasamyf1d34a02019-11-27 18:29:58 +02004637 u16 cwmin;
4638 u16 cwmax;
Kalle Valod5c65152019-11-23 09:58:40 +02004639 u16 txop;
4640 u8 no_ack;
4641};
4642
4643struct wmi_vdev_set_wmm_params_cmd {
4644 u32 tlv_header;
4645 u32 vdev_id;
4646 struct wmi_wmm_params wmm_params[4];
4647 u32 wmm_param_type;
4648} __packed;
4649
4650struct wmi_wmm_params_all_arg {
4651 struct wmi_wmm_params_arg ac_be;
4652 struct wmi_wmm_params_arg ac_bk;
4653 struct wmi_wmm_params_arg ac_vi;
4654 struct wmi_wmm_params_arg ac_vo;
4655};
4656
John Crispin6d293d42019-11-25 16:36:28 +00004657#define ATH11K_TWT_DEF_STA_CONG_TIMER_MS 5000
4658#define ATH11K_TWT_DEF_DEFAULT_SLOT_SIZE 10
4659#define ATH11K_TWT_DEF_CONGESTION_THRESH_SETUP 50
4660#define ATH11K_TWT_DEF_CONGESTION_THRESH_TEARDOWN 20
4661#define ATH11K_TWT_DEF_CONGESTION_THRESH_CRITICAL 100
4662#define ATH11K_TWT_DEF_INTERFERENCE_THRESH_TEARDOWN 80
4663#define ATH11K_TWT_DEF_INTERFERENCE_THRESH_SETUP 50
4664#define ATH11K_TWT_DEF_MIN_NO_STA_SETUP 10
4665#define ATH11K_TWT_DEF_MIN_NO_STA_TEARDOWN 2
4666#define ATH11K_TWT_DEF_NO_OF_BCAST_MCAST_SLOTS 2
4667#define ATH11K_TWT_DEF_MIN_NO_TWT_SLOTS 2
4668#define ATH11K_TWT_DEF_MAX_NO_STA_TWT 500
4669#define ATH11K_TWT_DEF_MODE_CHECK_INTERVAL 10000
4670#define ATH11K_TWT_DEF_ADD_STA_SLOT_INTERVAL 1000
4671#define ATH11K_TWT_DEF_REMOVE_STA_SLOT_INTERVAL 5000
4672
4673struct wmi_twt_enable_params_cmd {
4674 u32 tlv_header;
4675 u32 pdev_id;
4676 u32 sta_cong_timer_ms;
4677 u32 mbss_support;
4678 u32 default_slot_size;
4679 u32 congestion_thresh_setup;
4680 u32 congestion_thresh_teardown;
4681 u32 congestion_thresh_critical;
4682 u32 interference_thresh_teardown;
4683 u32 interference_thresh_setup;
4684 u32 min_no_sta_setup;
4685 u32 min_no_sta_teardown;
4686 u32 no_of_bcast_mcast_slots;
4687 u32 min_no_twt_slots;
4688 u32 max_no_sta_twt;
4689 u32 mode_check_interval;
4690 u32 add_sta_slot_interval;
4691 u32 remove_sta_slot_interval;
John Crispin20c3c4f2019-12-05 07:26:44 +01004692} __packed;
John Crispin6d293d42019-11-25 16:36:28 +00004693
4694struct wmi_twt_disable_params_cmd {
4695 u32 tlv_header;
4696 u32 pdev_id;
John Crispin20c3c4f2019-12-05 07:26:44 +01004697} __packed;
John Crispin6d293d42019-11-25 16:36:28 +00004698
John Crispin3f8be642019-11-25 16:36:29 +00004699struct wmi_obss_spatial_reuse_params_cmd {
4700 u32 tlv_header;
4701 u32 pdev_id;
4702 u32 enable;
4703 s32 obss_min;
4704 s32 obss_max;
4705 u32 vdev_id;
John Crispin20c3c4f2019-12-05 07:26:44 +01004706} __packed;
John Crispin3f8be642019-11-25 16:36:29 +00004707
John Crispin5a032c82019-12-17 15:19:20 +01004708#define ATH11K_BSS_COLOR_COLLISION_SCAN_PERIOD_MS 200
4709#define ATH11K_OBSS_COLOR_COLLISION_DETECTION_DISABLE 0
4710#define ATH11K_OBSS_COLOR_COLLISION_DETECTION 1
4711
4712#define ATH11K_BSS_COLOR_COLLISION_DETECTION_STA_PERIOD_MS 10000
4713#define ATH11K_BSS_COLOR_COLLISION_DETECTION_AP_PERIOD_MS 5000
4714
4715struct wmi_obss_color_collision_cfg_params_cmd {
4716 u32 tlv_header;
4717 u32 vdev_id;
4718 u32 flags;
4719 u32 evt_type;
4720 u32 current_bss_color;
4721 u32 detection_period_ms;
4722 u32 scan_period_ms;
4723 u32 free_slot_expiry_time_ms;
4724} __packed;
4725
4726struct wmi_bss_color_change_enable_params_cmd {
4727 u32 tlv_header;
4728 u32 vdev_id;
4729 u32 enable;
4730} __packed;
4731
Sriram R26c799272020-03-17 17:07:02 +05304732#define ATH11K_IPV4_TH_SEED_SIZE 5
4733#define ATH11K_IPV6_TH_SEED_SIZE 11
4734
4735struct ath11k_wmi_pdev_lro_config_cmd {
4736 u32 tlv_header;
4737 u32 lro_enable;
4738 u32 res;
4739 u32 th_4[ATH11K_IPV4_TH_SEED_SIZE];
4740 u32 th_6[ATH11K_IPV6_TH_SEED_SIZE];
4741 u32 pdev_id;
4742} __packed;
4743
Kalle Valod5c65152019-11-23 09:58:40 +02004744struct target_resource_config {
4745 u32 num_vdevs;
4746 u32 num_peers;
4747 u32 num_active_peers;
4748 u32 num_offload_peers;
4749 u32 num_offload_reorder_buffs;
4750 u32 num_peer_keys;
4751 u32 num_tids;
4752 u32 ast_skid_limit;
4753 u32 tx_chain_mask;
4754 u32 rx_chain_mask;
4755 u32 rx_timeout_pri[4];
4756 u32 rx_decap_mode;
4757 u32 scan_max_pending_req;
4758 u32 bmiss_offload_max_vdev;
4759 u32 roam_offload_max_vdev;
4760 u32 roam_offload_max_ap_profiles;
4761 u32 num_mcast_groups;
4762 u32 num_mcast_table_elems;
4763 u32 mcast2ucast_mode;
4764 u32 tx_dbg_log_size;
4765 u32 num_wds_entries;
4766 u32 dma_burst_size;
4767 u32 mac_aggr_delim;
4768 u32 rx_skip_defrag_timeout_dup_detection_check;
4769 u32 vow_config;
4770 u32 gtk_offload_max_vdev;
4771 u32 num_msdu_desc;
4772 u32 max_frag_entries;
4773 u32 max_peer_ext_stats;
4774 u32 smart_ant_cap;
4775 u32 bk_minfree;
4776 u32 be_minfree;
4777 u32 vi_minfree;
4778 u32 vo_minfree;
4779 u32 rx_batchmode;
4780 u32 tt_support;
4781 u32 atf_config;
4782 u32 iphdr_pad_config;
4783 u32 qwrap_config:16,
4784 alloc_frag_desc_for_data_pkt:16;
4785 u32 num_tdls_vdevs;
4786 u32 num_tdls_conn_table_entries;
4787 u32 beacon_tx_offload_max_vdev;
4788 u32 num_multicast_filter_entries;
4789 u32 num_wow_filters;
4790 u32 num_keep_alive_pattern;
4791 u32 keep_alive_pattern_size;
4792 u32 max_tdls_concurrent_sleep_sta;
4793 u32 max_tdls_concurrent_buffer_sta;
4794 u32 wmi_send_separate;
4795 u32 num_ocb_vdevs;
4796 u32 num_ocb_channels;
4797 u32 num_ocb_schedules;
4798 u32 num_ns_ext_tuples_cfg;
4799 u32 bpf_instruction_size;
4800 u32 max_bssid_rx_filters;
4801 u32 use_pdev_id;
4802 u32 peer_map_unmap_v2_support;
John Crispin6d293d42019-11-25 16:36:28 +00004803 u32 sched_params;
4804 u32 twt_ap_pdev_count;
4805 u32 twt_ap_sta_count;
Kalle Valod5c65152019-11-23 09:58:40 +02004806};
4807
4808#define WMI_MAX_MEM_REQS 32
4809
4810#define MAX_RADIOS 3
4811
4812#define WMI_SERVICE_READY_TIMEOUT_HZ (5 * HZ)
4813#define WMI_SEND_TIMEOUT_HZ (3 * HZ)
4814
4815struct ath11k_wmi_base {
4816 struct ath11k_base *ab;
4817 struct ath11k_pdev_wmi wmi[MAX_RADIOS];
4818 enum ath11k_htc_ep_id wmi_endpoint_id[MAX_RADIOS];
4819 u32 max_msg_len[MAX_RADIOS];
4820
4821 struct completion service_ready;
4822 struct completion unified_ready;
4823 DECLARE_BITMAP(svc_map, WMI_MAX_EXT_SERVICE);
4824 wait_queue_head_t tx_credits_wq;
4825 const struct wmi_peer_flags_map *peer_flags;
4826 u32 num_mem_chunks;
4827 u32 rx_decap_mode;
4828 struct wmi_host_mem_chunk mem_chunks[WMI_MAX_MEM_REQS];
4829
4830 enum wmi_host_hw_mode_config_type preferred_hw_mode;
4831 struct target_resource_config wlan_resource_config;
4832
4833 struct ath11k_targ_cap *targ_cap;
4834};
4835
4836int ath11k_wmi_cmd_send(struct ath11k_pdev_wmi *wmi, struct sk_buff *skb,
4837 u32 cmd_id);
4838struct sk_buff *ath11k_wmi_alloc_skb(struct ath11k_wmi_base *wmi_sc, u32 len);
4839int ath11k_wmi_mgmt_send(struct ath11k *ar, u32 vdev_id, u32 buf_id,
4840 struct sk_buff *frame);
4841int ath11k_wmi_bcn_tmpl(struct ath11k *ar, u32 vdev_id,
4842 struct ieee80211_mutable_offsets *offs,
4843 struct sk_buff *bcn);
4844int ath11k_wmi_vdev_down(struct ath11k *ar, u8 vdev_id);
4845int ath11k_wmi_vdev_up(struct ath11k *ar, u32 vdev_id, u32 aid,
4846 const u8 *bssid);
4847int ath11k_wmi_vdev_stop(struct ath11k *ar, u8 vdev_id);
4848int ath11k_wmi_vdev_start(struct ath11k *ar, struct wmi_vdev_start_req_arg *arg,
4849 bool restart);
4850int ath11k_wmi_set_peer_param(struct ath11k *ar, const u8 *peer_addr,
4851 u32 vdev_id, u32 param_id, u32 param_val);
4852int ath11k_wmi_pdev_set_param(struct ath11k *ar, u32 param_id,
4853 u32 param_value, u8 pdev_id);
John Crispin97c63742019-12-13 16:38:31 +01004854int ath11k_wmi_pdev_set_ps_mode(struct ath11k *ar, int vdev_id, u32 enable);
Kalle Valod5c65152019-11-23 09:58:40 +02004855int ath11k_wmi_wait_for_unified_ready(struct ath11k_base *ab);
4856int ath11k_wmi_cmd_init(struct ath11k_base *ab);
4857int ath11k_wmi_wait_for_service_ready(struct ath11k_base *ab);
4858int ath11k_wmi_connect(struct ath11k_base *ab);
4859int ath11k_wmi_pdev_attach(struct ath11k_base *ab,
4860 u8 pdev_id);
4861int ath11k_wmi_attach(struct ath11k_base *ab);
4862void ath11k_wmi_detach(struct ath11k_base *ab);
4863int ath11k_wmi_vdev_create(struct ath11k *ar, u8 *macaddr,
4864 struct vdev_create_params *param);
4865int ath11k_wmi_peer_rx_reorder_queue_setup(struct ath11k *ar, int vdev_id,
4866 const u8 *addr, dma_addr_t paddr,
4867 u8 tid, u8 ba_window_size_valid,
4868 u32 ba_window_size);
4869int ath11k_wmi_send_peer_create_cmd(struct ath11k *ar,
4870 struct peer_create_params *param);
4871int ath11k_wmi_vdev_set_param_cmd(struct ath11k *ar, u32 vdev_id,
4872 u32 param_id, u32 param_value);
4873
4874int ath11k_wmi_set_sta_ps_param(struct ath11k *ar, u32 vdev_id,
4875 u32 param, u32 param_value);
4876int ath11k_wmi_force_fw_hang_cmd(struct ath11k *ar, u32 type, u32 delay_time_ms);
4877int ath11k_wmi_send_peer_delete_cmd(struct ath11k *ar,
4878 const u8 *peer_addr, u8 vdev_id);
4879int ath11k_wmi_vdev_delete(struct ath11k *ar, u8 vdev_id);
4880void ath11k_wmi_start_scan_init(struct ath11k *ar, struct scan_req_params *arg);
4881int ath11k_wmi_send_scan_start_cmd(struct ath11k *ar,
4882 struct scan_req_params *params);
4883int ath11k_wmi_send_scan_stop_cmd(struct ath11k *ar,
4884 struct scan_cancel_param *param);
4885int ath11k_wmi_send_wmm_update_cmd_tlv(struct ath11k *ar, u32 vdev_id,
4886 struct wmi_wmm_params_all_arg *param);
4887int ath11k_wmi_pdev_suspend(struct ath11k *ar, u32 suspend_opt,
4888 u32 pdev_id);
4889int ath11k_wmi_pdev_resume(struct ath11k *ar, u32 pdev_id);
4890
4891int ath11k_wmi_send_peer_assoc_cmd(struct ath11k *ar,
4892 struct peer_assoc_params *param);
4893int ath11k_wmi_vdev_install_key(struct ath11k *ar,
4894 struct wmi_vdev_install_key_arg *arg);
4895int ath11k_wmi_pdev_bss_chan_info_request(struct ath11k *ar,
4896 enum wmi_bss_chan_info_req_type type);
4897int ath11k_wmi_send_stats_request_cmd(struct ath11k *ar,
4898 struct stats_request_params *param);
Pradeep Kumar Chitrapua41d1032020-02-15 05:55:22 +05304899int ath11k_wmi_send_pdev_temperature_cmd(struct ath11k *ar);
Kalle Valod5c65152019-11-23 09:58:40 +02004900int ath11k_wmi_send_peer_flush_tids_cmd(struct ath11k *ar,
4901 u8 peer_addr[ETH_ALEN],
4902 struct peer_flush_params *param);
4903int ath11k_wmi_send_set_ap_ps_param_cmd(struct ath11k *ar, u8 *peer_addr,
4904 struct ap_ps_params *param);
4905int ath11k_wmi_send_scan_chan_list_cmd(struct ath11k *ar,
4906 struct scan_chan_list_params *chan_list);
4907int ath11k_wmi_send_dfs_phyerr_offload_enable_cmd(struct ath11k *ar,
4908 u32 pdev_id);
Maharaja Kennadyrajan9556dfa2020-03-26 18:36:32 +02004909int ath11k_wmi_addba_clear_resp(struct ath11k *ar, u32 vdev_id, const u8 *mac);
4910int ath11k_wmi_addba_send(struct ath11k *ar, u32 vdev_id, const u8 *mac,
4911 u32 tid, u32 buf_size);
4912int ath11k_wmi_addba_set_resp(struct ath11k *ar, u32 vdev_id, const u8 *mac,
4913 u32 tid, u32 status);
4914int ath11k_wmi_delba_send(struct ath11k *ar, u32 vdev_id, const u8 *mac,
4915 u32 tid, u32 initiator, u32 reason);
Kalle Valod5c65152019-11-23 09:58:40 +02004916int ath11k_wmi_send_bcn_offload_control_cmd(struct ath11k *ar,
4917 u32 vdev_id, u32 bcn_ctrl_op);
4918int
4919ath11k_wmi_send_init_country_cmd(struct ath11k *ar,
4920 struct wmi_init_country_params init_cc_param);
Pradeep Kumar Chitrapu2a63bbc2020-02-15 05:55:21 +05304921int
4922ath11k_wmi_send_thermal_mitigation_param_cmd(struct ath11k *ar,
4923 struct thermal_mitigation_params *param);
Kalle Valod5c65152019-11-23 09:58:40 +02004924int ath11k_wmi_pdev_pktlog_enable(struct ath11k *ar, u32 pktlog_filter);
4925int ath11k_wmi_pdev_pktlog_disable(struct ath11k *ar);
4926int ath11k_wmi_pdev_peer_pktlog_filter(struct ath11k *ar, u8 *addr, u8 enable);
4927int
4928ath11k_wmi_rx_reord_queue_remove(struct ath11k *ar,
4929 struct rx_reorder_queue_remove_params *param);
4930int ath11k_wmi_send_pdev_set_regdomain(struct ath11k *ar,
4931 struct pdev_set_regdomain_params *param);
4932int ath11k_wmi_pull_fw_stats(struct ath11k_base *ab, struct sk_buff *skb,
4933 struct ath11k_fw_stats *stats);
4934size_t ath11k_wmi_fw_stats_num_peers(struct list_head *head);
4935size_t ath11k_wmi_fw_stats_num_peers_extd(struct list_head *head);
4936size_t ath11k_wmi_fw_stats_num_vdevs(struct list_head *head);
4937void ath11k_wmi_fw_stats_fill(struct ath11k *ar,
4938 struct ath11k_fw_stats *fw_stats, u32 stats_id,
4939 char *buf);
4940int ath11k_wmi_simulate_radar(struct ath11k *ar);
John Crispin6d293d42019-11-25 16:36:28 +00004941int ath11k_wmi_send_twt_enable_cmd(struct ath11k *ar, u32 pdev_id);
4942int ath11k_wmi_send_twt_disable_cmd(struct ath11k *ar, u32 pdev_id);
John Crispin3f8be642019-11-25 16:36:29 +00004943int ath11k_wmi_send_obss_spr_cmd(struct ath11k *ar, u32 vdev_id,
4944 struct ieee80211_he_obss_pd *he_obss_pd);
John Crispin5a032c82019-12-17 15:19:20 +01004945int ath11k_wmi_send_obss_color_collision_cfg_cmd(struct ath11k *ar, u32 vdev_id,
4946 u8 bss_color, u32 period,
4947 bool enable);
4948int ath11k_wmi_send_bss_color_change_enable_cmd(struct ath11k *ar, u32 vdev_id,
4949 bool enable);
Sriram R26c799272020-03-17 17:07:02 +05304950int ath11k_wmi_pdev_lro_cfg(struct ath11k *ar, int pdev_id);
Kalle Valod5c65152019-11-23 09:58:40 +02004951#endif