blob: 79009b7590561b1683598a9b4b798ec4580481c4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000050 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010054 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000055#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010057 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010066 break; \
67 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020068 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000069 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070070 } else { \
71 cpu_relax(); \
72 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010073 } \
74 ret__; \
75})
76
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000077#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000078
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000079/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010081# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000082#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010083# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000084#endif
85
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010086#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010091 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000106 break; \
107 } \
108 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000117 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000129 ret__; \
130})
131
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100140
Jani Nikula49938ac2014-01-10 17:10:20 +0200141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100143
Jesse Barnes79e53942008-11-07 14:24:08 -0800144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800153
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530159
Jesse Barnes79e53942008-11-07 14:24:08 -0800160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300173 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
Jesse Barnes79e53942008-11-07 14:24:08 -0800179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300187
Jesse Barnes79e53942008-11-07 14:24:08 -0800188struct intel_framebuffer {
189 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000190 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200191 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800202};
203
Chris Wilson37811fc2010-08-25 22:45:57 +0100204struct intel_fbdev {
205 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800206 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100207 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100208 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800209 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100210};
Jesse Barnes79e53942008-11-07 14:24:08 -0800211
Eric Anholt21d40d32010-03-25 11:11:14 -0700212struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100213 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200214
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200215 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700216 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200217 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700218 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100219 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200220 struct intel_crtc_state *,
221 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200222 void (*pre_pll_enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*pre_enable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*enable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
234 void (*post_disable)(struct intel_encoder *,
235 struct intel_crtc_state *,
236 struct drm_connector_state *);
237 void (*post_pll_disable)(struct intel_encoder *,
238 struct intel_crtc_state *,
239 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700244 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200245 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700248 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200249 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800259 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500260 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200261 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800264};
265
Jani Nikula1d508702012-10-19 14:51:49 +0300266struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300267 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530268 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200269
270 /* backlight */
271 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200272 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200273 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300274 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200275 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200276 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200277 bool combination_mode; /* gen 2/4 only */
278 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300279 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530280
281 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530282 bool util_pin_active_low; /* bxt+ */
283 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530284 struct pwm_device *pwm;
285
Jani Nikula58c68772013-11-08 16:48:54 +0200286 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300287
Jani Nikula5507fae2015-09-14 14:03:48 +0300288 /* Connector and platform specific backlight functions */
289 int (*setup)(struct intel_connector *connector, enum pipe pipe);
290 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200291 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
292 void (*disable)(const struct drm_connector_state *conn_state);
293 void (*enable)(const struct intel_crtc_state *crtc_state,
294 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300295 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
296 uint32_t hz);
297 void (*power)(struct intel_connector *, bool enable);
298 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300299};
300
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800301struct intel_connector {
302 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200303 /*
304 * The fixed encoder this connector is connected to.
305 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100306 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200307
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200308 /* ACPI device id for ACPI and driver cooperation */
309 u32 acpi_device_id;
310
Daniel Vetterf0947c32012-07-02 13:10:34 +0200311 /* Reads out the current hw, returning true if the connector is enabled
312 * and active (i.e. dpms ON state). */
313 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300314
315 /* Panel info for eDP and LVDS */
316 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300317
318 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
319 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100320 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200321
322 /* since POLL and HPD connectors may use the same HPD line keep the native
323 state of connector->polled in case hotplug storm detection changes it */
324 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000325
326 void *port; /* store this opaque as its illegal to dereference it */
327
328 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300329
330 /* Work struct to schedule a uevent on link train failure */
331 struct work_struct modeset_retry_work;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800332};
333
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200334struct intel_digital_connector_state {
335 struct drm_connector_state base;
336
337 enum hdmi_force_audio force_audio;
338 int broadcast_rgb;
339};
340
341#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
342
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300343struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300344 /* given values */
345 int n;
346 int m1, m2;
347 int p1, p2;
348 /* derived values */
349 int dot;
350 int vco;
351 int m;
352 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300353};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300354
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200355struct intel_atomic_state {
356 struct drm_atomic_state base;
357
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200358 struct {
359 /*
360 * Logical state of cdclk (used for all scaling, watermark,
361 * etc. calculations and checks). This is computed as if all
362 * enabled crtcs were active.
363 */
364 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100365
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200366 /*
367 * Actual state of cdclk, can be different from the logical
368 * state only when all crtc's are DPMS off.
369 */
370 struct intel_cdclk_state actual;
371 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100372
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100373 bool dpll_set, modeset;
374
Matt Roper8b4a7d02016-05-12 07:06:00 -0700375 /*
376 * Does this transaction change the pipes that are active? This mask
377 * tracks which CRTC's have changed their active state at the end of
378 * the transaction (not counting the temporary disable during modesets).
379 * This mask should only be non-zero when intel_state->modeset is true,
380 * but the converse is not necessarily true; simply changing a mode may
381 * not flip the final active status of any CRTC's
382 */
383 unsigned int active_pipe_changes;
384
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100385 unsigned int active_crtcs;
386 unsigned int min_pixclk[I915_MAX_PIPES];
387
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200388 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800389
390 /*
391 * Current watermarks can't be trusted during hardware readout, so
392 * don't bother calculating intermediate watermarks.
393 */
394 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700395
396 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700397 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100398
399 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000400
401 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200402};
403
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300404struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800405 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300406 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000407 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800408
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200409 struct {
410 u32 offset;
411 int x, y;
412 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200413 struct {
414 u32 offset;
415 int x, y;
416 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200417
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200418 /* plane control register */
419 u32 ctl;
420
Matt Roper32b7eee2014-12-24 07:59:06 -0800421 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700422 * scaler_id
423 * = -1 : not using a scaler
424 * >= 0 : using a scalers
425 *
426 * plane requiring a scaler:
427 * - During check_plane, its bit is set in
428 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200429 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700430 * - scaler_id indicates the scaler it got assigned.
431 *
432 * plane doesn't require a scaler:
433 * - this can happen when scaling is no more required or plane simply
434 * got disabled.
435 * - During check_plane, corresponding bit is reset in
436 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200437 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700438 */
439 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200440
441 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300442};
443
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000444struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000445 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000446 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800447 int size;
448 u32 base;
449};
450
Chandra Kondurube41e332015-04-07 15:28:36 -0700451#define SKL_MIN_SRC_W 8
452#define SKL_MAX_SRC_W 4096
453#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700454#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700455#define SKL_MIN_DST_W 8
456#define SKL_MAX_DST_W 4096
457#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700458#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700459
460struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700461 int in_use;
462 uint32_t mode;
463};
464
465struct intel_crtc_scaler_state {
466#define SKL_NUM_SCALERS 2
467 struct intel_scaler scalers[SKL_NUM_SCALERS];
468
469 /*
470 * scaler_users: keeps track of users requesting scalers on this crtc.
471 *
472 * If a bit is set, a user is using a scaler.
473 * Here user can be a plane or crtc as defined below:
474 * bits 0-30 - plane (bit position is index from drm_plane_index)
475 * bit 31 - crtc
476 *
477 * Instead of creating a new index to cover planes and crtc, using
478 * existing drm_plane_index for planes which is well less than 31
479 * planes and bit 31 for crtc. This should be fine to cover all
480 * our platforms.
481 *
482 * intel_atomic_setup_scalers will setup available scalers to users
483 * requesting scalers. It will gracefully fail if request exceeds
484 * avilability.
485 */
486#define SKL_CRTC_INDEX 31
487 unsigned scaler_users;
488
489 /* scaler used by crtc for panel fitting purpose */
490 int scaler_id;
491};
492
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200493/* drm_mode->private_flags */
494#define I915_MODE_FLAG_INHERITED 1
495
Matt Roper4e0963c2015-09-24 15:53:15 -0700496struct intel_pipe_wm {
497 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100498 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700499 uint32_t linetime;
500 bool fbc_wm_enabled;
501 bool pipe_enabled;
502 bool sprites_enabled;
503 bool sprites_scaled;
504};
505
Lyudea62163e2016-10-04 14:28:20 -0400506struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700507 struct skl_wm_level wm[8];
508 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400509};
510
511struct skl_pipe_wm {
512 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700513 uint32_t linetime;
514};
515
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200516enum vlv_wm_level {
517 VLV_WM_LEVEL_PM2,
518 VLV_WM_LEVEL_PM5,
519 VLV_WM_LEVEL_DDR_DVFS,
520 NUM_VLV_WM_LEVELS,
521};
522
523struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300524 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
525 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200526 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200527 bool cxsr;
528};
529
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200530struct vlv_fifo_state {
531 u16 plane[I915_MAX_PLANES];
532};
533
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300534enum g4x_wm_level {
535 G4X_WM_LEVEL_NORMAL,
536 G4X_WM_LEVEL_SR,
537 G4X_WM_LEVEL_HPLL,
538 NUM_G4X_WM_LEVELS,
539};
540
541struct g4x_wm_state {
542 struct g4x_pipe_wm wm;
543 struct g4x_sr_wm sr;
544 struct g4x_sr_wm hpll;
545 bool cxsr;
546 bool hpll_en;
547 bool fbc_en;
548};
549
Matt Ropere8f1f022016-05-12 07:05:55 -0700550struct intel_crtc_wm_state {
551 union {
552 struct {
553 /*
554 * Intermediate watermarks; these can be
555 * programmed immediately since they satisfy
556 * both the current configuration we're
557 * switching away from and the new
558 * configuration we're switching to.
559 */
560 struct intel_pipe_wm intermediate;
561
562 /*
563 * Optimal watermarks, programmed post-vblank
564 * when this state is committed.
565 */
566 struct intel_pipe_wm optimal;
567 } ilk;
568
569 struct {
570 /* gen9+ only needs 1-step wm programming */
571 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400572 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700573 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200574
575 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200576 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300577 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200578 /* intermediate watermarks (inverted) */
579 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200580 /* optimal watermarks (inverted) */
581 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200582 /* display FIFO split */
583 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200584 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300585
586 struct {
587 /* "raw" watermarks */
588 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
589 /* intermediate watermarks */
590 struct g4x_wm_state intermediate;
591 /* optimal watermarks */
592 struct g4x_wm_state optimal;
593 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700594 };
595
596 /*
597 * Platforms with two-step watermark programming will need to
598 * update watermark programming post-vblank to switch from the
599 * safe intermediate watermarks to the optimal final
600 * watermarks.
601 */
602 bool need_postvbl_update;
603};
604
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200605struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200606 struct drm_crtc_state base;
607
Daniel Vetterbb760062013-06-06 14:55:52 +0200608 /**
609 * quirks - bitfield with hw state readout quirks
610 *
611 * For various reasons the hw state readout code might not be able to
612 * completely faithfully read out the current state. These cases are
613 * tracked with quirk flags so that fastboot and state checker can act
614 * accordingly.
615 */
Daniel Vetter99535992014-04-13 12:00:33 +0200616#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200617 unsigned long quirks;
618
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100619 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100620 bool update_pipe; /* can a fast modeset be performed? */
621 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200622 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100623 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200624 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200625
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300626 /* Pipe source size (ie. panel fitter input size)
627 * All planes will be positioned inside this space,
628 * and get clipped at the edges. */
629 int pipe_src_w, pipe_src_h;
630
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200631 /*
632 * Pipe pixel rate, adjusted for
633 * panel fitter/pipe scaler downscaling.
634 */
635 unsigned int pixel_rate;
636
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100637 /* Whether to set up the PCH/FDI. Note that we never allow sharing
638 * between pch encoders and cpu encoders. */
639 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100640
Jesse Barnese43823e2014-11-05 14:26:08 -0800641 /* Are we sending infoframes on the attached port */
642 bool has_infoframe;
643
Daniel Vetter3b117c82013-04-17 20:15:07 +0200644 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200645 * pipe on Haswell and later (where we have a special eDP transcoder)
646 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200647 enum transcoder cpu_transcoder;
648
Daniel Vetter50f3b012013-03-27 00:44:56 +0100649 /*
650 * Use reduced/limited/broadcast rbg range, compressing from the full
651 * range fed into the crtcs.
652 */
653 bool limited_color_range;
654
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300655 /* Bitmask of encoder types (enum intel_output_type)
656 * driven by the pipe.
657 */
658 unsigned int output_types;
659
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200660 /* Whether we should send NULL infoframes. Required for audio. */
661 bool has_hdmi_sink;
662
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200663 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
664 * has_dp_encoder is set. */
665 bool has_audio;
666
Daniel Vetterd8b32242013-04-25 17:54:44 +0200667 /*
668 * Enable dithering, used when the selected pipe bpp doesn't match the
669 * plane bpp.
670 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100671 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100672
Manasi Navare611032b2017-01-24 08:21:49 -0800673 /*
674 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
675 * compliance video pattern tests.
676 * Disable dither only if it is a compliance test request for
677 * 18bpp.
678 */
679 bool dither_force_disable;
680
Daniel Vetterf47709a2013-03-28 10:42:02 +0100681 /* Controls for the clock computation, to override various stages. */
682 bool clock_set;
683
Daniel Vetter09ede542013-04-30 14:01:45 +0200684 /* SDVO TV has a bunch of special case. To make multifunction encoders
685 * work correctly, we need to track this at runtime.*/
686 bool sdvo_tv_clock;
687
Daniel Vettere29c22c2013-02-21 00:00:16 +0100688 /*
689 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
690 * required. This is set in the 2nd loop of calling encoder's
691 * ->compute_config if the first pick doesn't work out.
692 */
693 bool bw_constrained;
694
Daniel Vetterf47709a2013-03-28 10:42:02 +0100695 /* Settings for the intel dpll used on pretty much everything but
696 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300697 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100698
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200699 /* Selected dpll when shared or NULL. */
700 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200701
Daniel Vetter66e985c2013-06-05 13:34:20 +0200702 /* Actual register state of the dpll, for shared dpll cross-checking. */
703 struct intel_dpll_hw_state dpll_hw_state;
704
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300705 /* DSI PLL registers */
706 struct {
707 u32 ctrl, div;
708 } dsi_pll;
709
Daniel Vetter965e0c42013-03-27 00:44:57 +0100710 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200711 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200712
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530713 /* m2_n2 for eDP downclock */
714 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700715 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530716
Daniel Vetterff9a6752013-06-01 17:16:21 +0200717 /*
718 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300719 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
720 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100721 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200722 int port_clock;
723
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100724 /* Used by SDVO (and if we ever fix it, HDMI). */
725 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700726
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300727 uint8_t lane_count;
728
Imre Deak95a7a2a2016-06-13 16:44:35 +0300729 /*
730 * Used by platforms having DP/HDMI PHY with programmable lane
731 * latency optimization.
732 */
733 uint8_t lane_lat_optim_mask;
734
Jesse Barnes2dd24552013-04-25 12:55:01 -0700735 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700736 struct {
737 u32 control;
738 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200739 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700740 } gmch_pfit;
741
742 /* Panel fitter placement and size for Ironlake+ */
743 struct {
744 u32 pos;
745 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100746 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200747 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700748 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100749
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100750 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100751 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100752 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300753
754 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300755
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200756 bool enable_fbc;
757
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300758 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000759
Dave Airlie0e32b392014-05-02 14:02:48 +1000760 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700761
762 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200763
764 /* w/a for waiting 2 vblanks during crtc enable */
765 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700766
767 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
768 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700769
Matt Ropere8f1f022016-05-12 07:05:55 -0700770 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000771
772 /* Gamma mode programmed on the pipe */
773 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200774
775 /* bitmask of visible planes (enum plane_id) */
776 u8 active_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530777
778 /* HDMI scrambling status */
779 bool hdmi_scrambling;
780
781 /* HDMI High TMDS char rate ratio */
782 bool hdmi_high_tmds_clock_ratio;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100783};
784
Jesse Barnes79e53942008-11-07 14:24:08 -0800785struct intel_crtc {
786 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700787 enum pipe pipe;
788 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800789 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200790 /*
791 * Whether the crtc and the connected output pipeline is active. Implies
792 * that crtc->enabled is set, i.e. the current mode configuration has
793 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200794 */
795 bool active;
Jesse Barnes652c3932009-08-17 13:31:43 -0700796 bool lowfreq_avail;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200797 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200798 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200799 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100800
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000801 atomic_t unpin_work_count;
802
Daniel Vettere506a0c2012-07-05 12:17:29 +0200803 /* Display surface base address adjustement for pageflips. Note that on
804 * gen4+ this only adjusts up to a tile, offsets within a tile are
805 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200806 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300807 int adjusted_x;
808 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200809
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200810 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100811
Chris Wilson8af29b02016-09-09 14:11:47 +0100812 /* global reset count when the last flip was submitted */
813 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200814
Paulo Zanoni86642812013-04-12 17:57:57 -0300815 /* Access to these should be protected by dev_priv->irq_lock. */
816 bool cpu_fifo_underrun_disabled;
817 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300818
819 /* per-pipe watermark state */
820 struct {
821 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700822 union {
823 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200824 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300825 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700826 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300827 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300828
Ville Syrjälä80715b22014-05-15 20:23:23 +0300829 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800830
Jesse Barneseb120ef2015-09-15 14:19:32 -0700831 struct {
832 unsigned start_vbl_count;
833 ktime_t start_vbl_time;
834 int min_vbl, max_vbl;
835 int scanline_start;
836 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200837
Chandra Kondurube41e332015-04-07 15:28:36 -0700838 /* scalers available on this crtc */
839 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800840};
841
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800842struct intel_plane {
843 struct drm_plane base;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200844 u8 plane;
845 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800846 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100847 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800848 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300849 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300850
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +0300851 struct {
852 u32 base, cntl, size;
853 } cursor;
854
Matt Roper8e7d6882015-01-21 16:35:41 -0800855 /*
856 * NOTE: Do not place new plane state fields here (e.g., when adding
857 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100858 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800859 */
860
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300861 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100862 const struct intel_crtc_state *crtc_state,
863 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300864 void (*disable_plane)(struct intel_plane *plane,
865 struct intel_crtc *crtc);
866 int (*check_plane)(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200867 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800868 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800869};
870
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300871struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100872 u16 fifo_size;
873 u16 max_wm;
874 u8 default_wm;
875 u8 guard_size;
876 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300877};
878
879struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100880 bool is_desktop : 1;
881 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100882 u16 fsb_freq;
883 u16 mem_freq;
884 u16 display_sr;
885 u16 display_hpll_disable;
886 u16 cursor_sr;
887 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888};
889
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200890#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800891#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200892#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800893#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100894#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800895#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800896#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800897#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700898#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800899
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300900struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200901 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300902 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300903 struct {
904 enum drm_dp_dual_mode_type type;
905 int max_tmds_clock;
906 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300907 bool has_hdmi_sink;
908 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200909 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530910 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300911 void (*write_infoframe)(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100912 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100913 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200914 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300915 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200916 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100917 const struct intel_crtc_state *crtc_state,
918 const struct drm_connector_state *conn_state);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200919 bool (*infoframe_enabled)(struct drm_encoder *encoder,
920 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300921};
922
Dave Airlie0e32b392014-05-02 14:02:48 +1000923struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400924#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300925
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530926/*
927 * enum link_m_n_set:
928 * When platform provides two set of M_N registers for dp, we can
929 * program them and switch between them incase of DRRS.
930 * But When only one such register is provided, we have to program the
931 * required divider value on that registers itself based on the DRRS state.
932 *
933 * M1_N1 : Program dp_m_n on M1_N1 registers
934 * dp_m2_n2 on M2_N2 registers (If supported)
935 *
936 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
937 * M2_N2 registers are not supported
938 */
939
940enum link_m_n_set {
941 /* Sets the m1_n1 and m2_n2 */
942 M1_N1 = 0,
943 M2_N2
944};
945
Manasi Navarec1617ab2016-12-09 16:22:50 -0800946struct intel_dp_compliance_data {
947 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800948 uint8_t video_pattern;
949 uint16_t hdisplay, vdisplay;
950 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800951};
952
953struct intel_dp_compliance {
954 unsigned long test_type;
955 struct intel_dp_compliance_data test_data;
956 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800957 int test_link_rate;
958 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800959};
960
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300961struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200962 i915_reg_t output_reg;
963 i915_reg_t aux_ch_ctl_reg;
964 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300965 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300966 int link_rate;
967 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530968 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300969 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300970 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530971 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700972 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800973 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300974 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300975 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400976 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100977 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +0300978 /* source rates */
979 int num_source_rates;
980 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +0300981 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
982 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200983 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +0300984 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300985 /* intersection of source and sink rates */
986 int num_common_rates;
987 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +0300988 /* Max lane count for the current link */
989 int max_link_lane_count;
990 /* Max rate for the current link */
991 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +0300992 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +0300993 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200994 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200995 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300996 uint8_t train_set[4];
997 int panel_power_up_delay;
998 int panel_power_down_delay;
999 int panel_power_cycle_delay;
1000 int backlight_on_delay;
1001 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001002 struct delayed_work panel_vdd_work;
1003 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001004 unsigned long last_power_on;
1005 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001006 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001007
Clint Taylor01527b32014-07-07 13:01:46 -07001008 struct notifier_block edp_notifier;
1009
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001010 /*
1011 * Pipe whose power sequencer is currently locked into
1012 * this port. Only relevant on VLV/CHV.
1013 */
1014 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001015 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001016 * Pipe currently driving the port. Used for preventing
1017 * the use of the PPS for any pipe currentrly driving
1018 * external DP as that will mess things up on VLV.
1019 */
1020 enum pipe active_pipe;
1021 /*
Imre Deak78597992016-06-16 16:37:20 +03001022 * Set if the sequencer may be reset due to a power transition,
1023 * requiring a reinitialization. Only relevant on BXT.
1024 */
1025 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001026 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001027
Dave Airlie0e32b392014-05-02 14:02:48 +10001028 bool can_mst; /* this port supports mst */
1029 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001030 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001031 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001032 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001033
Dave Airlie0e32b392014-05-02 14:02:48 +10001034 /* mst connector list */
1035 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1036 struct drm_dp_mst_topology_mgr mst_mgr;
1037
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001038 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001039 /*
1040 * This function returns the value we have to program the AUX_CTL
1041 * register with to kick off an AUX transaction.
1042 */
1043 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1044 bool has_aux_irq,
1045 int send_bytes,
1046 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001047
1048 /* This is called before a link training is starterd */
1049 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1050
Todd Previtec5d5ab72015-04-15 08:38:38 -07001051 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001052 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001053};
1054
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301055struct intel_lspcon {
1056 bool active;
1057 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301058};
1059
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001060struct intel_digital_port {
1061 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001062 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001063 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001064 struct intel_dp dp;
1065 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301066 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001067 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001068 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001069 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001070 enum intel_display_power_domain ddi_io_power_domain;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001071};
1072
Dave Airlie0e32b392014-05-02 14:02:48 +10001073struct intel_dp_mst_encoder {
1074 struct intel_encoder base;
1075 enum pipe pipe;
1076 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001077 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001078};
1079
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001080static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001081vlv_dport_to_channel(struct intel_digital_port *dport)
1082{
1083 switch (dport->port) {
1084 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001085 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001086 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001087 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001088 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001089 default:
1090 BUG();
1091 }
1092}
1093
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001094static inline enum dpio_phy
1095vlv_dport_to_phy(struct intel_digital_port *dport)
1096{
1097 switch (dport->port) {
1098 case PORT_B:
1099 case PORT_C:
1100 return DPIO_PHY0;
1101 case PORT_D:
1102 return DPIO_PHY1;
1103 default:
1104 BUG();
1105 }
1106}
1107
1108static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001109vlv_pipe_to_channel(enum pipe pipe)
1110{
1111 switch (pipe) {
1112 case PIPE_A:
1113 case PIPE_C:
1114 return DPIO_CH0;
1115 case PIPE_B:
1116 return DPIO_CH1;
1117 default:
1118 BUG();
1119 }
1120}
1121
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001122static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001123intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001124{
Chris Wilsonf875c152010-09-09 15:44:14 +01001125 return dev_priv->pipe_to_crtc_mapping[pipe];
1126}
1127
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001128static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001129intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001130{
Chris Wilson417ae142011-01-19 15:04:42 +00001131 return dev_priv->plane_to_crtc_mapping[plane];
1132}
1133
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001134struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001135 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001136};
Daniel Vetterb9805142012-08-31 17:37:33 +02001137
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001138static inline struct intel_encoder *
1139intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001140{
1141 return to_intel_connector(connector)->encoder;
1142}
1143
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001144static inline struct intel_digital_port *
1145enc_to_dig_port(struct drm_encoder *encoder)
1146{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001147 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1148
1149 switch (intel_encoder->type) {
1150 case INTEL_OUTPUT_UNKNOWN:
1151 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1152 case INTEL_OUTPUT_DP:
1153 case INTEL_OUTPUT_EDP:
1154 case INTEL_OUTPUT_HDMI:
1155 return container_of(encoder, struct intel_digital_port,
1156 base.base);
1157 default:
1158 return NULL;
1159 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001160}
1161
Dave Airlie0e32b392014-05-02 14:02:48 +10001162static inline struct intel_dp_mst_encoder *
1163enc_to_mst(struct drm_encoder *encoder)
1164{
1165 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1166}
1167
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001168static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1169{
1170 return &enc_to_dig_port(encoder)->dp;
1171}
1172
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001173static inline struct intel_digital_port *
1174dp_to_dig_port(struct intel_dp *intel_dp)
1175{
1176 return container_of(intel_dp, struct intel_digital_port, dp);
1177}
1178
Imre Deakdd75f6d2016-11-21 21:15:05 +02001179static inline struct intel_lspcon *
1180dp_to_lspcon(struct intel_dp *intel_dp)
1181{
1182 return &dp_to_dig_port(intel_dp)->lspcon;
1183}
1184
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001185static inline struct intel_digital_port *
1186hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1187{
1188 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001189}
1190
Daniel Vetter47339cd2014-09-30 10:56:46 +02001191/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001192bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001193 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001194bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001195 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001196 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001197void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1198 enum pipe pipe);
1199void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001200 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001201void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1202void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001203
1204/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001205void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1206void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301207void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1208void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1209void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001210void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1211void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001212void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001213void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1214void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001215
1216static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1217 u32 mask)
1218{
1219 return mask & ~i915->rps.pm_intrmsk_mbz;
1220}
1221
Daniel Vetterb9632912014-09-30 10:56:44 +02001222void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1223void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001224static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1225{
1226 /*
1227 * We only use drm_irq_uninstall() at unload and VT switch, so
1228 * this is the only thing we need to check.
1229 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001230 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001231}
1232
Ville Syrjäläa225f072014-04-29 13:35:45 +03001233int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001234void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1235 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001236void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1237 unsigned int pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301238void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1239void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1240void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001241
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001242/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001243void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001244void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001245
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001246/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001247void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1248 struct intel_crtc_state *old_crtc_state,
1249 struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001250void hsw_fdi_link_train(struct intel_crtc *crtc,
1251 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001252void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001253enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1254bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001255void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001256void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1257 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001258void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1259void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001260struct intel_encoder *
1261intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001262void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001263void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001264bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001265bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1266 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001267void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001268 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001269
Dave Airlie0e32b392014-05-02 14:02:48 +10001270void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001271 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001272void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1273 bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001274uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001275u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1276
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001277unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1278 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001279
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001280/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001281void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001282void intel_audio_codec_enable(struct intel_encoder *encoder,
1283 const struct intel_crtc_state *crtc_state,
1284 const struct drm_connector_state *conn_state);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001285void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001286void i915_audio_component_init(struct drm_i915_private *dev_priv);
1287void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301288void intel_audio_init(struct drm_i915_private *dev_priv);
1289void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001290
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001291/* intel_cdclk.c */
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001292void skl_init_cdclk(struct drm_i915_private *dev_priv);
1293void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001294void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1295void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001296void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1297void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001298void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1299void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1300void intel_update_cdclk(struct drm_i915_private *dev_priv);
1301void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001302bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1303 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001304void intel_set_cdclk(struct drm_i915_private *dev_priv,
1305 const struct intel_cdclk_state *cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001306
Daniel Vetterb680c372014-09-19 18:27:27 +02001307/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001308void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1309void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001310enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001311void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001312int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001313int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1314 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001315int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1316 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001317void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1318void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001319extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001320void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001321unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001322 const struct intel_plane_state *state,
1323 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001324void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001325 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001326unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001327bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001328void intel_mark_busy(struct drm_i915_private *dev_priv);
1329void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001330int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001331void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001332void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001333int intel_connector_init(struct intel_connector *);
1334struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001335bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001336void intel_connector_attach_encoder(struct intel_connector *connector,
1337 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001338struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1339 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001340enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001341int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1342 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001343enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1344 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001345static inline bool
1346intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1347 enum intel_output_type type)
1348{
1349 return crtc_state->output_types & (1 << type);
1350}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001351static inline bool
1352intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1353{
1354 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001355 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001356 (1 << INTEL_OUTPUT_DP_MST) |
1357 (1 << INTEL_OUTPUT_EDP));
1358}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001359static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001360intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001361{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001362 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001363}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001364static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001365intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001366{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001367 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001368
1369 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001370 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001371}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001372
1373u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1374
Paulo Zanoni87440422013-09-24 15:48:31 -03001375int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001376void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001377 struct intel_digital_port *dport,
1378 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001379int intel_get_load_detect_pipe(struct drm_connector *connector,
1380 struct drm_display_mode *mode,
1381 struct intel_load_detect_pipe *old,
1382 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001383void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001384 struct intel_load_detect_pipe *old,
1385 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001386struct i915_vma *
1387intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001388void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001389struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001390intel_framebuffer_create(struct drm_i915_gem_object *obj,
1391 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001392int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001393 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001394void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001395 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001396int intel_plane_atomic_get_property(struct drm_plane *plane,
1397 const struct drm_plane_state *state,
1398 struct drm_property *property,
1399 uint64_t *val);
1400int intel_plane_atomic_set_property(struct drm_plane *plane,
1401 struct drm_plane_state *state,
1402 struct drm_property *property,
1403 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001404int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1405 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001406
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001407void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe);
1409
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001410int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001411 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001412void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001413int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001414
Daniel Vetter716c2e52014-06-25 22:02:02 +03001415/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001416void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1417 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001418void assert_pll(struct drm_i915_private *dev_priv,
1419 enum pipe pipe, bool state);
1420#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1421#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001422void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1423#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1424#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001425void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, bool state);
1427#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1428#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001429void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001430#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1431#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001432u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001433 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001434void intel_prepare_reset(struct drm_i915_private *dev_priv);
1435void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001436void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1437void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001438void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301439void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1440void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001441void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001442unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301443void skl_enable_dc6(struct drm_i915_private *dev_priv);
1444void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001445void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001446 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301447void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001448int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001449bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001450 struct dpll *best_clock);
1451int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001452
Ville Syrjälä525b9312016-10-31 22:37:02 +02001453bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001454void hsw_enable_ips(struct intel_crtc *crtc);
1455void hsw_disable_ips(struct intel_crtc *crtc);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001456enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001457void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001458 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001459
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001460int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001461int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001462
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001463static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1464{
1465 return i915_ggtt_offset(state->vma);
1466}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001467
Ville Syrjälä2e881262017-03-17 23:17:56 +02001468u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1469 const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001470u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1471 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001472int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001473int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001474
Daniel Vettereb805622015-05-04 14:58:44 +02001475/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001476void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001477void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001478void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001479void intel_csr_ucode_suspend(struct drm_i915_private *);
1480void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001481
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001482/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001483bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1484 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001485bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1486 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001487void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001488 int link_rate, uint8_t lane_count,
1489 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001490int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1491 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001492void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001493void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1494void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001495void intel_dp_encoder_reset(struct drm_encoder *encoder);
1496void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001497void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001498int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001499bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001500 struct intel_crtc_state *pipe_config,
1501 struct drm_connector_state *conn_state);
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001502bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001503enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1504 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001505void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1506 const struct drm_connector_state *conn_state);
1507void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001508void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001509void intel_edp_panel_on(struct intel_dp *intel_dp);
1510void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001511void intel_dp_mst_suspend(struct drm_device *dev);
1512void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001513int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001514int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001515int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001516void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001517void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001518uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001519void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001520void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1521 struct intel_crtc_state *crtc_state);
1522void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1523 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001524void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1525 unsigned int frontbuffer_bits);
1526void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1527 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001528
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001529void
1530intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1531 uint8_t dp_train_pat);
1532void
1533intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1534void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1535uint8_t
1536intel_dp_voltage_max(struct intel_dp *intel_dp);
1537uint8_t
1538intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1539void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1540 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001541bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001542bool
1543intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1544
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001545static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1546{
1547 return ~((1 << lane_count) - 1) & 0xf;
1548}
1549
Imre Deak24e807e2016-10-24 19:33:28 +03001550bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001551int intel_dp_link_required(int pixel_clock, int bpp);
1552int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001553bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1554 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001555
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001556/* intel_dp_aux_backlight.c */
1557int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1558
Dave Airlie0e32b392014-05-02 14:02:48 +10001559/* intel_dp_mst.c */
1560int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1561void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001562/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001563void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001564
Jani Nikula90198352016-04-26 16:14:25 +03001565/* intel_dsi_dcs_backlight.c */
1566int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001567
1568/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001569void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001570/* intel_hotplug.c */
1571void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001572
1573
Daniel Vetter0632fef2013-10-08 17:44:49 +02001574/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001575#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001576extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001577extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001578extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1579extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001580extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001581extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1582extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001583#else
1584static inline int intel_fbdev_init(struct drm_device *dev)
1585{
1586 return 0;
1587}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001588
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001589static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001590{
1591}
1592
Daniel Vetter4f256d82017-07-15 00:46:55 +02001593static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1594{
1595}
1596
1597static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001598{
1599}
1600
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001601static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001602{
1603}
1604
Jani Nikulad9c409d2016-10-04 10:53:48 +03001605static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1606{
1607}
1608
Daniel Vetter0632fef2013-10-08 17:44:49 +02001609static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001610{
1611}
1612#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001613
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001614/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001615void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1616 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001617bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001618void intel_fbc_pre_update(struct intel_crtc *crtc,
1619 struct intel_crtc_state *crtc_state,
1620 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001621void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001622void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001623void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001624void intel_fbc_enable(struct intel_crtc *crtc,
1625 struct intel_crtc_state *crtc_state,
1626 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001627void intel_fbc_disable(struct intel_crtc *crtc);
1628void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001629void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1630 unsigned int frontbuffer_bits,
1631 enum fb_op_origin origin);
1632void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001633 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001634void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001635void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001636
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001637/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001638void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1639 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001640void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1641 struct intel_connector *intel_connector);
1642struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1643bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001644 struct intel_crtc_state *pipe_config,
1645 struct drm_connector_state *conn_state);
Shashank Sharma15953632017-03-13 16:54:03 +05301646void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1647 struct drm_connector *connector,
1648 bool high_tmds_clock_ratio,
1649 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001650void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001651
1652
1653/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001654void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001655struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001656bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001657
1658
1659/* intel_modes.c */
1660int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001661 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001662int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001663void intel_attach_force_audio_property(struct drm_connector *connector);
1664void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001665void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001666
1667
1668/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001669void intel_setup_overlay(struct drm_i915_private *dev_priv);
1670void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001671int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001672int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1673 struct drm_file *file_priv);
1674int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1675 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001676void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001677
1678
1679/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001680int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301681 struct drm_display_mode *fixed_mode,
1682 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001683void intel_panel_fini(struct intel_panel *panel);
1684void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1685 struct drm_display_mode *adjusted_mode);
1686void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001687 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001688 int fitting_mode);
1689void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001690 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001691 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02001692void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03001693 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001694int intel_panel_setup_backlight(struct drm_connector *connector,
1695 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001696void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1697 const struct drm_connector_state *conn_state);
1698void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001699void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001700enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301701extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001702 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301703 struct drm_display_mode *fixed_mode,
1704 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001705
1706#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001707int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001708void intel_backlight_device_unregister(struct intel_connector *connector);
1709#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001710static int intel_backlight_device_register(struct intel_connector *connector)
1711{
1712 return 0;
1713}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001714static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1715{
1716}
1717#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001718
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001719
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001720/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001721void intel_psr_enable(struct intel_dp *intel_dp);
1722void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001723void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001724 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001725void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001726 unsigned frontbuffer_bits,
1727 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001728void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001729void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001730 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001731
Daniel Vetter9c065a72014-09-30 10:56:38 +02001732/* intel_runtime_pm.c */
1733int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001734void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001735void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1736void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001737void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001738void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1739void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001740void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001741const char *
1742intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001743
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001744bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1745 enum intel_display_power_domain domain);
1746bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1747 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001748void intel_display_power_get(struct drm_i915_private *dev_priv,
1749 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001750bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1751 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001752void intel_display_power_put(struct drm_i915_private *dev_priv,
1753 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001754
1755static inline void
1756assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1757{
1758 WARN_ONCE(dev_priv->pm.suspended,
1759 "Device suspended during HW access\n");
1760}
1761
1762static inline void
1763assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1764{
1765 assert_rpm_device_not_suspended(dev_priv);
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001766 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1767 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001768}
1769
Imre Deak1f814da2015-12-16 02:52:19 +02001770/**
1771 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1772 * @dev_priv: i915 device instance
1773 *
1774 * This function disable asserts that check if we hold an RPM wakelock
1775 * reference, while keeping the device-not-suspended checks still enabled.
1776 * It's meant to be used only in special circumstances where our rule about
1777 * the wakelock refcount wrt. the device power state doesn't hold. According
1778 * to this rule at any point where we access the HW or want to keep the HW in
1779 * an active state we must hold an RPM wakelock reference acquired via one of
1780 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1781 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1782 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1783 * users should avoid using this function.
1784 *
1785 * Any calls to this function must have a symmetric call to
1786 * enable_rpm_wakeref_asserts().
1787 */
1788static inline void
1789disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1790{
1791 atomic_inc(&dev_priv->pm.wakeref_count);
1792}
1793
1794/**
1795 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1796 * @dev_priv: i915 device instance
1797 *
1798 * This function re-enables the RPM assert checks after disabling them with
1799 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1800 * circumstances otherwise its use should be avoided.
1801 *
1802 * Any calls to this function must have a symmetric call to
1803 * disable_rpm_wakeref_asserts().
1804 */
1805static inline void
1806enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1807{
1808 atomic_dec(&dev_priv->pm.wakeref_count);
1809}
1810
Daniel Vetter9c065a72014-09-30 10:56:38 +02001811void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001812bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001813void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1814void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1815
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001816void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1817
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001818void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1819 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001820bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1821 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001822
1823
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001824/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001825void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001826void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001827int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001828void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001829void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001830void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001831void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001832void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1833void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001834void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001835void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001836void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1837void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1838void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1839void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1840void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001841void gen6_rps_busy(struct drm_i915_private *dev_priv);
1842void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001843void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001844void gen6_rps_boost(struct drm_i915_gem_request *rq,
1845 struct intel_rps_client *rps);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001846void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001847void g4x_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001848void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001849void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001850void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001851void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1852 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001853void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1854 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001855void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02001856void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001857bool intel_can_enable_sagv(struct drm_atomic_state *state);
1858int intel_enable_sagv(struct drm_i915_private *dev_priv);
1859int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001860bool skl_wm_level_equals(const struct skl_wm_level *l1,
1861 const struct skl_wm_level *l2);
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001862bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1863 const struct skl_ddb_entry *ddb,
1864 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001865bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001866int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05301867int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1868 struct intel_crtc_state *cstate);
Chris Wilsondc979972016-05-10 14:10:04 +01001869static inline int intel_enable_rc6(void)
1870{
1871 return i915.enable_rc6;
1872}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001873
1874/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001875bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001876 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001877
1878
1879/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001880int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1881 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001882struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001883 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001884int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1885 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001886void intel_pipe_update_start(struct intel_crtc *crtc);
Daniel Vetter8b5d27b2017-07-20 19:57:53 +02001887void intel_pipe_update_end(struct intel_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001888
1889/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001890void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001891
Matt Roperea2c67b2014-12-23 10:41:52 -08001892/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02001893int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1894 const struct drm_connector_state *state,
1895 struct drm_property *property,
1896 uint64_t *val);
1897int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1898 struct drm_connector_state *state,
1899 struct drm_property *property,
1900 uint64_t val);
1901int intel_digital_connector_atomic_check(struct drm_connector *conn,
1902 struct drm_connector_state *new_state);
1903struct drm_connector_state *
1904intel_digital_connector_duplicate_state(struct drm_connector *connector);
1905
Matt Roper13568372015-01-21 16:35:47 -08001906struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1907void intel_crtc_destroy_state(struct drm_crtc *crtc,
1908 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001909struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1910void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001911
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001912static inline struct intel_crtc_state *
1913intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1914 struct intel_crtc *crtc)
1915{
1916 struct drm_crtc_state *crtc_state;
1917 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1918 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001919 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001920
1921 return to_intel_crtc_state(crtc_state);
1922}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001923
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301924static inline struct intel_crtc_state *
1925intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1926 struct intel_crtc *crtc)
1927{
1928 struct drm_crtc_state *crtc_state;
1929
1930 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1931
1932 if (crtc_state)
1933 return to_intel_crtc_state(crtc_state);
1934 else
1935 return NULL;
1936}
1937
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001938static inline struct intel_plane_state *
1939intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1940 struct intel_plane *plane)
1941{
1942 struct drm_plane_state *plane_state;
1943
1944 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1945
1946 return to_intel_plane_state(plane_state);
1947}
1948
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02001949int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1950 struct intel_crtc *intel_crtc,
1951 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001952
1953/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001954struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001955struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1956void intel_plane_destroy_state(struct drm_plane *plane,
1957 struct drm_plane_state *state);
1958extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01001959int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1960 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08001961
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001962/* intel_color.c */
1963void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001964int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001965void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1966void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001967
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301968/* intel_lspcon.c */
1969bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05301970void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02001971void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001972
1973/* intel_pipe_crc.c */
1974int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001975#ifdef CONFIG_DEBUG_FS
1976int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1977 size_t *values_cnt);
1978#else
1979#define intel_crtc_set_crc_source NULL
1980#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001981extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08001982#endif /* __INTEL_DRV_H__ */