blob: 6f6c29cdae7373769f42f3c2c21c2158da242bd8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020035#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030037#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100038#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030039#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020040#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010041
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010042/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000049 *
50 * TODO: When modesetting has fully transitioned to atomic, the below
51 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
52 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000054#define _wait_for(COND, US, W) ({ \
55 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010056 int ret__; \
57 for (;;) { \
58 bool expired__ = time_after(jiffies, timeout__); \
59 if (COND) { \
60 ret__ = 0; \
61 break; \
62 } \
63 if (expired__) { \
64 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010065 break; \
66 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020067 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000068 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070069 } else { \
70 cpu_relax(); \
71 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010072 } \
73 ret__; \
74})
75
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000076#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000077
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000078/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
79#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010080# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000081#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010082# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000083#endif
84
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010085#define _wait_for_atomic(COND, US, ATOMIC) \
86({ \
87 int cpu, ret, timeout = (US) * 1000; \
88 u64 base; \
89 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000090 BUILD_BUG_ON((US) > 50000); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010091 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000106 break; \
107 } \
108 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000117 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000129 ret__; \
130})
131
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100132#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
133#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
Chris Wilson481b6af2010-08-23 17:43:35 +0100134
Jani Nikula49938ac2014-01-10 17:10:20 +0200135#define KHz(x) (1000 * (x))
136#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100137
Jesse Barnes79e53942008-11-07 14:24:08 -0800138/*
139 * Display related stuff
140 */
141
142/* store information about an Ixxx DVO */
143/* The i830->i865 use multiple DVOs with multiple i2cs */
144/* the i915, i945 have a single sDVO i2c bus - which is different */
145#define MAX_OUTPUTS 6
146/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800147
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530148/* Maximum cursor sizes */
149#define GEN2_CURSOR_WIDTH 64
150#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000151#define MAX_CURSOR_WIDTH 256
152#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530153
Jesse Barnes79e53942008-11-07 14:24:08 -0800154#define INTEL_I2C_BUS_DVO 1
155#define INTEL_I2C_BUS_SDVO 2
156
157/* these are outputs from the chip - integrated only
158 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200159enum intel_output_type {
160 INTEL_OUTPUT_UNUSED = 0,
161 INTEL_OUTPUT_ANALOG = 1,
162 INTEL_OUTPUT_DVO = 2,
163 INTEL_OUTPUT_SDVO = 3,
164 INTEL_OUTPUT_LVDS = 4,
165 INTEL_OUTPUT_TVOUT = 5,
166 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300167 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200168 INTEL_OUTPUT_EDP = 8,
169 INTEL_OUTPUT_DSI = 9,
170 INTEL_OUTPUT_UNKNOWN = 10,
171 INTEL_OUTPUT_DP_MST = 11,
172};
Jesse Barnes79e53942008-11-07 14:24:08 -0800173
174#define INTEL_DVO_CHIP_NONE 0
175#define INTEL_DVO_CHIP_LVDS 1
176#define INTEL_DVO_CHIP_TMDS 2
177#define INTEL_DVO_CHIP_TVOUT 4
178
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530179#define INTEL_DSI_VIDEO_MODE 0
180#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300181
Jesse Barnes79e53942008-11-07 14:24:08 -0800182struct intel_framebuffer {
183 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000184 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200185 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300186
187 /* for each plane in the normal GTT view */
188 struct {
189 unsigned int x, y;
190 } normal[2];
191 /* for each plane in the rotated GTT view */
192 struct {
193 unsigned int x, y;
194 unsigned int pitch; /* pixels */
195 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800196};
197
Chris Wilson37811fc2010-08-25 22:45:57 +0100198struct intel_fbdev {
199 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800200 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100201 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100202 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800203 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100204};
Jesse Barnes79e53942008-11-07 14:24:08 -0800205
Eric Anholt21d40d32010-03-25 11:11:14 -0700206struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100207 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200208
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200209 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700210 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200211 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700212 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100213 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200214 struct intel_crtc_state *,
215 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200216 void (*pre_pll_enable)(struct intel_encoder *,
217 struct intel_crtc_state *,
218 struct drm_connector_state *);
219 void (*pre_enable)(struct intel_encoder *,
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
222 void (*enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*disable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*post_disable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*post_pll_disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200234 /* Read out the current hw state of this connector, returning true if
235 * the encoder is active. If the encoder is enabled it also set the pipe
236 * it is connected to in the pipe parameter. */
237 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700238 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200239 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800240 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
241 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700242 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200243 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200244 /* Returns a mask of power domains that need to be referenced as part
245 * of the hardware state readout code. */
246 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300247 /*
248 * Called during system suspend after all pending requests for the
249 * encoder are flushed (for example for DP AUX transactions) and
250 * device interrupts are disabled.
251 */
252 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800253 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500254 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200255 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700256 /* for communication with audio component; protected by av_mutex */
257 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800258};
259
Jani Nikula1d508702012-10-19 14:51:49 +0300260struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300261 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530262 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300263 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200264
265 /* backlight */
266 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200267 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200268 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300269 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200270 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200271 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200272 bool combination_mode; /* gen 2/4 only */
273 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300274 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530275
276 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530277 bool util_pin_active_low; /* bxt+ */
278 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530279 struct pwm_device *pwm;
280
Jani Nikula58c68772013-11-08 16:48:54 +0200281 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300282
Jani Nikula5507fae2015-09-14 14:03:48 +0300283 /* Connector and platform specific backlight functions */
284 int (*setup)(struct intel_connector *connector, enum pipe pipe);
285 uint32_t (*get)(struct intel_connector *connector);
286 void (*set)(struct intel_connector *connector, uint32_t level);
287 void (*disable)(struct intel_connector *connector);
288 void (*enable)(struct intel_connector *connector);
289 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
290 uint32_t hz);
291 void (*power)(struct intel_connector *, bool enable);
292 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300293};
294
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800295struct intel_connector {
296 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200297 /*
298 * The fixed encoder this connector is connected to.
299 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100300 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200301
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200302 /* ACPI device id for ACPI and driver cooperation */
303 u32 acpi_device_id;
304
Daniel Vetterf0947c32012-07-02 13:10:34 +0200305 /* Reads out the current hw, returning true if the connector is enabled
306 * and active (i.e. dpms ON state). */
307 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300308
309 /* Panel info for eDP and LVDS */
310 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300311
312 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
313 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100314 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200315
316 /* since POLL and HPD connectors may use the same HPD line keep the native
317 state of connector->polled in case hotplug storm detection changes it */
318 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000319
320 void *port; /* store this opaque as its illegal to dereference it */
321
322 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800323};
324
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300325struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300326 /* given values */
327 int n;
328 int m1, m2;
329 int p1, p2;
330 /* derived values */
331 int dot;
332 int vco;
333 int m;
334 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300335};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300336
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200337struct intel_atomic_state {
338 struct drm_atomic_state base;
339
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200340 struct {
341 /*
342 * Logical state of cdclk (used for all scaling, watermark,
343 * etc. calculations and checks). This is computed as if all
344 * enabled crtcs were active.
345 */
346 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100347
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200348 /*
349 * Actual state of cdclk, can be different from the logical
350 * state only when all crtc's are DPMS off.
351 */
352 struct intel_cdclk_state actual;
353 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100354
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100355 bool dpll_set, modeset;
356
Matt Roper8b4a7d02016-05-12 07:06:00 -0700357 /*
358 * Does this transaction change the pipes that are active? This mask
359 * tracks which CRTC's have changed their active state at the end of
360 * the transaction (not counting the temporary disable during modesets).
361 * This mask should only be non-zero when intel_state->modeset is true,
362 * but the converse is not necessarily true; simply changing a mode may
363 * not flip the final active status of any CRTC's
364 */
365 unsigned int active_pipe_changes;
366
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100367 unsigned int active_crtcs;
368 unsigned int min_pixclk[I915_MAX_PIPES];
369
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200370 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800371
372 /*
373 * Current watermarks can't be trusted during hardware readout, so
374 * don't bother calculating intermediate watermarks.
375 */
376 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700377
378 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700379 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100380
381 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000382
383 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200384};
385
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300386struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800387 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300388 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000389 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800390
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200391 struct {
392 u32 offset;
393 int x, y;
394 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200395 struct {
396 u32 offset;
397 int x, y;
398 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200399
Matt Roper32b7eee2014-12-24 07:59:06 -0800400 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700401 * scaler_id
402 * = -1 : not using a scaler
403 * >= 0 : using a scalers
404 *
405 * plane requiring a scaler:
406 * - During check_plane, its bit is set in
407 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200408 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700409 * - scaler_id indicates the scaler it got assigned.
410 *
411 * plane doesn't require a scaler:
412 * - this can happen when scaling is no more required or plane simply
413 * got disabled.
414 * - During check_plane, corresponding bit is reset in
415 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200416 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700417 */
418 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200419
420 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300421};
422
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000423struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000424 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000425 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800426 int size;
427 u32 base;
428};
429
Chandra Kondurube41e332015-04-07 15:28:36 -0700430#define SKL_MIN_SRC_W 8
431#define SKL_MAX_SRC_W 4096
432#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700433#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700434#define SKL_MIN_DST_W 8
435#define SKL_MAX_DST_W 4096
436#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700437#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700438
439struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700440 int in_use;
441 uint32_t mode;
442};
443
444struct intel_crtc_scaler_state {
445#define SKL_NUM_SCALERS 2
446 struct intel_scaler scalers[SKL_NUM_SCALERS];
447
448 /*
449 * scaler_users: keeps track of users requesting scalers on this crtc.
450 *
451 * If a bit is set, a user is using a scaler.
452 * Here user can be a plane or crtc as defined below:
453 * bits 0-30 - plane (bit position is index from drm_plane_index)
454 * bit 31 - crtc
455 *
456 * Instead of creating a new index to cover planes and crtc, using
457 * existing drm_plane_index for planes which is well less than 31
458 * planes and bit 31 for crtc. This should be fine to cover all
459 * our platforms.
460 *
461 * intel_atomic_setup_scalers will setup available scalers to users
462 * requesting scalers. It will gracefully fail if request exceeds
463 * avilability.
464 */
465#define SKL_CRTC_INDEX 31
466 unsigned scaler_users;
467
468 /* scaler used by crtc for panel fitting purpose */
469 int scaler_id;
470};
471
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200472/* drm_mode->private_flags */
473#define I915_MODE_FLAG_INHERITED 1
474
Matt Roper4e0963c2015-09-24 15:53:15 -0700475struct intel_pipe_wm {
476 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100477 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700478 uint32_t linetime;
479 bool fbc_wm_enabled;
480 bool pipe_enabled;
481 bool sprites_enabled;
482 bool sprites_scaled;
483};
484
Lyudea62163e2016-10-04 14:28:20 -0400485struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700486 struct skl_wm_level wm[8];
487 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400488};
489
490struct skl_pipe_wm {
491 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700492 uint32_t linetime;
493};
494
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200495enum vlv_wm_level {
496 VLV_WM_LEVEL_PM2,
497 VLV_WM_LEVEL_PM5,
498 VLV_WM_LEVEL_DDR_DVFS,
499 NUM_VLV_WM_LEVELS,
500};
501
502struct vlv_wm_state {
503 struct vlv_pipe_wm wm[NUM_VLV_WM_LEVELS];
504 struct vlv_sr_wm sr[NUM_VLV_WM_LEVELS];
505 uint8_t num_active_planes;
506 uint8_t num_levels;
507 uint8_t level;
508 bool cxsr;
509};
510
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200511struct vlv_fifo_state {
512 u16 plane[I915_MAX_PLANES];
513};
514
Matt Ropere8f1f022016-05-12 07:05:55 -0700515struct intel_crtc_wm_state {
516 union {
517 struct {
518 /*
519 * Intermediate watermarks; these can be
520 * programmed immediately since they satisfy
521 * both the current configuration we're
522 * switching away from and the new
523 * configuration we're switching to.
524 */
525 struct intel_pipe_wm intermediate;
526
527 /*
528 * Optimal watermarks, programmed post-vblank
529 * when this state is committed.
530 */
531 struct intel_pipe_wm optimal;
532 } ilk;
533
534 struct {
535 /* gen9+ only needs 1-step wm programming */
536 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400537 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700538 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200539
540 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200541 /* "raw" watermarks (not inverted) */
542 struct vlv_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200543 /* optimal watermarks (inverted) */
544 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200545 /* display FIFO split */
546 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200547 } vlv;
Matt Ropere8f1f022016-05-12 07:05:55 -0700548 };
549
550 /*
551 * Platforms with two-step watermark programming will need to
552 * update watermark programming post-vblank to switch from the
553 * safe intermediate watermarks to the optimal final
554 * watermarks.
555 */
556 bool need_postvbl_update;
557};
558
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200559struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200560 struct drm_crtc_state base;
561
Daniel Vetterbb760062013-06-06 14:55:52 +0200562 /**
563 * quirks - bitfield with hw state readout quirks
564 *
565 * For various reasons the hw state readout code might not be able to
566 * completely faithfully read out the current state. These cases are
567 * tracked with quirk flags so that fastboot and state checker can act
568 * accordingly.
569 */
Daniel Vetter99535992014-04-13 12:00:33 +0200570#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200571 unsigned long quirks;
572
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100573 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100574 bool update_pipe; /* can a fast modeset be performed? */
575 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200576 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100577 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200578
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300579 /* Pipe source size (ie. panel fitter input size)
580 * All planes will be positioned inside this space,
581 * and get clipped at the edges. */
582 int pipe_src_w, pipe_src_h;
583
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200584 /*
585 * Pipe pixel rate, adjusted for
586 * panel fitter/pipe scaler downscaling.
587 */
588 unsigned int pixel_rate;
589
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100590 /* Whether to set up the PCH/FDI. Note that we never allow sharing
591 * between pch encoders and cpu encoders. */
592 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100593
Jesse Barnese43823e2014-11-05 14:26:08 -0800594 /* Are we sending infoframes on the attached port */
595 bool has_infoframe;
596
Daniel Vetter3b117c82013-04-17 20:15:07 +0200597 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200598 * pipe on Haswell and later (where we have a special eDP transcoder)
599 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200600 enum transcoder cpu_transcoder;
601
Daniel Vetter50f3b012013-03-27 00:44:56 +0100602 /*
603 * Use reduced/limited/broadcast rbg range, compressing from the full
604 * range fed into the crtcs.
605 */
606 bool limited_color_range;
607
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300608 /* Bitmask of encoder types (enum intel_output_type)
609 * driven by the pipe.
610 */
611 unsigned int output_types;
612
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200613 /* Whether we should send NULL infoframes. Required for audio. */
614 bool has_hdmi_sink;
615
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200616 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
617 * has_dp_encoder is set. */
618 bool has_audio;
619
Daniel Vetterd8b32242013-04-25 17:54:44 +0200620 /*
621 * Enable dithering, used when the selected pipe bpp doesn't match the
622 * plane bpp.
623 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100624 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100625
Manasi Navare611032b2017-01-24 08:21:49 -0800626 /*
627 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
628 * compliance video pattern tests.
629 * Disable dither only if it is a compliance test request for
630 * 18bpp.
631 */
632 bool dither_force_disable;
633
Daniel Vetterf47709a2013-03-28 10:42:02 +0100634 /* Controls for the clock computation, to override various stages. */
635 bool clock_set;
636
Daniel Vetter09ede542013-04-30 14:01:45 +0200637 /* SDVO TV has a bunch of special case. To make multifunction encoders
638 * work correctly, we need to track this at runtime.*/
639 bool sdvo_tv_clock;
640
Daniel Vettere29c22c2013-02-21 00:00:16 +0100641 /*
642 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
643 * required. This is set in the 2nd loop of calling encoder's
644 * ->compute_config if the first pick doesn't work out.
645 */
646 bool bw_constrained;
647
Daniel Vetterf47709a2013-03-28 10:42:02 +0100648 /* Settings for the intel dpll used on pretty much everything but
649 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300650 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100651
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200652 /* Selected dpll when shared or NULL. */
653 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200654
Daniel Vetter66e985c2013-06-05 13:34:20 +0200655 /* Actual register state of the dpll, for shared dpll cross-checking. */
656 struct intel_dpll_hw_state dpll_hw_state;
657
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300658 /* DSI PLL registers */
659 struct {
660 u32 ctrl, div;
661 } dsi_pll;
662
Daniel Vetter965e0c42013-03-27 00:44:57 +0100663 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200664 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200665
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530666 /* m2_n2 for eDP downclock */
667 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700668 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530669
Daniel Vetterff9a6752013-06-01 17:16:21 +0200670 /*
671 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300672 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
673 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100674 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200675 int port_clock;
676
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100677 /* Used by SDVO (and if we ever fix it, HDMI). */
678 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700679
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300680 uint8_t lane_count;
681
Imre Deak95a7a2a2016-06-13 16:44:35 +0300682 /*
683 * Used by platforms having DP/HDMI PHY with programmable lane
684 * latency optimization.
685 */
686 uint8_t lane_lat_optim_mask;
687
Jesse Barnes2dd24552013-04-25 12:55:01 -0700688 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700689 struct {
690 u32 control;
691 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200692 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700693 } gmch_pfit;
694
695 /* Panel fitter placement and size for Ironlake+ */
696 struct {
697 u32 pos;
698 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100699 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200700 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700701 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100702
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100703 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100704 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100705 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300706
707 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300708
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200709 bool enable_fbc;
710
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300711 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000712
Dave Airlie0e32b392014-05-02 14:02:48 +1000713 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700714
715 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200716
717 /* w/a for waiting 2 vblanks during crtc enable */
718 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700719
720 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
721 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700722
Matt Ropere8f1f022016-05-12 07:05:55 -0700723 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000724
725 /* Gamma mode programmed on the pipe */
726 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200727
728 /* bitmask of visible planes (enum plane_id) */
729 u8 active_planes;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100730};
731
Jesse Barnes79e53942008-11-07 14:24:08 -0800732struct intel_crtc {
733 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700734 enum pipe pipe;
735 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200737 /*
738 * Whether the crtc and the connected output pipeline is active. Implies
739 * that crtc->enabled is set, i.e. the current mode configuration has
740 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200741 */
742 bool active;
Jesse Barnes652c3932009-08-17 13:31:43 -0700743 bool lowfreq_avail;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200744 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200745 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200746 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200747 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100748
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000749 atomic_t unpin_work_count;
750
Daniel Vettere506a0c2012-07-05 12:17:29 +0200751 /* Display surface base address adjustement for pageflips. Note that on
752 * gen4+ this only adjusts up to a tile, offsets within a tile are
753 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200754 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300755 int adjusted_x;
756 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200757
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100758 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300759 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300760 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300761 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200763 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100764
Chris Wilson8af29b02016-09-09 14:11:47 +0100765 /* global reset count when the last flip was submitted */
766 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200767
Paulo Zanoni86642812013-04-12 17:57:57 -0300768 /* Access to these should be protected by dev_priv->irq_lock. */
769 bool cpu_fifo_underrun_disabled;
770 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300771
772 /* per-pipe watermark state */
773 struct {
774 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700775 union {
776 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200777 struct vlv_wm_state vlv;
Matt Roper4e0963c2015-09-24 15:53:15 -0700778 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800779
Ville Syrjälä852eb002015-06-24 22:00:07 +0300780 /* allow CxSR on this pipe */
781 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300782 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300783
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800785
Jesse Barneseb120ef2015-09-15 14:19:32 -0700786 struct {
787 unsigned start_vbl_count;
788 ktime_t start_vbl_time;
789 int min_vbl, max_vbl;
790 int scanline_start;
791 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200792
Chandra Kondurube41e332015-04-07 15:28:36 -0700793 /* scalers available on this crtc */
794 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800795};
796
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800797struct intel_plane {
798 struct drm_plane base;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200799 u8 plane;
800 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800801 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100802 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800803 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300804 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300805
Matt Roper8e7d6882015-01-21 16:35:41 -0800806 /*
807 * NOTE: Do not place new plane state fields here (e.g., when adding
808 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100809 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800810 */
811
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800812 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100813 const struct intel_crtc_state *crtc_state,
814 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300815 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200816 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800817 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200818 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800819 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800820};
821
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300822struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100823 u16 fifo_size;
824 u16 max_wm;
825 u8 default_wm;
826 u8 guard_size;
827 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828};
829
830struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100831 bool is_desktop : 1;
832 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100833 u16 fsb_freq;
834 u16 mem_freq;
835 u16 display_sr;
836 u16 display_hpll_disable;
837 u16 cursor_sr;
838 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839};
840
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200841#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800842#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200843#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800844#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100845#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800846#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800847#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800848#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700849#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800850
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300851struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200852 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300853 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300854 struct {
855 enum drm_dp_dual_mode_type type;
856 int max_tmds_clock;
857 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300858 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200859 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300860 bool has_hdmi_sink;
861 bool has_audio;
862 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200863 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530864 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530865 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300866 void (*write_infoframe)(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100867 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100868 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200869 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300870 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200871 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100872 const struct intel_crtc_state *crtc_state,
873 const struct drm_connector_state *conn_state);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200874 bool (*infoframe_enabled)(struct drm_encoder *encoder,
875 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300876};
877
Dave Airlie0e32b392014-05-02 14:02:48 +1000878struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400879#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300880
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530881/*
882 * enum link_m_n_set:
883 * When platform provides two set of M_N registers for dp, we can
884 * program them and switch between them incase of DRRS.
885 * But When only one such register is provided, we have to program the
886 * required divider value on that registers itself based on the DRRS state.
887 *
888 * M1_N1 : Program dp_m_n on M1_N1 registers
889 * dp_m2_n2 on M2_N2 registers (If supported)
890 *
891 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
892 * M2_N2 registers are not supported
893 */
894
895enum link_m_n_set {
896 /* Sets the m1_n1 and m2_n2 */
897 M1_N1 = 0,
898 M2_N2
899};
900
Imre Deak7b3fc172016-10-25 16:12:39 +0300901struct intel_dp_desc {
902 u8 oui[3];
903 u8 device_id[6];
904 u8 hw_rev;
905 u8 sw_major_rev;
906 u8 sw_minor_rev;
907} __packed;
908
Manasi Navarec1617ab2016-12-09 16:22:50 -0800909struct intel_dp_compliance_data {
910 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800911 uint8_t video_pattern;
912 uint16_t hdisplay, vdisplay;
913 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800914};
915
916struct intel_dp_compliance {
917 unsigned long test_type;
918 struct intel_dp_compliance_data test_data;
919 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800920 int test_link_rate;
921 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800922};
923
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300924struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200925 i915_reg_t output_reg;
926 i915_reg_t aux_ch_ctl_reg;
927 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300928 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300929 int link_rate;
930 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530931 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300932 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300933 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530934 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700935 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800936 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300937 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300938 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200939 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300940 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300941 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400942 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100943 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200944 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
945 uint8_t num_sink_rates;
946 int sink_rates[DP_MAX_SUPPORTED_RATES];
Manasi Navaref4829842016-12-05 16:27:36 -0800947 /* Max lane count for the sink as per DPCD registers */
948 uint8_t max_sink_lane_count;
949 /* Max link BW for the sink as per DPCD registers */
950 int max_sink_link_bw;
Imre Deak7b3fc172016-10-25 16:12:39 +0300951 /* sink or branch descriptor */
952 struct intel_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200954 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300955 uint8_t train_set[4];
956 int panel_power_up_delay;
957 int panel_power_down_delay;
958 int panel_power_cycle_delay;
959 int backlight_on_delay;
960 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300961 struct delayed_work panel_vdd_work;
962 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200963 unsigned long last_power_on;
964 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800965 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000966
Clint Taylor01527b32014-07-07 13:01:46 -0700967 struct notifier_block edp_notifier;
968
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300969 /*
970 * Pipe whose power sequencer is currently locked into
971 * this port. Only relevant on VLV/CHV.
972 */
973 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +0300974 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200975 * Pipe currently driving the port. Used for preventing
976 * the use of the PPS for any pipe currentrly driving
977 * external DP as that will mess things up on VLV.
978 */
979 enum pipe active_pipe;
980 /*
Imre Deak78597992016-06-16 16:37:20 +0300981 * Set if the sequencer may be reset due to a power transition,
982 * requiring a reinitialization. Only relevant on BXT.
983 */
984 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300985 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300986
Dave Airlie0e32b392014-05-02 14:02:48 +1000987 bool can_mst; /* this port supports mst */
988 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +0300989 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +1000990 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300991 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000992
Dave Airlie0e32b392014-05-02 14:02:48 +1000993 /* mst connector list */
994 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
995 struct drm_dp_mst_topology_mgr mst_mgr;
996
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000997 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000998 /*
999 * This function returns the value we have to program the AUX_CTL
1000 * register with to kick off an AUX transaction.
1001 */
1002 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1003 bool has_aux_irq,
1004 int send_bytes,
1005 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001006
1007 /* This is called before a link training is starterd */
1008 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1009
Todd Previtec5d5ab72015-04-15 08:38:38 -07001010 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001011 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001012};
1013
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301014struct intel_lspcon {
1015 bool active;
1016 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301017};
1018
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001019struct intel_digital_port {
1020 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001021 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001022 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001023 struct intel_dp dp;
1024 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301025 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001026 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001027 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001028 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001029 enum intel_display_power_domain ddi_io_power_domain;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001030};
1031
Dave Airlie0e32b392014-05-02 14:02:48 +10001032struct intel_dp_mst_encoder {
1033 struct intel_encoder base;
1034 enum pipe pipe;
1035 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001036 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001037};
1038
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001039static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001040vlv_dport_to_channel(struct intel_digital_port *dport)
1041{
1042 switch (dport->port) {
1043 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001044 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001045 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001046 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001047 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001048 default:
1049 BUG();
1050 }
1051}
1052
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001053static inline enum dpio_phy
1054vlv_dport_to_phy(struct intel_digital_port *dport)
1055{
1056 switch (dport->port) {
1057 case PORT_B:
1058 case PORT_C:
1059 return DPIO_PHY0;
1060 case PORT_D:
1061 return DPIO_PHY1;
1062 default:
1063 BUG();
1064 }
1065}
1066
1067static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001068vlv_pipe_to_channel(enum pipe pipe)
1069{
1070 switch (pipe) {
1071 case PIPE_A:
1072 case PIPE_C:
1073 return DPIO_CH0;
1074 case PIPE_B:
1075 return DPIO_CH1;
1076 default:
1077 BUG();
1078 }
1079}
1080
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001081static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001082intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001083{
Chris Wilsonf875c152010-09-09 15:44:14 +01001084 return dev_priv->pipe_to_crtc_mapping[pipe];
1085}
1086
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001087static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001088intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001089{
Chris Wilson417ae142011-01-19 15:04:42 +00001090 return dev_priv->plane_to_crtc_mapping[plane];
1091}
1092
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001093struct intel_flip_work {
1094 struct work_struct unpin_work;
1095 struct work_struct mmio_work;
1096
Daniel Vetter5a21b662016-05-24 17:13:53 +02001097 struct drm_crtc *crtc;
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001098 struct i915_vma *old_vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001099 struct drm_framebuffer *old_fb;
1100 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001101 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001102 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001103 u32 flip_count;
1104 u32 gtt_offset;
1105 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001106 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001107 u32 flip_ready_vblank;
1108 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001109};
1110
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001111struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001112 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001113};
Daniel Vetterb9805142012-08-31 17:37:33 +02001114
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001115static inline struct intel_encoder *
1116intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001117{
1118 return to_intel_connector(connector)->encoder;
1119}
1120
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001121static inline struct intel_digital_port *
1122enc_to_dig_port(struct drm_encoder *encoder)
1123{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001124 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1125
1126 switch (intel_encoder->type) {
1127 case INTEL_OUTPUT_UNKNOWN:
1128 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1129 case INTEL_OUTPUT_DP:
1130 case INTEL_OUTPUT_EDP:
1131 case INTEL_OUTPUT_HDMI:
1132 return container_of(encoder, struct intel_digital_port,
1133 base.base);
1134 default:
1135 return NULL;
1136 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001137}
1138
Dave Airlie0e32b392014-05-02 14:02:48 +10001139static inline struct intel_dp_mst_encoder *
1140enc_to_mst(struct drm_encoder *encoder)
1141{
1142 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1143}
1144
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001145static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1146{
1147 return &enc_to_dig_port(encoder)->dp;
1148}
1149
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001150static inline struct intel_digital_port *
1151dp_to_dig_port(struct intel_dp *intel_dp)
1152{
1153 return container_of(intel_dp, struct intel_digital_port, dp);
1154}
1155
Imre Deakdd75f6d2016-11-21 21:15:05 +02001156static inline struct intel_lspcon *
1157dp_to_lspcon(struct intel_dp *intel_dp)
1158{
1159 return &dp_to_dig_port(intel_dp)->lspcon;
1160}
1161
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001162static inline struct intel_digital_port *
1163hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1164{
1165 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001166}
1167
Daniel Vetter47339cd2014-09-30 10:56:46 +02001168/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001169bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001170 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001171bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001172 enum transcoder pch_transcoder,
1173 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001174void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1175 enum pipe pipe);
1176void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1177 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001178void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1179void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001180
1181/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001182void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1183void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301184void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1185void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1186void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001187void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1188void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001189void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001190void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1191void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Imre Deak59d02a12014-12-19 19:33:26 +02001192u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001193void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1194void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001195static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1196{
1197 /*
1198 * We only use drm_irq_uninstall() at unload and VT switch, so
1199 * this is the only thing we need to check.
1200 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001201 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001202}
1203
Ville Syrjäläa225f072014-04-29 13:35:45 +03001204int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001205void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1206 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001207void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1208 unsigned int pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301209void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1210void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1211void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001212
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001213/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001214void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001215void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001216
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001217/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001218void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001219 struct intel_shared_dpll *pll);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001220void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1221 struct intel_crtc_state *old_crtc_state,
1222 struct drm_connector_state *old_conn_state);
Ville Syrjälä32bdc402016-07-12 15:59:33 +03001223void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001224void hsw_fdi_link_train(struct intel_crtc *crtc,
1225 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001226void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001227enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1228bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001229void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001230void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1231 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001232void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1233void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001234bool intel_ddi_pll_select(struct intel_crtc *crtc,
1235 struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001236void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001237void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001238bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001239bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1240 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001241void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001242 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05301243struct intel_encoder *
1244intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001245
Dave Airlie44905a272014-05-02 13:36:43 +10001246void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001247void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001248 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001249void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1250 bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001251uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001252u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1253
Chris Wilson24dbf512017-02-15 10:59:18 +00001254unsigned int intel_fb_align_height(struct drm_i915_private *dev_priv,
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001255 unsigned int height,
1256 uint32_t pixel_format,
1257 uint64_t fb_format_modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001258u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1259 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001260
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001261/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001262void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001263void intel_audio_codec_enable(struct intel_encoder *encoder,
1264 const struct intel_crtc_state *crtc_state,
1265 const struct drm_connector_state *conn_state);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001266void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001267void i915_audio_component_init(struct drm_i915_private *dev_priv);
1268void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001269
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001270/* intel_cdclk.c */
1271void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1272void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1273void intel_update_cdclk(struct drm_i915_private *dev_priv);
1274void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001275bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1276 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001277void intel_set_cdclk(struct drm_i915_private *dev_priv,
1278 const struct intel_cdclk_state *cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280/* intel_display.c */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001281enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001282void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001283int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001284int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1285 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001286int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1287 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001288void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1289void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001290extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001291void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001292unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001293 const struct intel_plane_state *state,
1294 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001295void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001296 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001297unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001298bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001299void intel_mark_busy(struct drm_i915_private *dev_priv);
1300void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001301void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001302int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001303void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001304void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001305int intel_connector_init(struct intel_connector *);
1306struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001307bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001308void intel_connector_attach_encoder(struct intel_connector *connector,
1309 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001310struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1311 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001312enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001313int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1314 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001315enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1316 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001317static inline bool
1318intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1319 enum intel_output_type type)
1320{
1321 return crtc_state->output_types & (1 << type);
1322}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001323static inline bool
1324intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1325{
1326 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001327 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001328 (1 << INTEL_OUTPUT_DP_MST) |
1329 (1 << INTEL_OUTPUT_EDP));
1330}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001331static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001332intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001333{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001334 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001335}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001336static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001337intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001338{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001339 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001340
1341 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001342 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001343}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001344
1345u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1346
Paulo Zanoni87440422013-09-24 15:48:31 -03001347int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001348void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001349 struct intel_digital_port *dport,
1350 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001351bool intel_get_load_detect_pipe(struct drm_connector *connector,
1352 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001353 struct intel_load_detect_pipe *old,
1354 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001355void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001356 struct intel_load_detect_pipe *old,
1357 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001358struct i915_vma *
1359intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001360void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001361struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001362intel_framebuffer_create(struct drm_i915_gem_object *obj,
1363 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001364void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001365void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001366void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001367int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001368 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001369void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001370 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001371int intel_plane_atomic_get_property(struct drm_plane *plane,
1372 const struct drm_plane_state *state,
1373 struct drm_property *property,
1374 uint64_t *val);
1375int intel_plane_atomic_set_property(struct drm_plane *plane,
1376 struct drm_plane_state *state,
1377 struct drm_property *property,
1378 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001379int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1380 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001381
Ville Syrjälä832be822016-01-12 21:08:33 +02001382unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1383 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001384
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001385void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe);
1387
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001388int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001389 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001390void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001391int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001392
Daniel Vetter716c2e52014-06-25 22:02:02 +03001393/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001394void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1395 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001396void assert_pll(struct drm_i915_private *dev_priv,
1397 enum pipe pipe, bool state);
1398#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1399#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001400void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1401#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1402#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001403void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, bool state);
1405#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1406#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001407void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001408#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1409#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001410u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001411 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001412void intel_prepare_reset(struct drm_i915_private *dev_priv);
1413void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001414void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1415void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deak324513c2016-06-13 16:44:36 +03001416void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1417void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001418void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301419void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1420void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001421void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001422void skl_init_cdclk(struct drm_i915_private *dev_priv);
1423void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001424unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301425void skl_enable_dc6(struct drm_i915_private *dev_priv);
1426void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001427void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001428 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301429void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001430int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001431bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001432 struct dpll *best_clock);
1433int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001434
Ville Syrjälä525b9312016-10-31 22:37:02 +02001435bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001436void hsw_enable_ips(struct intel_crtc *crtc);
1437void hsw_disable_ips(struct intel_crtc *crtc);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001438enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001439void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001440 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001441
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001442int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001443int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001444
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001445static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1446{
1447 return i915_ggtt_offset(state->vma);
1448}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001449
Chandra Konduru6156a452015-04-27 13:48:39 -07001450u32 skl_plane_ctl_format(uint32_t pixel_format);
1451u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1452u32 skl_plane_ctl_rotation(unsigned int rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001453u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1454 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001455int skl_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001456
Daniel Vettereb805622015-05-04 14:58:44 +02001457/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001458void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001459void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001460void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001461void intel_csr_ucode_suspend(struct drm_i915_private *);
1462void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001463
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001464/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001465bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1466 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001467bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1468 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001469void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001470 int link_rate, uint8_t lane_count,
1471 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001472int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1473 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001474void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001475void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1476void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001477void intel_dp_encoder_reset(struct drm_encoder *encoder);
1478void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001479void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001480int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001481bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001482 struct intel_crtc_state *pipe_config,
1483 struct drm_connector_state *conn_state);
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001484bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001485enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1486 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001487void intel_edp_backlight_on(struct intel_dp *intel_dp);
1488void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001489void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001490void intel_edp_panel_on(struct intel_dp *intel_dp);
1491void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001492void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1493void intel_dp_mst_suspend(struct drm_device *dev);
1494void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001495int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001496int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001497void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001498void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001499uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001500void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001501void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1502 struct intel_crtc_state *crtc_state);
1503void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1504 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001505void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1506 unsigned int frontbuffer_bits);
1507void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1508 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001509
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001510void
1511intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1512 uint8_t dp_train_pat);
1513void
1514intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1515void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1516uint8_t
1517intel_dp_voltage_max(struct intel_dp *intel_dp);
1518uint8_t
1519intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1520void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1521 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001522bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001523bool
1524intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1525
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001526static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1527{
1528 return ~((1 << lane_count) - 1) & 0xf;
1529}
1530
Imre Deak24e807e2016-10-24 19:33:28 +03001531bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Imre Deak489375c2016-10-24 19:33:31 +03001532bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1533 struct intel_dp_desc *desc);
Imre Deak12a47a422016-10-24 19:33:29 +03001534bool intel_dp_read_desc(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001535int intel_dp_link_required(int pixel_clock, int bpp);
1536int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001537bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1538 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001539
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001540/* intel_dp_aux_backlight.c */
1541int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1542
Dave Airlie0e32b392014-05-02 14:02:48 +10001543/* intel_dp_mst.c */
1544int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1545void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001546/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001547void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001548
Jani Nikula90198352016-04-26 16:14:25 +03001549/* intel_dsi_dcs_backlight.c */
1550int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001551
1552/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001553void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001554/* intel_hotplug.c */
1555void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001556
1557
Daniel Vetter0632fef2013-10-08 17:44:49 +02001558/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001559#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001560extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001561extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001562extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001563extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001564extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1565extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001566#else
1567static inline int intel_fbdev_init(struct drm_device *dev)
1568{
1569 return 0;
1570}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001571
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001572static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001573{
1574}
1575
1576static inline void intel_fbdev_fini(struct drm_device *dev)
1577{
1578}
1579
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001580static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001581{
1582}
1583
Jani Nikulad9c409d2016-10-04 10:53:48 +03001584static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1585{
1586}
1587
Daniel Vetter0632fef2013-10-08 17:44:49 +02001588static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001589{
1590}
1591#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001592
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001593/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001594void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1595 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001596bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001597void intel_fbc_pre_update(struct intel_crtc *crtc,
1598 struct intel_crtc_state *crtc_state,
1599 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001600void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001601void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001602void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001603void intel_fbc_enable(struct intel_crtc *crtc,
1604 struct intel_crtc_state *crtc_state,
1605 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001606void intel_fbc_disable(struct intel_crtc *crtc);
1607void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001608void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1609 unsigned int frontbuffer_bits,
1610 enum fb_op_origin origin);
1611void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001612 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001613void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001614void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001615
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001616/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001617void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1618 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001619void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1620 struct intel_connector *intel_connector);
1621struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1622bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001623 struct intel_crtc_state *pipe_config,
1624 struct drm_connector_state *conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001625void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001626
1627
1628/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001629void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001630struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001631bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001632
1633
1634/* intel_modes.c */
1635int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001636 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001637int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001638void intel_attach_force_audio_property(struct drm_connector *connector);
1639void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001640void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001641
1642
1643/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001644void intel_setup_overlay(struct drm_i915_private *dev_priv);
1645void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001646int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001647int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1648 struct drm_file *file_priv);
1649int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1650 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001651void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001652
1653
1654/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001655int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301656 struct drm_display_mode *fixed_mode,
1657 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001658void intel_panel_fini(struct intel_panel *panel);
1659void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1660 struct drm_display_mode *adjusted_mode);
1661void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001662 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001663 int fitting_mode);
1664void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001665 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001666 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001667void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1668 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001669int intel_panel_setup_backlight(struct drm_connector *connector,
1670 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001671void intel_panel_enable_backlight(struct intel_connector *connector);
1672void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001673void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001674enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301675extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001676 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301677 struct drm_display_mode *fixed_mode,
1678 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001679
1680#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001681int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001682void intel_backlight_device_unregister(struct intel_connector *connector);
1683#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001684static int intel_backlight_device_register(struct intel_connector *connector)
1685{
1686 return 0;
1687}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001688static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1689{
1690}
1691#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001692
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001693
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001694/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001695void intel_psr_enable(struct intel_dp *intel_dp);
1696void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001697void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001698 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001699void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001700 unsigned frontbuffer_bits,
1701 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001702void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001703void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001704 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001705
Daniel Vetter9c065a72014-09-30 10:56:38 +02001706/* intel_runtime_pm.c */
1707int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001708void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001709void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1710void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001711void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001712void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1713void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001714void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001715const char *
1716intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001717
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001718bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1719 enum intel_display_power_domain domain);
1720bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1721 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001722void intel_display_power_get(struct drm_i915_private *dev_priv,
1723 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001724bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1725 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001726void intel_display_power_put(struct drm_i915_private *dev_priv,
1727 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001728
1729static inline void
1730assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1731{
1732 WARN_ONCE(dev_priv->pm.suspended,
1733 "Device suspended during HW access\n");
1734}
1735
1736static inline void
1737assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1738{
1739 assert_rpm_device_not_suspended(dev_priv);
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001740 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1741 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001742}
1743
Imre Deak1f814da2015-12-16 02:52:19 +02001744/**
1745 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1746 * @dev_priv: i915 device instance
1747 *
1748 * This function disable asserts that check if we hold an RPM wakelock
1749 * reference, while keeping the device-not-suspended checks still enabled.
1750 * It's meant to be used only in special circumstances where our rule about
1751 * the wakelock refcount wrt. the device power state doesn't hold. According
1752 * to this rule at any point where we access the HW or want to keep the HW in
1753 * an active state we must hold an RPM wakelock reference acquired via one of
1754 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1755 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1756 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1757 * users should avoid using this function.
1758 *
1759 * Any calls to this function must have a symmetric call to
1760 * enable_rpm_wakeref_asserts().
1761 */
1762static inline void
1763disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1764{
1765 atomic_inc(&dev_priv->pm.wakeref_count);
1766}
1767
1768/**
1769 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1770 * @dev_priv: i915 device instance
1771 *
1772 * This function re-enables the RPM assert checks after disabling them with
1773 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1774 * circumstances otherwise its use should be avoided.
1775 *
1776 * Any calls to this function must have a symmetric call to
1777 * disable_rpm_wakeref_asserts().
1778 */
1779static inline void
1780enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1781{
1782 atomic_dec(&dev_priv->pm.wakeref_count);
1783}
1784
Daniel Vetter9c065a72014-09-30 10:56:38 +02001785void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001786bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001787void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1788void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1789
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001790void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1791
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001792void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1793 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001794bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1795 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001796
1797
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001798/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001799void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001800void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001801int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001802void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001803void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001804void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001805void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001806void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1807void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001808void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001809void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001810void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1811void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1812void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1813void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1814void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001815void gen6_rps_busy(struct drm_i915_private *dev_priv);
1816void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001817void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001818void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001819 struct intel_rps_client *rps,
1820 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001821void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001822void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001823void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001824void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001825void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1826 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001827void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1828 struct skl_pipe_wm *out);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001829bool intel_can_enable_sagv(struct drm_atomic_state *state);
1830int intel_enable_sagv(struct drm_i915_private *dev_priv);
1831int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001832bool skl_wm_level_equals(const struct skl_wm_level *l1,
1833 const struct skl_wm_level *l2);
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001834bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1835 const struct skl_ddb_entry *ddb,
1836 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001837bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001838int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1839static inline int intel_enable_rc6(void)
1840{
1841 return i915.enable_rc6;
1842}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001843
1844/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001845bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001846 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001847
1848
1849/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001850int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1851 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001852struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001853 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001854int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1855 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001856void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001857void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001858
1859/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001860void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001861
Matt Roperea2c67b2014-12-23 10:41:52 -08001862/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001863int intel_connector_atomic_get_property(struct drm_connector *connector,
1864 const struct drm_connector_state *state,
1865 struct drm_property *property,
1866 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001867struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1868void intel_crtc_destroy_state(struct drm_crtc *crtc,
1869 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001870struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1871void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001872
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001873static inline struct intel_crtc_state *
1874intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1875 struct intel_crtc *crtc)
1876{
1877 struct drm_crtc_state *crtc_state;
1878 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1879 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001880 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001881
1882 return to_intel_crtc_state(crtc_state);
1883}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001884
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301885static inline struct intel_crtc_state *
1886intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1887 struct intel_crtc *crtc)
1888{
1889 struct drm_crtc_state *crtc_state;
1890
1891 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1892
1893 if (crtc_state)
1894 return to_intel_crtc_state(crtc_state);
1895 else
1896 return NULL;
1897}
1898
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001899static inline struct intel_plane_state *
1900intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1901 struct intel_plane *plane)
1902{
1903 struct drm_plane_state *plane_state;
1904
1905 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1906
1907 return to_intel_plane_state(plane_state);
1908}
1909
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02001910int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1911 struct intel_crtc *intel_crtc,
1912 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001913
1914/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001915struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001916struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1917void intel_plane_destroy_state(struct drm_plane *plane,
1918 struct drm_plane_state *state);
1919extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01001920int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1921 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08001922
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001923/* intel_color.c */
1924void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001925int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001926void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1927void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001928
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301929/* intel_lspcon.c */
1930bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05301931void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02001932void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001933
1934/* intel_pipe_crc.c */
1935int intel_pipe_crc_create(struct drm_minor *minor);
1936void intel_pipe_crc_cleanup(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001937#ifdef CONFIG_DEBUG_FS
1938int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1939 size_t *values_cnt);
1940#else
1941#define intel_crtc_set_crc_source NULL
1942#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001943extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08001944#endif /* __INTEL_DRV_H__ */