blob: cb413e2462673df1e1387799ebe110acdcb8fc0d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
Chris Wilson481b6af2010-08-23 17:43:35 +010048#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040051 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 break; \
56 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020057 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 } else { \
60 cpu_relax(); \
61 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010062 } \
63 ret__; \
64})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010068#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010070
Jani Nikula49938ac2014-01-10 17:10:20 +020071#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010073
Jesse Barnes79e53942008-11-07 14:24:08 -080074/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Sagar Kamble4726e0b2014-03-10 17:06:23 +053084/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000087#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053089
Jesse Barnes79e53942008-11-07 14:24:08 -080090#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -020095enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200121 struct intel_rotation_info rot_info;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122};
123
Chris Wilson37811fc2010-08-25 22:45:57 +0100124struct intel_fbdev {
125 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800126 struct intel_framebuffer *fb;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800127 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100128};
Jesse Barnes79e53942008-11-07 14:24:08 -0800129
Eric Anholt21d40d32010-03-25 11:11:14 -0700130struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100131 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200132
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200133 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200134 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700135 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100136 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100138 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200139 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200140 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100141 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200142 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200143 void (*post_disable)(struct intel_encoder *);
Ville Syrjäläd6db9952015-07-08 23:45:49 +0300144 void (*post_pll_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700149 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200150 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700153 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200154 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300155 /*
156 * Called during system suspend after all pending requests for the
157 * encoder are flushed (for example for DP AUX transactions) and
158 * device interrupts are disabled.
159 */
160 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800161 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500162 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800163};
164
Jani Nikula1d508702012-10-19 14:51:49 +0300165struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530167 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300168 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200169
170 /* backlight */
171 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200172 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200173 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300174 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200175 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200176 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200177 bool combination_mode; /* gen 2/4 only */
178 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530179
180 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530181 bool util_pin_active_low; /* bxt+ */
182 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530183 struct pwm_device *pwm;
184
Jani Nikula58c68772013-11-08 16:48:54 +0200185 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300186
Jani Nikula5507fae2015-09-14 14:03:48 +0300187 /* Connector and platform specific backlight functions */
188 int (*setup)(struct intel_connector *connector, enum pipe pipe);
189 uint32_t (*get)(struct intel_connector *connector);
190 void (*set)(struct intel_connector *connector, uint32_t level);
191 void (*disable)(struct intel_connector *connector);
192 void (*enable)(struct intel_connector *connector);
193 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
194 uint32_t hz);
195 void (*power)(struct intel_connector *, bool enable);
196 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300197};
198
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800199struct intel_connector {
200 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200201 /*
202 * The fixed encoder this connector is connected to.
203 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200205
Daniel Vetterf0947c32012-07-02 13:10:34 +0200206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300209
Imre Deak4932e2c2014-02-11 17:12:48 +0200210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
Jani Nikula1d508702012-10-19 14:51:49 +0300218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100223 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800232};
233
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300234typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244} intel_clock_t;
245
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200246struct intel_atomic_state {
247 struct drm_atomic_state base;
248
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200249 unsigned int cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100250
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100251 /*
252 * Calculated device cdclk, can be different from cdclk
253 * only when all crtc's are DPMS off.
254 */
255 unsigned int dev_cdclk;
256
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100257 bool dpll_set, modeset;
258
259 unsigned int active_crtcs;
260 unsigned int min_pixclk[I915_MAX_PIPES];
261
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200262 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
Matt Roperaa363132015-09-24 15:53:18 -0700263 struct intel_wm_config wm_config;
Matt Ropered4a6a72016-02-23 17:20:13 -0800264
265 /*
266 * Current watermarks can't be trusted during hardware readout, so
267 * don't bother calculating intermediate watermarks.
268 */
269 bool skip_intermediate_wm;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200270};
271
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300272struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800273 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300274 struct drm_rect src;
275 struct drm_rect dst;
276 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300277 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800278
279 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700280 * scaler_id
281 * = -1 : not using a scaler
282 * >= 0 : using a scalers
283 *
284 * plane requiring a scaler:
285 * - During check_plane, its bit is set in
286 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200287 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700288 * - scaler_id indicates the scaler it got assigned.
289 *
290 * plane doesn't require a scaler:
291 * - this can happen when scaling is no more required or plane simply
292 * got disabled.
293 * - During check_plane, corresponding bit is reset in
294 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200295 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700296 */
297 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200298
299 struct drm_intel_sprite_colorkey ckey;
Maarten Lankhorst7580d772015-08-18 13:40:06 +0200300
301 /* async flip related structures */
302 struct drm_i915_gem_request *wait_req;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300303};
304
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000305struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000306 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000307 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800308 int size;
309 u32 base;
310};
311
Chandra Kondurube41e332015-04-07 15:28:36 -0700312#define SKL_MIN_SRC_W 8
313#define SKL_MAX_SRC_W 4096
314#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700315#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700316#define SKL_MIN_DST_W 8
317#define SKL_MAX_DST_W 4096
318#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700319#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700320
321struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700322 int in_use;
323 uint32_t mode;
324};
325
326struct intel_crtc_scaler_state {
327#define SKL_NUM_SCALERS 2
328 struct intel_scaler scalers[SKL_NUM_SCALERS];
329
330 /*
331 * scaler_users: keeps track of users requesting scalers on this crtc.
332 *
333 * If a bit is set, a user is using a scaler.
334 * Here user can be a plane or crtc as defined below:
335 * bits 0-30 - plane (bit position is index from drm_plane_index)
336 * bit 31 - crtc
337 *
338 * Instead of creating a new index to cover planes and crtc, using
339 * existing drm_plane_index for planes which is well less than 31
340 * planes and bit 31 for crtc. This should be fine to cover all
341 * our platforms.
342 *
343 * intel_atomic_setup_scalers will setup available scalers to users
344 * requesting scalers. It will gracefully fail if request exceeds
345 * avilability.
346 */
347#define SKL_CRTC_INDEX 31
348 unsigned scaler_users;
349
350 /* scaler used by crtc for panel fitting purpose */
351 int scaler_id;
352};
353
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200354/* drm_mode->private_flags */
355#define I915_MODE_FLAG_INHERITED 1
356
Matt Roper4e0963c2015-09-24 15:53:15 -0700357struct intel_pipe_wm {
358 struct intel_wm_level wm[5];
359 uint32_t linetime;
360 bool fbc_wm_enabled;
361 bool pipe_enabled;
362 bool sprites_enabled;
363 bool sprites_scaled;
364};
365
366struct skl_pipe_wm {
367 struct skl_wm_level wm[8];
368 struct skl_wm_level trans_wm;
369 uint32_t linetime;
370};
371
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200372struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200373 struct drm_crtc_state base;
374
Daniel Vetterbb760062013-06-06 14:55:52 +0200375 /**
376 * quirks - bitfield with hw state readout quirks
377 *
378 * For various reasons the hw state readout code might not be able to
379 * completely faithfully read out the current state. These cases are
380 * tracked with quirk flags so that fastboot and state checker can act
381 * accordingly.
382 */
Daniel Vetter99535992014-04-13 12:00:33 +0200383#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200384 unsigned long quirks;
385
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100386 bool update_pipe; /* can a fast modeset be performed? */
387 bool disable_cxsr;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +0100388 bool wm_changed; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100389 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200390
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300391 /* Pipe source size (ie. panel fitter input size)
392 * All planes will be positioned inside this space,
393 * and get clipped at the edges. */
394 int pipe_src_w, pipe_src_h;
395
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100396 /* Whether to set up the PCH/FDI. Note that we never allow sharing
397 * between pch encoders and cpu encoders. */
398 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100399
Jesse Barnese43823e2014-11-05 14:26:08 -0800400 /* Are we sending infoframes on the attached port */
401 bool has_infoframe;
402
Daniel Vetter3b117c82013-04-17 20:15:07 +0200403 /* CPU Transcoder for the pipe. Currently this can only differ from the
404 * pipe on Haswell (where we have a special eDP transcoder). */
405 enum transcoder cpu_transcoder;
406
Daniel Vetter50f3b012013-03-27 00:44:56 +0100407 /*
408 * Use reduced/limited/broadcast rbg range, compressing from the full
409 * range fed into the crtcs.
410 */
411 bool limited_color_range;
412
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200413 /* DP has a bunch of special case unfortunately, so mark the pipe
414 * accordingly. */
415 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200416
Jani Nikulaa65347b2015-11-27 12:21:46 +0200417 /* DSI has special cases */
418 bool has_dsi_encoder;
419
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200420 /* Whether we should send NULL infoframes. Required for audio. */
421 bool has_hdmi_sink;
422
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200423 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
424 * has_dp_encoder is set. */
425 bool has_audio;
426
Daniel Vetterd8b32242013-04-25 17:54:44 +0200427 /*
428 * Enable dithering, used when the selected pipe bpp doesn't match the
429 * plane bpp.
430 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100431 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100432
433 /* Controls for the clock computation, to override various stages. */
434 bool clock_set;
435
Daniel Vetter09ede542013-04-30 14:01:45 +0200436 /* SDVO TV has a bunch of special case. To make multifunction encoders
437 * work correctly, we need to track this at runtime.*/
438 bool sdvo_tv_clock;
439
Daniel Vettere29c22c2013-02-21 00:00:16 +0100440 /*
441 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
442 * required. This is set in the 2nd loop of calling encoder's
443 * ->compute_config if the first pick doesn't work out.
444 */
445 bool bw_constrained;
446
Daniel Vetterf47709a2013-03-28 10:42:02 +0100447 /* Settings for the intel dpll used on pretty much everything but
448 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300449 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100450
Daniel Vettera43f6e02013-06-07 23:10:32 +0200451 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
452 enum intel_dpll_id shared_dpll;
453
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000454 /*
455 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
456 * - enum skl_dpll on SKL
457 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300458 uint32_t ddi_pll_sel;
459
Daniel Vetter66e985c2013-06-05 13:34:20 +0200460 /* Actual register state of the dpll, for shared dpll cross-checking. */
461 struct intel_dpll_hw_state dpll_hw_state;
462
Daniel Vetter965e0c42013-03-27 00:44:57 +0100463 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200464 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200465
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530466 /* m2_n2 for eDP downclock */
467 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700468 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530469
Daniel Vetterff9a6752013-06-01 17:16:21 +0200470 /*
471 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300472 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
473 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100474 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200475 int port_clock;
476
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100477 /* Used by SDVO (and if we ever fix it, HDMI). */
478 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700479
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300480 uint8_t lane_count;
481
Jesse Barnes2dd24552013-04-25 12:55:01 -0700482 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700483 struct {
484 u32 control;
485 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200486 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700487 } gmch_pfit;
488
489 /* Panel fitter placement and size for Ironlake+ */
490 struct {
491 u32 pos;
492 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100493 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200494 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700495 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100496
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100497 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100498 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100499 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300500
501 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300502
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200503 bool enable_fbc;
504
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300505 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000506
507 bool dp_encoder_is_mst;
508 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700509
510 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200511
512 /* w/a for waiting 2 vblanks during crtc enable */
513 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700514
515 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
516 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700517
518 struct {
519 /*
Matt Ropered4a6a72016-02-23 17:20:13 -0800520 * Optimal watermarks, programmed post-vblank when this state
521 * is committed.
Matt Roper4e0963c2015-09-24 15:53:15 -0700522 */
523 union {
524 struct intel_pipe_wm ilk;
525 struct skl_pipe_wm skl;
526 } optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -0800527
528 /*
529 * Intermediate watermarks; these can be programmed immediately
530 * since they satisfy both the current configuration we're
531 * switching away from and the new configuration we're switching
532 * to.
533 */
534 struct intel_pipe_wm intermediate;
535
536 /*
537 * Platforms with two-step watermark programming will need to
538 * update watermark programming post-vblank to switch from the
539 * safe intermediate watermarks to the optimal final
540 * watermarks.
541 */
542 bool need_postvbl_update;
Matt Roper4e0963c2015-09-24 15:53:15 -0700543 } wm;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100544};
545
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300546struct vlv_wm_state {
547 struct vlv_pipe_wm wm[3];
548 struct vlv_sr_wm sr[3];
549 uint8_t num_active_planes;
550 uint8_t num_levels;
551 uint8_t level;
552 bool cxsr;
553};
554
Sourab Gupta84c33a62014-06-02 16:47:17 +0530555struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200556 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100557 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200558 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100559 struct intel_crtc *crtc;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +0100560 unsigned int rotation;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530561};
562
Matt Roper32b7eee2014-12-24 07:59:06 -0800563/*
564 * Tracking of operations that need to be performed at the beginning/end of an
565 * atomic commit, outside the atomic section where interrupts are disabled.
566 * These are generally operations that grab mutexes or might otherwise sleep
567 * and thus can't be run with interrupts disabled.
568 */
569struct intel_crtc_atomic_commit {
570 /* Sleepable operations to perform before commit */
Matt Roper32b7eee2014-12-24 07:59:06 -0800571
572 /* Sleepable operations to perform after commit */
573 unsigned fb_bits;
Matt Roper32b7eee2014-12-24 07:59:06 -0800574 bool post_enable_primary;
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200575
576 /* Sleepable operations to perform before and after commit */
577 bool update_fbc;
Matt Roper32b7eee2014-12-24 07:59:06 -0800578};
579
Jesse Barnes79e53942008-11-07 14:24:08 -0800580struct intel_crtc {
581 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700582 enum pipe pipe;
583 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200585 /*
586 * Whether the crtc and the connected output pipeline is active. Implies
587 * that crtc->enabled is set, i.e. the current mode configuration has
588 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200589 */
590 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300591 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700592 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200593 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500594 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100595
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000596 atomic_t unpin_work_count;
597
Daniel Vettere506a0c2012-07-05 12:17:29 +0200598 /* Display surface base address adjustement for pageflips. Note that on
599 * gen4+ this only adjusts up to a tile, offsets within a tile are
600 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200601 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300602 int adjusted_x;
603 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200604
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100605 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300606 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300607 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300608 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700609
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200610 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100611
Ville Syrjälä10d83732013-01-29 18:13:34 +0200612 /* reset counter value when the last flip was submitted */
613 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300614
615 /* Access to these should be protected by dev_priv->irq_lock. */
616 bool cpu_fifo_underrun_disabled;
617 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300618
619 /* per-pipe watermark state */
620 struct {
621 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700622 union {
623 struct intel_pipe_wm ilk;
624 struct skl_pipe_wm skl;
625 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800626
Ville Syrjälä852eb002015-06-24 22:00:07 +0300627 /* allow CxSR on this pipe */
628 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300629 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300630
Ville Syrjälä80715b22014-05-15 20:23:23 +0300631 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800632
Jesse Barneseb120ef2015-09-15 14:19:32 -0700633 struct {
634 unsigned start_vbl_count;
635 ktime_t start_vbl_time;
636 int min_vbl, max_vbl;
637 int scanline_start;
638 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200639
Matt Roper32b7eee2014-12-24 07:59:06 -0800640 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700641
642 /* scalers available on this crtc */
643 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300644
645 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646};
647
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300648struct intel_plane_wm_parameters {
649 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200650 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700651 /*
652 * For packed pixel formats:
653 * bytes_per_pixel - holds bytes per pixel
654 * For planar pixel formats:
655 * bytes_per_pixel - holds bytes per pixel for uv-plane
656 * y_bytes_per_pixel - holds bytes per pixel for y-plane
657 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300658 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700659 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300660 bool enabled;
661 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000662 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000663 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300664 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300665};
666
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800667struct intel_plane {
668 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700669 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800670 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100671 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800672 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300673 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300674
675 /* Since we need to change the watermarks before/after
676 * enabling/disabling the planes, we need to store the parameters here
677 * as the other pieces of the struct may not reflect the values we want
678 * for the watermark calculations. Currently only Haswell uses this.
679 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300680 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300681
Matt Roper8e7d6882015-01-21 16:35:41 -0800682 /*
683 * NOTE: Do not place new plane state fields here (e.g., when adding
684 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100685 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800686 */
687
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800688 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100689 const struct intel_crtc_state *crtc_state,
690 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300691 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200692 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800693 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200694 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800695 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800696};
697
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698struct intel_watermark_params {
699 unsigned long fifo_size;
700 unsigned long max_wm;
701 unsigned long default_wm;
702 unsigned long guard_size;
703 unsigned long cacheline_size;
704};
705
706struct cxsr_latency {
707 int is_desktop;
708 int is_ddr3;
709 unsigned long fsb_freq;
710 unsigned long mem_freq;
711 unsigned long display_sr;
712 unsigned long display_hpll_disable;
713 unsigned long cursor_sr;
714 unsigned long cursor_hpll_disable;
715};
716
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200717#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800718#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200719#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800720#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100721#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800722#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800723#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800724#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700725#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300727struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200728 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300729 int ddc_bus;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300730 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200731 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300732 bool has_hdmi_sink;
733 bool has_audio;
734 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200735 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530736 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530737 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300738 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100739 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200740 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300741 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200742 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300743 const struct drm_display_mode *adjusted_mode);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200744 bool (*infoframe_enabled)(struct drm_encoder *encoder,
745 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300746};
747
Dave Airlie0e32b392014-05-02 14:02:48 +1000748struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400749#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300750
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530751/*
752 * enum link_m_n_set:
753 * When platform provides two set of M_N registers for dp, we can
754 * program them and switch between them incase of DRRS.
755 * But When only one such register is provided, we have to program the
756 * required divider value on that registers itself based on the DRRS state.
757 *
758 * M1_N1 : Program dp_m_n on M1_N1 registers
759 * dp_m2_n2 on M2_N2 registers (If supported)
760 *
761 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
762 * M2_N2 registers are not supported
763 */
764
765enum link_m_n_set {
766 /* Sets the m1_n1 and m2_n2 */
767 M1_N1 = 0,
768 M2_N2
769};
770
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300771struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200772 i915_reg_t output_reg;
773 i915_reg_t aux_ch_ctl_reg;
774 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300775 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300776 int link_rate;
777 uint8_t lane_count;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300778 bool has_audio;
779 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300780 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200781 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300782 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300783 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400784 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200785 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
786 uint8_t num_sink_rates;
787 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200788 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300789 uint8_t train_set[4];
790 int panel_power_up_delay;
791 int panel_power_down_delay;
792 int panel_power_cycle_delay;
793 int backlight_on_delay;
794 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300795 struct delayed_work panel_vdd_work;
796 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200797 unsigned long last_power_on;
798 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800799 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000800
Clint Taylor01527b32014-07-07 13:01:46 -0700801 struct notifier_block edp_notifier;
802
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300803 /*
804 * Pipe whose power sequencer is currently locked into
805 * this port. Only relevant on VLV/CHV.
806 */
807 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300808 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300809
Dave Airlie0e32b392014-05-02 14:02:48 +1000810 bool can_mst; /* this port supports mst */
811 bool is_mst;
812 int active_mst_links;
813 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300814 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000815
Dave Airlie0e32b392014-05-02 14:02:48 +1000816 /* mst connector list */
817 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
818 struct drm_dp_mst_topology_mgr mst_mgr;
819
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000820 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000821 /*
822 * This function returns the value we have to program the AUX_CTL
823 * register with to kick off an AUX transaction.
824 */
825 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
826 bool has_aux_irq,
827 int send_bytes,
828 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +0300829
830 /* This is called before a link training is starterd */
831 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
832
Mika Kahola4e96c972015-04-29 09:17:39 +0300833 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700834
835 /* Displayport compliance testing */
836 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700837 unsigned long compliance_test_data;
838 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300839};
840
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200841struct intel_digital_port {
842 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200843 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700844 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200845 struct intel_dp dp;
846 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100847 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300848 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200849 uint8_t max_lanes;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100850 /* for communication with audio component; protected by av_mutex */
851 const struct drm_connector *audio_connector;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200852};
853
Dave Airlie0e32b392014-05-02 14:02:48 +1000854struct intel_dp_mst_encoder {
855 struct intel_encoder base;
856 enum pipe pipe;
857 struct intel_digital_port *primary;
858 void *port; /* store this opaque as its illegal to dereference it */
859};
860
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300861static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700862vlv_dport_to_channel(struct intel_digital_port *dport)
863{
864 switch (dport->port) {
865 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300866 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800867 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700868 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800869 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700870 default:
871 BUG();
872 }
873}
874
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300875static inline enum dpio_phy
876vlv_dport_to_phy(struct intel_digital_port *dport)
877{
878 switch (dport->port) {
879 case PORT_B:
880 case PORT_C:
881 return DPIO_PHY0;
882 case PORT_D:
883 return DPIO_PHY1;
884 default:
885 BUG();
886 }
887}
888
889static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300890vlv_pipe_to_channel(enum pipe pipe)
891{
892 switch (pipe) {
893 case PIPE_A:
894 case PIPE_C:
895 return DPIO_CH0;
896 case PIPE_B:
897 return DPIO_CH1;
898 default:
899 BUG();
900 }
901}
902
Chris Wilsonf875c152010-09-09 15:44:14 +0100903static inline struct drm_crtc *
904intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
905{
906 struct drm_i915_private *dev_priv = dev->dev_private;
907 return dev_priv->pipe_to_crtc_mapping[pipe];
908}
909
Chris Wilson417ae142011-01-19 15:04:42 +0000910static inline struct drm_crtc *
911intel_get_crtc_for_plane(struct drm_device *dev, int plane)
912{
913 struct drm_i915_private *dev_priv = dev->dev_private;
914 return dev_priv->plane_to_crtc_mapping[plane];
915}
916
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100917struct intel_unpin_work {
918 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000919 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000920 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000921 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100922 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000923 atomic_t pending;
924#define INTEL_FLIP_INACTIVE 0
925#define INTEL_FLIP_PENDING 1
926#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300927 u32 flip_count;
928 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000929 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +0300930 u32 flip_queued_vblank;
931 u32 flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100932 bool enable_stall_check;
933};
934
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300935struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +0100936 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300937};
Daniel Vetterb9805142012-08-31 17:37:33 +0200938
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300939static inline struct intel_encoder *
940intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100941{
942 return to_intel_connector(connector)->encoder;
943}
944
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200945static inline struct intel_digital_port *
946enc_to_dig_port(struct drm_encoder *encoder)
947{
948 return container_of(encoder, struct intel_digital_port, base.base);
949}
950
Dave Airlie0e32b392014-05-02 14:02:48 +1000951static inline struct intel_dp_mst_encoder *
952enc_to_mst(struct drm_encoder *encoder)
953{
954 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
955}
956
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300957static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
958{
959 return &enc_to_dig_port(encoder)->dp;
960}
961
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200962static inline struct intel_digital_port *
963dp_to_dig_port(struct intel_dp *intel_dp)
964{
965 return container_of(intel_dp, struct intel_digital_port, dp);
966}
967
968static inline struct intel_digital_port *
969hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
970{
971 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300972}
973
Damien Lespiau6af31a62014-03-28 00:18:33 +0530974/*
975 * Returns the number of planes for this pipe, ie the number of sprites + 1
976 * (primary plane). This doesn't count the cursor plane then.
977 */
978static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
979{
980 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
981}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000982
Daniel Vetter47339cd2014-09-30 10:56:46 +0200983/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200984bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300985 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200986bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300987 enum transcoder pch_transcoder,
988 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200989void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
990 enum pipe pipe);
991void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
992 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +0200993void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
994void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200995
996/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200997void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
998void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
999void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1000void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +02001001void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +02001002void gen6_enable_rps_interrupts(struct drm_device *dev);
1003void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +02001004u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001005void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1006void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001007static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1008{
1009 /*
1010 * We only use drm_irq_uninstall() at unload and VT switch, so
1011 * this is the only thing we need to check.
1012 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001013 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001014}
1015
Ville Syrjäläa225f072014-04-29 13:35:45 +03001016int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001017void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1018 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001019void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1020 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08001021
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001022/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001023void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001024
Jesse Barnes79e53942008-11-07 14:24:08 -08001025
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001026/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001027void intel_ddi_clk_select(struct intel_encoder *encoder,
1028 const struct intel_crtc_state *pipe_config);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001029void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001030void hsw_fdi_link_train(struct drm_crtc *crtc);
1031void intel_ddi_init(struct drm_device *dev, enum port port);
1032enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1033bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001034void intel_ddi_pll_init(struct drm_device *dev);
1035void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1036void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1037 enum transcoder cpu_transcoder);
1038void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1039void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001040bool intel_ddi_pll_select(struct intel_crtc *crtc,
1041 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001042void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001043void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001044bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1045void intel_ddi_fdi_disable(struct drm_crtc *crtc);
Libin Yang3d52ccf2015-12-02 14:09:44 +08001046bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1047 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001048void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001049 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05301050struct intel_encoder *
1051intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001052
Dave Airlie44905a272014-05-02 13:36:43 +10001053void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001054void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001055 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001056void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001057uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001058
Daniel Vetterb680c372014-09-19 18:27:27 +02001059/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +02001060void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001061 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001062void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1063 unsigned frontbuffer_bits);
1064void intel_frontbuffer_flip_complete(struct drm_device *dev,
1065 unsigned frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001066void intel_frontbuffer_flip(struct drm_device *dev,
Daniel Vetterfdbff922015-06-18 11:23:24 +02001067 unsigned frontbuffer_bits);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001068unsigned int intel_fb_align_height(struct drm_device *dev,
1069 unsigned int height,
1070 uint32_t pixel_format,
1071 uint64_t fb_format_modifier);
Rodrigo Vivide152b62015-07-07 16:28:51 -07001072void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1073 enum fb_op_origin origin);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001074u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1075 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001076
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001077/* intel_audio.c */
1078void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001079void intel_audio_codec_enable(struct intel_encoder *encoder);
1080void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001081void i915_audio_component_init(struct drm_i915_private *dev_priv);
1082void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001083
Daniel Vetterb680c372014-09-19 18:27:27 +02001084/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -08001085extern const struct drm_plane_funcs intel_plane_funcs;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001086unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Daniel Vetterb680c372014-09-19 18:27:27 +02001087bool intel_has_pending_fb_unpin(struct drm_device *dev);
1088int intel_pch_rawclk(struct drm_device *dev);
Jani Nikula79e50a42015-08-26 10:58:20 +03001089int intel_hrawclk(struct drm_device *dev);
Daniel Vetterb680c372014-09-19 18:27:27 +02001090void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001091void intel_mark_idle(struct drm_device *dev);
1092void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001093int intel_display_suspend(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001094void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001095int intel_connector_init(struct intel_connector *);
1096struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001097bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001098void intel_connector_attach_encoder(struct intel_connector *connector,
1099 struct intel_encoder *encoder);
1100struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1101struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1102 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001103enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001104int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001106enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1107 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001108bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001109static inline void
1110intel_wait_for_vblank(struct drm_device *dev, int pipe)
1111{
1112 drm_wait_one_vblank(dev, pipe);
1113}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001114static inline void
1115intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1116{
1117 const struct intel_crtc *crtc =
1118 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1119
1120 if (crtc->active)
1121 intel_wait_for_vblank(dev, pipe);
1122}
Paulo Zanoni87440422013-09-24 15:48:31 -03001123int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001124void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001125 struct intel_digital_port *dport,
1126 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001127bool intel_get_load_detect_pipe(struct drm_connector *connector,
1128 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001129 struct intel_load_detect_pipe *old,
1130 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001131void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001132 struct intel_load_detect_pipe *old,
1133 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä3465c582016-02-15 22:54:43 +02001134int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1135 unsigned int rotation);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001136struct drm_framebuffer *
1137__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001138 struct drm_mode_fb_cmd2 *mode_cmd,
1139 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001140void intel_prepare_page_flip(struct drm_device *dev, int plane);
1141void intel_finish_page_flip(struct drm_device *dev, int pipe);
1142void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001143void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001144int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001145 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001146void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001147 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001148int intel_plane_atomic_get_property(struct drm_plane *plane,
1149 const struct drm_plane_state *state,
1150 struct drm_property *property,
1151 uint64_t *val);
1152int intel_plane_atomic_set_property(struct drm_plane *plane,
1153 struct drm_plane_state *state,
1154 struct drm_property *property,
1155 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001156int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1157 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001158
Ville Syrjälä832be822016-01-12 21:08:33 +02001159unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1160 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001161
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001162static inline bool
1163intel_rotation_90_or_270(unsigned int rotation)
1164{
1165 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1166}
1167
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301168void intel_create_rotation_property(struct drm_device *dev,
1169 struct intel_plane *plane);
1170
Daniel Vetter716c2e52014-06-25 22:02:02 +03001171/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001172struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1173void assert_shared_dpll(struct drm_i915_private *dev_priv,
1174 struct intel_shared_dpll *pll,
1175 bool state);
1176#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1177#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001178struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1179 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001180
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001181int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1182 const struct dpll *dpll);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001183void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001184int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001185
Daniel Vetter716c2e52014-06-25 22:02:02 +03001186/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001187void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1188 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001189void assert_pll(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state);
1191#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1192#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1193void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1194 enum pipe pipe, bool state);
1195#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1196#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001197void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001198#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1199#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001200u32 intel_compute_tile_offset(int *x, int *y,
1201 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001202 unsigned int pitch,
1203 unsigned int rotation);
Ville Syrjälä75147472014-11-24 18:28:11 +02001204void intel_prepare_reset(struct drm_device *dev);
1205void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001206void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1207void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301208void broxton_init_cdclk(struct drm_device *dev);
1209void broxton_uninit_cdclk(struct drm_device *dev);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301210void broxton_ddi_phy_init(struct drm_device *dev);
1211void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301212void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1213void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001214void skl_init_cdclk(struct drm_i915_private *dev_priv);
Shobhit Kumarc73666f2015-10-20 18:13:12 +05301215int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001216void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301217void skl_enable_dc6(struct drm_i915_private *dev_priv);
1218void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001219void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001220 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301221void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001222int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001223bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1224 intel_clock_t *best_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001225int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1226
Paulo Zanoni87440422013-09-24 15:48:31 -03001227bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001228void hsw_enable_ips(struct intel_crtc *crtc);
1229void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001230enum intel_display_power_domain
1231intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001232enum intel_display_power_domain
1233intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001234void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001235 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001236
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001237int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001238int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001239
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02001240u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1241 struct drm_i915_gem_object *obj,
1242 unsigned int plane);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001243
Chandra Konduru6156a452015-04-27 13:48:39 -07001244u32 skl_plane_ctl_format(uint32_t pixel_format);
1245u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1246u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001247
Daniel Vettereb805622015-05-04 14:58:44 +02001248/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001249void intel_csr_ucode_init(struct drm_i915_private *);
Mika Kuoppala1e657ad2016-02-18 17:21:14 +02001250bool intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001251void intel_csr_ucode_fini(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001252
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001253/* intel_dp.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001254void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001255bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1256 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001257void intel_dp_set_link_params(struct intel_dp *intel_dp,
1258 const struct intel_crtc_state *pipe_config);
Paulo Zanoni87440422013-09-24 15:48:31 -03001259void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001260void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1261void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1262void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001263int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001264bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001265 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001266bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001267enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1268 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001269void intel_edp_backlight_on(struct intel_dp *intel_dp);
1270void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001271void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001272void intel_edp_panel_on(struct intel_dp *intel_dp);
1273void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001274void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1275void intel_dp_mst_suspend(struct drm_device *dev);
1276void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001277int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001278int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001279void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001280void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001281uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001282void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301283void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1284void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301285void intel_edp_drrs_invalidate(struct drm_device *dev,
1286 unsigned frontbuffer_bits);
1287void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Sonika Jindal237ed862015-09-15 09:44:20 +05301288bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1289 struct intel_digital_port *port);
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001290void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001291
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001292void
1293intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1294 uint8_t dp_train_pat);
1295void
1296intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1297void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1298uint8_t
1299intel_dp_voltage_max(struct intel_dp *intel_dp);
1300uint8_t
1301intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1302void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1303 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001304bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001305bool
1306intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1307
Dave Airlie0e32b392014-05-02 14:02:48 +10001308/* intel_dp_mst.c */
1309int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1310void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001311/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001312void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001313
1314
1315/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001316void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001317
1318
Daniel Vetter0632fef2013-10-08 17:44:49 +02001319/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001320#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001321extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001322extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001323extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001324extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001325extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1326extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001327#else
1328static inline int intel_fbdev_init(struct drm_device *dev)
1329{
1330 return 0;
1331}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001332
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001333static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001334{
1335}
1336
1337static inline void intel_fbdev_fini(struct drm_device *dev)
1338{
1339}
1340
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001341static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001342{
1343}
1344
Daniel Vetter0632fef2013-10-08 17:44:49 +02001345static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001346{
1347}
1348#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001349
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001350/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001351void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1352 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001353bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001354void intel_fbc_pre_update(struct intel_crtc *crtc);
1355void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001356void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001357void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001358void intel_fbc_enable(struct intel_crtc *crtc);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001359void intel_fbc_disable(struct intel_crtc *crtc);
1360void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001361void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1362 unsigned int frontbuffer_bits,
1363 enum fb_op_origin origin);
1364void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001365 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001366void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001367
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001368/* intel_hdmi.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001369void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001370void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1371 struct intel_connector *intel_connector);
1372struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1373bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001374 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001375
1376
1377/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001378void intel_lvds_init(struct drm_device *dev);
1379bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001380
1381
1382/* intel_modes.c */
1383int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001384 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001385int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001386void intel_attach_force_audio_property(struct drm_connector *connector);
1387void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001388void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001389
1390
1391/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001392void intel_setup_overlay(struct drm_device *dev);
1393void intel_cleanup_overlay(struct drm_device *dev);
1394int intel_overlay_switch_off(struct intel_overlay *overlay);
1395int intel_overlay_put_image(struct drm_device *dev, void *data,
1396 struct drm_file *file_priv);
1397int intel_overlay_attrs(struct drm_device *dev, void *data,
1398 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001399void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001400
1401
1402/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001403int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301404 struct drm_display_mode *fixed_mode,
1405 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001406void intel_panel_fini(struct intel_panel *panel);
1407void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1408 struct drm_display_mode *adjusted_mode);
1409void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001410 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001411 int fitting_mode);
1412void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001413 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001414 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001415void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1416 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001417int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001418void intel_panel_enable_backlight(struct intel_connector *connector);
1419void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001420void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001421enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301422extern struct drm_display_mode *intel_find_panel_downclock(
1423 struct drm_device *dev,
1424 struct drm_display_mode *fixed_mode,
1425 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001426void intel_backlight_register(struct drm_device *dev);
1427void intel_backlight_unregister(struct drm_device *dev);
1428
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001429
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001430/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001431void intel_psr_enable(struct intel_dp *intel_dp);
1432void intel_psr_disable(struct intel_dp *intel_dp);
1433void intel_psr_invalidate(struct drm_device *dev,
Daniel Vetter20c88382015-06-18 10:30:27 +02001434 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001435void intel_psr_flush(struct drm_device *dev,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001436 unsigned frontbuffer_bits,
1437 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001438void intel_psr_init(struct drm_device *dev);
Daniel Vetter20c88382015-06-18 10:30:27 +02001439void intel_psr_single_frame_update(struct drm_device *dev,
1440 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001441
Daniel Vetter9c065a72014-09-30 10:56:38 +02001442/* intel_runtime_pm.c */
1443int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001444void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001445void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1446void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Damien Lespiau2f693e22015-11-04 19:24:12 +02001447void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1448void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001449void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001450const char *
1451intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001452
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001453bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1454 enum intel_display_power_domain domain);
1455bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1456 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001457void intel_display_power_get(struct drm_i915_private *dev_priv,
1458 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001459bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1460 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001461void intel_display_power_put(struct drm_i915_private *dev_priv,
1462 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001463
1464static inline void
1465assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1466{
1467 WARN_ONCE(dev_priv->pm.suspended,
1468 "Device suspended during HW access\n");
1469}
1470
1471static inline void
1472assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1473{
1474 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001475 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1476 * too much noise. */
1477 if (!atomic_read(&dev_priv->pm.wakeref_count))
1478 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001479}
1480
Imre Deak2b19efe2015-12-15 20:10:37 +02001481static inline int
1482assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1483{
1484 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1485
1486 assert_rpm_wakelock_held(dev_priv);
1487
1488 return seq;
1489}
1490
1491static inline void
1492assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1493{
1494 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1495 "HW access outside of RPM atomic section\n");
1496}
1497
Imre Deak1f814da2015-12-16 02:52:19 +02001498/**
1499 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1500 * @dev_priv: i915 device instance
1501 *
1502 * This function disable asserts that check if we hold an RPM wakelock
1503 * reference, while keeping the device-not-suspended checks still enabled.
1504 * It's meant to be used only in special circumstances where our rule about
1505 * the wakelock refcount wrt. the device power state doesn't hold. According
1506 * to this rule at any point where we access the HW or want to keep the HW in
1507 * an active state we must hold an RPM wakelock reference acquired via one of
1508 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1509 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1510 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1511 * users should avoid using this function.
1512 *
1513 * Any calls to this function must have a symmetric call to
1514 * enable_rpm_wakeref_asserts().
1515 */
1516static inline void
1517disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1518{
1519 atomic_inc(&dev_priv->pm.wakeref_count);
1520}
1521
1522/**
1523 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1524 * @dev_priv: i915 device instance
1525 *
1526 * This function re-enables the RPM assert checks after disabling them with
1527 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1528 * circumstances otherwise its use should be avoided.
1529 *
1530 * Any calls to this function must have a symmetric call to
1531 * disable_rpm_wakeref_asserts().
1532 */
1533static inline void
1534enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1535{
1536 atomic_dec(&dev_priv->pm.wakeref_count);
1537}
1538
1539/* TODO: convert users of these to rely instead on proper RPM refcounting */
1540#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1541 disable_rpm_wakeref_asserts(dev_priv)
1542
1543#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1544 enable_rpm_wakeref_asserts(dev_priv)
1545
Daniel Vetter9c065a72014-09-30 10:56:38 +02001546void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001547bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001548void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1549void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1550
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001551void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1552
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001553void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1554 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001555bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1556 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001557
1558
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001559/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001560void intel_init_clock_gating(struct drm_device *dev);
1561void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001562int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001563void intel_update_watermarks(struct drm_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001564void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001565void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001566void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1567void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001568void intel_init_gt_powersave(struct drm_device *dev);
1569void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001570void intel_enable_gt_powersave(struct drm_device *dev);
1571void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001572void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001573void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001574void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001575void gen6_rps_busy(struct drm_i915_private *dev_priv);
1576void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001577void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001578void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001579 struct intel_rps_client *rps,
1580 unsigned long submitted);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001581void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02001582 struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001583void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001584void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001585void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001586void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1587 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001588uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -08001589bool ilk_disable_lp_wm(struct drm_device *dev);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05301590int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001591
1592/* intel_sdvo.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001593bool intel_sdvo_init(struct drm_device *dev,
1594 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001595
1596
1597/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001598int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001599int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1600 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001601void intel_pipe_update_start(struct intel_crtc *crtc);
1602void intel_pipe_update_end(struct intel_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001603
1604/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001605void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001606
Matt Roperea2c67b2014-12-23 10:41:52 -08001607/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001608int intel_connector_atomic_get_property(struct drm_connector *connector,
1609 const struct drm_connector_state *state,
1610 struct drm_property *property,
1611 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001612struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1613void intel_crtc_destroy_state(struct drm_crtc *crtc,
1614 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001615struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1616void intel_atomic_state_clear(struct drm_atomic_state *);
1617struct intel_shared_dpll_config *
1618intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1619
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001620static inline struct intel_crtc_state *
1621intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1622 struct intel_crtc *crtc)
1623{
1624 struct drm_crtc_state *crtc_state;
1625 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1626 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001627 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001628
1629 return to_intel_crtc_state(crtc_state);
1630}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001631int intel_atomic_setup_scalers(struct drm_device *dev,
1632 struct intel_crtc *intel_crtc,
1633 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001634
1635/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001636struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001637struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1638void intel_plane_destroy_state(struct drm_plane *plane,
1639 struct drm_plane_state *state);
1640extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1641
Jesse Barnes79e53942008-11-07 14:24:08 -08001642#endif /* __INTEL_DRV_H__ */