blob: d3d9566e5dbdf80b3f89c754334b04942ecb1c58 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Peter Korsgaard238b8722006-12-06 20:35:17 -08002/*
3 * uartlite.c: Serial driver for Xilinx uartlite serial controller
4 *
Grant Likely852e1ea2007-10-02 12:16:04 +10005 * Copyright (C) 2006 Peter Korsgaard <jacmet@sunsite.dk>
6 * Copyright (C) 2007 Secret Lab Technologies Ltd.
Peter Korsgaard238b8722006-12-06 20:35:17 -08007 */
8
9#include <linux/platform_device.h>
10#include <linux/module.h>
Sean Andersonea017f52021-08-26 15:21:54 -040011#include <linux/bitfield.h>
Peter Korsgaard238b8722006-12-06 20:35:17 -080012#include <linux/console.h>
13#include <linux/serial.h>
14#include <linux/serial_core.h>
15#include <linux/tty.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020016#include <linux/tty_flip.h>
Peter Korsgaard238b8722006-12-06 20:35:17 -080017#include <linux/delay.h>
18#include <linux/interrupt.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110019#include <linux/init.h>
Michal Simek3240b48d2013-02-11 19:04:33 +010020#include <linux/io.h>
Sean Anderson2e5f3a62021-08-26 15:25:49 -040021#include <linux/iopoll.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110022#include <linux/of.h>
Grant Likely22ae7822010-07-29 11:49:01 -060023#include <linux/of_address.h>
Grant Likely852e1ea2007-10-02 12:16:04 +100024#include <linux/of_device.h>
25#include <linux/of_platform.h>
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +053026#include <linux/clk.h>
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +053027#include <linux/pm_runtime.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110028
Grant Likely00775822007-10-02 12:15:49 +100029#define ULITE_NAME "ttyUL"
Peter Korsgaard238b8722006-12-06 20:35:17 -080030#define ULITE_MAJOR 204
31#define ULITE_MINOR 187
Sam Povilusb44b96a2017-03-15 20:43:24 -060032#define ULITE_NR_UARTS CONFIG_SERIAL_UARTLITE_NR_UARTS
Peter Korsgaard238b8722006-12-06 20:35:17 -080033
Grant Likely435706b2007-10-02 12:15:59 +100034/* ---------------------------------------------------------------------
35 * Register definitions
36 *
37 * For register details see datasheet:
Alexander A. Klimov82ee0b12020-07-18 12:08:07 +020038 * https://www.xilinx.com/support/documentation/ip_documentation/opb_uartlite.pdf
Grant Likely435706b2007-10-02 12:15:59 +100039 */
40
Peter Korsgaard238b8722006-12-06 20:35:17 -080041#define ULITE_RX 0x00
42#define ULITE_TX 0x04
43#define ULITE_STATUS 0x08
44#define ULITE_CONTROL 0x0c
45
46#define ULITE_REGION 16
47
48#define ULITE_STATUS_RXVALID 0x01
49#define ULITE_STATUS_RXFULL 0x02
50#define ULITE_STATUS_TXEMPTY 0x04
51#define ULITE_STATUS_TXFULL 0x08
52#define ULITE_STATUS_IE 0x10
53#define ULITE_STATUS_OVERRUN 0x20
54#define ULITE_STATUS_FRAME 0x40
55#define ULITE_STATUS_PARITY 0x80
56
57#define ULITE_CONTROL_RST_TX 0x01
58#define ULITE_CONTROL_RST_RX 0x02
59#define ULITE_CONTROL_IE 0x10
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +053060#define UART_AUTOSUSPEND_TIMEOUT 3000 /* ms */
Peter Korsgaard238b8722006-12-06 20:35:17 -080061
Shubhrajyoti Dattadeeb33e2018-08-06 14:22:14 +053062/* Static pointer to console port */
63#ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
64static struct uart_port *console_port;
65#endif
66
Sean Andersonea017f52021-08-26 15:21:54 -040067/**
68 * struct uartlite_data: Driver private data
69 * reg_ops: Functions to read/write registers
70 * clk: Our parent clock, if present
71 * baud: The baud rate configured when this device was synthesized
72 * cflags: The cflags for parity and data bits
73 */
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +053074struct uartlite_data {
75 const struct uartlite_reg_ops *reg_ops;
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +053076 struct clk *clk;
Sean Andersonea017f52021-08-26 15:21:54 -040077 unsigned int baud;
78 tcflag_t cflags;
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +053079};
80
Michal Simek6d53c3b2013-02-11 19:04:34 +010081struct uartlite_reg_ops {
82 u32 (*in)(void __iomem *addr);
83 void (*out)(u32 val, void __iomem *addr);
84};
85
86static u32 uartlite_inbe32(void __iomem *addr)
87{
88 return ioread32be(addr);
89}
90
91static void uartlite_outbe32(u32 val, void __iomem *addr)
92{
93 iowrite32be(val, addr);
94}
95
Maarten Brock973ea592016-04-22 18:19:33 +020096static const struct uartlite_reg_ops uartlite_be = {
Michal Simek6d53c3b2013-02-11 19:04:34 +010097 .in = uartlite_inbe32,
98 .out = uartlite_outbe32,
99};
100
101static u32 uartlite_inle32(void __iomem *addr)
102{
103 return ioread32(addr);
104}
105
106static void uartlite_outle32(u32 val, void __iomem *addr)
107{
108 iowrite32(val, addr);
109}
110
Maarten Brock973ea592016-04-22 18:19:33 +0200111static const struct uartlite_reg_ops uartlite_le = {
Michal Simek6d53c3b2013-02-11 19:04:34 +0100112 .in = uartlite_inle32,
113 .out = uartlite_outle32,
114};
115
116static inline u32 uart_in32(u32 offset, struct uart_port *port)
117{
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530118 struct uartlite_data *pdata = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100119
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530120 return pdata->reg_ops->in(port->membase + offset);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100121}
122
123static inline void uart_out32(u32 val, u32 offset, struct uart_port *port)
124{
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530125 struct uartlite_data *pdata = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100126
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530127 pdata->reg_ops->out(val, port->membase + offset);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100128}
Peter Korsgaard238b8722006-12-06 20:35:17 -0800129
Grant Likely483c79d2007-10-02 12:15:44 +1000130static struct uart_port ulite_ports[ULITE_NR_UARTS];
Peter Korsgaard238b8722006-12-06 20:35:17 -0800131
Sean Andersonea017f52021-08-26 15:21:54 -0400132static struct uart_driver ulite_uart_driver;
133
Grant Likely435706b2007-10-02 12:15:59 +1000134/* ---------------------------------------------------------------------
135 * Core UART driver operations
136 */
137
Peter Korsgaard238b8722006-12-06 20:35:17 -0800138static int ulite_receive(struct uart_port *port, int stat)
139{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100140 struct tty_port *tport = &port->state->port;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800141 unsigned char ch = 0;
142 char flag = TTY_NORMAL;
143
144 if ((stat & (ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
145 | ULITE_STATUS_FRAME)) == 0)
146 return 0;
147
148 /* stats */
149 if (stat & ULITE_STATUS_RXVALID) {
150 port->icount.rx++;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100151 ch = uart_in32(ULITE_RX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800152
153 if (stat & ULITE_STATUS_PARITY)
154 port->icount.parity++;
155 }
156
157 if (stat & ULITE_STATUS_OVERRUN)
158 port->icount.overrun++;
159
160 if (stat & ULITE_STATUS_FRAME)
161 port->icount.frame++;
162
163
164 /* drop byte with parity error if IGNPAR specificed */
165 if (stat & port->ignore_status_mask & ULITE_STATUS_PARITY)
166 stat &= ~ULITE_STATUS_RXVALID;
167
168 stat &= port->read_status_mask;
169
170 if (stat & ULITE_STATUS_PARITY)
171 flag = TTY_PARITY;
172
173
174 stat &= ~port->ignore_status_mask;
175
176 if (stat & ULITE_STATUS_RXVALID)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100177 tty_insert_flip_char(tport, ch, flag);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800178
179 if (stat & ULITE_STATUS_FRAME)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100180 tty_insert_flip_char(tport, 0, TTY_FRAME);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800181
182 if (stat & ULITE_STATUS_OVERRUN)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100183 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800184
185 return 1;
186}
187
188static int ulite_transmit(struct uart_port *port, int stat)
189{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700190 struct circ_buf *xmit = &port->state->xmit;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800191
192 if (stat & ULITE_STATUS_TXFULL)
193 return 0;
194
195 if (port->x_char) {
Michal Simek6d53c3b2013-02-11 19:04:34 +0100196 uart_out32(port->x_char, ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800197 port->x_char = 0;
198 port->icount.tx++;
199 return 1;
200 }
201
202 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
203 return 0;
204
Michal Simek6d53c3b2013-02-11 19:04:34 +0100205 uart_out32(xmit->buf[xmit->tail], ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800206 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE-1);
207 port->icount.tx++;
208
209 /* wake up */
210 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
211 uart_write_wakeup(port);
212
213 return 1;
214}
215
216static irqreturn_t ulite_isr(int irq, void *dev_id)
217{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800218 struct uart_port *port = dev_id;
Maarten Brock19606ea2016-02-16 18:59:03 +0100219 int stat, busy, n = 0;
Rich Felker9e370d22016-01-08 15:33:50 -0500220 unsigned long flags;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800221
222 do {
Maarten Brock19606ea2016-02-16 18:59:03 +0100223 spin_lock_irqsave(&port->lock, flags);
224 stat = uart_in32(ULITE_STATUS, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800225 busy = ulite_receive(port, stat);
226 busy |= ulite_transmit(port, stat);
Maarten Brock19606ea2016-02-16 18:59:03 +0100227 spin_unlock_irqrestore(&port->lock, flags);
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200228 n++;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800229 } while (busy);
230
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200231 /* work done? */
232 if (n > 1) {
Jiri Slaby2e124b42013-01-03 15:53:06 +0100233 tty_flip_buffer_push(&port->state->port);
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200234 return IRQ_HANDLED;
235 } else {
236 return IRQ_NONE;
237 }
Peter Korsgaard238b8722006-12-06 20:35:17 -0800238}
239
240static unsigned int ulite_tx_empty(struct uart_port *port)
241{
242 unsigned long flags;
243 unsigned int ret;
244
245 spin_lock_irqsave(&port->lock, flags);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100246 ret = uart_in32(ULITE_STATUS, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800247 spin_unlock_irqrestore(&port->lock, flags);
248
249 return ret & ULITE_STATUS_TXEMPTY ? TIOCSER_TEMT : 0;
250}
251
252static unsigned int ulite_get_mctrl(struct uart_port *port)
253{
254 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
255}
256
257static void ulite_set_mctrl(struct uart_port *port, unsigned int mctrl)
258{
259 /* N/A */
260}
261
262static void ulite_stop_tx(struct uart_port *port)
263{
264 /* N/A */
265}
266
267static void ulite_start_tx(struct uart_port *port)
268{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100269 ulite_transmit(port, uart_in32(ULITE_STATUS, port));
Peter Korsgaard238b8722006-12-06 20:35:17 -0800270}
271
272static void ulite_stop_rx(struct uart_port *port)
273{
274 /* don't forward any more data (like !CREAD) */
275 port->ignore_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
276 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
277}
278
Peter Korsgaard238b8722006-12-06 20:35:17 -0800279static void ulite_break_ctl(struct uart_port *port, int ctl)
280{
281 /* N/A */
282}
283
284static int ulite_startup(struct uart_port *port)
285{
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530286 struct uartlite_data *pdata = port->private_data;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800287 int ret;
288
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530289 ret = clk_enable(pdata->clk);
290 if (ret) {
291 dev_err(port->dev, "Failed to enable clock\n");
292 return ret;
293 }
294
Maarten Brock106020c2016-02-16 18:59:04 +0100295 ret = request_irq(port->irq, ulite_isr, IRQF_SHARED | IRQF_TRIGGER_RISING,
296 "uartlite", port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800297 if (ret)
298 return ret;
299
Michal Simek6d53c3b2013-02-11 19:04:34 +0100300 uart_out32(ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX,
301 ULITE_CONTROL, port);
302 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800303
304 return 0;
305}
306
307static void ulite_shutdown(struct uart_port *port)
308{
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530309 struct uartlite_data *pdata = port->private_data;
310
Michal Simek6d53c3b2013-02-11 19:04:34 +0100311 uart_out32(0, ULITE_CONTROL, port);
312 uart_in32(ULITE_CONTROL, port); /* dummy */
Peter Korsgaard238b8722006-12-06 20:35:17 -0800313 free_irq(port->irq, port);
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530314 clk_disable(pdata->clk);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800315}
316
Alan Cox606d0992006-12-08 02:38:45 -0800317static void ulite_set_termios(struct uart_port *port, struct ktermios *termios,
318 struct ktermios *old)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800319{
320 unsigned long flags;
Sean Andersonea017f52021-08-26 15:21:54 -0400321 struct uartlite_data *pdata = port->private_data;
322
323 /* Set termios to what the hardware supports */
324 termios->c_cflag &= ~(BRKINT | CSTOPB | PARENB | PARODD | CSIZE);
325 termios->c_cflag |= pdata->cflags & (PARENB | PARODD | CSIZE);
326 tty_termios_encode_baud_rate(termios, pdata->baud, pdata->baud);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800327
328 spin_lock_irqsave(&port->lock, flags);
329
330 port->read_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
331 | ULITE_STATUS_TXFULL;
332
333 if (termios->c_iflag & INPCK)
334 port->read_status_mask |=
335 ULITE_STATUS_PARITY | ULITE_STATUS_FRAME;
336
337 port->ignore_status_mask = 0;
338 if (termios->c_iflag & IGNPAR)
339 port->ignore_status_mask |= ULITE_STATUS_PARITY
340 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
341
342 /* ignore all characters if CREAD is not set */
343 if ((termios->c_cflag & CREAD) == 0)
344 port->ignore_status_mask |=
345 ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
346 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
347
348 /* update timeout */
Sean Andersonea017f52021-08-26 15:21:54 -0400349 uart_update_timeout(port, termios->c_cflag, pdata->baud);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800350
351 spin_unlock_irqrestore(&port->lock, flags);
352}
353
354static const char *ulite_type(struct uart_port *port)
355{
356 return port->type == PORT_UARTLITE ? "uartlite" : NULL;
357}
358
359static void ulite_release_port(struct uart_port *port)
360{
361 release_mem_region(port->mapbase, ULITE_REGION);
362 iounmap(port->membase);
Al Virob81831c62007-02-09 16:38:25 +0000363 port->membase = NULL;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800364}
365
366static int ulite_request_port(struct uart_port *port)
367{
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530368 struct uartlite_data *pdata = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100369 int ret;
370
Grant Likelya1080962008-11-14 09:59:48 -0700371 pr_debug("ulite console: port=%p; port->mapbase=%llx\n",
372 port, (unsigned long long) port->mapbase);
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +1100373
Peter Korsgaard238b8722006-12-06 20:35:17 -0800374 if (!request_mem_region(port->mapbase, ULITE_REGION, "uartlite")) {
375 dev_err(port->dev, "Memory region busy\n");
376 return -EBUSY;
377 }
378
379 port->membase = ioremap(port->mapbase, ULITE_REGION);
380 if (!port->membase) {
381 dev_err(port->dev, "Unable to map registers\n");
382 release_mem_region(port->mapbase, ULITE_REGION);
383 return -EBUSY;
384 }
385
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530386 pdata->reg_ops = &uartlite_be;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100387 ret = uart_in32(ULITE_CONTROL, port);
388 uart_out32(ULITE_CONTROL_RST_TX, ULITE_CONTROL, port);
389 ret = uart_in32(ULITE_STATUS, port);
390 /* Endianess detection */
391 if ((ret & ULITE_STATUS_TXEMPTY) != ULITE_STATUS_TXEMPTY)
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530392 pdata->reg_ops = &uartlite_le;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100393
Peter Korsgaard238b8722006-12-06 20:35:17 -0800394 return 0;
395}
396
397static void ulite_config_port(struct uart_port *port, int flags)
398{
Peter Korsgaarde21654a2006-12-22 16:38:40 +0100399 if (!ulite_request_port(port))
400 port->type = PORT_UARTLITE;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800401}
402
403static int ulite_verify_port(struct uart_port *port, struct serial_struct *ser)
404{
405 /* we don't want the core code to modify any port params */
406 return -EINVAL;
407}
408
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530409static void ulite_pm(struct uart_port *port, unsigned int state,
410 unsigned int oldstate)
411{
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530412 int ret;
Greg Kroah-Hartman07e5d4f2019-11-14 06:25:17 +0800413
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530414 if (!state) {
415 ret = pm_runtime_get_sync(port->dev);
416 if (ret < 0)
417 dev_err(port->dev, "Failed to enable clocks\n");
418 } else {
419 pm_runtime_mark_last_busy(port->dev);
420 pm_runtime_put_autosuspend(port->dev);
421 }
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530422}
423
Michal Simek8a28af7f2010-08-17 10:42:05 +0200424#ifdef CONFIG_CONSOLE_POLL
425static int ulite_get_poll_char(struct uart_port *port)
426{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100427 if (!(uart_in32(ULITE_STATUS, port) & ULITE_STATUS_RXVALID))
Michal Simek8a28af7f2010-08-17 10:42:05 +0200428 return NO_POLL_CHAR;
429
Michal Simek6d53c3b2013-02-11 19:04:34 +0100430 return uart_in32(ULITE_RX, port);
Michal Simek8a28af7f2010-08-17 10:42:05 +0200431}
432
433static void ulite_put_poll_char(struct uart_port *port, unsigned char ch)
434{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100435 while (uart_in32(ULITE_STATUS, port) & ULITE_STATUS_TXFULL)
Michal Simek8a28af7f2010-08-17 10:42:05 +0200436 cpu_relax();
437
438 /* write char to device */
Michal Simek6d53c3b2013-02-11 19:04:34 +0100439 uart_out32(ch, ULITE_TX, port);
Michal Simek8a28af7f2010-08-17 10:42:05 +0200440}
441#endif
442
Julia Lawall31d054d2016-09-01 19:51:37 +0200443static const struct uart_ops ulite_ops = {
Peter Korsgaard238b8722006-12-06 20:35:17 -0800444 .tx_empty = ulite_tx_empty,
445 .set_mctrl = ulite_set_mctrl,
446 .get_mctrl = ulite_get_mctrl,
447 .stop_tx = ulite_stop_tx,
448 .start_tx = ulite_start_tx,
449 .stop_rx = ulite_stop_rx,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800450 .break_ctl = ulite_break_ctl,
451 .startup = ulite_startup,
452 .shutdown = ulite_shutdown,
453 .set_termios = ulite_set_termios,
454 .type = ulite_type,
455 .release_port = ulite_release_port,
456 .request_port = ulite_request_port,
457 .config_port = ulite_config_port,
Michal Simek8a28af7f2010-08-17 10:42:05 +0200458 .verify_port = ulite_verify_port,
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530459 .pm = ulite_pm,
Michal Simek8a28af7f2010-08-17 10:42:05 +0200460#ifdef CONFIG_CONSOLE_POLL
461 .poll_get_char = ulite_get_poll_char,
462 .poll_put_char = ulite_put_poll_char,
463#endif
Peter Korsgaard238b8722006-12-06 20:35:17 -0800464};
465
Grant Likely435706b2007-10-02 12:15:59 +1000466/* ---------------------------------------------------------------------
467 * Console driver operations
468 */
469
Peter Korsgaard238b8722006-12-06 20:35:17 -0800470#ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
471static void ulite_console_wait_tx(struct uart_port *port)
472{
Grant Likely1d6b6982007-10-23 14:27:46 +1000473 u8 val;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800474
Michal Simekd3352152014-05-06 06:46:15 +0200475 /*
476 * Spin waiting for TX fifo to have space available.
477 * When using the Microblaze Debug Module this can take up to 1s
478 */
Sean Anderson2e5f3a62021-08-26 15:25:49 -0400479 if (read_poll_timeout_atomic(uart_in32, val, !(val & ULITE_STATUS_TXFULL),
480 0, 1000000, false, ULITE_STATUS, port))
481 dev_warn(port->dev,
482 "timeout waiting for TX buffer empty\n");
Peter Korsgaard238b8722006-12-06 20:35:17 -0800483}
484
485static void ulite_console_putchar(struct uart_port *port, int ch)
486{
487 ulite_console_wait_tx(port);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100488 uart_out32(ch, ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800489}
490
491static void ulite_console_write(struct console *co, const char *s,
492 unsigned int count)
493{
Shubhrajyoti Dattadeeb33e2018-08-06 14:22:14 +0530494 struct uart_port *port = console_port;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800495 unsigned long flags;
496 unsigned int ier;
497 int locked = 1;
498
499 if (oops_in_progress) {
500 locked = spin_trylock_irqsave(&port->lock, flags);
501 } else
502 spin_lock_irqsave(&port->lock, flags);
503
504 /* save and disable interrupt */
Michal Simek6d53c3b2013-02-11 19:04:34 +0100505 ier = uart_in32(ULITE_STATUS, port) & ULITE_STATUS_IE;
506 uart_out32(0, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800507
508 uart_console_write(port, s, count, ulite_console_putchar);
509
510 ulite_console_wait_tx(port);
511
512 /* restore interrupt state */
513 if (ier)
Michal Simek6d53c3b2013-02-11 19:04:34 +0100514 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800515
516 if (locked)
517 spin_unlock_irqrestore(&port->lock, flags);
518}
519
Bill Pemberton9671f092012-11-19 13:21:50 -0500520static int ulite_console_setup(struct console *co, char *options)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800521{
Daniel Mackd157fca2021-05-28 15:33:20 +0200522 struct uart_port *port = NULL;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800523 int baud = 9600;
524 int bits = 8;
525 int parity = 'n';
526 int flow = 'n';
527
Daniel Mackd157fca2021-05-28 15:33:20 +0200528 if (co->index >= 0 && co->index < ULITE_NR_UARTS)
529 port = ulite_ports + co->index;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800530
Grant Likely3de66a12008-02-06 10:23:41 -0700531 /* Has the device been initialized yet? */
Daniel Mackd157fca2021-05-28 15:33:20 +0200532 if (!port || !port->mapbase) {
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000533 pr_debug("console on ttyUL%i not present\n", co->index);
534 return -ENODEV;
535 }
536
Daniel Mackd157fca2021-05-28 15:33:20 +0200537 console_port = port;
538
Peter Korsgaard238b8722006-12-06 20:35:17 -0800539 /* not initialized yet? */
Grant Likely852e1ea2007-10-02 12:16:04 +1000540 if (!port->membase) {
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000541 if (ulite_request_port(port))
542 return -ENODEV;
Grant Likely852e1ea2007-10-02 12:16:04 +1000543 }
Peter Korsgaard238b8722006-12-06 20:35:17 -0800544
545 if (options)
546 uart_parse_options(options, &baud, &parity, &bits, &flow);
547
548 return uart_set_options(port, co, baud, parity, bits, flow);
549}
550
Peter Korsgaard238b8722006-12-06 20:35:17 -0800551static struct console ulite_console = {
Grant Likely00775822007-10-02 12:15:49 +1000552 .name = ULITE_NAME,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800553 .write = ulite_console_write,
554 .device = uart_console_device,
555 .setup = ulite_console_setup,
556 .flags = CON_PRINTBUFFER,
557 .index = -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */
558 .data = &ulite_uart_driver,
559};
560
Rich Felker7cdcc292016-01-08 15:34:05 -0500561static void early_uartlite_putc(struct uart_port *port, int c)
562{
563 /*
564 * Limit how many times we'll spin waiting for TX FIFO status.
565 * This will prevent lockups if the base address is incorrectly
566 * set, or any other issue on the UARTLITE.
567 * This limit is pretty arbitrary, unless we are at about 10 baud
568 * we'll never timeout on a working UART.
569 */
Rich Felker7cdcc292016-01-08 15:34:05 -0500570 unsigned retries = 1000000;
Sean Anderson3620a892021-08-26 15:43:23 -0400571
572 while (--retries &&
573 (readl(port->membase + ULITE_STATUS) & ULITE_STATUS_TXFULL))
Rich Felker7cdcc292016-01-08 15:34:05 -0500574 ;
575
576 /* Only attempt the iowrite if we didn't timeout */
Rich Felker7cdcc292016-01-08 15:34:05 -0500577 if (retries)
Sean Anderson3620a892021-08-26 15:43:23 -0400578 writel(c & 0xff, port->membase + ULITE_TX);
Rich Felker7cdcc292016-01-08 15:34:05 -0500579}
580
581static void early_uartlite_write(struct console *console,
582 const char *s, unsigned n)
583{
584 struct earlycon_device *device = console->data;
585 uart_console_write(&device->port, s, n, early_uartlite_putc);
586}
587
588static int __init early_uartlite_setup(struct earlycon_device *device,
589 const char *options)
590{
591 if (!device->port.membase)
592 return -ENODEV;
593
594 device->con->write = early_uartlite_write;
595 return 0;
596}
597EARLYCON_DECLARE(uartlite, early_uartlite_setup);
598OF_EARLYCON_DECLARE(uartlite_b, "xlnx,opb-uartlite-1.00.b", early_uartlite_setup);
599OF_EARLYCON_DECLARE(uartlite_a, "xlnx,xps-uartlite-1.00.a", early_uartlite_setup);
600
Peter Korsgaard238b8722006-12-06 20:35:17 -0800601#endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */
602
603static struct uart_driver ulite_uart_driver = {
604 .owner = THIS_MODULE,
605 .driver_name = "uartlite",
Grant Likely00775822007-10-02 12:15:49 +1000606 .dev_name = ULITE_NAME,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800607 .major = ULITE_MAJOR,
608 .minor = ULITE_MINOR,
609 .nr = ULITE_NR_UARTS,
610#ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
611 .cons = &ulite_console,
612#endif
613};
614
Grant Likely435706b2007-10-02 12:15:59 +1000615/* ---------------------------------------------------------------------
616 * Port assignment functions (mapping devices to uart_port structures)
617 */
618
619/** ulite_assign: register a uartlite device with the driver
620 *
621 * @dev: pointer to device structure
622 * @id: requested id number. Pass -1 for automatic port assignment
623 * @base: base address of uartlite registers
624 * @irq: irq number for uartlite
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530625 * @pdata: private data for uartlite
Grant Likely435706b2007-10-02 12:15:59 +1000626 *
627 * Returns: 0 on success, <0 otherwise
628 */
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530629static int ulite_assign(struct device *dev, int id, u32 base, int irq,
630 struct uartlite_data *pdata)
Grant Likely8fa7b612007-10-02 12:15:54 +1000631{
632 struct uart_port *port;
633 int rc;
634
635 /* if id = -1; then scan for a free id and use that */
636 if (id < 0) {
637 for (id = 0; id < ULITE_NR_UARTS; id++)
638 if (ulite_ports[id].mapbase == 0)
639 break;
640 }
641 if (id < 0 || id >= ULITE_NR_UARTS) {
642 dev_err(dev, "%s%i too large\n", ULITE_NAME, id);
643 return -EINVAL;
644 }
645
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000646 if ((ulite_ports[id].mapbase) && (ulite_ports[id].mapbase != base)) {
Grant Likely8fa7b612007-10-02 12:15:54 +1000647 dev_err(dev, "cannot assign to %s%i; it is already in use\n",
648 ULITE_NAME, id);
649 return -EBUSY;
650 }
651
652 port = &ulite_ports[id];
653
654 spin_lock_init(&port->lock);
655 port->fifosize = 16;
656 port->regshift = 2;
657 port->iotype = UPIO_MEM;
658 port->iobase = 1; /* mark port in use */
659 port->mapbase = base;
660 port->membase = NULL;
661 port->ops = &ulite_ops;
662 port->irq = irq;
663 port->flags = UPF_BOOT_AUTOCONF;
664 port->dev = dev;
665 port->type = PORT_UNKNOWN;
666 port->line = id;
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530667 port->private_data = pdata;
Grant Likely8fa7b612007-10-02 12:15:54 +1000668
669 dev_set_drvdata(dev, port);
670
671 /* Register the port */
Greg Kroah-Hartman61ad2a02019-11-14 06:20:35 +0800672 rc = uart_add_one_port(&ulite_uart_driver, port);
Grant Likely8fa7b612007-10-02 12:15:54 +1000673 if (rc) {
674 dev_err(dev, "uart_add_one_port() failed; err=%i\n", rc);
675 port->mapbase = 0;
676 dev_set_drvdata(dev, NULL);
677 return rc;
678 }
679
680 return 0;
681}
682
Grant Likely435706b2007-10-02 12:15:59 +1000683/** ulite_release: register a uartlite device with the driver
684 *
685 * @dev: pointer to device structure
686 */
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500687static int ulite_release(struct device *dev)
Grant Likely8fa7b612007-10-02 12:15:54 +1000688{
689 struct uart_port *port = dev_get_drvdata(dev);
690 int rc = 0;
691
692 if (port) {
Greg Kroah-Hartman5d8508a2019-11-14 06:28:15 +0800693 rc = uart_remove_one_port(&ulite_uart_driver, port);
Grant Likely8fa7b612007-10-02 12:15:54 +1000694 dev_set_drvdata(dev, NULL);
695 port->mapbase = 0;
696 }
697
698 return rc;
699}
700
Shubhrajyoti Dattaa3a10612018-07-21 17:19:06 +0530701/**
702 * ulite_suspend - Stop the device.
703 *
704 * @dev: handle to the device structure.
705 * Return: 0 always.
706 */
707static int __maybe_unused ulite_suspend(struct device *dev)
708{
709 struct uart_port *port = dev_get_drvdata(dev);
710
Greg Kroah-Hartman5d8508a2019-11-14 06:28:15 +0800711 if (port)
712 uart_suspend_port(&ulite_uart_driver, port);
Shubhrajyoti Dattaa3a10612018-07-21 17:19:06 +0530713
714 return 0;
715}
716
717/**
718 * ulite_resume - Resume the device.
719 *
720 * @dev: handle to the device structure.
721 * Return: 0 on success, errno otherwise.
722 */
723static int __maybe_unused ulite_resume(struct device *dev)
724{
725 struct uart_port *port = dev_get_drvdata(dev);
726
Greg Kroah-Hartman5d8508a2019-11-14 06:28:15 +0800727 if (port)
728 uart_resume_port(&ulite_uart_driver, port);
Shubhrajyoti Dattaa3a10612018-07-21 17:19:06 +0530729
730 return 0;
731}
732
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530733static int __maybe_unused ulite_runtime_suspend(struct device *dev)
734{
735 struct uart_port *port = dev_get_drvdata(dev);
736 struct uartlite_data *pdata = port->private_data;
737
738 clk_disable(pdata->clk);
739 return 0;
740};
741
742static int __maybe_unused ulite_runtime_resume(struct device *dev)
743{
744 struct uart_port *port = dev_get_drvdata(dev);
745 struct uartlite_data *pdata = port->private_data;
746 int ret;
747
748 ret = clk_enable(pdata->clk);
749 if (ret) {
750 dev_err(dev, "Cannot enable clock.\n");
751 return ret;
752 }
753 return 0;
754}
755
Grant Likely435706b2007-10-02 12:15:59 +1000756/* ---------------------------------------------------------------------
757 * Platform bus binding
758 */
Shubhrajyoti Dattaa3a10612018-07-21 17:19:06 +0530759
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530760static const struct dev_pm_ops ulite_pm_ops = {
761 SET_SYSTEM_SLEEP_PM_OPS(ulite_suspend, ulite_resume)
762 SET_RUNTIME_PM_OPS(ulite_runtime_suspend,
763 ulite_runtime_resume, NULL)
764};
Shubhrajyoti Dattaa3a10612018-07-21 17:19:06 +0530765
Grant Likelye5263a52011-02-22 20:16:13 -0700766#if defined(CONFIG_OF)
767/* Match table for of_platform binding */
Fabian Fredericked0bb232015-03-16 20:17:11 +0100768static const struct of_device_id ulite_of_match[] = {
Grant Likelye5263a52011-02-22 20:16:13 -0700769 { .compatible = "xlnx,opb-uartlite-1.00.b", },
770 { .compatible = "xlnx,xps-uartlite-1.00.a", },
771 {}
772};
773MODULE_DEVICE_TABLE(of, ulite_of_match);
Grant Likelye5263a52011-02-22 20:16:13 -0700774#endif /* CONFIG_OF */
775
Bill Pemberton9671f092012-11-19 13:21:50 -0500776static int ulite_probe(struct platform_device *pdev)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800777{
Michal Simek5c90c072015-04-13 16:34:21 +0200778 struct resource *res;
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530779 struct uartlite_data *pdata;
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530780 int irq, ret;
Grant Likelye5263a52011-02-22 20:16:13 -0700781 int id = pdev->id;
Grant Likelye5263a52011-02-22 20:16:13 -0700782
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530783 pdata = devm_kzalloc(&pdev->dev, sizeof(struct uartlite_data),
784 GFP_KERNEL);
785 if (!pdata)
786 return -ENOMEM;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800787
Sean Andersonea017f52021-08-26 15:21:54 -0400788 if (IS_ENABLED(CONFIG_OF)) {
789 const char *prop;
790 struct device_node *np = pdev->dev.of_node;
791 u32 val = 0;
792
793 prop = "port-number";
794 ret = of_property_read_u32(np, prop, &id);
795 if (ret && ret != -EINVAL)
796of_err:
797 return dev_err_probe(&pdev->dev, ret,
798 "could not read %s\n", prop);
799
800 prop = "current-speed";
801 ret = of_property_read_u32(np, prop, &pdata->baud);
802 if (ret)
803 goto of_err;
804
805 prop = "xlnx,use-parity";
806 ret = of_property_read_u32(np, prop, &val);
807 if (ret && ret != -EINVAL)
808 goto of_err;
809
810 if (val) {
811 prop = "xlnx,odd-parity";
812 ret = of_property_read_u32(np, prop, &val);
813 if (ret)
814 goto of_err;
815
816 if (val)
817 pdata->cflags |= PARODD;
818 pdata->cflags |= PARENB;
819 }
820
821 val = 8;
822 prop = "xlnx,data-bits";
823 ret = of_property_read_u32(np, prop, &val);
824 if (ret && ret != -EINVAL)
825 goto of_err;
826
827 switch (val) {
828 case 5:
829 pdata->cflags |= CS5;
830 break;
831 case 6:
832 pdata->cflags |= CS6;
833 break;
834 case 7:
835 pdata->cflags |= CS7;
836 break;
837 case 8:
838 pdata->cflags |= CS8;
839 break;
840 default:
841 return dev_err_probe(&pdev->dev, -EINVAL,
842 "bad data bits %d\n", val);
843 }
844 } else {
845 pdata->baud = 9600;
846 pdata->cflags = CS8;
847 }
848
Peter Korsgaard238b8722006-12-06 20:35:17 -0800849 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
850 if (!res)
851 return -ENODEV;
852
Michal Simek5c90c072015-04-13 16:34:21 +0200853 irq = platform_get_irq(pdev, 0);
Alexander Sverdlin0b605252020-11-27 11:19:53 +0100854 if (irq < 0)
855 return irq;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800856
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530857 pdata->clk = devm_clk_get(&pdev->dev, "s_axi_aclk");
858 if (IS_ERR(pdata->clk)) {
859 if (PTR_ERR(pdata->clk) != -ENOENT)
860 return PTR_ERR(pdata->clk);
861
862 /*
863 * Clock framework support is optional, continue on
864 * anyways if we don't find a matching clock.
865 */
866 pdata->clk = NULL;
867 }
868
Shubhrajyoti Dattaea42d7a2018-08-06 14:22:11 +0530869 ret = clk_prepare_enable(pdata->clk);
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530870 if (ret) {
871 dev_err(&pdev->dev, "Failed to prepare clock\n");
872 return ret;
873 }
874
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530875 pm_runtime_use_autosuspend(&pdev->dev);
876 pm_runtime_set_autosuspend_delay(&pdev->dev, UART_AUTOSUSPEND_TIMEOUT);
877 pm_runtime_set_active(&pdev->dev);
878 pm_runtime_enable(&pdev->dev);
879
Greg Kroah-Hartmanf4c47542019-11-14 06:29:08 +0800880 if (!ulite_uart_driver.state) {
881 dev_dbg(&pdev->dev, "uartlite: calling uart_register_driver()\n");
882 ret = uart_register_driver(&ulite_uart_driver);
883 if (ret < 0) {
884 dev_err(&pdev->dev, "Failed to register driver\n");
Shubhrajyoti Dattaed623df2021-07-13 12:18:34 +0530885 clk_disable_unprepare(pdata->clk);
Greg Kroah-Hartmanf4c47542019-11-14 06:29:08 +0800886 return ret;
887 }
888 }
889
Shubhrajyoti Dattaea42d7a2018-08-06 14:22:11 +0530890 ret = ulite_assign(&pdev->dev, id, res->start, irq, pdata);
891
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530892 pm_runtime_mark_last_busy(&pdev->dev);
893 pm_runtime_put_autosuspend(&pdev->dev);
Shubhrajyoti Dattaea42d7a2018-08-06 14:22:11 +0530894
895 return ret;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800896}
897
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500898static int ulite_remove(struct platform_device *pdev)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800899{
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530900 struct uart_port *port = dev_get_drvdata(&pdev->dev);
901 struct uartlite_data *pdata = port->private_data;
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530902 int rc;
Shubhrajyoti Datta14288be2018-07-21 17:19:05 +0530903
Chuhong Yuan6a7ce072019-11-01 16:54:33 +0800904 clk_disable_unprepare(pdata->clk);
Shubhrajyoti Datta5bbe10a2021-07-13 12:18:35 +0530905 rc = ulite_release(&pdev->dev);
906 pm_runtime_disable(&pdev->dev);
907 pm_runtime_set_suspended(&pdev->dev);
908 pm_runtime_dont_use_autosuspend(&pdev->dev);
909 return rc;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800910}
911
Kay Sieverse169c132008-04-15 14:34:35 -0700912/* work with hotplug and coldplug */
913MODULE_ALIAS("platform:uartlite");
914
Peter Korsgaard238b8722006-12-06 20:35:17 -0800915static struct platform_driver ulite_platform_driver = {
Grant Likelye5263a52011-02-22 20:16:13 -0700916 .probe = ulite_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500917 .remove = ulite_remove,
Grant Likely852e1ea2007-10-02 12:16:04 +1000918 .driver = {
Grant Likelye5263a52011-02-22 20:16:13 -0700919 .name = "uartlite",
Ben Dooks85888062011-08-03 10:11:43 +0100920 .of_match_table = of_match_ptr(ulite_of_match),
Shubhrajyoti Dattaa3a10612018-07-21 17:19:06 +0530921 .pm = &ulite_pm_ops,
Grant Likely852e1ea2007-10-02 12:16:04 +1000922 },
923};
924
Grant Likely852e1ea2007-10-02 12:16:04 +1000925/* ---------------------------------------------------------------------
Grant Likely435706b2007-10-02 12:15:59 +1000926 * Module setup/teardown
927 */
928
Michal Simek3240b48d2013-02-11 19:04:33 +0100929static int __init ulite_init(void)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800930{
Peter Korsgaard238b8722006-12-06 20:35:17 -0800931
Grant Likely852e1ea2007-10-02 12:16:04 +1000932 pr_debug("uartlite: calling platform_driver_register()\n");
Shubhrajyoti Datta415b43b2018-08-06 14:22:12 +0530933 return platform_driver_register(&ulite_platform_driver);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800934}
935
Michal Simek3240b48d2013-02-11 19:04:33 +0100936static void __exit ulite_exit(void)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800937{
938 platform_driver_unregister(&ulite_platform_driver);
Randy Dunlapa553add2019-09-16 16:12:23 -0700939 if (ulite_uart_driver.state)
940 uart_unregister_driver(&ulite_uart_driver);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800941}
942
943module_init(ulite_init);
944module_exit(ulite_exit);
945
946MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>");
947MODULE_DESCRIPTION("Xilinx uartlite serial driver");
948MODULE_LICENSE("GPL");