Greg Kroah-Hartman | e3b3d0f | 2017-11-06 18:11:51 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 2 | /* |
| 3 | * uartlite.c: Serial driver for Xilinx uartlite serial controller |
| 4 | * |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 5 | * Copyright (C) 2006 Peter Korsgaard <jacmet@sunsite.dk> |
| 6 | * Copyright (C) 2007 Secret Lab Technologies Ltd. |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <linux/platform_device.h> |
| 10 | #include <linux/module.h> |
| 11 | #include <linux/console.h> |
| 12 | #include <linux/serial.h> |
| 13 | #include <linux/serial_core.h> |
| 14 | #include <linux/tty.h> |
Jiri Slaby | ee160a3 | 2011-09-01 16:20:57 +0200 | [diff] [blame] | 15 | #include <linux/tty_flip.h> |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 16 | #include <linux/delay.h> |
| 17 | #include <linux/interrupt.h> |
Stephen Neuendorffer | 0e349b0 | 2008-01-09 06:35:05 +1100 | [diff] [blame] | 18 | #include <linux/init.h> |
Michal Simek | 3240b48d | 2013-02-11 19:04:33 +0100 | [diff] [blame] | 19 | #include <linux/io.h> |
Stephen Neuendorffer | 0e349b0 | 2008-01-09 06:35:05 +1100 | [diff] [blame] | 20 | #include <linux/of.h> |
Grant Likely | 22ae782 | 2010-07-29 11:49:01 -0600 | [diff] [blame] | 21 | #include <linux/of_address.h> |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 22 | #include <linux/of_device.h> |
| 23 | #include <linux/of_platform.h> |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 24 | #include <linux/clk.h> |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 25 | #include <linux/pm_runtime.h> |
Stephen Neuendorffer | 0e349b0 | 2008-01-09 06:35:05 +1100 | [diff] [blame] | 26 | |
Grant Likely | 0077582 | 2007-10-02 12:15:49 +1000 | [diff] [blame] | 27 | #define ULITE_NAME "ttyUL" |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 28 | #define ULITE_MAJOR 204 |
| 29 | #define ULITE_MINOR 187 |
Sam Povilus | b44b96a | 2017-03-15 20:43:24 -0600 | [diff] [blame] | 30 | #define ULITE_NR_UARTS CONFIG_SERIAL_UARTLITE_NR_UARTS |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 31 | |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 32 | /* --------------------------------------------------------------------- |
| 33 | * Register definitions |
| 34 | * |
| 35 | * For register details see datasheet: |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 36 | * http://www.xilinx.com/support/documentation/ip_documentation/opb_uartlite.pdf |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 37 | */ |
| 38 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 39 | #define ULITE_RX 0x00 |
| 40 | #define ULITE_TX 0x04 |
| 41 | #define ULITE_STATUS 0x08 |
| 42 | #define ULITE_CONTROL 0x0c |
| 43 | |
| 44 | #define ULITE_REGION 16 |
| 45 | |
| 46 | #define ULITE_STATUS_RXVALID 0x01 |
| 47 | #define ULITE_STATUS_RXFULL 0x02 |
| 48 | #define ULITE_STATUS_TXEMPTY 0x04 |
| 49 | #define ULITE_STATUS_TXFULL 0x08 |
| 50 | #define ULITE_STATUS_IE 0x10 |
| 51 | #define ULITE_STATUS_OVERRUN 0x20 |
| 52 | #define ULITE_STATUS_FRAME 0x40 |
| 53 | #define ULITE_STATUS_PARITY 0x80 |
| 54 | |
| 55 | #define ULITE_CONTROL_RST_TX 0x01 |
| 56 | #define ULITE_CONTROL_RST_RX 0x02 |
| 57 | #define ULITE_CONTROL_IE 0x10 |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 58 | #define UART_AUTOSUSPEND_TIMEOUT 3000 |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 59 | |
Shubhrajyoti Datta | deeb33e | 2018-08-06 14:22:14 +0530 | [diff] [blame] | 60 | /* Static pointer to console port */ |
| 61 | #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE |
| 62 | static struct uart_port *console_port; |
| 63 | #endif |
| 64 | |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 65 | struct uartlite_data { |
| 66 | const struct uartlite_reg_ops *reg_ops; |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 67 | struct clk *clk; |
Shubhrajyoti Datta | 3b209d2 | 2018-10-16 15:48:02 +0530 | [diff] [blame] | 68 | struct uart_driver *ulite_uart_driver; |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 69 | }; |
| 70 | |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 71 | struct uartlite_reg_ops { |
| 72 | u32 (*in)(void __iomem *addr); |
| 73 | void (*out)(u32 val, void __iomem *addr); |
| 74 | }; |
| 75 | |
| 76 | static u32 uartlite_inbe32(void __iomem *addr) |
| 77 | { |
| 78 | return ioread32be(addr); |
| 79 | } |
| 80 | |
| 81 | static void uartlite_outbe32(u32 val, void __iomem *addr) |
| 82 | { |
| 83 | iowrite32be(val, addr); |
| 84 | } |
| 85 | |
Maarten Brock | 973ea59 | 2016-04-22 18:19:33 +0200 | [diff] [blame] | 86 | static const struct uartlite_reg_ops uartlite_be = { |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 87 | .in = uartlite_inbe32, |
| 88 | .out = uartlite_outbe32, |
| 89 | }; |
| 90 | |
| 91 | static u32 uartlite_inle32(void __iomem *addr) |
| 92 | { |
| 93 | return ioread32(addr); |
| 94 | } |
| 95 | |
| 96 | static void uartlite_outle32(u32 val, void __iomem *addr) |
| 97 | { |
| 98 | iowrite32(val, addr); |
| 99 | } |
| 100 | |
Maarten Brock | 973ea59 | 2016-04-22 18:19:33 +0200 | [diff] [blame] | 101 | static const struct uartlite_reg_ops uartlite_le = { |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 102 | .in = uartlite_inle32, |
| 103 | .out = uartlite_outle32, |
| 104 | }; |
| 105 | |
| 106 | static inline u32 uart_in32(u32 offset, struct uart_port *port) |
| 107 | { |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 108 | struct uartlite_data *pdata = port->private_data; |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 109 | |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 110 | return pdata->reg_ops->in(port->membase + offset); |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | static inline void uart_out32(u32 val, u32 offset, struct uart_port *port) |
| 114 | { |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 115 | struct uartlite_data *pdata = port->private_data; |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 116 | |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 117 | pdata->reg_ops->out(val, port->membase + offset); |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 118 | } |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 119 | |
Grant Likely | 483c79d | 2007-10-02 12:15:44 +1000 | [diff] [blame] | 120 | static struct uart_port ulite_ports[ULITE_NR_UARTS]; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 121 | |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 122 | /* --------------------------------------------------------------------- |
| 123 | * Core UART driver operations |
| 124 | */ |
| 125 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 126 | static int ulite_receive(struct uart_port *port, int stat) |
| 127 | { |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 128 | struct tty_port *tport = &port->state->port; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 129 | unsigned char ch = 0; |
| 130 | char flag = TTY_NORMAL; |
| 131 | |
| 132 | if ((stat & (ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN |
| 133 | | ULITE_STATUS_FRAME)) == 0) |
| 134 | return 0; |
| 135 | |
| 136 | /* stats */ |
| 137 | if (stat & ULITE_STATUS_RXVALID) { |
| 138 | port->icount.rx++; |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 139 | ch = uart_in32(ULITE_RX, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 140 | |
| 141 | if (stat & ULITE_STATUS_PARITY) |
| 142 | port->icount.parity++; |
| 143 | } |
| 144 | |
| 145 | if (stat & ULITE_STATUS_OVERRUN) |
| 146 | port->icount.overrun++; |
| 147 | |
| 148 | if (stat & ULITE_STATUS_FRAME) |
| 149 | port->icount.frame++; |
| 150 | |
| 151 | |
| 152 | /* drop byte with parity error if IGNPAR specificed */ |
| 153 | if (stat & port->ignore_status_mask & ULITE_STATUS_PARITY) |
| 154 | stat &= ~ULITE_STATUS_RXVALID; |
| 155 | |
| 156 | stat &= port->read_status_mask; |
| 157 | |
| 158 | if (stat & ULITE_STATUS_PARITY) |
| 159 | flag = TTY_PARITY; |
| 160 | |
| 161 | |
| 162 | stat &= ~port->ignore_status_mask; |
| 163 | |
| 164 | if (stat & ULITE_STATUS_RXVALID) |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 165 | tty_insert_flip_char(tport, ch, flag); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 166 | |
| 167 | if (stat & ULITE_STATUS_FRAME) |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 168 | tty_insert_flip_char(tport, 0, TTY_FRAME); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 169 | |
| 170 | if (stat & ULITE_STATUS_OVERRUN) |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 171 | tty_insert_flip_char(tport, 0, TTY_OVERRUN); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 172 | |
| 173 | return 1; |
| 174 | } |
| 175 | |
| 176 | static int ulite_transmit(struct uart_port *port, int stat) |
| 177 | { |
Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 178 | struct circ_buf *xmit = &port->state->xmit; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 179 | |
| 180 | if (stat & ULITE_STATUS_TXFULL) |
| 181 | return 0; |
| 182 | |
| 183 | if (port->x_char) { |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 184 | uart_out32(port->x_char, ULITE_TX, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 185 | port->x_char = 0; |
| 186 | port->icount.tx++; |
| 187 | return 1; |
| 188 | } |
| 189 | |
| 190 | if (uart_circ_empty(xmit) || uart_tx_stopped(port)) |
| 191 | return 0; |
| 192 | |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 193 | uart_out32(xmit->buf[xmit->tail], ULITE_TX, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 194 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE-1); |
| 195 | port->icount.tx++; |
| 196 | |
| 197 | /* wake up */ |
| 198 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 199 | uart_write_wakeup(port); |
| 200 | |
| 201 | return 1; |
| 202 | } |
| 203 | |
| 204 | static irqreturn_t ulite_isr(int irq, void *dev_id) |
| 205 | { |
Jeff Garzik | 15aafa2 | 2008-02-06 01:36:20 -0800 | [diff] [blame] | 206 | struct uart_port *port = dev_id; |
Maarten Brock | 19606ea | 2016-02-16 18:59:03 +0100 | [diff] [blame] | 207 | int stat, busy, n = 0; |
Rich Felker | 9e370d2 | 2016-01-08 15:33:50 -0500 | [diff] [blame] | 208 | unsigned long flags; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 209 | |
| 210 | do { |
Maarten Brock | 19606ea | 2016-02-16 18:59:03 +0100 | [diff] [blame] | 211 | spin_lock_irqsave(&port->lock, flags); |
| 212 | stat = uart_in32(ULITE_STATUS, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 213 | busy = ulite_receive(port, stat); |
| 214 | busy |= ulite_transmit(port, stat); |
Maarten Brock | 19606ea | 2016-02-16 18:59:03 +0100 | [diff] [blame] | 215 | spin_unlock_irqrestore(&port->lock, flags); |
Peter Korsgaard | d2cfe96 | 2009-09-09 16:54:04 +0200 | [diff] [blame] | 216 | n++; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 217 | } while (busy); |
| 218 | |
Peter Korsgaard | d2cfe96 | 2009-09-09 16:54:04 +0200 | [diff] [blame] | 219 | /* work done? */ |
| 220 | if (n > 1) { |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 221 | tty_flip_buffer_push(&port->state->port); |
Peter Korsgaard | d2cfe96 | 2009-09-09 16:54:04 +0200 | [diff] [blame] | 222 | return IRQ_HANDLED; |
| 223 | } else { |
| 224 | return IRQ_NONE; |
| 225 | } |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 226 | } |
| 227 | |
| 228 | static unsigned int ulite_tx_empty(struct uart_port *port) |
| 229 | { |
| 230 | unsigned long flags; |
| 231 | unsigned int ret; |
| 232 | |
| 233 | spin_lock_irqsave(&port->lock, flags); |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 234 | ret = uart_in32(ULITE_STATUS, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 235 | spin_unlock_irqrestore(&port->lock, flags); |
| 236 | |
| 237 | return ret & ULITE_STATUS_TXEMPTY ? TIOCSER_TEMT : 0; |
| 238 | } |
| 239 | |
| 240 | static unsigned int ulite_get_mctrl(struct uart_port *port) |
| 241 | { |
| 242 | return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR; |
| 243 | } |
| 244 | |
| 245 | static void ulite_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 246 | { |
| 247 | /* N/A */ |
| 248 | } |
| 249 | |
| 250 | static void ulite_stop_tx(struct uart_port *port) |
| 251 | { |
| 252 | /* N/A */ |
| 253 | } |
| 254 | |
| 255 | static void ulite_start_tx(struct uart_port *port) |
| 256 | { |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 257 | ulite_transmit(port, uart_in32(ULITE_STATUS, port)); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 258 | } |
| 259 | |
| 260 | static void ulite_stop_rx(struct uart_port *port) |
| 261 | { |
| 262 | /* don't forward any more data (like !CREAD) */ |
| 263 | port->ignore_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY |
| 264 | | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN; |
| 265 | } |
| 266 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 267 | static void ulite_break_ctl(struct uart_port *port, int ctl) |
| 268 | { |
| 269 | /* N/A */ |
| 270 | } |
| 271 | |
| 272 | static int ulite_startup(struct uart_port *port) |
| 273 | { |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 274 | struct uartlite_data *pdata = port->private_data; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 275 | int ret; |
| 276 | |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 277 | ret = clk_enable(pdata->clk); |
| 278 | if (ret) { |
| 279 | dev_err(port->dev, "Failed to enable clock\n"); |
| 280 | return ret; |
| 281 | } |
| 282 | |
Maarten Brock | 106020c | 2016-02-16 18:59:04 +0100 | [diff] [blame] | 283 | ret = request_irq(port->irq, ulite_isr, IRQF_SHARED | IRQF_TRIGGER_RISING, |
| 284 | "uartlite", port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 285 | if (ret) |
| 286 | return ret; |
| 287 | |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 288 | uart_out32(ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX, |
| 289 | ULITE_CONTROL, port); |
| 290 | uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 291 | |
| 292 | return 0; |
| 293 | } |
| 294 | |
| 295 | static void ulite_shutdown(struct uart_port *port) |
| 296 | { |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 297 | struct uartlite_data *pdata = port->private_data; |
| 298 | |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 299 | uart_out32(0, ULITE_CONTROL, port); |
| 300 | uart_in32(ULITE_CONTROL, port); /* dummy */ |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 301 | free_irq(port->irq, port); |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 302 | clk_disable(pdata->clk); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 303 | } |
| 304 | |
Alan Cox | 606d099 | 2006-12-08 02:38:45 -0800 | [diff] [blame] | 305 | static void ulite_set_termios(struct uart_port *port, struct ktermios *termios, |
| 306 | struct ktermios *old) |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 307 | { |
| 308 | unsigned long flags; |
| 309 | unsigned int baud; |
| 310 | |
| 311 | spin_lock_irqsave(&port->lock, flags); |
| 312 | |
| 313 | port->read_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN |
| 314 | | ULITE_STATUS_TXFULL; |
| 315 | |
| 316 | if (termios->c_iflag & INPCK) |
| 317 | port->read_status_mask |= |
| 318 | ULITE_STATUS_PARITY | ULITE_STATUS_FRAME; |
| 319 | |
| 320 | port->ignore_status_mask = 0; |
| 321 | if (termios->c_iflag & IGNPAR) |
| 322 | port->ignore_status_mask |= ULITE_STATUS_PARITY |
| 323 | | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN; |
| 324 | |
| 325 | /* ignore all characters if CREAD is not set */ |
| 326 | if ((termios->c_cflag & CREAD) == 0) |
| 327 | port->ignore_status_mask |= |
| 328 | ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY |
| 329 | | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN; |
| 330 | |
| 331 | /* update timeout */ |
| 332 | baud = uart_get_baud_rate(port, termios, old, 0, 460800); |
| 333 | uart_update_timeout(port, termios->c_cflag, baud); |
| 334 | |
| 335 | spin_unlock_irqrestore(&port->lock, flags); |
| 336 | } |
| 337 | |
| 338 | static const char *ulite_type(struct uart_port *port) |
| 339 | { |
| 340 | return port->type == PORT_UARTLITE ? "uartlite" : NULL; |
| 341 | } |
| 342 | |
| 343 | static void ulite_release_port(struct uart_port *port) |
| 344 | { |
| 345 | release_mem_region(port->mapbase, ULITE_REGION); |
| 346 | iounmap(port->membase); |
Al Viro | b81831c6 | 2007-02-09 16:38:25 +0000 | [diff] [blame] | 347 | port->membase = NULL; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 348 | } |
| 349 | |
| 350 | static int ulite_request_port(struct uart_port *port) |
| 351 | { |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 352 | struct uartlite_data *pdata = port->private_data; |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 353 | int ret; |
| 354 | |
Grant Likely | a108096 | 2008-11-14 09:59:48 -0700 | [diff] [blame] | 355 | pr_debug("ulite console: port=%p; port->mapbase=%llx\n", |
| 356 | port, (unsigned long long) port->mapbase); |
Stephen Neuendorffer | 0e349b0 | 2008-01-09 06:35:05 +1100 | [diff] [blame] | 357 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 358 | if (!request_mem_region(port->mapbase, ULITE_REGION, "uartlite")) { |
| 359 | dev_err(port->dev, "Memory region busy\n"); |
| 360 | return -EBUSY; |
| 361 | } |
| 362 | |
| 363 | port->membase = ioremap(port->mapbase, ULITE_REGION); |
| 364 | if (!port->membase) { |
| 365 | dev_err(port->dev, "Unable to map registers\n"); |
| 366 | release_mem_region(port->mapbase, ULITE_REGION); |
| 367 | return -EBUSY; |
| 368 | } |
| 369 | |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 370 | pdata->reg_ops = &uartlite_be; |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 371 | ret = uart_in32(ULITE_CONTROL, port); |
| 372 | uart_out32(ULITE_CONTROL_RST_TX, ULITE_CONTROL, port); |
| 373 | ret = uart_in32(ULITE_STATUS, port); |
| 374 | /* Endianess detection */ |
| 375 | if ((ret & ULITE_STATUS_TXEMPTY) != ULITE_STATUS_TXEMPTY) |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 376 | pdata->reg_ops = &uartlite_le; |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 377 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 378 | return 0; |
| 379 | } |
| 380 | |
| 381 | static void ulite_config_port(struct uart_port *port, int flags) |
| 382 | { |
Peter Korsgaard | e21654a | 2006-12-22 16:38:40 +0100 | [diff] [blame] | 383 | if (!ulite_request_port(port)) |
| 384 | port->type = PORT_UARTLITE; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | static int ulite_verify_port(struct uart_port *port, struct serial_struct *ser) |
| 388 | { |
| 389 | /* we don't want the core code to modify any port params */ |
| 390 | return -EINVAL; |
| 391 | } |
| 392 | |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 393 | static void ulite_pm(struct uart_port *port, unsigned int state, |
| 394 | unsigned int oldstate) |
| 395 | { |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 396 | if (!state) { |
| 397 | pm_runtime_get_sync(port->dev); |
| 398 | } else { |
| 399 | pm_runtime_mark_last_busy(port->dev); |
| 400 | pm_runtime_put_autosuspend(port->dev); |
| 401 | } |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 402 | } |
| 403 | |
Michal Simek | 8a28af7f | 2010-08-17 10:42:05 +0200 | [diff] [blame] | 404 | #ifdef CONFIG_CONSOLE_POLL |
| 405 | static int ulite_get_poll_char(struct uart_port *port) |
| 406 | { |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 407 | if (!(uart_in32(ULITE_STATUS, port) & ULITE_STATUS_RXVALID)) |
Michal Simek | 8a28af7f | 2010-08-17 10:42:05 +0200 | [diff] [blame] | 408 | return NO_POLL_CHAR; |
| 409 | |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 410 | return uart_in32(ULITE_RX, port); |
Michal Simek | 8a28af7f | 2010-08-17 10:42:05 +0200 | [diff] [blame] | 411 | } |
| 412 | |
| 413 | static void ulite_put_poll_char(struct uart_port *port, unsigned char ch) |
| 414 | { |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 415 | while (uart_in32(ULITE_STATUS, port) & ULITE_STATUS_TXFULL) |
Michal Simek | 8a28af7f | 2010-08-17 10:42:05 +0200 | [diff] [blame] | 416 | cpu_relax(); |
| 417 | |
| 418 | /* write char to device */ |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 419 | uart_out32(ch, ULITE_TX, port); |
Michal Simek | 8a28af7f | 2010-08-17 10:42:05 +0200 | [diff] [blame] | 420 | } |
| 421 | #endif |
| 422 | |
Julia Lawall | 31d054d | 2016-09-01 19:51:37 +0200 | [diff] [blame] | 423 | static const struct uart_ops ulite_ops = { |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 424 | .tx_empty = ulite_tx_empty, |
| 425 | .set_mctrl = ulite_set_mctrl, |
| 426 | .get_mctrl = ulite_get_mctrl, |
| 427 | .stop_tx = ulite_stop_tx, |
| 428 | .start_tx = ulite_start_tx, |
| 429 | .stop_rx = ulite_stop_rx, |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 430 | .break_ctl = ulite_break_ctl, |
| 431 | .startup = ulite_startup, |
| 432 | .shutdown = ulite_shutdown, |
| 433 | .set_termios = ulite_set_termios, |
| 434 | .type = ulite_type, |
| 435 | .release_port = ulite_release_port, |
| 436 | .request_port = ulite_request_port, |
| 437 | .config_port = ulite_config_port, |
Michal Simek | 8a28af7f | 2010-08-17 10:42:05 +0200 | [diff] [blame] | 438 | .verify_port = ulite_verify_port, |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 439 | .pm = ulite_pm, |
Michal Simek | 8a28af7f | 2010-08-17 10:42:05 +0200 | [diff] [blame] | 440 | #ifdef CONFIG_CONSOLE_POLL |
| 441 | .poll_get_char = ulite_get_poll_char, |
| 442 | .poll_put_char = ulite_put_poll_char, |
| 443 | #endif |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 444 | }; |
| 445 | |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 446 | /* --------------------------------------------------------------------- |
| 447 | * Console driver operations |
| 448 | */ |
| 449 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 450 | #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE |
| 451 | static void ulite_console_wait_tx(struct uart_port *port) |
| 452 | { |
Grant Likely | 1d6b698 | 2007-10-23 14:27:46 +1000 | [diff] [blame] | 453 | u8 val; |
Michal Simek | d335215 | 2014-05-06 06:46:15 +0200 | [diff] [blame] | 454 | unsigned long timeout; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 455 | |
Michal Simek | d335215 | 2014-05-06 06:46:15 +0200 | [diff] [blame] | 456 | /* |
| 457 | * Spin waiting for TX fifo to have space available. |
| 458 | * When using the Microblaze Debug Module this can take up to 1s |
| 459 | */ |
| 460 | timeout = jiffies + msecs_to_jiffies(1000); |
| 461 | while (1) { |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 462 | val = uart_in32(ULITE_STATUS, port); |
Grant Likely | 1d6b698 | 2007-10-23 14:27:46 +1000 | [diff] [blame] | 463 | if ((val & ULITE_STATUS_TXFULL) == 0) |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 464 | break; |
Michal Simek | d335215 | 2014-05-06 06:46:15 +0200 | [diff] [blame] | 465 | if (time_after(jiffies, timeout)) { |
| 466 | dev_warn(port->dev, |
| 467 | "timeout waiting for TX buffer empty\n"); |
| 468 | break; |
| 469 | } |
Grant Likely | 1d6b698 | 2007-10-23 14:27:46 +1000 | [diff] [blame] | 470 | cpu_relax(); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 471 | } |
| 472 | } |
| 473 | |
| 474 | static void ulite_console_putchar(struct uart_port *port, int ch) |
| 475 | { |
| 476 | ulite_console_wait_tx(port); |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 477 | uart_out32(ch, ULITE_TX, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 478 | } |
| 479 | |
| 480 | static void ulite_console_write(struct console *co, const char *s, |
| 481 | unsigned int count) |
| 482 | { |
Shubhrajyoti Datta | deeb33e | 2018-08-06 14:22:14 +0530 | [diff] [blame] | 483 | struct uart_port *port = console_port; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 484 | unsigned long flags; |
| 485 | unsigned int ier; |
| 486 | int locked = 1; |
| 487 | |
| 488 | if (oops_in_progress) { |
| 489 | locked = spin_trylock_irqsave(&port->lock, flags); |
| 490 | } else |
| 491 | spin_lock_irqsave(&port->lock, flags); |
| 492 | |
| 493 | /* save and disable interrupt */ |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 494 | ier = uart_in32(ULITE_STATUS, port) & ULITE_STATUS_IE; |
| 495 | uart_out32(0, ULITE_CONTROL, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 496 | |
| 497 | uart_console_write(port, s, count, ulite_console_putchar); |
| 498 | |
| 499 | ulite_console_wait_tx(port); |
| 500 | |
| 501 | /* restore interrupt state */ |
| 502 | if (ier) |
Michal Simek | 6d53c3b | 2013-02-11 19:04:34 +0100 | [diff] [blame] | 503 | uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 504 | |
| 505 | if (locked) |
| 506 | spin_unlock_irqrestore(&port->lock, flags); |
| 507 | } |
| 508 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 509 | static int ulite_console_setup(struct console *co, char *options) |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 510 | { |
| 511 | struct uart_port *port; |
| 512 | int baud = 9600; |
| 513 | int bits = 8; |
| 514 | int parity = 'n'; |
| 515 | int flow = 'n'; |
| 516 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 517 | |
Shubhrajyoti Datta | deeb33e | 2018-08-06 14:22:14 +0530 | [diff] [blame] | 518 | port = console_port; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 519 | |
Grant Likely | 3de66a1 | 2008-02-06 10:23:41 -0700 | [diff] [blame] | 520 | /* Has the device been initialized yet? */ |
Grant Likely | fb4e6e6 | 2007-10-02 12:16:09 +1000 | [diff] [blame] | 521 | if (!port->mapbase) { |
| 522 | pr_debug("console on ttyUL%i not present\n", co->index); |
| 523 | return -ENODEV; |
| 524 | } |
| 525 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 526 | /* not initialized yet? */ |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 527 | if (!port->membase) { |
Grant Likely | fb4e6e6 | 2007-10-02 12:16:09 +1000 | [diff] [blame] | 528 | if (ulite_request_port(port)) |
| 529 | return -ENODEV; |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 530 | } |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 531 | |
| 532 | if (options) |
| 533 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 534 | |
| 535 | return uart_set_options(port, co, baud, parity, bits, flow); |
| 536 | } |
| 537 | |
| 538 | static struct uart_driver ulite_uart_driver; |
| 539 | |
| 540 | static struct console ulite_console = { |
Grant Likely | 0077582 | 2007-10-02 12:15:49 +1000 | [diff] [blame] | 541 | .name = ULITE_NAME, |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 542 | .write = ulite_console_write, |
| 543 | .device = uart_console_device, |
| 544 | .setup = ulite_console_setup, |
| 545 | .flags = CON_PRINTBUFFER, |
| 546 | .index = -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */ |
| 547 | .data = &ulite_uart_driver, |
| 548 | }; |
| 549 | |
Rich Felker | 7cdcc29 | 2016-01-08 15:34:05 -0500 | [diff] [blame] | 550 | static void early_uartlite_putc(struct uart_port *port, int c) |
| 551 | { |
| 552 | /* |
| 553 | * Limit how many times we'll spin waiting for TX FIFO status. |
| 554 | * This will prevent lockups if the base address is incorrectly |
| 555 | * set, or any other issue on the UARTLITE. |
| 556 | * This limit is pretty arbitrary, unless we are at about 10 baud |
| 557 | * we'll never timeout on a working UART. |
| 558 | */ |
| 559 | |
| 560 | unsigned retries = 1000000; |
| 561 | /* read status bit - 0x8 offset */ |
| 562 | while (--retries && (readl(port->membase + 8) & (1 << 3))) |
| 563 | ; |
| 564 | |
| 565 | /* Only attempt the iowrite if we didn't timeout */ |
| 566 | /* write to TX_FIFO - 0x4 offset */ |
| 567 | if (retries) |
| 568 | writel(c & 0xff, port->membase + 4); |
| 569 | } |
| 570 | |
| 571 | static void early_uartlite_write(struct console *console, |
| 572 | const char *s, unsigned n) |
| 573 | { |
| 574 | struct earlycon_device *device = console->data; |
| 575 | uart_console_write(&device->port, s, n, early_uartlite_putc); |
| 576 | } |
| 577 | |
| 578 | static int __init early_uartlite_setup(struct earlycon_device *device, |
| 579 | const char *options) |
| 580 | { |
| 581 | if (!device->port.membase) |
| 582 | return -ENODEV; |
| 583 | |
| 584 | device->con->write = early_uartlite_write; |
| 585 | return 0; |
| 586 | } |
| 587 | EARLYCON_DECLARE(uartlite, early_uartlite_setup); |
| 588 | OF_EARLYCON_DECLARE(uartlite_b, "xlnx,opb-uartlite-1.00.b", early_uartlite_setup); |
| 589 | OF_EARLYCON_DECLARE(uartlite_a, "xlnx,xps-uartlite-1.00.a", early_uartlite_setup); |
| 590 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 591 | #endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */ |
| 592 | |
| 593 | static struct uart_driver ulite_uart_driver = { |
| 594 | .owner = THIS_MODULE, |
| 595 | .driver_name = "uartlite", |
Grant Likely | 0077582 | 2007-10-02 12:15:49 +1000 | [diff] [blame] | 596 | .dev_name = ULITE_NAME, |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 597 | .major = ULITE_MAJOR, |
| 598 | .minor = ULITE_MINOR, |
| 599 | .nr = ULITE_NR_UARTS, |
| 600 | #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE |
| 601 | .cons = &ulite_console, |
| 602 | #endif |
| 603 | }; |
| 604 | |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 605 | /* --------------------------------------------------------------------- |
| 606 | * Port assignment functions (mapping devices to uart_port structures) |
| 607 | */ |
| 608 | |
| 609 | /** ulite_assign: register a uartlite device with the driver |
| 610 | * |
| 611 | * @dev: pointer to device structure |
| 612 | * @id: requested id number. Pass -1 for automatic port assignment |
| 613 | * @base: base address of uartlite registers |
| 614 | * @irq: irq number for uartlite |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 615 | * @pdata: private data for uartlite |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 616 | * |
| 617 | * Returns: 0 on success, <0 otherwise |
| 618 | */ |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 619 | static int ulite_assign(struct device *dev, int id, u32 base, int irq, |
| 620 | struct uartlite_data *pdata) |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 621 | { |
| 622 | struct uart_port *port; |
| 623 | int rc; |
| 624 | |
| 625 | /* if id = -1; then scan for a free id and use that */ |
| 626 | if (id < 0) { |
| 627 | for (id = 0; id < ULITE_NR_UARTS; id++) |
| 628 | if (ulite_ports[id].mapbase == 0) |
| 629 | break; |
| 630 | } |
| 631 | if (id < 0 || id >= ULITE_NR_UARTS) { |
| 632 | dev_err(dev, "%s%i too large\n", ULITE_NAME, id); |
| 633 | return -EINVAL; |
| 634 | } |
| 635 | |
Grant Likely | fb4e6e6 | 2007-10-02 12:16:09 +1000 | [diff] [blame] | 636 | if ((ulite_ports[id].mapbase) && (ulite_ports[id].mapbase != base)) { |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 637 | dev_err(dev, "cannot assign to %s%i; it is already in use\n", |
| 638 | ULITE_NAME, id); |
| 639 | return -EBUSY; |
| 640 | } |
| 641 | |
| 642 | port = &ulite_ports[id]; |
| 643 | |
| 644 | spin_lock_init(&port->lock); |
| 645 | port->fifosize = 16; |
| 646 | port->regshift = 2; |
| 647 | port->iotype = UPIO_MEM; |
| 648 | port->iobase = 1; /* mark port in use */ |
| 649 | port->mapbase = base; |
| 650 | port->membase = NULL; |
| 651 | port->ops = &ulite_ops; |
| 652 | port->irq = irq; |
| 653 | port->flags = UPF_BOOT_AUTOCONF; |
| 654 | port->dev = dev; |
| 655 | port->type = PORT_UNKNOWN; |
| 656 | port->line = id; |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 657 | port->private_data = pdata; |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 658 | |
| 659 | dev_set_drvdata(dev, port); |
| 660 | |
Shubhrajyoti Datta | deeb33e | 2018-08-06 14:22:14 +0530 | [diff] [blame] | 661 | #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE |
| 662 | /* |
| 663 | * If console hasn't been found yet try to assign this port |
| 664 | * because it is required to be assigned for console setup function. |
| 665 | * If register_console() don't assign value, then console_port pointer |
| 666 | * is cleanup. |
| 667 | */ |
Shubhrajyoti Datta | d338838 | 2019-11-12 16:11:08 +0530 | [diff] [blame] | 668 | if (!console_port) |
Shubhrajyoti Datta | deeb33e | 2018-08-06 14:22:14 +0530 | [diff] [blame] | 669 | console_port = port; |
| 670 | #endif |
| 671 | |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 672 | /* Register the port */ |
Greg Kroah-Hartman | 61ad2a0 | 2019-11-14 06:20:35 +0800 | [diff] [blame^] | 673 | rc = uart_add_one_port(&ulite_uart_driver, port); |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 674 | if (rc) { |
| 675 | dev_err(dev, "uart_add_one_port() failed; err=%i\n", rc); |
| 676 | port->mapbase = 0; |
| 677 | dev_set_drvdata(dev, NULL); |
| 678 | return rc; |
| 679 | } |
| 680 | |
Shubhrajyoti Datta | deeb33e | 2018-08-06 14:22:14 +0530 | [diff] [blame] | 681 | #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE |
| 682 | /* This is not port which is used for console that's why clean it up */ |
Shubhrajyoti Datta | d338838 | 2019-11-12 16:11:08 +0530 | [diff] [blame] | 683 | if (console_port == port && |
Greg Kroah-Hartman | 61ad2a0 | 2019-11-14 06:20:35 +0800 | [diff] [blame^] | 684 | !(ulite_uart_driver.cons->flags & CON_ENABLED)) |
Shubhrajyoti Datta | deeb33e | 2018-08-06 14:22:14 +0530 | [diff] [blame] | 685 | console_port = NULL; |
| 686 | #endif |
| 687 | |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 688 | return 0; |
| 689 | } |
| 690 | |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 691 | /** ulite_release: register a uartlite device with the driver |
| 692 | * |
| 693 | * @dev: pointer to device structure |
| 694 | */ |
Bill Pemberton | ae8d8a1 | 2012-11-19 13:26:18 -0500 | [diff] [blame] | 695 | static int ulite_release(struct device *dev) |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 696 | { |
| 697 | struct uart_port *port = dev_get_drvdata(dev); |
| 698 | int rc = 0; |
| 699 | |
| 700 | if (port) { |
Colin Ian King | ee0a29b | 2018-11-13 09:43:23 +0000 | [diff] [blame] | 701 | struct uartlite_data *pdata = port->private_data; |
| 702 | |
Shubhrajyoti Datta | 3b209d2 | 2018-10-16 15:48:02 +0530 | [diff] [blame] | 703 | rc = uart_remove_one_port(pdata->ulite_uart_driver, port); |
Grant Likely | 8fa7b61 | 2007-10-02 12:15:54 +1000 | [diff] [blame] | 704 | dev_set_drvdata(dev, NULL); |
| 705 | port->mapbase = 0; |
| 706 | } |
| 707 | |
| 708 | return rc; |
| 709 | } |
| 710 | |
Shubhrajyoti Datta | a3a1061 | 2018-07-21 17:19:06 +0530 | [diff] [blame] | 711 | /** |
| 712 | * ulite_suspend - Stop the device. |
| 713 | * |
| 714 | * @dev: handle to the device structure. |
| 715 | * Return: 0 always. |
| 716 | */ |
| 717 | static int __maybe_unused ulite_suspend(struct device *dev) |
| 718 | { |
| 719 | struct uart_port *port = dev_get_drvdata(dev); |
| 720 | |
Colin Ian King | ee0a29b | 2018-11-13 09:43:23 +0000 | [diff] [blame] | 721 | if (port) { |
| 722 | struct uartlite_data *pdata = port->private_data; |
| 723 | |
Shubhrajyoti Datta | 3b209d2 | 2018-10-16 15:48:02 +0530 | [diff] [blame] | 724 | uart_suspend_port(pdata->ulite_uart_driver, port); |
Colin Ian King | ee0a29b | 2018-11-13 09:43:23 +0000 | [diff] [blame] | 725 | } |
Shubhrajyoti Datta | a3a1061 | 2018-07-21 17:19:06 +0530 | [diff] [blame] | 726 | |
| 727 | return 0; |
| 728 | } |
| 729 | |
| 730 | /** |
| 731 | * ulite_resume - Resume the device. |
| 732 | * |
| 733 | * @dev: handle to the device structure. |
| 734 | * Return: 0 on success, errno otherwise. |
| 735 | */ |
| 736 | static int __maybe_unused ulite_resume(struct device *dev) |
| 737 | { |
| 738 | struct uart_port *port = dev_get_drvdata(dev); |
| 739 | |
Colin Ian King | ee0a29b | 2018-11-13 09:43:23 +0000 | [diff] [blame] | 740 | if (port) { |
| 741 | struct uartlite_data *pdata = port->private_data; |
| 742 | |
Shubhrajyoti Datta | 3b209d2 | 2018-10-16 15:48:02 +0530 | [diff] [blame] | 743 | uart_resume_port(pdata->ulite_uart_driver, port); |
Colin Ian King | ee0a29b | 2018-11-13 09:43:23 +0000 | [diff] [blame] | 744 | } |
Shubhrajyoti Datta | a3a1061 | 2018-07-21 17:19:06 +0530 | [diff] [blame] | 745 | |
| 746 | return 0; |
| 747 | } |
| 748 | |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 749 | static int __maybe_unused ulite_runtime_suspend(struct device *dev) |
| 750 | { |
| 751 | struct uart_port *port = dev_get_drvdata(dev); |
| 752 | struct uartlite_data *pdata = port->private_data; |
| 753 | |
| 754 | clk_disable(pdata->clk); |
| 755 | return 0; |
| 756 | }; |
| 757 | |
| 758 | static int __maybe_unused ulite_runtime_resume(struct device *dev) |
| 759 | { |
| 760 | struct uart_port *port = dev_get_drvdata(dev); |
| 761 | struct uartlite_data *pdata = port->private_data; |
| 762 | |
| 763 | clk_enable(pdata->clk); |
| 764 | return 0; |
| 765 | } |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 766 | /* --------------------------------------------------------------------- |
| 767 | * Platform bus binding |
| 768 | */ |
Shubhrajyoti Datta | a3a1061 | 2018-07-21 17:19:06 +0530 | [diff] [blame] | 769 | |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 770 | static const struct dev_pm_ops ulite_pm_ops = { |
| 771 | SET_SYSTEM_SLEEP_PM_OPS(ulite_suspend, ulite_resume) |
| 772 | SET_RUNTIME_PM_OPS(ulite_runtime_suspend, |
| 773 | ulite_runtime_resume, NULL) |
| 774 | }; |
Shubhrajyoti Datta | a3a1061 | 2018-07-21 17:19:06 +0530 | [diff] [blame] | 775 | |
Grant Likely | e5263a5 | 2011-02-22 20:16:13 -0700 | [diff] [blame] | 776 | #if defined(CONFIG_OF) |
| 777 | /* Match table for of_platform binding */ |
Fabian Frederick | ed0bb23 | 2015-03-16 20:17:11 +0100 | [diff] [blame] | 778 | static const struct of_device_id ulite_of_match[] = { |
Grant Likely | e5263a5 | 2011-02-22 20:16:13 -0700 | [diff] [blame] | 779 | { .compatible = "xlnx,opb-uartlite-1.00.b", }, |
| 780 | { .compatible = "xlnx,xps-uartlite-1.00.a", }, |
| 781 | {} |
| 782 | }; |
| 783 | MODULE_DEVICE_TABLE(of, ulite_of_match); |
Grant Likely | e5263a5 | 2011-02-22 20:16:13 -0700 | [diff] [blame] | 784 | #endif /* CONFIG_OF */ |
| 785 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 786 | static int ulite_probe(struct platform_device *pdev) |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 787 | { |
Michal Simek | 5c90c07 | 2015-04-13 16:34:21 +0200 | [diff] [blame] | 788 | struct resource *res; |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 789 | struct uartlite_data *pdata; |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 790 | int irq, ret; |
Grant Likely | e5263a5 | 2011-02-22 20:16:13 -0700 | [diff] [blame] | 791 | int id = pdev->id; |
| 792 | #ifdef CONFIG_OF |
| 793 | const __be32 *prop; |
| 794 | |
| 795 | prop = of_get_property(pdev->dev.of_node, "port-number", NULL); |
| 796 | if (prop) |
| 797 | id = be32_to_cpup(prop); |
| 798 | #endif |
Shubhrajyoti Datta | 62104b2 | 2018-10-16 15:48:01 +0530 | [diff] [blame] | 799 | if (id < 0) { |
| 800 | /* Look for a serialN alias */ |
| 801 | id = of_alias_get_id(pdev->dev.of_node, "serial"); |
| 802 | if (id < 0) |
| 803 | id = 0; |
| 804 | } |
| 805 | |
Shubhrajyoti Datta | f33cf77 | 2018-10-16 15:48:00 +0530 | [diff] [blame] | 806 | if (!ulite_uart_driver.state) { |
| 807 | dev_dbg(&pdev->dev, "uartlite: calling uart_register_driver()\n"); |
| 808 | ret = uart_register_driver(&ulite_uart_driver); |
| 809 | if (ret < 0) { |
| 810 | dev_err(&pdev->dev, "Failed to register driver\n"); |
| 811 | return ret; |
| 812 | } |
| 813 | } |
| 814 | |
Shubhrajyoti Datta | da7bf20 | 2018-07-21 17:19:04 +0530 | [diff] [blame] | 815 | pdata = devm_kzalloc(&pdev->dev, sizeof(struct uartlite_data), |
| 816 | GFP_KERNEL); |
| 817 | if (!pdata) |
| 818 | return -ENOMEM; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 819 | |
| 820 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 821 | if (!res) |
| 822 | return -ENODEV; |
| 823 | |
Michal Simek | 5c90c07 | 2015-04-13 16:34:21 +0200 | [diff] [blame] | 824 | irq = platform_get_irq(pdev, 0); |
| 825 | if (irq <= 0) |
| 826 | return -ENXIO; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 827 | |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 828 | pdata->clk = devm_clk_get(&pdev->dev, "s_axi_aclk"); |
| 829 | if (IS_ERR(pdata->clk)) { |
| 830 | if (PTR_ERR(pdata->clk) != -ENOENT) |
| 831 | return PTR_ERR(pdata->clk); |
| 832 | |
| 833 | /* |
| 834 | * Clock framework support is optional, continue on |
| 835 | * anyways if we don't find a matching clock. |
| 836 | */ |
| 837 | pdata->clk = NULL; |
| 838 | } |
| 839 | |
Shubhrajyoti Datta | 3b209d2 | 2018-10-16 15:48:02 +0530 | [diff] [blame] | 840 | pdata->ulite_uart_driver = &ulite_uart_driver; |
Shubhrajyoti Datta | ea42d7a | 2018-08-06 14:22:11 +0530 | [diff] [blame] | 841 | ret = clk_prepare_enable(pdata->clk); |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 842 | if (ret) { |
| 843 | dev_err(&pdev->dev, "Failed to prepare clock\n"); |
| 844 | return ret; |
| 845 | } |
| 846 | |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 847 | pm_runtime_use_autosuspend(&pdev->dev); |
| 848 | pm_runtime_set_autosuspend_delay(&pdev->dev, UART_AUTOSUSPEND_TIMEOUT); |
| 849 | pm_runtime_set_active(&pdev->dev); |
| 850 | pm_runtime_enable(&pdev->dev); |
| 851 | |
Shubhrajyoti Datta | ea42d7a | 2018-08-06 14:22:11 +0530 | [diff] [blame] | 852 | ret = ulite_assign(&pdev->dev, id, res->start, irq, pdata); |
| 853 | |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 854 | pm_runtime_mark_last_busy(&pdev->dev); |
| 855 | pm_runtime_put_autosuspend(&pdev->dev); |
Shubhrajyoti Datta | ea42d7a | 2018-08-06 14:22:11 +0530 | [diff] [blame] | 856 | |
| 857 | return ret; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 858 | } |
| 859 | |
Bill Pemberton | ae8d8a1 | 2012-11-19 13:26:18 -0500 | [diff] [blame] | 860 | static int ulite_remove(struct platform_device *pdev) |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 861 | { |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 862 | struct uart_port *port = dev_get_drvdata(&pdev->dev); |
| 863 | struct uartlite_data *pdata = port->private_data; |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 864 | int rc; |
Shubhrajyoti Datta | 14288be | 2018-07-21 17:19:05 +0530 | [diff] [blame] | 865 | |
Chuhong Yuan | 6a7ce07 | 2019-11-01 16:54:33 +0800 | [diff] [blame] | 866 | clk_disable_unprepare(pdata->clk); |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 867 | rc = ulite_release(&pdev->dev); |
Shubhrajyoti Datta | d338838 | 2019-11-12 16:11:08 +0530 | [diff] [blame] | 868 | #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE |
| 869 | if (console_port == port) |
| 870 | console_port = NULL; |
| 871 | #endif |
| 872 | |
Shubhrajyoti Datta | 0379b11 | 2018-10-16 15:48:03 +0530 | [diff] [blame] | 873 | pm_runtime_disable(&pdev->dev); |
| 874 | pm_runtime_set_suspended(&pdev->dev); |
| 875 | pm_runtime_dont_use_autosuspend(&pdev->dev); |
| 876 | return rc; |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 877 | } |
| 878 | |
Kay Sievers | e169c13 | 2008-04-15 14:34:35 -0700 | [diff] [blame] | 879 | /* work with hotplug and coldplug */ |
| 880 | MODULE_ALIAS("platform:uartlite"); |
| 881 | |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 882 | static struct platform_driver ulite_platform_driver = { |
Grant Likely | e5263a5 | 2011-02-22 20:16:13 -0700 | [diff] [blame] | 883 | .probe = ulite_probe, |
Bill Pemberton | 2d47b71 | 2012-11-19 13:21:34 -0500 | [diff] [blame] | 884 | .remove = ulite_remove, |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 885 | .driver = { |
Grant Likely | e5263a5 | 2011-02-22 20:16:13 -0700 | [diff] [blame] | 886 | .name = "uartlite", |
Ben Dooks | 8588806 | 2011-08-03 10:11:43 +0100 | [diff] [blame] | 887 | .of_match_table = of_match_ptr(ulite_of_match), |
Shubhrajyoti Datta | a3a1061 | 2018-07-21 17:19:06 +0530 | [diff] [blame] | 888 | .pm = &ulite_pm_ops, |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 889 | }, |
| 890 | }; |
| 891 | |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 892 | /* --------------------------------------------------------------------- |
Grant Likely | 435706b | 2007-10-02 12:15:59 +1000 | [diff] [blame] | 893 | * Module setup/teardown |
| 894 | */ |
| 895 | |
Michal Simek | 3240b48d | 2013-02-11 19:04:33 +0100 | [diff] [blame] | 896 | static int __init ulite_init(void) |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 897 | { |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 898 | |
Grant Likely | 852e1ea | 2007-10-02 12:16:04 +1000 | [diff] [blame] | 899 | pr_debug("uartlite: calling platform_driver_register()\n"); |
Shubhrajyoti Datta | 415b43b | 2018-08-06 14:22:12 +0530 | [diff] [blame] | 900 | return platform_driver_register(&ulite_platform_driver); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 901 | } |
| 902 | |
Michal Simek | 3240b48d | 2013-02-11 19:04:33 +0100 | [diff] [blame] | 903 | static void __exit ulite_exit(void) |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 904 | { |
| 905 | platform_driver_unregister(&ulite_platform_driver); |
Randy Dunlap | a553add | 2019-09-16 16:12:23 -0700 | [diff] [blame] | 906 | if (ulite_uart_driver.state) |
| 907 | uart_unregister_driver(&ulite_uart_driver); |
Peter Korsgaard | 238b872 | 2006-12-06 20:35:17 -0800 | [diff] [blame] | 908 | } |
| 909 | |
| 910 | module_init(ulite_init); |
| 911 | module_exit(ulite_exit); |
| 912 | |
| 913 | MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>"); |
| 914 | MODULE_DESCRIPTION("Xilinx uartlite serial driver"); |
| 915 | MODULE_LICENSE("GPL"); |