blob: daec3309b014dd09e3cabba983f66b034c5ba543 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Marc Zyngier021f6532014-06-30 16:01:31 +01002/*
Marc Zyngier0edc23e2016-12-19 17:01:52 +00003 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
Marc Zyngier021f6532014-06-30 16:01:31 +01004 * Author: Marc Zyngier <marc.zyngier@arm.com>
Marc Zyngier021f6532014-06-30 16:01:31 +01005 */
6
Julien Grall68628bb2016-04-11 16:32:55 +01007#define pr_fmt(fmt) "GICv3: " fmt
8
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01009#include <linux/acpi.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010010#include <linux/cpu.h>
Sudeep Holla3708d522014-08-26 16:03:35 +010011#include <linux/cpu_pm.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010012#include <linux/delay.h>
13#include <linux/interrupt.h>
Tomasz Nowickiffa7d612016-01-19 14:11:15 +010014#include <linux/irqdomain.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010015#include <linux/of.h>
16#include <linux/of_address.h>
17#include <linux/of_irq.h>
18#include <linux/percpu.h>
Julien Thierry101b35f2019-01-31 14:58:59 +000019#include <linux/refcount.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010020#include <linux/slab.h>
21
Joel Porquet41a83e062015-07-07 17:11:46 -040022#include <linux/irqchip.h>
Julien Grall1839e572016-04-11 16:32:57 +010023#include <linux/irqchip/arm-gic-common.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010024#include <linux/irqchip/arm-gic-v3.h>
Marc Zyngiere3825ba2016-04-11 09:57:54 +010025#include <linux/irqchip/irq-partition-percpu.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010026
27#include <asm/cputype.h>
28#include <asm/exception.h>
29#include <asm/smp_plat.h>
Marc Zyngier0b6a3da2015-08-26 17:00:42 +010030#include <asm/virt.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010031
32#include "irq-gic-common.h"
Marc Zyngier021f6532014-06-30 16:01:31 +010033
Julien Thierryf32c9262019-01-31 14:58:58 +000034#define GICD_INT_NMI_PRI (GICD_INT_DEF_PRI & ~0x80)
35
Srinivas Kandagatla9c8114c2018-12-10 13:56:32 +000036#define FLAGS_WORKAROUND_GICR_WAKER_MSM8996 (1ULL << 0)
Marc Zyngierd01fd162020-03-11 11:56:49 +000037#define FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539 (1ULL << 1)
Srinivas Kandagatla9c8114c2018-12-10 13:56:32 +000038
Marc Zyngier64b499d2020-04-25 15:24:01 +010039#define GIC_IRQ_TYPE_PARTITION (GIC_IRQ_TYPE_LPI + 1)
40
Marc Zyngierf5c14342014-11-24 14:35:10 +000041struct redist_region {
42 void __iomem *redist_base;
43 phys_addr_t phys_base;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +010044 bool single_redist;
Marc Zyngierf5c14342014-11-24 14:35:10 +000045};
46
Marc Zyngier021f6532014-06-30 16:01:31 +010047struct gic_chip_data {
Marc Zyngiere3825ba2016-04-11 09:57:54 +010048 struct fwnode_handle *fwnode;
Marc Zyngier021f6532014-06-30 16:01:31 +010049 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +000050 struct redist_region *redist_regions;
51 struct rdists rdists;
Marc Zyngier021f6532014-06-30 16:01:31 +010052 struct irq_domain *domain;
53 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +000054 u32 nr_redist_regions;
Srinivas Kandagatla9c8114c2018-12-10 13:56:32 +000055 u64 flags;
Shanker Donthinenieda0d042017-10-06 10:24:00 -050056 bool has_rss;
Marc Zyngier1a60e1e2019-07-18 11:15:14 +010057 unsigned int ppi_nr;
Marc Zyngier52085d32019-07-18 13:05:17 +010058 struct partition_desc **ppi_descs;
Marc Zyngier021f6532014-06-30 16:01:31 +010059};
60
61static struct gic_chip_data gic_data __read_mostly;
Davidlohr Buesod01d3272018-03-26 14:09:25 -070062static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
Marc Zyngier021f6532014-06-30 16:01:31 +010063
Marc Zyngier211bddd2019-07-16 15:17:31 +010064#define GIC_ID_NR (1U << GICD_TYPER_ID_BITS(gic_data.rdists.gicd_typer))
Zenghui Yuc107d612019-09-18 06:57:30 +000065#define GIC_LINE_NR min(GICD_TYPER_SPIS(gic_data.rdists.gicd_typer), 1020U)
Marc Zyngier211bddd2019-07-16 15:17:31 +010066#define GIC_ESPI_NR GICD_TYPER_ESPIS(gic_data.rdists.gicd_typer)
67
Julien Thierryd98d0a92019-01-31 14:58:57 +000068/*
69 * The behaviours of RPR and PMR registers differ depending on the value of
70 * SCR_EL3.FIQ, and the behaviour of non-secure priority registers of the
71 * distributor and redistributors depends on whether security is enabled in the
72 * GIC.
73 *
74 * When security is enabled, non-secure priority values from the (re)distributor
75 * are presented to the GIC CPUIF as follow:
76 * (GIC_(R)DIST_PRI[irq] >> 1) | 0x80;
77 *
Lorenzo Pieralisid4034112021-01-21 18:22:52 +000078 * If SCR_EL3.FIQ == 1, the values written to/read from PMR and RPR at non-secure
Julien Thierryd98d0a92019-01-31 14:58:57 +000079 * EL1 are subject to a similar operation thus matching the priorities presented
Alexandru Elisei33678052020-09-12 16:37:07 +010080 * from the (re)distributor when security is enabled. When SCR_EL3.FIQ == 0,
Lorenzo Pieralisid4034112021-01-21 18:22:52 +000081 * these values are unchanged by the GIC.
Julien Thierryd98d0a92019-01-31 14:58:57 +000082 *
83 * see GICv3/GICv4 Architecture Specification (IHI0069D):
84 * - section 4.8.1 Non-secure accesses to register fields for Secure interrupt
85 * priorities.
86 * - Figure 4-7 Secure read of the priority field for a Non-secure Group 1
87 * interrupt.
Julien Thierryd98d0a92019-01-31 14:58:57 +000088 */
89static DEFINE_STATIC_KEY_FALSE(supports_pseudo_nmis);
90
Marc Zyngierf2266502019-10-02 10:06:12 +010091/*
92 * Global static key controlling whether an update to PMR allowing more
93 * interrupts requires to be propagated to the redistributor (DSB SY).
94 * And this needs to be exported for modules to be able to enable
95 * interrupts...
96 */
97DEFINE_STATIC_KEY_FALSE(gic_pmr_sync);
98EXPORT_SYMBOL(gic_pmr_sync);
99
Alexandru Elisei33678052020-09-12 16:37:07 +0100100DEFINE_STATIC_KEY_FALSE(gic_nonsecure_priorities);
101EXPORT_SYMBOL(gic_nonsecure_priorities);
102
Chen-Yu Tsai8d474de2021-08-12 01:15:05 +0800103/*
104 * When the Non-secure world has access to group 0 interrupts (as a
105 * consequence of SCR_EL3.FIQ == 0), reading the ICC_RPR_EL1 register will
106 * return the Distributor's view of the interrupt priority.
107 *
108 * When GIC security is enabled (GICD_CTLR.DS == 0), the interrupt priority
109 * written by software is moved to the Non-secure range by the Distributor.
110 *
111 * If both are true (which is when gic_nonsecure_priorities gets enabled),
112 * we need to shift down the priority programmed by software to match it
113 * against the value returned by ICC_RPR_EL1.
114 */
115#define GICD_INT_RPR_PRI(priority) \
116 ({ \
117 u32 __priority = (priority); \
118 if (static_branch_unlikely(&gic_nonsecure_priorities)) \
119 __priority = 0x80 | (__priority >> 1); \
120 \
121 __priority; \
122 })
123
Julien Thierry101b35f2019-01-31 14:58:59 +0000124/* ppi_nmi_refs[n] == number of cpus having ppi[n + 16] set as NMI */
Marc Zyngier81a43272019-07-18 12:53:05 +0100125static refcount_t *ppi_nmi_refs;
Julien Thierry101b35f2019-01-31 14:58:59 +0000126
Marc Zyngier0e5cb7772021-02-27 10:23:45 +0000127static struct gic_kvm_info gic_v3_kvm_info __initdata;
Shanker Donthinenieda0d042017-10-06 10:24:00 -0500128static DEFINE_PER_CPU(bool, has_rss);
Julien Grall1839e572016-04-11 16:32:57 +0100129
Shanker Donthinenieda0d042017-10-06 10:24:00 -0500130#define MPIDR_RS(mpidr) (((mpidr) & 0xF0UL) >> 4)
Marc Zyngierf5c14342014-11-24 14:35:10 +0000131#define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
132#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
Marc Zyngier021f6532014-06-30 16:01:31 +0100133#define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
134
135/* Our default, arbitrary priority value. Linux only uses one anyway. */
136#define DEFAULT_PMR_VALUE 0xf0
137
Marc Zyngiere91b0362019-07-16 14:41:40 +0100138enum gic_intid_range {
Marc Zyngier70a29c32020-04-25 15:11:20 +0100139 SGI_RANGE,
Marc Zyngiere91b0362019-07-16 14:41:40 +0100140 PPI_RANGE,
141 SPI_RANGE,
Marc Zyngier5f51f802019-07-18 13:19:25 +0100142 EPPI_RANGE,
Marc Zyngier211bddd2019-07-16 15:17:31 +0100143 ESPI_RANGE,
Marc Zyngiere91b0362019-07-16 14:41:40 +0100144 LPI_RANGE,
145 __INVALID_RANGE__
146};
147
148static enum gic_intid_range __get_intid_range(irq_hw_number_t hwirq)
149{
150 switch (hwirq) {
Marc Zyngier70a29c32020-04-25 15:11:20 +0100151 case 0 ... 15:
152 return SGI_RANGE;
Marc Zyngiere91b0362019-07-16 14:41:40 +0100153 case 16 ... 31:
154 return PPI_RANGE;
155 case 32 ... 1019:
156 return SPI_RANGE;
Marc Zyngier5f51f802019-07-18 13:19:25 +0100157 case EPPI_BASE_INTID ... (EPPI_BASE_INTID + 63):
158 return EPPI_RANGE;
Marc Zyngier211bddd2019-07-16 15:17:31 +0100159 case ESPI_BASE_INTID ... (ESPI_BASE_INTID + 1023):
160 return ESPI_RANGE;
Marc Zyngiere91b0362019-07-16 14:41:40 +0100161 case 8192 ... GENMASK(23, 0):
162 return LPI_RANGE;
163 default:
164 return __INVALID_RANGE__;
165 }
166}
167
168static enum gic_intid_range get_intid_range(struct irq_data *d)
169{
170 return __get_intid_range(d->hwirq);
171}
172
Marc Zyngier021f6532014-06-30 16:01:31 +0100173static inline unsigned int gic_irq(struct irq_data *d)
174{
175 return d->hwirq;
176}
177
Marc Zyngier70a29c32020-04-25 15:11:20 +0100178static inline bool gic_irq_in_rdist(struct irq_data *d)
Marc Zyngier021f6532014-06-30 16:01:31 +0100179{
Marc Zyngier70a29c32020-04-25 15:11:20 +0100180 switch (get_intid_range(d)) {
181 case SGI_RANGE:
182 case PPI_RANGE:
183 case EPPI_RANGE:
184 return true;
185 default:
186 return false;
187 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100188}
189
190static inline void __iomem *gic_dist_base(struct irq_data *d)
191{
Marc Zyngiere91b0362019-07-16 14:41:40 +0100192 switch (get_intid_range(d)) {
Marc Zyngier70a29c32020-04-25 15:11:20 +0100193 case SGI_RANGE:
Marc Zyngiere91b0362019-07-16 14:41:40 +0100194 case PPI_RANGE:
Marc Zyngier5f51f802019-07-18 13:19:25 +0100195 case EPPI_RANGE:
Marc Zyngiere91b0362019-07-16 14:41:40 +0100196 /* SGI+PPI -> SGI_base for this CPU */
Marc Zyngier021f6532014-06-30 16:01:31 +0100197 return gic_data_rdist_sgi_base();
198
Marc Zyngiere91b0362019-07-16 14:41:40 +0100199 case SPI_RANGE:
Marc Zyngier211bddd2019-07-16 15:17:31 +0100200 case ESPI_RANGE:
Marc Zyngiere91b0362019-07-16 14:41:40 +0100201 /* SPI -> dist_base */
Marc Zyngier021f6532014-06-30 16:01:31 +0100202 return gic_data.dist_base;
203
Marc Zyngiere91b0362019-07-16 14:41:40 +0100204 default:
205 return NULL;
206 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100207}
208
209static void gic_do_wait_for_rwp(void __iomem *base)
210{
211 u32 count = 1000000; /* 1s! */
212
213 while (readl_relaxed(base + GICD_CTLR) & GICD_CTLR_RWP) {
214 count--;
215 if (!count) {
216 pr_err_ratelimited("RWP timeout, gone fishing\n");
217 return;
218 }
219 cpu_relax();
220 udelay(1);
Daode Huang2c542422019-10-17 16:25:29 +0800221 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100222}
223
224/* Wait for completion of a distributor change */
225static void gic_dist_wait_for_rwp(void)
226{
227 gic_do_wait_for_rwp(gic_data.dist_base);
228}
229
230/* Wait for completion of a redistributor change */
231static void gic_redist_wait_for_rwp(void)
232{
233 gic_do_wait_for_rwp(gic_data_rdist_rd_base());
234}
235
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100236#ifdef CONFIG_ARM64
Robert Richter6d4e11c2015-09-21 22:58:35 +0200237
238static u64 __maybe_unused gic_read_iar(void)
239{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000240 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154))
Robert Richter6d4e11c2015-09-21 22:58:35 +0200241 return gic_read_iar_cavium_thunderx();
242 else
243 return gic_read_iar_common();
244}
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100245#endif
Marc Zyngier021f6532014-06-30 16:01:31 +0100246
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100247static void gic_enable_redist(bool enable)
Marc Zyngier021f6532014-06-30 16:01:31 +0100248{
249 void __iomem *rbase;
250 u32 count = 1000000; /* 1s! */
251 u32 val;
252
Srinivas Kandagatla9c8114c2018-12-10 13:56:32 +0000253 if (gic_data.flags & FLAGS_WORKAROUND_GICR_WAKER_MSM8996)
254 return;
255
Marc Zyngier021f6532014-06-30 16:01:31 +0100256 rbase = gic_data_rdist_rd_base();
257
Marc Zyngier021f6532014-06-30 16:01:31 +0100258 val = readl_relaxed(rbase + GICR_WAKER);
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100259 if (enable)
260 /* Wake up this CPU redistributor */
261 val &= ~GICR_WAKER_ProcessorSleep;
262 else
263 val |= GICR_WAKER_ProcessorSleep;
Marc Zyngier021f6532014-06-30 16:01:31 +0100264 writel_relaxed(val, rbase + GICR_WAKER);
265
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100266 if (!enable) { /* Check that GICR_WAKER is writeable */
267 val = readl_relaxed(rbase + GICR_WAKER);
268 if (!(val & GICR_WAKER_ProcessorSleep))
269 return; /* No PM support in this redistributor */
270 }
271
Dan Carpenterd102eb52016-10-14 10:26:21 +0300272 while (--count) {
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100273 val = readl_relaxed(rbase + GICR_WAKER);
Andrew Jonescf1d9d12016-05-11 21:23:17 +0200274 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100275 break;
Marc Zyngier021f6532014-06-30 16:01:31 +0100276 cpu_relax();
277 udelay(1);
Daode Huang2c542422019-10-17 16:25:29 +0800278 }
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100279 if (!count)
280 pr_err_ratelimited("redistributor failed to %s...\n",
281 enable ? "wakeup" : "sleep");
Marc Zyngier021f6532014-06-30 16:01:31 +0100282}
283
284/*
285 * Routines to disable, enable, EOI and route interrupts
286 */
Marc Zyngiere91b0362019-07-16 14:41:40 +0100287static u32 convert_offset_index(struct irq_data *d, u32 offset, u32 *index)
288{
289 switch (get_intid_range(d)) {
Marc Zyngier70a29c32020-04-25 15:11:20 +0100290 case SGI_RANGE:
Marc Zyngiere91b0362019-07-16 14:41:40 +0100291 case PPI_RANGE:
292 case SPI_RANGE:
293 *index = d->hwirq;
294 return offset;
Marc Zyngier5f51f802019-07-18 13:19:25 +0100295 case EPPI_RANGE:
296 /*
297 * Contrary to the ESPI range, the EPPI range is contiguous
298 * to the PPI range in the registers, so let's adjust the
299 * displacement accordingly. Consistency is overrated.
300 */
301 *index = d->hwirq - EPPI_BASE_INTID + 32;
302 return offset;
Marc Zyngier211bddd2019-07-16 15:17:31 +0100303 case ESPI_RANGE:
304 *index = d->hwirq - ESPI_BASE_INTID;
305 switch (offset) {
306 case GICD_ISENABLER:
307 return GICD_ISENABLERnE;
308 case GICD_ICENABLER:
309 return GICD_ICENABLERnE;
310 case GICD_ISPENDR:
311 return GICD_ISPENDRnE;
312 case GICD_ICPENDR:
313 return GICD_ICPENDRnE;
314 case GICD_ISACTIVER:
315 return GICD_ISACTIVERnE;
316 case GICD_ICACTIVER:
317 return GICD_ICACTIVERnE;
318 case GICD_IPRIORITYR:
319 return GICD_IPRIORITYRnE;
320 case GICD_ICFGR:
321 return GICD_ICFGRnE;
322 case GICD_IROUTER:
323 return GICD_IROUTERnE;
324 default:
325 break;
326 }
327 break;
Marc Zyngiere91b0362019-07-16 14:41:40 +0100328 default:
329 break;
330 }
331
332 WARN_ON(1);
333 *index = d->hwirq;
334 return offset;
335}
336
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000337static int gic_peek_irq(struct irq_data *d, u32 offset)
338{
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000339 void __iomem *base;
Marc Zyngiere91b0362019-07-16 14:41:40 +0100340 u32 index, mask;
341
342 offset = convert_offset_index(d, offset, &index);
343 mask = 1 << (index % 32);
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000344
345 if (gic_irq_in_rdist(d))
346 base = gic_data_rdist_sgi_base();
347 else
348 base = gic_data.dist_base;
349
Marc Zyngiere91b0362019-07-16 14:41:40 +0100350 return !!(readl_relaxed(base + offset + (index / 32) * 4) & mask);
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000351}
352
Marc Zyngier021f6532014-06-30 16:01:31 +0100353static void gic_poke_irq(struct irq_data *d, u32 offset)
354{
Marc Zyngier021f6532014-06-30 16:01:31 +0100355 void (*rwp_wait)(void);
356 void __iomem *base;
Marc Zyngiere91b0362019-07-16 14:41:40 +0100357 u32 index, mask;
358
359 offset = convert_offset_index(d, offset, &index);
360 mask = 1 << (index % 32);
Marc Zyngier021f6532014-06-30 16:01:31 +0100361
362 if (gic_irq_in_rdist(d)) {
363 base = gic_data_rdist_sgi_base();
364 rwp_wait = gic_redist_wait_for_rwp;
365 } else {
366 base = gic_data.dist_base;
367 rwp_wait = gic_dist_wait_for_rwp;
368 }
369
Marc Zyngiere91b0362019-07-16 14:41:40 +0100370 writel_relaxed(mask, base + offset + (index / 32) * 4);
Marc Zyngier021f6532014-06-30 16:01:31 +0100371 rwp_wait();
372}
373
Marc Zyngier021f6532014-06-30 16:01:31 +0100374static void gic_mask_irq(struct irq_data *d)
375{
376 gic_poke_irq(d, GICD_ICENABLER);
377}
378
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100379static void gic_eoimode1_mask_irq(struct irq_data *d)
380{
381 gic_mask_irq(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100382 /*
383 * When masking a forwarded interrupt, make sure it is
384 * deactivated as well.
385 *
386 * This ensures that an interrupt that is getting
387 * disabled/masked will not get "stuck", because there is
388 * noone to deactivate it (guest is being terminated).
389 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200390 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier530bf352015-08-26 17:00:43 +0100391 gic_poke_irq(d, GICD_ICACTIVER);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100392}
393
Marc Zyngier021f6532014-06-30 16:01:31 +0100394static void gic_unmask_irq(struct irq_data *d)
395{
396 gic_poke_irq(d, GICD_ISENABLER);
397}
398
Julien Thierryd98d0a92019-01-31 14:58:57 +0000399static inline bool gic_supports_nmi(void)
400{
401 return IS_ENABLED(CONFIG_ARM64_PSEUDO_NMI) &&
402 static_branch_likely(&supports_pseudo_nmis);
403}
404
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000405static int gic_irq_set_irqchip_state(struct irq_data *d,
406 enum irqchip_irq_state which, bool val)
407{
408 u32 reg;
409
Marc Zyngier64b499d2020-04-25 15:24:01 +0100410 if (d->hwirq >= 8192) /* SGI/PPI/SPI only */
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000411 return -EINVAL;
412
413 switch (which) {
414 case IRQCHIP_STATE_PENDING:
415 reg = val ? GICD_ISPENDR : GICD_ICPENDR;
416 break;
417
418 case IRQCHIP_STATE_ACTIVE:
419 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
420 break;
421
422 case IRQCHIP_STATE_MASKED:
423 reg = val ? GICD_ICENABLER : GICD_ISENABLER;
424 break;
425
426 default:
427 return -EINVAL;
428 }
429
430 gic_poke_irq(d, reg);
431 return 0;
432}
433
434static int gic_irq_get_irqchip_state(struct irq_data *d,
435 enum irqchip_irq_state which, bool *val)
436{
Marc Zyngier211bddd2019-07-16 15:17:31 +0100437 if (d->hwirq >= 8192) /* PPI/SPI only */
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000438 return -EINVAL;
439
440 switch (which) {
441 case IRQCHIP_STATE_PENDING:
442 *val = gic_peek_irq(d, GICD_ISPENDR);
443 break;
444
445 case IRQCHIP_STATE_ACTIVE:
446 *val = gic_peek_irq(d, GICD_ISACTIVER);
447 break;
448
449 case IRQCHIP_STATE_MASKED:
450 *val = !gic_peek_irq(d, GICD_ISENABLER);
451 break;
452
453 default:
454 return -EINVAL;
455 }
456
457 return 0;
458}
459
Julien Thierry101b35f2019-01-31 14:58:59 +0000460static void gic_irq_set_prio(struct irq_data *d, u8 prio)
461{
462 void __iomem *base = gic_dist_base(d);
Marc Zyngiere91b0362019-07-16 14:41:40 +0100463 u32 offset, index;
Julien Thierry101b35f2019-01-31 14:58:59 +0000464
Marc Zyngiere91b0362019-07-16 14:41:40 +0100465 offset = convert_offset_index(d, GICD_IPRIORITYR, &index);
466
467 writeb_relaxed(prio, base + offset + index);
Julien Thierry101b35f2019-01-31 14:58:59 +0000468}
469
James Morsebfa80ee92021-07-29 17:27:47 +0000470static u32 __gic_get_ppi_index(irq_hw_number_t hwirq)
Marc Zyngier81a43272019-07-18 12:53:05 +0100471{
James Morsebfa80ee92021-07-29 17:27:47 +0000472 switch (__get_intid_range(hwirq)) {
Marc Zyngier81a43272019-07-18 12:53:05 +0100473 case PPI_RANGE:
James Morsebfa80ee92021-07-29 17:27:47 +0000474 return hwirq - 16;
Marc Zyngier5f51f802019-07-18 13:19:25 +0100475 case EPPI_RANGE:
James Morsebfa80ee92021-07-29 17:27:47 +0000476 return hwirq - EPPI_BASE_INTID + 16;
Marc Zyngier81a43272019-07-18 12:53:05 +0100477 default:
478 unreachable();
479 }
480}
481
James Morsebfa80ee92021-07-29 17:27:47 +0000482static u32 gic_get_ppi_index(struct irq_data *d)
483{
484 return __gic_get_ppi_index(d->hwirq);
485}
486
Julien Thierry101b35f2019-01-31 14:58:59 +0000487static int gic_irq_nmi_setup(struct irq_data *d)
488{
489 struct irq_desc *desc = irq_to_desc(d->irq);
490
491 if (!gic_supports_nmi())
492 return -EINVAL;
493
494 if (gic_peek_irq(d, GICD_ISENABLER)) {
495 pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq);
496 return -EINVAL;
497 }
498
499 /*
500 * A secondary irq_chip should be in charge of LPI request,
501 * it should not be possible to get there
502 */
503 if (WARN_ON(gic_irq(d) >= 8192))
504 return -EINVAL;
505
506 /* desc lock should already be held */
Marc Zyngier81a43272019-07-18 12:53:05 +0100507 if (gic_irq_in_rdist(d)) {
508 u32 idx = gic_get_ppi_index(d);
509
Julien Thierry101b35f2019-01-31 14:58:59 +0000510 /* Setting up PPI as NMI, only switch handler for first NMI */
Marc Zyngier81a43272019-07-18 12:53:05 +0100511 if (!refcount_inc_not_zero(&ppi_nmi_refs[idx])) {
512 refcount_set(&ppi_nmi_refs[idx], 1);
Julien Thierry101b35f2019-01-31 14:58:59 +0000513 desc->handle_irq = handle_percpu_devid_fasteoi_nmi;
514 }
515 } else {
516 desc->handle_irq = handle_fasteoi_nmi;
517 }
518
519 gic_irq_set_prio(d, GICD_INT_NMI_PRI);
520
521 return 0;
522}
523
524static void gic_irq_nmi_teardown(struct irq_data *d)
525{
526 struct irq_desc *desc = irq_to_desc(d->irq);
527
528 if (WARN_ON(!gic_supports_nmi()))
529 return;
530
531 if (gic_peek_irq(d, GICD_ISENABLER)) {
532 pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq);
533 return;
534 }
535
536 /*
537 * A secondary irq_chip should be in charge of LPI request,
538 * it should not be possible to get there
539 */
540 if (WARN_ON(gic_irq(d) >= 8192))
541 return;
542
543 /* desc lock should already be held */
Marc Zyngier81a43272019-07-18 12:53:05 +0100544 if (gic_irq_in_rdist(d)) {
545 u32 idx = gic_get_ppi_index(d);
546
Julien Thierry101b35f2019-01-31 14:58:59 +0000547 /* Tearing down NMI, only switch handler for last NMI */
Marc Zyngier81a43272019-07-18 12:53:05 +0100548 if (refcount_dec_and_test(&ppi_nmi_refs[idx]))
Julien Thierry101b35f2019-01-31 14:58:59 +0000549 desc->handle_irq = handle_percpu_devid_irq;
550 } else {
551 desc->handle_irq = handle_fasteoi_irq;
552 }
553
554 gic_irq_set_prio(d, GICD_INT_DEF_PRI);
555}
556
Marc Zyngier021f6532014-06-30 16:01:31 +0100557static void gic_eoi_irq(struct irq_data *d)
558{
559 gic_write_eoir(gic_irq(d));
560}
561
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100562static void gic_eoimode1_eoi_irq(struct irq_data *d)
563{
564 /*
Marc Zyngier530bf352015-08-26 17:00:43 +0100565 * No need to deactivate an LPI, or an interrupt that
566 * is is getting forwarded to a vcpu.
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100567 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200568 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100569 return;
570 gic_write_dir(gic_irq(d));
571}
572
Marc Zyngier021f6532014-06-30 16:01:31 +0100573static int gic_set_type(struct irq_data *d, unsigned int type)
574{
Marc Zyngier5f51f802019-07-18 13:19:25 +0100575 enum gic_intid_range range;
Marc Zyngier021f6532014-06-30 16:01:31 +0100576 unsigned int irq = gic_irq(d);
577 void (*rwp_wait)(void);
578 void __iomem *base;
Marc Zyngiere91b0362019-07-16 14:41:40 +0100579 u32 offset, index;
Marc Zyngier13d22e22019-07-16 14:35:17 +0100580 int ret;
Marc Zyngier021f6532014-06-30 16:01:31 +0100581
Marc Zyngier5f51f802019-07-18 13:19:25 +0100582 range = get_intid_range(d);
583
Marc Zyngier64b499d2020-04-25 15:24:01 +0100584 /* Interrupt configuration for SGIs can't be changed */
585 if (range == SGI_RANGE)
586 return type != IRQ_TYPE_EDGE_RISING ? -EINVAL : 0;
587
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000588 /* SPIs have restrictions on the supported types */
Marc Zyngier5f51f802019-07-18 13:19:25 +0100589 if ((range == SPI_RANGE || range == ESPI_RANGE) &&
590 type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
Marc Zyngier021f6532014-06-30 16:01:31 +0100591 return -EINVAL;
592
593 if (gic_irq_in_rdist(d)) {
594 base = gic_data_rdist_sgi_base();
595 rwp_wait = gic_redist_wait_for_rwp;
596 } else {
597 base = gic_data.dist_base;
598 rwp_wait = gic_dist_wait_for_rwp;
599 }
600
Marc Zyngiere91b0362019-07-16 14:41:40 +0100601 offset = convert_offset_index(d, GICD_ICFGR, &index);
Marc Zyngier13d22e22019-07-16 14:35:17 +0100602
Marc Zyngiere91b0362019-07-16 14:41:40 +0100603 ret = gic_configure_irq(index, type, base + offset, rwp_wait);
Marc Zyngier5f51f802019-07-18 13:19:25 +0100604 if (ret && (range == PPI_RANGE || range == EPPI_RANGE)) {
Marc Zyngier13d22e22019-07-16 14:35:17 +0100605 /* Misconfigured PPIs are usually not fatal */
Marc Zyngier5f51f802019-07-18 13:19:25 +0100606 pr_warn("GIC: PPI INTID%d is secure or misconfigured\n", irq);
Marc Zyngier13d22e22019-07-16 14:35:17 +0100607 ret = 0;
608 }
609
610 return ret;
Marc Zyngier021f6532014-06-30 16:01:31 +0100611}
612
Marc Zyngier530bf352015-08-26 17:00:43 +0100613static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
614{
Marc Zyngier64b499d2020-04-25 15:24:01 +0100615 if (get_intid_range(d) == SGI_RANGE)
616 return -EINVAL;
617
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200618 if (vcpu)
619 irqd_set_forwarded_to_vcpu(d);
620 else
621 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100622 return 0;
623}
624
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100625static u64 gic_mpidr_to_affinity(unsigned long mpidr)
Marc Zyngier021f6532014-06-30 16:01:31 +0100626{
627 u64 aff;
628
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100629 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
Marc Zyngier021f6532014-06-30 16:01:31 +0100630 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
631 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
632 MPIDR_AFFINITY_LEVEL(mpidr, 0));
633
634 return aff;
635}
636
Julien Thierryf32c9262019-01-31 14:58:58 +0000637static void gic_deactivate_unhandled(u32 irqnr)
638{
639 if (static_branch_likely(&supports_deactivate_key)) {
640 if (irqnr < 8192)
641 gic_write_dir(irqnr);
642 } else {
643 gic_write_eoir(irqnr);
644 }
645}
646
647static inline void gic_handle_nmi(u32 irqnr, struct pt_regs *regs)
648{
Julien Thierry17ce3022019-06-11 10:38:09 +0100649 bool irqs_enabled = interrupts_enabled(regs);
Julien Thierryf32c9262019-01-31 14:58:58 +0000650 int err;
651
Julien Thierry17ce3022019-06-11 10:38:09 +0100652 if (irqs_enabled)
653 nmi_enter();
654
Julien Thierryf32c9262019-01-31 14:58:58 +0000655 if (static_branch_likely(&supports_deactivate_key))
656 gic_write_eoir(irqnr);
657 /*
658 * Leave the PSR.I bit set to prevent other NMIs to be
659 * received while handling this one.
660 * PSR.I will be restored when we ERET to the
661 * interrupted context.
662 */
Mark Rutland0953fb22021-10-20 20:23:09 +0100663 err = generic_handle_domain_nmi(gic_data.domain, irqnr);
Julien Thierryf32c9262019-01-31 14:58:58 +0000664 if (err)
665 gic_deactivate_unhandled(irqnr);
Julien Thierry17ce3022019-06-11 10:38:09 +0100666
667 if (irqs_enabled)
668 nmi_exit();
Julien Thierryf32c9262019-01-31 14:58:58 +0000669}
670
Marc Zyngier382e6e12021-06-10 15:13:46 +0100671static u32 do_read_iar(struct pt_regs *regs)
672{
673 u32 iar;
674
675 if (gic_supports_nmi() && unlikely(!interrupts_enabled(regs))) {
676 u64 pmr;
677
678 /*
679 * We were in a context with IRQs disabled. However, the
680 * entry code has set PMR to a value that allows any
681 * interrupt to be acknowledged, and not just NMIs. This can
682 * lead to surprising effects if the NMI has been retired in
683 * the meantime, and that there is an IRQ pending. The IRQ
684 * would then be taken in NMI context, something that nobody
685 * wants to debug twice.
686 *
687 * Until we sort this, drop PMR again to a level that will
688 * actually only allow NMIs before reading IAR, and then
689 * restore it to what it was.
690 */
691 pmr = gic_read_pmr();
692 gic_pmr_mask_irqs();
693 isb();
694
695 iar = gic_read_iar();
696
697 gic_write_pmr(pmr);
698 } else {
699 iar = gic_read_iar();
700 }
701
702 return iar;
703}
704
Marc Zyngier021f6532014-06-30 16:01:31 +0100705static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
706{
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100707 u32 irqnr;
Marc Zyngier021f6532014-06-30 16:01:31 +0100708
Marc Zyngier382e6e12021-06-10 15:13:46 +0100709 irqnr = do_read_iar(regs);
Marc Zyngier021f6532014-06-30 16:01:31 +0100710
He Yinga97709f2021-04-23 04:35:16 -0400711 /* Check for special IDs first */
712 if ((irqnr >= 1020 && irqnr <= 1023))
713 return;
714
Julien Thierryf32c9262019-01-31 14:58:58 +0000715 if (gic_supports_nmi() &&
Chen-Yu Tsai8d474de2021-08-12 01:15:05 +0800716 unlikely(gic_read_rpr() == GICD_INT_RPR_PRI(GICD_INT_NMI_PRI))) {
Julien Thierryf32c9262019-01-31 14:58:58 +0000717 gic_handle_nmi(irqnr, regs);
718 return;
719 }
720
Julien Thierry3f1f3232019-01-31 14:58:44 +0000721 if (gic_prio_masking_enabled()) {
722 gic_pmr_mask_irqs();
723 gic_arch_enable_irqs();
724 }
725
Marc Zyngier64b499d2020-04-25 15:24:01 +0100726 if (static_branch_likely(&supports_deactivate_key))
Julien Thierry342677d2018-08-28 16:51:29 +0100727 gic_write_eoir(irqnr);
Marc Zyngier64b499d2020-04-25 15:24:01 +0100728 else
729 isb();
730
Mark Rutland0953fb22021-10-20 20:23:09 +0100731 if (generic_handle_domain_irq(gic_data.domain, irqnr)) {
Marc Zyngier64b499d2020-04-25 15:24:01 +0100732 WARN_ONCE(true, "Unexpected interrupt received!\n");
733 gic_deactivate_unhandled(irqnr);
Julien Thierry342677d2018-08-28 16:51:29 +0100734 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100735}
736
Julien Thierryb5cf6072019-01-31 14:58:54 +0000737static u32 gic_get_pribits(void)
738{
739 u32 pribits;
740
741 pribits = gic_read_ctlr();
742 pribits &= ICC_CTLR_EL1_PRI_BITS_MASK;
743 pribits >>= ICC_CTLR_EL1_PRI_BITS_SHIFT;
744 pribits++;
745
746 return pribits;
747}
748
749static bool gic_has_group0(void)
750{
751 u32 val;
Julien Thierrye7932182019-01-31 14:58:55 +0000752 u32 old_pmr;
753
754 old_pmr = gic_read_pmr();
Julien Thierryb5cf6072019-01-31 14:58:54 +0000755
756 /*
757 * Let's find out if Group0 is under control of EL3 or not by
758 * setting the highest possible, non-zero priority in PMR.
759 *
760 * If SCR_EL3.FIQ is set, the priority gets shifted down in
761 * order for the CPU interface to set bit 7, and keep the
762 * actual priority in the non-secure range. In the process, it
763 * looses the least significant bit and the actual priority
764 * becomes 0x80. Reading it back returns 0, indicating that
765 * we're don't have access to Group0.
766 */
767 gic_write_pmr(BIT(8 - gic_get_pribits()));
768 val = gic_read_pmr();
769
Julien Thierrye7932182019-01-31 14:58:55 +0000770 gic_write_pmr(old_pmr);
771
Julien Thierryb5cf6072019-01-31 14:58:54 +0000772 return val != 0;
773}
774
Marc Zyngier021f6532014-06-30 16:01:31 +0100775static void __init gic_dist_init(void)
776{
777 unsigned int i;
778 u64 affinity;
779 void __iomem *base = gic_data.dist_base;
Marc Zyngier0b047582020-03-04 20:33:08 +0000780 u32 val;
Marc Zyngier021f6532014-06-30 16:01:31 +0100781
782 /* Disable the distributor */
783 writel_relaxed(0, base + GICD_CTLR);
784 gic_dist_wait_for_rwp();
785
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100786 /*
787 * Configure SPIs as non-secure Group-1. This will only matter
788 * if the GIC only has a single security state. This will not
789 * do the right thing if the kernel is running in secure mode,
790 * but that's not the intended use case anyway.
791 */
Marc Zyngier211bddd2019-07-16 15:17:31 +0100792 for (i = 32; i < GIC_LINE_NR; i += 32)
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100793 writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
794
Marc Zyngier211bddd2019-07-16 15:17:31 +0100795 /* Extended SPI range, not handled by the GICv2/GICv3 common code */
796 for (i = 0; i < GIC_ESPI_NR; i += 32) {
797 writel_relaxed(~0U, base + GICD_ICENABLERnE + i / 8);
798 writel_relaxed(~0U, base + GICD_ICACTIVERnE + i / 8);
799 }
800
801 for (i = 0; i < GIC_ESPI_NR; i += 32)
802 writel_relaxed(~0U, base + GICD_IGROUPRnE + i / 8);
803
804 for (i = 0; i < GIC_ESPI_NR; i += 16)
805 writel_relaxed(0, base + GICD_ICFGRnE + i / 4);
806
807 for (i = 0; i < GIC_ESPI_NR; i += 4)
808 writel_relaxed(GICD_INT_DEF_PRI_X4, base + GICD_IPRIORITYRnE + i);
809
810 /* Now do the common stuff, and wait for the distributor to drain */
811 gic_dist_config(base, GIC_LINE_NR, gic_dist_wait_for_rwp);
Marc Zyngier021f6532014-06-30 16:01:31 +0100812
Marc Zyngier0b047582020-03-04 20:33:08 +0000813 val = GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1;
814 if (gic_data.rdists.gicd_typer2 & GICD_TYPER2_nASSGIcap) {
815 pr_info("Enabling SGIs without active state\n");
816 val |= GICD_CTLR_nASSGIreq;
817 }
818
Marc Zyngier021f6532014-06-30 16:01:31 +0100819 /* Enable distributor with ARE, Group1 */
Marc Zyngier0b047582020-03-04 20:33:08 +0000820 writel_relaxed(val, base + GICD_CTLR);
Marc Zyngier021f6532014-06-30 16:01:31 +0100821
822 /*
823 * Set all global interrupts to the boot CPU only. ARE must be
824 * enabled.
825 */
826 affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id()));
Marc Zyngier211bddd2019-07-16 15:17:31 +0100827 for (i = 32; i < GIC_LINE_NR; i++)
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100828 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
Marc Zyngier211bddd2019-07-16 15:17:31 +0100829
830 for (i = 0; i < GIC_ESPI_NR; i++)
831 gic_write_irouter(affinity, base + GICD_IROUTERnE + i * 8);
Marc Zyngier021f6532014-06-30 16:01:31 +0100832}
833
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000834static int gic_iterate_rdists(int (*fn)(struct redist_region *, void __iomem *))
Marc Zyngier021f6532014-06-30 16:01:31 +0100835{
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000836 int ret = -ENODEV;
Marc Zyngier021f6532014-06-30 16:01:31 +0100837 int i;
838
Marc Zyngierf5c14342014-11-24 14:35:10 +0000839 for (i = 0; i < gic_data.nr_redist_regions; i++) {
840 void __iomem *ptr = gic_data.redist_regions[i].redist_base;
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000841 u64 typer;
Marc Zyngier021f6532014-06-30 16:01:31 +0100842 u32 reg;
843
844 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
845 if (reg != GIC_PIDR2_ARCH_GICv3 &&
846 reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */
847 pr_warn("No redistributor present @%p\n", ptr);
848 break;
849 }
850
851 do {
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100852 typer = gic_read_typer(ptr + GICR_TYPER);
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000853 ret = fn(gic_data.redist_regions + i, ptr);
854 if (!ret)
Marc Zyngier021f6532014-06-30 16:01:31 +0100855 return 0;
Marc Zyngier021f6532014-06-30 16:01:31 +0100856
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +0100857 if (gic_data.redist_regions[i].single_redist)
858 break;
859
Marc Zyngier021f6532014-06-30 16:01:31 +0100860 if (gic_data.redist_stride) {
861 ptr += gic_data.redist_stride;
862 } else {
863 ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */
864 if (typer & GICR_TYPER_VLPIS)
865 ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */
866 }
867 } while (!(typer & GICR_TYPER_LAST));
868 }
869
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000870 return ret ? -ENODEV : 0;
871}
872
873static int __gic_populate_rdist(struct redist_region *region, void __iomem *ptr)
874{
875 unsigned long mpidr = cpu_logical_map(smp_processor_id());
876 u64 typer;
877 u32 aff;
878
879 /*
880 * Convert affinity to a 32bit value that can be matched to
881 * GICR_TYPER bits [63:32].
882 */
883 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
884 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
885 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
886 MPIDR_AFFINITY_LEVEL(mpidr, 0));
887
888 typer = gic_read_typer(ptr + GICR_TYPER);
889 if ((typer >> 32) == aff) {
890 u64 offset = ptr - region->redist_base;
Marc Zyngier9058a4e2020-03-04 20:33:12 +0000891 raw_spin_lock_init(&gic_data_rdist()->rd_lock);
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000892 gic_data_rdist_rd_base() = ptr;
893 gic_data_rdist()->phys_base = region->phys_base + offset;
894
895 pr_info("CPU%d: found redistributor %lx region %d:%pa\n",
896 smp_processor_id(), mpidr,
897 (int)(region - gic_data.redist_regions),
898 &gic_data_rdist()->phys_base);
899 return 0;
900 }
901
902 /* Try next one */
903 return 1;
904}
905
906static int gic_populate_rdist(void)
907{
908 if (gic_iterate_rdists(__gic_populate_rdist) == 0)
909 return 0;
910
Marc Zyngier021f6532014-06-30 16:01:31 +0100911 /* We couldn't even deal with ourselves... */
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100912 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000913 smp_processor_id(),
914 (unsigned long)cpu_logical_map(smp_processor_id()));
Marc Zyngier021f6532014-06-30 16:01:31 +0100915 return -ENODEV;
916}
917
Marc Zyngier1a60e1e2019-07-18 11:15:14 +0100918static int __gic_update_rdist_properties(struct redist_region *region,
919 void __iomem *ptr)
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000920{
921 u64 typer = gic_read_typer(ptr + GICR_TYPER);
Marc Zyngierb25319d2019-12-24 11:10:24 +0000922
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000923 gic_data.rdists.has_vlpis &= !!(typer & GICR_TYPER_VLPIS);
Marc Zyngierb25319d2019-12-24 11:10:24 +0000924
925 /* RVPEID implies some form of DirectLPI, no matter what the doc says... :-/ */
926 gic_data.rdists.has_rvpeid &= !!(typer & GICR_TYPER_RVPEID);
927 gic_data.rdists.has_direct_lpi &= (!!(typer & GICR_TYPER_DirectLPIS) |
928 gic_data.rdists.has_rvpeid);
Marc Zyngier96806222020-04-10 11:13:26 +0100929 gic_data.rdists.has_vpend_valid_dirty &= !!(typer & GICR_TYPER_DIRTY);
Marc Zyngierb25319d2019-12-24 11:10:24 +0000930
931 /* Detect non-sensical configurations */
932 if (WARN_ON_ONCE(gic_data.rdists.has_rvpeid && !gic_data.rdists.has_vlpis)) {
933 gic_data.rdists.has_direct_lpi = false;
934 gic_data.rdists.has_vlpis = false;
935 gic_data.rdists.has_rvpeid = false;
936 }
937
Marc Zyngier5f51f802019-07-18 13:19:25 +0100938 gic_data.ppi_nr = min(GICR_TYPER_NR_PPIS(typer), gic_data.ppi_nr);
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000939
940 return 1;
941}
942
Marc Zyngier1a60e1e2019-07-18 11:15:14 +0100943static void gic_update_rdist_properties(void)
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000944{
Marc Zyngier1a60e1e2019-07-18 11:15:14 +0100945 gic_data.ppi_nr = UINT_MAX;
946 gic_iterate_rdists(__gic_update_rdist_properties);
947 if (WARN_ON(gic_data.ppi_nr == UINT_MAX))
948 gic_data.ppi_nr = 0;
949 pr_info("%d PPIs implemented\n", gic_data.ppi_nr);
Marc Zyngier96806222020-04-10 11:13:26 +0100950 if (gic_data.rdists.has_vlpis)
951 pr_info("GICv4 features: %s%s%s\n",
952 gic_data.rdists.has_direct_lpi ? "DirectLPI " : "",
953 gic_data.rdists.has_rvpeid ? "RVPEID " : "",
954 gic_data.rdists.has_vpend_valid_dirty ? "Valid+Dirty " : "");
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000955}
956
Julien Thierryd98d0a92019-01-31 14:58:57 +0000957/* Check whether it's single security state view */
958static inline bool gic_dist_security_disabled(void)
959{
960 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
961}
962
Sudeep Holla3708d522014-08-26 16:03:35 +0100963static void gic_cpu_sys_reg_init(void)
Marc Zyngier021f6532014-06-30 16:01:31 +0100964{
Shanker Donthinenieda0d042017-10-06 10:24:00 -0500965 int i, cpu = smp_processor_id();
966 u64 mpidr = cpu_logical_map(cpu);
967 u64 need_rss = MPIDR_RS(mpidr);
Marc Zyngier33625282018-03-20 09:46:42 +0000968 bool group0;
Julien Thierryb5cf6072019-01-31 14:58:54 +0000969 u32 pribits;
Shanker Donthinenieda0d042017-10-06 10:24:00 -0500970
Marc Zyngier7cabd002015-09-30 11:48:01 +0100971 /*
972 * Need to check that the SRE bit has actually been set. If
973 * not, it means that SRE is disabled at EL2. We're going to
974 * die painfully, and there is nothing we can do about it.
975 *
976 * Kindly inform the luser.
977 */
978 if (!gic_enable_sre())
979 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
Marc Zyngier021f6532014-06-30 16:01:31 +0100980
Julien Thierryb5cf6072019-01-31 14:58:54 +0000981 pribits = gic_get_pribits();
Marc Zyngier33625282018-03-20 09:46:42 +0000982
Julien Thierryb5cf6072019-01-31 14:58:54 +0000983 group0 = gic_has_group0();
Marc Zyngier33625282018-03-20 09:46:42 +0000984
Marc Zyngier021f6532014-06-30 16:01:31 +0100985 /* Set priority mask register */
Julien Thierryd98d0a92019-01-31 14:58:57 +0000986 if (!gic_prio_masking_enabled()) {
Julien Thierrye7932182019-01-31 14:58:55 +0000987 write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1);
Alexandru Elisei33678052020-09-12 16:37:07 +0100988 } else if (gic_supports_nmi()) {
Julien Thierryd98d0a92019-01-31 14:58:57 +0000989 /*
990 * Mismatch configuration with boot CPU, the system is likely
991 * to die as interrupt masking will not work properly on all
992 * CPUs
Alexandru Elisei33678052020-09-12 16:37:07 +0100993 *
994 * The boot CPU calls this function before enabling NMI support,
995 * and as a result we'll never see this warning in the boot path
996 * for that CPU.
Julien Thierryd98d0a92019-01-31 14:58:57 +0000997 */
Alexandru Elisei33678052020-09-12 16:37:07 +0100998 if (static_branch_unlikely(&gic_nonsecure_priorities))
999 WARN_ON(!group0 || gic_dist_security_disabled());
1000 else
1001 WARN_ON(group0 && !gic_dist_security_disabled());
Julien Thierryd98d0a92019-01-31 14:58:57 +00001002 }
Marc Zyngier021f6532014-06-30 16:01:31 +01001003
Daniel Thompson91ef8442016-08-19 17:13:09 +01001004 /*
1005 * Some firmwares hand over to the kernel with the BPR changed from
1006 * its reset value (and with a value large enough to prevent
1007 * any pre-emptive interrupts from working at all). Writing a zero
1008 * to BPR restores is reset value.
1009 */
1010 gic_write_bpr1(0);
1011
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001012 if (static_branch_likely(&supports_deactivate_key)) {
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001013 /* EOI drops priority only (mode 1) */
1014 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
1015 } else {
1016 /* EOI deactivates interrupt too (mode 0) */
1017 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
1018 }
Marc Zyngier021f6532014-06-30 16:01:31 +01001019
Marc Zyngier33625282018-03-20 09:46:42 +00001020 /* Always whack Group0 before Group1 */
1021 if (group0) {
1022 switch(pribits) {
1023 case 8:
1024 case 7:
1025 write_gicreg(0, ICC_AP0R3_EL1);
1026 write_gicreg(0, ICC_AP0R2_EL1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001027 fallthrough;
Marc Zyngier33625282018-03-20 09:46:42 +00001028 case 6:
1029 write_gicreg(0, ICC_AP0R1_EL1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001030 fallthrough;
Marc Zyngier33625282018-03-20 09:46:42 +00001031 case 5:
1032 case 4:
1033 write_gicreg(0, ICC_AP0R0_EL1);
1034 }
Marc Zyngierd6062a62018-03-09 14:53:19 +00001035
Marc Zyngier33625282018-03-20 09:46:42 +00001036 isb();
1037 }
1038
1039 switch(pribits) {
Marc Zyngierd6062a62018-03-09 14:53:19 +00001040 case 8:
1041 case 7:
Marc Zyngierd6062a62018-03-09 14:53:19 +00001042 write_gicreg(0, ICC_AP1R3_EL1);
Marc Zyngierd6062a62018-03-09 14:53:19 +00001043 write_gicreg(0, ICC_AP1R2_EL1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001044 fallthrough;
Marc Zyngierd6062a62018-03-09 14:53:19 +00001045 case 6:
Marc Zyngierd6062a62018-03-09 14:53:19 +00001046 write_gicreg(0, ICC_AP1R1_EL1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001047 fallthrough;
Marc Zyngierd6062a62018-03-09 14:53:19 +00001048 case 5:
1049 case 4:
Marc Zyngierd6062a62018-03-09 14:53:19 +00001050 write_gicreg(0, ICC_AP1R0_EL1);
1051 }
1052
1053 isb();
1054
Marc Zyngier021f6532014-06-30 16:01:31 +01001055 /* ... and let's hit the road... */
1056 gic_write_grpen1(1);
Shanker Donthinenieda0d042017-10-06 10:24:00 -05001057
1058 /* Keep the RSS capability status in per_cpu variable */
1059 per_cpu(has_rss, cpu) = !!(gic_read_ctlr() & ICC_CTLR_EL1_RSS);
1060
1061 /* Check all the CPUs have capable of sending SGIs to other CPUs */
1062 for_each_online_cpu(i) {
1063 bool have_rss = per_cpu(has_rss, i) && per_cpu(has_rss, cpu);
1064
1065 need_rss |= MPIDR_RS(cpu_logical_map(i));
1066 if (need_rss && (!have_rss))
1067 pr_crit("CPU%d (%lx) can't SGI CPU%d (%lx), no RSS\n",
1068 cpu, (unsigned long)mpidr,
1069 i, (unsigned long)cpu_logical_map(i));
1070 }
1071
1072 /**
1073 * GIC spec says, when ICC_CTLR_EL1.RSS==1 and GICD_TYPER.RSS==0,
1074 * writing ICC_ASGI1R_EL1 register with RS != 0 is a CONSTRAINED
1075 * UNPREDICTABLE choice of :
1076 * - The write is ignored.
1077 * - The RS field is treated as 0.
1078 */
1079 if (need_rss && (!gic_data.has_rss))
1080 pr_crit_once("RSS is required but GICD doesn't support it\n");
Marc Zyngier021f6532014-06-30 16:01:31 +01001081}
1082
Marc Zyngierf736d652018-02-25 11:27:04 +00001083static bool gicv3_nolpi;
1084
1085static int __init gicv3_nolpi_cfg(char *buf)
1086{
1087 return strtobool(buf, &gicv3_nolpi);
1088}
1089early_param("irqchip.gicv3_nolpi", gicv3_nolpi_cfg);
1090
Marc Zyngierda33f312014-11-24 14:35:18 +00001091static int gic_dist_supports_lpis(void)
1092{
Marc Zyngierd38a71c2018-07-27 14:51:04 +01001093 return (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) &&
1094 !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS) &&
1095 !gicv3_nolpi);
Marc Zyngierda33f312014-11-24 14:35:18 +00001096}
1097
Marc Zyngier021f6532014-06-30 16:01:31 +01001098static void gic_cpu_init(void)
1099{
1100 void __iomem *rbase;
Marc Zyngier1a60e1e2019-07-18 11:15:14 +01001101 int i;
Marc Zyngier021f6532014-06-30 16:01:31 +01001102
1103 /* Register ourselves with the rest of the world */
1104 if (gic_populate_rdist())
1105 return;
1106
Sudeep Hollaa2c22512014-08-26 16:03:34 +01001107 gic_enable_redist(true);
Marc Zyngier021f6532014-06-30 16:01:31 +01001108
Marc Zyngierad5a78d2019-07-25 15:30:51 +01001109 WARN((gic_data.ppi_nr > 16 || GIC_ESPI_NR != 0) &&
1110 !(gic_read_ctlr() & ICC_CTLR_EL1_ExtRange),
1111 "Distributor has extended ranges, but CPU%d doesn't\n",
1112 smp_processor_id());
1113
Marc Zyngier021f6532014-06-30 16:01:31 +01001114 rbase = gic_data_rdist_sgi_base();
1115
Marc Zyngier7c9b9732016-05-06 19:41:56 +01001116 /* Configure SGIs/PPIs as non-secure Group-1 */
Marc Zyngier1a60e1e2019-07-18 11:15:14 +01001117 for (i = 0; i < gic_data.ppi_nr + 16; i += 32)
1118 writel_relaxed(~0, rbase + GICR_IGROUPR0 + i / 8);
Marc Zyngier7c9b9732016-05-06 19:41:56 +01001119
Marc Zyngier1a60e1e2019-07-18 11:15:14 +01001120 gic_cpu_config(rbase, gic_data.ppi_nr + 16, gic_redist_wait_for_rwp);
Marc Zyngier021f6532014-06-30 16:01:31 +01001121
Sudeep Holla3708d522014-08-26 16:03:35 +01001122 /* initialise system registers */
1123 gic_cpu_sys_reg_init();
Marc Zyngier021f6532014-06-30 16:01:31 +01001124}
1125
1126#ifdef CONFIG_SMP
Marc Zyngier021f6532014-06-30 16:01:31 +01001127
Shanker Donthinenieda0d042017-10-06 10:24:00 -05001128#define MPIDR_TO_SGI_RS(mpidr) (MPIDR_RS(mpidr) << ICC_SGI1R_RS_SHIFT)
1129#define MPIDR_TO_SGI_CLUSTER_ID(mpidr) ((mpidr) & ~0xFUL)
1130
Richard Cochran6670a6d2016-07-13 17:16:05 +00001131static int gic_starting_cpu(unsigned int cpu)
1132{
1133 gic_cpu_init();
Marc Zyngierd38a71c2018-07-27 14:51:04 +01001134
1135 if (gic_dist_supports_lpis())
1136 its_cpu_init();
1137
Richard Cochran6670a6d2016-07-13 17:16:05 +00001138 return 0;
1139}
Marc Zyngier021f6532014-06-30 16:01:31 +01001140
1141static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +01001142 unsigned long cluster_id)
Marc Zyngier021f6532014-06-30 16:01:31 +01001143{
James Morse727653d2016-09-19 18:29:15 +01001144 int next_cpu, cpu = *base_cpu;
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +01001145 unsigned long mpidr = cpu_logical_map(cpu);
Marc Zyngier021f6532014-06-30 16:01:31 +01001146 u16 tlist = 0;
1147
1148 while (cpu < nr_cpu_ids) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001149 tlist |= 1 << (mpidr & 0xf);
1150
James Morse727653d2016-09-19 18:29:15 +01001151 next_cpu = cpumask_next(cpu, mask);
1152 if (next_cpu >= nr_cpu_ids)
Marc Zyngier021f6532014-06-30 16:01:31 +01001153 goto out;
James Morse727653d2016-09-19 18:29:15 +01001154 cpu = next_cpu;
Marc Zyngier021f6532014-06-30 16:01:31 +01001155
1156 mpidr = cpu_logical_map(cpu);
1157
Shanker Donthinenieda0d042017-10-06 10:24:00 -05001158 if (cluster_id != MPIDR_TO_SGI_CLUSTER_ID(mpidr)) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001159 cpu--;
1160 goto out;
1161 }
1162 }
1163out:
1164 *base_cpu = cpu;
1165 return tlist;
1166}
1167
Andre Przywara7e580272014-11-12 13:46:06 +00001168#define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
1169 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
1170 << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
1171
Marc Zyngier021f6532014-06-30 16:01:31 +01001172static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
1173{
1174 u64 val;
1175
Andre Przywara7e580272014-11-12 13:46:06 +00001176 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
1177 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
1178 irq << ICC_SGI1R_SGI_ID_SHIFT |
1179 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
Shanker Donthinenieda0d042017-10-06 10:24:00 -05001180 MPIDR_TO_SGI_RS(cluster_id) |
Andre Przywara7e580272014-11-12 13:46:06 +00001181 tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
Marc Zyngier021f6532014-06-30 16:01:31 +01001182
Mark Salterb6dd4d82018-02-02 09:20:29 -05001183 pr_devel("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
Marc Zyngier021f6532014-06-30 16:01:31 +01001184 gic_write_sgi1r(val);
1185}
1186
Marc Zyngier64b499d2020-04-25 15:24:01 +01001187static void gic_ipi_send_mask(struct irq_data *d, const struct cpumask *mask)
Marc Zyngier021f6532014-06-30 16:01:31 +01001188{
1189 int cpu;
1190
Marc Zyngier64b499d2020-04-25 15:24:01 +01001191 if (WARN_ON(d->hwirq >= 16))
Marc Zyngier021f6532014-06-30 16:01:31 +01001192 return;
1193
1194 /*
1195 * Ensure that stores to Normal memory are visible to the
1196 * other CPUs before issuing the IPI.
1197 */
Shanker Donthineni21ec30c2018-01-31 18:03:42 -06001198 wmb();
Marc Zyngier021f6532014-06-30 16:01:31 +01001199
Rusty Russellf9b531f2015-03-05 10:49:16 +10301200 for_each_cpu(cpu, mask) {
Shanker Donthinenieda0d042017-10-06 10:24:00 -05001201 u64 cluster_id = MPIDR_TO_SGI_CLUSTER_ID(cpu_logical_map(cpu));
Marc Zyngier021f6532014-06-30 16:01:31 +01001202 u16 tlist;
1203
1204 tlist = gic_compute_target_list(&cpu, mask, cluster_id);
Marc Zyngier64b499d2020-04-25 15:24:01 +01001205 gic_send_sgi(cluster_id, tlist, d->hwirq);
Marc Zyngier021f6532014-06-30 16:01:31 +01001206 }
1207
1208 /* Force the above writes to ICC_SGI1R_EL1 to be executed */
1209 isb();
1210}
1211
Ingo Rohloff8a94c1a2020-04-22 13:28:57 +02001212static void __init gic_smp_init(void)
Marc Zyngier021f6532014-06-30 16:01:31 +01001213{
Marc Zyngier64b499d2020-04-25 15:24:01 +01001214 struct irq_fwspec sgi_fwspec = {
1215 .fwnode = gic_data.fwnode,
1216 .param_count = 1,
1217 };
1218 int base_sgi;
1219
Thomas Gleixner6896bcd2016-12-21 20:19:56 +01001220 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001221 "irqchip/arm/gicv3:starting",
1222 gic_starting_cpu, NULL);
Marc Zyngier64b499d2020-04-25 15:24:01 +01001223
1224 /* Register all 8 non-secure SGIs */
1225 base_sgi = __irq_domain_alloc_irqs(gic_data.domain, -1, 8,
1226 NUMA_NO_NODE, &sgi_fwspec,
1227 false, NULL);
1228 if (WARN_ON(base_sgi <= 0))
1229 return;
1230
1231 set_smp_ipi_range(base_sgi, 8);
Marc Zyngier021f6532014-06-30 16:01:31 +01001232}
1233
1234static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
1235 bool force)
1236{
Suzuki K Poulose65a30f82017-07-04 10:56:35 +01001237 unsigned int cpu;
Marc Zyngiere91b0362019-07-16 14:41:40 +01001238 u32 offset, index;
Marc Zyngier021f6532014-06-30 16:01:31 +01001239 void __iomem *reg;
1240 int enabled;
1241 u64 val;
1242
Suzuki K Poulose65a30f82017-07-04 10:56:35 +01001243 if (force)
1244 cpu = cpumask_first(mask_val);
1245 else
1246 cpu = cpumask_any_and(mask_val, cpu_online_mask);
1247
Suzuki K Poulose866d7c12017-06-30 10:58:28 +01001248 if (cpu >= nr_cpu_ids)
1249 return -EINVAL;
1250
Marc Zyngier021f6532014-06-30 16:01:31 +01001251 if (gic_irq_in_rdist(d))
1252 return -EINVAL;
1253
1254 /* If interrupt was enabled, disable it first */
1255 enabled = gic_peek_irq(d, GICD_ISENABLER);
1256 if (enabled)
1257 gic_mask_irq(d);
1258
Marc Zyngiere91b0362019-07-16 14:41:40 +01001259 offset = convert_offset_index(d, GICD_IROUTER, &index);
1260 reg = gic_dist_base(d) + offset + (index * 8);
Marc Zyngier021f6532014-06-30 16:01:31 +01001261 val = gic_mpidr_to_affinity(cpu_logical_map(cpu));
1262
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +01001263 gic_write_irouter(val, reg);
Marc Zyngier021f6532014-06-30 16:01:31 +01001264
1265 /*
1266 * If the interrupt was enabled, enabled it again. Otherwise,
1267 * just wait for the distributor to have digested our changes.
1268 */
1269 if (enabled)
1270 gic_unmask_irq(d);
1271 else
1272 gic_dist_wait_for_rwp();
1273
Marc Zyngier956ae912017-08-18 09:39:17 +01001274 irq_data_update_effective_affinity(d, cpumask_of(cpu));
1275
Antoine Tenart0fc6fa22016-02-19 16:22:43 +01001276 return IRQ_SET_MASK_OK_DONE;
Marc Zyngier021f6532014-06-30 16:01:31 +01001277}
1278#else
1279#define gic_set_affinity NULL
Marc Zyngier64b499d2020-04-25 15:24:01 +01001280#define gic_ipi_send_mask NULL
Marc Zyngier021f6532014-06-30 16:01:31 +01001281#define gic_smp_init() do { } while(0)
1282#endif
1283
Valentin Schneider17f644e2020-07-30 18:03:20 +01001284static int gic_retrigger(struct irq_data *data)
1285{
1286 return !gic_irq_set_irqchip_state(data, IRQCHIP_STATE_PENDING, true);
1287}
1288
Sudeep Holla3708d522014-08-26 16:03:35 +01001289#ifdef CONFIG_CPU_PM
1290static int gic_cpu_pm_notifier(struct notifier_block *self,
1291 unsigned long cmd, void *v)
1292{
1293 if (cmd == CPU_PM_EXIT) {
Sudeep Hollaccd94322016-08-17 13:49:19 +01001294 if (gic_dist_security_disabled())
1295 gic_enable_redist(true);
Sudeep Holla3708d522014-08-26 16:03:35 +01001296 gic_cpu_sys_reg_init();
Sudeep Hollaccd94322016-08-17 13:49:19 +01001297 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
Sudeep Holla3708d522014-08-26 16:03:35 +01001298 gic_write_grpen1(0);
1299 gic_enable_redist(false);
1300 }
1301 return NOTIFY_OK;
1302}
1303
1304static struct notifier_block gic_cpu_pm_notifier_block = {
1305 .notifier_call = gic_cpu_pm_notifier,
1306};
1307
1308static void gic_cpu_pm_init(void)
1309{
1310 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
1311}
1312
1313#else
1314static inline void gic_cpu_pm_init(void) { }
1315#endif /* CONFIG_CPU_PM */
1316
Marc Zyngier021f6532014-06-30 16:01:31 +01001317static struct irq_chip gic_chip = {
1318 .name = "GICv3",
1319 .irq_mask = gic_mask_irq,
1320 .irq_unmask = gic_unmask_irq,
1321 .irq_eoi = gic_eoi_irq,
1322 .irq_set_type = gic_set_type,
1323 .irq_set_affinity = gic_set_affinity,
Valentin Schneider17f644e2020-07-30 18:03:20 +01001324 .irq_retrigger = gic_retrigger,
Marc Zyngierb594c6e2015-03-18 11:01:24 +00001325 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
1326 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Julien Thierry101b35f2019-01-31 14:58:59 +00001327 .irq_nmi_setup = gic_irq_nmi_setup,
1328 .irq_nmi_teardown = gic_irq_nmi_teardown,
Marc Zyngier64b499d2020-04-25 15:24:01 +01001329 .ipi_send_mask = gic_ipi_send_mask,
Marc Zyngier4110b5c2018-08-17 09:18:01 +01001330 .flags = IRQCHIP_SET_TYPE_MASKED |
1331 IRQCHIP_SKIP_SET_WAKE |
1332 IRQCHIP_MASK_ON_SUSPEND,
Marc Zyngier021f6532014-06-30 16:01:31 +01001333};
1334
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001335static struct irq_chip gic_eoimode1_chip = {
1336 .name = "GICv3",
1337 .irq_mask = gic_eoimode1_mask_irq,
1338 .irq_unmask = gic_unmask_irq,
1339 .irq_eoi = gic_eoimode1_eoi_irq,
1340 .irq_set_type = gic_set_type,
1341 .irq_set_affinity = gic_set_affinity,
Valentin Schneider17f644e2020-07-30 18:03:20 +01001342 .irq_retrigger = gic_retrigger,
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001343 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
1344 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Marc Zyngier530bf352015-08-26 17:00:43 +01001345 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
Julien Thierry101b35f2019-01-31 14:58:59 +00001346 .irq_nmi_setup = gic_irq_nmi_setup,
1347 .irq_nmi_teardown = gic_irq_nmi_teardown,
Marc Zyngier64b499d2020-04-25 15:24:01 +01001348 .ipi_send_mask = gic_ipi_send_mask,
Marc Zyngier4110b5c2018-08-17 09:18:01 +01001349 .flags = IRQCHIP_SET_TYPE_MASKED |
1350 IRQCHIP_SKIP_SET_WAKE |
1351 IRQCHIP_MASK_ON_SUSPEND,
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001352};
1353
Marc Zyngier021f6532014-06-30 16:01:31 +01001354static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
1355 irq_hw_number_t hw)
1356{
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001357 struct irq_chip *chip = &gic_chip;
Valentin Schneider1b57d912020-07-30 18:03:21 +01001358 struct irq_data *irqd = irq_desc_get_irq_data(irq_to_desc(irq));
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001359
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001360 if (static_branch_likely(&supports_deactivate_key))
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001361 chip = &gic_eoimode1_chip;
1362
Marc Zyngiere91b0362019-07-16 14:41:40 +01001363 switch (__get_intid_range(hw)) {
Marc Zyngier70a29c32020-04-25 15:11:20 +01001364 case SGI_RANGE:
Marc Zyngiere91b0362019-07-16 14:41:40 +01001365 case PPI_RANGE:
Marc Zyngier5f51f802019-07-18 13:19:25 +01001366 case EPPI_RANGE:
Marc Zyngier021f6532014-06-30 16:01:31 +01001367 irq_set_percpu_devid(irq);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001368 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +00001369 handle_percpu_devid_irq, NULL, NULL);
Marc Zyngiere91b0362019-07-16 14:41:40 +01001370 break;
1371
1372 case SPI_RANGE:
Marc Zyngier211bddd2019-07-16 15:17:31 +01001373 case ESPI_RANGE:
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001374 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +00001375 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -05001376 irq_set_probe(irq);
Valentin Schneider1b57d912020-07-30 18:03:21 +01001377 irqd_set_single_target(irqd);
Marc Zyngiere91b0362019-07-16 14:41:40 +01001378 break;
1379
1380 case LPI_RANGE:
Marc Zyngierda33f312014-11-24 14:35:18 +00001381 if (!gic_dist_supports_lpis())
1382 return -EPERM;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001383 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngierda33f312014-11-24 14:35:18 +00001384 handle_fasteoi_irq, NULL, NULL);
Marc Zyngiere91b0362019-07-16 14:41:40 +01001385 break;
1386
1387 default:
1388 return -EPERM;
Marc Zyngierda33f312014-11-24 14:35:18 +00001389 }
1390
Valentin Schneider1b57d912020-07-30 18:03:21 +01001391 /* Prevents SW retriggers which mess up the ACK/EOI ordering */
1392 irqd_set_handle_enforce_irqctx(irqd);
Marc Zyngier021f6532014-06-30 16:01:31 +01001393 return 0;
1394}
1395
Marc Zyngierf833f572015-10-13 12:51:33 +01001396static int gic_irq_domain_translate(struct irq_domain *d,
1397 struct irq_fwspec *fwspec,
1398 unsigned long *hwirq,
1399 unsigned int *type)
Marc Zyngier021f6532014-06-30 16:01:31 +01001400{
Marc Zyngier64b499d2020-04-25 15:24:01 +01001401 if (fwspec->param_count == 1 && fwspec->param[0] < 16) {
1402 *hwirq = fwspec->param[0];
1403 *type = IRQ_TYPE_EDGE_RISING;
1404 return 0;
1405 }
1406
Marc Zyngierf833f572015-10-13 12:51:33 +01001407 if (is_of_node(fwspec->fwnode)) {
1408 if (fwspec->param_count < 3)
1409 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +01001410
Marc Zyngierdb8c70e2015-10-14 12:27:16 +01001411 switch (fwspec->param[0]) {
1412 case 0: /* SPI */
1413 *hwirq = fwspec->param[1] + 32;
1414 break;
1415 case 1: /* PPI */
1416 *hwirq = fwspec->param[1] + 16;
1417 break;
Marc Zyngier211bddd2019-07-16 15:17:31 +01001418 case 2: /* ESPI */
1419 *hwirq = fwspec->param[1] + ESPI_BASE_INTID;
1420 break;
Marc Zyngier5f51f802019-07-18 13:19:25 +01001421 case 3: /* EPPI */
1422 *hwirq = fwspec->param[1] + EPPI_BASE_INTID;
1423 break;
Marc Zyngierdb8c70e2015-10-14 12:27:16 +01001424 case GIC_IRQ_TYPE_LPI: /* LPI */
1425 *hwirq = fwspec->param[1];
1426 break;
Marc Zyngier5f51f802019-07-18 13:19:25 +01001427 case GIC_IRQ_TYPE_PARTITION:
1428 *hwirq = fwspec->param[1];
1429 if (fwspec->param[1] >= 16)
1430 *hwirq += EPPI_BASE_INTID - 16;
1431 else
1432 *hwirq += 16;
1433 break;
Marc Zyngierdb8c70e2015-10-14 12:27:16 +01001434 default:
1435 return -EINVAL;
1436 }
Marc Zyngierf833f572015-10-13 12:51:33 +01001437
1438 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
Marc Zyngier6ef63862018-03-16 14:35:17 +00001439
Marc Zyngier65da7d12018-03-20 13:44:09 +00001440 /*
1441 * Make it clear that broken DTs are... broken.
Ingo Molnara359f752021-03-22 04:21:30 +01001442 * Partitioned PPIs are an unfortunate exception.
Marc Zyngier65da7d12018-03-20 13:44:09 +00001443 */
1444 WARN_ON(*type == IRQ_TYPE_NONE &&
1445 fwspec->param[0] != GIC_IRQ_TYPE_PARTITION);
Marc Zyngierf833f572015-10-13 12:51:33 +01001446 return 0;
Marc Zyngier021f6532014-06-30 16:01:31 +01001447 }
1448
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001449 if (is_fwnode_irqchip(fwspec->fwnode)) {
1450 if(fwspec->param_count != 2)
1451 return -EINVAL;
1452
1453 *hwirq = fwspec->param[0];
1454 *type = fwspec->param[1];
Marc Zyngier6ef63862018-03-16 14:35:17 +00001455
1456 WARN_ON(*type == IRQ_TYPE_NONE);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001457 return 0;
1458 }
1459
Marc Zyngierf833f572015-10-13 12:51:33 +01001460 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +01001461}
1462
Marc Zyngier443acc42014-11-24 14:35:09 +00001463static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1464 unsigned int nr_irqs, void *arg)
1465{
1466 int i, ret;
1467 irq_hw_number_t hwirq;
1468 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +01001469 struct irq_fwspec *fwspec = arg;
Marc Zyngier443acc42014-11-24 14:35:09 +00001470
Marc Zyngierf833f572015-10-13 12:51:33 +01001471 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Marc Zyngier443acc42014-11-24 14:35:09 +00001472 if (ret)
1473 return ret;
1474
Suzuki K Poulose63c16c62017-07-04 10:56:33 +01001475 for (i = 0; i < nr_irqs; i++) {
1476 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
1477 if (ret)
1478 return ret;
1479 }
Marc Zyngier443acc42014-11-24 14:35:09 +00001480
1481 return 0;
1482}
1483
1484static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
1485 unsigned int nr_irqs)
1486{
1487 int i;
1488
1489 for (i = 0; i < nr_irqs; i++) {
1490 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
1491 irq_set_handler(virq + i, NULL);
1492 irq_domain_reset_irq_data(d);
1493 }
1494}
1495
James Morsed753f842021-07-29 17:27:48 +00001496static bool fwspec_is_partitioned_ppi(struct irq_fwspec *fwspec,
1497 irq_hw_number_t hwirq)
1498{
1499 enum gic_intid_range range;
1500
1501 if (!gic_data.ppi_descs)
1502 return false;
1503
1504 if (!is_of_node(fwspec->fwnode))
1505 return false;
1506
1507 if (fwspec->param_count < 4 || !fwspec->param[3])
1508 return false;
1509
1510 range = __get_intid_range(hwirq);
1511 if (range != PPI_RANGE && range != EPPI_RANGE)
1512 return false;
1513
1514 return true;
1515}
1516
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001517static int gic_irq_domain_select(struct irq_domain *d,
1518 struct irq_fwspec *fwspec,
1519 enum irq_domain_bus_token bus_token)
1520{
James Morsed753f842021-07-29 17:27:48 +00001521 unsigned int type, ret, ppi_idx;
1522 irq_hw_number_t hwirq;
1523
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001524 /* Not for us */
1525 if (fwspec->fwnode != d->fwnode)
1526 return 0;
1527
1528 /* If this is not DT, then we have a single domain */
1529 if (!is_of_node(fwspec->fwnode))
1530 return 1;
1531
James Morsed753f842021-07-29 17:27:48 +00001532 ret = gic_irq_domain_translate(d, fwspec, &hwirq, &type);
1533 if (WARN_ON_ONCE(ret))
1534 return 0;
1535
1536 if (!fwspec_is_partitioned_ppi(fwspec, hwirq))
1537 return d == gic_data.domain;
1538
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001539 /*
1540 * If this is a PPI and we have a 4th (non-null) parameter,
1541 * then we need to match the partition domain.
1542 */
James Morsed753f842021-07-29 17:27:48 +00001543 ppi_idx = __gic_get_ppi_index(hwirq);
1544 return d == partition_get_domain(gic_data.ppi_descs[ppi_idx]);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001545}
1546
Marc Zyngier021f6532014-06-30 16:01:31 +01001547static const struct irq_domain_ops gic_irq_domain_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +01001548 .translate = gic_irq_domain_translate,
Marc Zyngier443acc42014-11-24 14:35:09 +00001549 .alloc = gic_irq_domain_alloc,
1550 .free = gic_irq_domain_free,
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001551 .select = gic_irq_domain_select,
1552};
1553
1554static int partition_domain_translate(struct irq_domain *d,
1555 struct irq_fwspec *fwspec,
1556 unsigned long *hwirq,
1557 unsigned int *type)
1558{
James Morsed753f842021-07-29 17:27:48 +00001559 unsigned long ppi_intid;
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001560 struct device_node *np;
James Morsed753f842021-07-29 17:27:48 +00001561 unsigned int ppi_idx;
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001562 int ret;
1563
Marc Zyngier52085d32019-07-18 13:05:17 +01001564 if (!gic_data.ppi_descs)
1565 return -ENOMEM;
1566
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001567 np = of_find_node_by_phandle(fwspec->param[3]);
1568 if (WARN_ON(!np))
1569 return -EINVAL;
1570
James Morsed753f842021-07-29 17:27:48 +00001571 ret = gic_irq_domain_translate(d, fwspec, &ppi_intid, type);
1572 if (WARN_ON_ONCE(ret))
1573 return 0;
1574
1575 ppi_idx = __gic_get_ppi_index(ppi_intid);
1576 ret = partition_translate_id(gic_data.ppi_descs[ppi_idx],
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001577 of_node_to_fwnode(np));
1578 if (ret < 0)
1579 return ret;
1580
1581 *hwirq = ret;
1582 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1583
1584 return 0;
1585}
1586
1587static const struct irq_domain_ops partition_domain_ops = {
1588 .translate = partition_domain_translate,
1589 .select = gic_irq_domain_select,
Marc Zyngier021f6532014-06-30 16:01:31 +01001590};
1591
Srinivas Kandagatla9c8114c2018-12-10 13:56:32 +00001592static bool gic_enable_quirk_msm8996(void *data)
1593{
1594 struct gic_chip_data *d = data;
1595
1596 d->flags |= FLAGS_WORKAROUND_GICR_WAKER_MSM8996;
1597
1598 return true;
1599}
1600
Marc Zyngierd01fd162020-03-11 11:56:49 +00001601static bool gic_enable_quirk_cavium_38539(void *data)
1602{
1603 struct gic_chip_data *d = data;
1604
1605 d->flags |= FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539;
1606
1607 return true;
1608}
1609
Marc Zyngier7f2481b2019-07-31 17:29:33 +01001610static bool gic_enable_quirk_hip06_07(void *data)
1611{
1612 struct gic_chip_data *d = data;
1613
1614 /*
1615 * HIP06 GICD_IIDR clashes with GIC-600 product number (despite
1616 * not being an actual ARM implementation). The saving grace is
1617 * that GIC-600 doesn't have ESPI, so nothing to do in that case.
1618 * HIP07 doesn't even have a proper IIDR, and still pretends to
1619 * have ESPI. In both cases, put them right.
1620 */
1621 if (d->rdists.gicd_typer & GICD_TYPER_ESPI) {
1622 /* Zero both ESPI and the RES0 field next to it... */
1623 d->rdists.gicd_typer &= ~GENMASK(9, 8);
1624 return true;
1625 }
1626
1627 return false;
1628}
1629
1630static const struct gic_quirk gic_quirks[] = {
1631 {
1632 .desc = "GICv3: Qualcomm MSM8996 broken firmware",
1633 .compatible = "qcom,msm8996-gic-v3",
1634 .init = gic_enable_quirk_msm8996,
1635 },
1636 {
1637 .desc = "GICv3: HIP06 erratum 161010803",
1638 .iidr = 0x0204043b,
1639 .mask = 0xffffffff,
1640 .init = gic_enable_quirk_hip06_07,
1641 },
1642 {
1643 .desc = "GICv3: HIP07 erratum 161010803",
1644 .iidr = 0x00000000,
1645 .mask = 0xffffffff,
1646 .init = gic_enable_quirk_hip06_07,
1647 },
1648 {
Marc Zyngierd01fd162020-03-11 11:56:49 +00001649 /*
1650 * Reserved register accesses generate a Synchronous
1651 * External Abort. This erratum applies to:
1652 * - ThunderX: CN88xx
1653 * - OCTEON TX: CN83xx, CN81xx
1654 * - OCTEON TX2: CN93xx, CN96xx, CN98xx, CNF95xx*
1655 */
1656 .desc = "GICv3: Cavium erratum 38539",
1657 .iidr = 0xa000034c,
1658 .mask = 0xe8f00fff,
1659 .init = gic_enable_quirk_cavium_38539,
1660 },
1661 {
Marc Zyngier7f2481b2019-07-31 17:29:33 +01001662 }
1663};
1664
Julien Thierryd98d0a92019-01-31 14:58:57 +00001665static void gic_enable_nmi_support(void)
1666{
Julien Thierry101b35f2019-01-31 14:58:59 +00001667 int i;
1668
Marc Zyngier81a43272019-07-18 12:53:05 +01001669 if (!gic_prio_masking_enabled())
1670 return;
1671
Marc Zyngier81a43272019-07-18 12:53:05 +01001672 ppi_nmi_refs = kcalloc(gic_data.ppi_nr, sizeof(*ppi_nmi_refs), GFP_KERNEL);
1673 if (!ppi_nmi_refs)
1674 return;
1675
1676 for (i = 0; i < gic_data.ppi_nr; i++)
Julien Thierry101b35f2019-01-31 14:58:59 +00001677 refcount_set(&ppi_nmi_refs[i], 0);
1678
Marc Zyngierf2266502019-10-02 10:06:12 +01001679 /*
1680 * Linux itself doesn't use 1:N distribution, so has no need to
1681 * set PMHE. The only reason to have it set is if EL3 requires it
1682 * (and we can't change it).
1683 */
1684 if (gic_read_ctlr() & ICC_CTLR_EL1_PMHE_MASK)
1685 static_branch_enable(&gic_pmr_sync);
1686
Alexandru Elisei4e594ad2020-09-12 16:37:06 +01001687 pr_info("Pseudo-NMIs enabled using %s ICC_PMR_EL1 synchronisation\n",
1688 static_branch_unlikely(&gic_pmr_sync) ? "forced" : "relaxed");
Marc Zyngierf2266502019-10-02 10:06:12 +01001689
Alexandru Elisei33678052020-09-12 16:37:07 +01001690 /*
1691 * How priority values are used by the GIC depends on two things:
1692 * the security state of the GIC (controlled by the GICD_CTRL.DS bit)
1693 * and if Group 0 interrupts can be delivered to Linux in the non-secure
1694 * world as FIQs (controlled by the SCR_EL3.FIQ bit). These affect the
1695 * the ICC_PMR_EL1 register and the priority that software assigns to
1696 * interrupts:
1697 *
1698 * GICD_CTRL.DS | SCR_EL3.FIQ | ICC_PMR_EL1 | Group 1 priority
1699 * -----------------------------------------------------------
1700 * 1 | - | unchanged | unchanged
1701 * -----------------------------------------------------------
1702 * 0 | 1 | non-secure | non-secure
1703 * -----------------------------------------------------------
1704 * 0 | 0 | unchanged | non-secure
1705 *
1706 * where non-secure means that the value is right-shifted by one and the
1707 * MSB bit set, to make it fit in the non-secure priority range.
1708 *
1709 * In the first two cases, where ICC_PMR_EL1 and the interrupt priority
1710 * are both either modified or unchanged, we can use the same set of
1711 * priorities.
1712 *
1713 * In the last case, where only the interrupt priorities are modified to
1714 * be in the non-secure range, we use a different PMR value to mask IRQs
1715 * and the rest of the values that we use remain unchanged.
1716 */
1717 if (gic_has_group0() && !gic_dist_security_disabled())
1718 static_branch_enable(&gic_nonsecure_priorities);
1719
Julien Thierryd98d0a92019-01-31 14:58:57 +00001720 static_branch_enable(&supports_pseudo_nmis);
Julien Thierry101b35f2019-01-31 14:58:59 +00001721
1722 if (static_branch_likely(&supports_deactivate_key))
1723 gic_eoimode1_chip.flags |= IRQCHIP_SUPPORTS_NMI;
1724 else
1725 gic_chip.flags |= IRQCHIP_SUPPORTS_NMI;
Julien Thierryd98d0a92019-01-31 14:58:57 +00001726}
1727
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001728static int __init gic_init_bases(void __iomem *dist_base,
1729 struct redist_region *rdist_regs,
1730 u32 nr_redist_regions,
1731 u64 redist_stride,
1732 struct fwnode_handle *handle)
1733{
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001734 u32 typer;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001735 int err;
1736
1737 if (!is_hyp_mode_available())
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001738 static_branch_disable(&supports_deactivate_key);
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001739
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001740 if (static_branch_likely(&supports_deactivate_key))
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001741 pr_info("GIC: Using split EOI/Deactivate mode\n");
1742
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001743 gic_data.fwnode = handle;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001744 gic_data.dist_base = dist_base;
1745 gic_data.redist_regions = rdist_regs;
1746 gic_data.nr_redist_regions = nr_redist_regions;
1747 gic_data.redist_stride = redist_stride;
1748
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001749 /*
1750 * Find out how many interrupts are supported.
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001751 */
1752 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
Marc Zyngiera4f9edb2018-05-30 17:29:52 +01001753 gic_data.rdists.gicd_typer = typer;
Marc Zyngier7f2481b2019-07-31 17:29:33 +01001754
1755 gic_enable_quirks(readl_relaxed(gic_data.dist_base + GICD_IIDR),
1756 gic_quirks, &gic_data);
1757
Marc Zyngier211bddd2019-07-16 15:17:31 +01001758 pr_info("%d SPIs implemented\n", GIC_LINE_NR - 32);
1759 pr_info("%d Extended SPIs implemented\n", GIC_ESPI_NR);
Marc Zyngierf2d83402019-12-24 11:10:25 +00001760
Marc Zyngierd01fd162020-03-11 11:56:49 +00001761 /*
1762 * ThunderX1 explodes on reading GICD_TYPER2, in violation of the
1763 * architecture spec (which says that reserved registers are RES0).
1764 */
1765 if (!(gic_data.flags & FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539))
1766 gic_data.rdists.gicd_typer2 = readl_relaxed(gic_data.dist_base + GICD_TYPER2);
Marc Zyngierf2d83402019-12-24 11:10:25 +00001767
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001768 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
1769 &gic_data);
1770 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
Marc Zyngierb25319d2019-12-24 11:10:24 +00001771 gic_data.rdists.has_rvpeid = true;
Marc Zyngier0edc23e2016-12-19 17:01:52 +00001772 gic_data.rdists.has_vlpis = true;
1773 gic_data.rdists.has_direct_lpi = true;
Marc Zyngier96806222020-04-10 11:13:26 +01001774 gic_data.rdists.has_vpend_valid_dirty = true;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001775
1776 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
1777 err = -ENOMEM;
1778 goto out_free;
1779 }
1780
luanshieeaa4b22020-03-12 11:20:55 +08001781 irq_domain_update_bus_token(gic_data.domain, DOMAIN_BUS_WIRED);
1782
Shanker Donthinenieda0d042017-10-06 10:24:00 -05001783 gic_data.has_rss = !!(typer & GICD_TYPER_RSS);
1784 pr_info("Distributor has %sRange Selector support\n",
1785 gic_data.has_rss ? "" : "no ");
1786
Marc Zyngier50528752018-05-08 13:14:36 +01001787 if (typer & GICD_TYPER_MBIS) {
1788 err = mbi_init(handle, gic_data.domain);
1789 if (err)
1790 pr_err("Failed to initialize MBIs\n");
1791 }
1792
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001793 set_handle_irq(gic_handle_irq);
1794
Marc Zyngier1a60e1e2019-07-18 11:15:14 +01001795 gic_update_rdist_properties();
Marc Zyngier0edc23e2016-12-19 17:01:52 +00001796
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001797 gic_dist_init();
1798 gic_cpu_init();
Marc Zyngier64b499d2020-04-25 15:24:01 +01001799 gic_smp_init();
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001800 gic_cpu_pm_init();
1801
Marc Zyngierd38a71c2018-07-27 14:51:04 +01001802 if (gic_dist_supports_lpis()) {
1803 its_init(handle, &gic_data.rdists, gic_data.domain);
1804 its_cpu_init();
Zeev Zilberman90b4c552019-06-10 13:52:01 +03001805 } else {
1806 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1807 gicv2m_init(handle, gic_data.domain);
Marc Zyngierd38a71c2018-07-27 14:51:04 +01001808 }
1809
Marc Zyngier81a43272019-07-18 12:53:05 +01001810 gic_enable_nmi_support();
Julien Thierryd98d0a92019-01-31 14:58:57 +00001811
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001812 return 0;
1813
1814out_free:
1815 if (gic_data.domain)
1816 irq_domain_remove(gic_data.domain);
1817 free_percpu(gic_data.rdists.rdist);
1818 return err;
1819}
1820
1821static int __init gic_validate_dist_version(void __iomem *dist_base)
1822{
1823 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1824
1825 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
1826 return -ENODEV;
1827
1828 return 0;
1829}
1830
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001831/* Create all possible partitions at boot time */
Linus Torvalds7beaa242016-05-19 11:27:09 -07001832static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001833{
1834 struct device_node *parts_node, *child_part;
1835 int part_idx = 0, i;
1836 int nr_parts;
1837 struct partition_affinity *parts;
1838
Johan Hovold00ee9a12017-11-11 17:51:25 +01001839 parts_node = of_get_child_by_name(gic_node, "ppi-partitions");
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001840 if (!parts_node)
1841 return;
1842
Marc Zyngier52085d32019-07-18 13:05:17 +01001843 gic_data.ppi_descs = kcalloc(gic_data.ppi_nr, sizeof(*gic_data.ppi_descs), GFP_KERNEL);
1844 if (!gic_data.ppi_descs)
1845 return;
1846
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001847 nr_parts = of_get_child_count(parts_node);
1848
1849 if (!nr_parts)
Johan Hovold00ee9a12017-11-11 17:51:25 +01001850 goto out_put_node;
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001851
Kees Cook6396bb22018-06-12 14:03:40 -07001852 parts = kcalloc(nr_parts, sizeof(*parts), GFP_KERNEL);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001853 if (WARN_ON(!parts))
Johan Hovold00ee9a12017-11-11 17:51:25 +01001854 goto out_put_node;
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001855
1856 for_each_child_of_node(parts_node, child_part) {
1857 struct partition_affinity *part;
1858 int n;
1859
1860 part = &parts[part_idx];
1861
1862 part->partition_id = of_node_to_fwnode(child_part);
1863
Rob Herring2ef790d2018-08-27 19:56:15 -05001864 pr_info("GIC: PPI partition %pOFn[%d] { ",
1865 child_part, part_idx);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001866
1867 n = of_property_count_elems_of_size(child_part, "affinity",
1868 sizeof(u32));
1869 WARN_ON(n <= 0);
1870
1871 for (i = 0; i < n; i++) {
1872 int err, cpu;
1873 u32 cpu_phandle;
1874 struct device_node *cpu_node;
1875
1876 err = of_property_read_u32_index(child_part, "affinity",
1877 i, &cpu_phandle);
1878 if (WARN_ON(err))
1879 continue;
1880
1881 cpu_node = of_find_node_by_phandle(cpu_phandle);
1882 if (WARN_ON(!cpu_node))
1883 continue;
1884
Suzuki K Poulosec08ec7d2018-01-02 11:25:29 +00001885 cpu = of_cpu_node_to_id(cpu_node);
1886 if (WARN_ON(cpu < 0))
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001887 continue;
1888
Rob Herringe81f54c2017-07-18 16:43:10 -05001889 pr_cont("%pOF[%d] ", cpu_node, cpu);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001890
1891 cpumask_set_cpu(cpu, &part->mask);
1892 }
1893
1894 pr_cont("}\n");
1895 part_idx++;
1896 }
1897
Marc Zyngier52085d32019-07-18 13:05:17 +01001898 for (i = 0; i < gic_data.ppi_nr; i++) {
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001899 unsigned int irq;
1900 struct partition_desc *desc;
1901 struct irq_fwspec ppi_fwspec = {
1902 .fwnode = gic_data.fwnode,
1903 .param_count = 3,
1904 .param = {
Marc Zyngier65da7d12018-03-20 13:44:09 +00001905 [0] = GIC_IRQ_TYPE_PARTITION,
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001906 [1] = i,
1907 [2] = IRQ_TYPE_NONE,
1908 },
1909 };
1910
1911 irq = irq_create_fwspec_mapping(&ppi_fwspec);
1912 if (WARN_ON(!irq))
1913 continue;
1914 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
1915 irq, &partition_domain_ops);
1916 if (WARN_ON(!desc))
1917 continue;
1918
1919 gic_data.ppi_descs[i] = desc;
1920 }
Johan Hovold00ee9a12017-11-11 17:51:25 +01001921
1922out_put_node:
1923 of_node_put(parts_node);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001924}
1925
Julien Grall1839e572016-04-11 16:32:57 +01001926static void __init gic_of_setup_kvm_info(struct device_node *node)
1927{
1928 int ret;
1929 struct resource r;
1930 u32 gicv_idx;
1931
1932 gic_v3_kvm_info.type = GIC_V3;
1933
1934 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1935 if (!gic_v3_kvm_info.maint_irq)
1936 return;
1937
1938 if (of_property_read_u32(node, "#redistributor-regions",
1939 &gicv_idx))
1940 gicv_idx = 1;
1941
1942 gicv_idx += 3; /* Also skip GICD, GICC, GICH */
1943 ret = of_address_to_resource(node, gicv_idx, &r);
1944 if (!ret)
1945 gic_v3_kvm_info.vcpu = r;
1946
Marc Zyngier4bdf5022017-06-25 14:10:46 +01001947 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
Marc Zyngier3c407062020-03-04 20:33:13 +00001948 gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid;
Marc Zyngier0e5cb7772021-02-27 10:23:45 +00001949 vgic_set_kvm_info(&gic_v3_kvm_info);
Julien Grall1839e572016-04-11 16:32:57 +01001950}
1951
Marc Zyngier021f6532014-06-30 16:01:31 +01001952static int __init gic_of_init(struct device_node *node, struct device_node *parent)
1953{
1954 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001955 struct redist_region *rdist_regs;
Marc Zyngier021f6532014-06-30 16:01:31 +01001956 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001957 u32 nr_redist_regions;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001958 int err, i;
Marc Zyngier021f6532014-06-30 16:01:31 +01001959
1960 dist_base = of_iomap(node, 0);
1961 if (!dist_base) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001962 pr_err("%pOF: unable to map gic dist registers\n", node);
Marc Zyngier021f6532014-06-30 16:01:31 +01001963 return -ENXIO;
1964 }
1965
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001966 err = gic_validate_dist_version(dist_base);
1967 if (err) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001968 pr_err("%pOF: no distributor detected, giving up\n", node);
Marc Zyngier021f6532014-06-30 16:01:31 +01001969 goto out_unmap_dist;
1970 }
1971
Marc Zyngierf5c14342014-11-24 14:35:10 +00001972 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
1973 nr_redist_regions = 1;
Marc Zyngier021f6532014-06-30 16:01:31 +01001974
Kees Cook6396bb22018-06-12 14:03:40 -07001975 rdist_regs = kcalloc(nr_redist_regions, sizeof(*rdist_regs),
1976 GFP_KERNEL);
Marc Zyngierf5c14342014-11-24 14:35:10 +00001977 if (!rdist_regs) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001978 err = -ENOMEM;
1979 goto out_unmap_dist;
1980 }
1981
Marc Zyngierf5c14342014-11-24 14:35:10 +00001982 for (i = 0; i < nr_redist_regions; i++) {
1983 struct resource res;
1984 int ret;
1985
1986 ret = of_address_to_resource(node, 1 + i, &res);
1987 rdist_regs[i].redist_base = of_iomap(node, 1 + i);
1988 if (ret || !rdist_regs[i].redist_base) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001989 pr_err("%pOF: couldn't map region %d\n", node, i);
Marc Zyngier021f6532014-06-30 16:01:31 +01001990 err = -ENODEV;
1991 goto out_unmap_rdist;
1992 }
Marc Zyngierf5c14342014-11-24 14:35:10 +00001993 rdist_regs[i].phys_base = res.start;
Marc Zyngier021f6532014-06-30 16:01:31 +01001994 }
1995
1996 if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
1997 redist_stride = 0;
1998
Srinivas Kandagatlaf70fdb42018-12-10 13:56:31 +00001999 gic_enable_of_quirks(node, gic_quirks, &gic_data);
2000
Tomasz Nowickidb57d742016-01-19 14:11:14 +01002001 err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions,
2002 redist_stride, &node->fwnode);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01002003 if (err)
2004 goto out_unmap_rdist;
2005
2006 gic_populate_ppi_partitions(node);
Christoffer Dalld33a3c82016-12-06 22:00:52 +01002007
Davidlohr Buesod01d3272018-03-26 14:09:25 -07002008 if (static_branch_likely(&supports_deactivate_key))
Christoffer Dalld33a3c82016-12-06 22:00:52 +01002009 gic_of_setup_kvm_info(node);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01002010 return 0;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01002011
Marc Zyngier021f6532014-06-30 16:01:31 +01002012out_unmap_rdist:
Marc Zyngierf5c14342014-11-24 14:35:10 +00002013 for (i = 0; i < nr_redist_regions; i++)
2014 if (rdist_regs[i].redist_base)
2015 iounmap(rdist_regs[i].redist_base);
2016 kfree(rdist_regs);
Marc Zyngier021f6532014-06-30 16:01:31 +01002017out_unmap_dist:
2018 iounmap(dist_base);
2019 return err;
2020}
2021
2022IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002023
2024#ifdef CONFIG_ACPI
Julien Grall611f0392016-04-11 16:32:56 +01002025static struct
2026{
2027 void __iomem *dist_base;
2028 struct redist_region *redist_regs;
2029 u32 nr_redist_regions;
2030 bool single_redist;
Marc Zyngier926b5df2019-12-16 11:24:57 +00002031 int enabled_rdists;
Julien Grall1839e572016-04-11 16:32:57 +01002032 u32 maint_irq;
2033 int maint_irq_mode;
2034 phys_addr_t vcpu_base;
Julien Grall611f0392016-04-11 16:32:56 +01002035} acpi_data __initdata;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002036
2037static void __init
2038gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
2039{
2040 static int count = 0;
2041
Julien Grall611f0392016-04-11 16:32:56 +01002042 acpi_data.redist_regs[count].phys_base = phys_base;
2043 acpi_data.redist_regs[count].redist_base = redist_base;
2044 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002045 count++;
2046}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002047
2048static int __init
Keith Busch60574d12019-03-11 14:55:57 -06002049gic_acpi_parse_madt_redist(union acpi_subtable_headers *header,
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002050 const unsigned long end)
2051{
2052 struct acpi_madt_generic_redistributor *redist =
2053 (struct acpi_madt_generic_redistributor *)header;
2054 void __iomem *redist_base;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002055
2056 redist_base = ioremap(redist->base_address, redist->length);
2057 if (!redist_base) {
2058 pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
2059 return -ENOMEM;
2060 }
2061
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002062 gic_acpi_register_redist(redist->base_address, redist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002063 return 0;
2064}
2065
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002066static int __init
Keith Busch60574d12019-03-11 14:55:57 -06002067gic_acpi_parse_madt_gicc(union acpi_subtable_headers *header,
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002068 const unsigned long end)
2069{
2070 struct acpi_madt_generic_interrupt *gicc =
2071 (struct acpi_madt_generic_interrupt *)header;
Julien Grall611f0392016-04-11 16:32:56 +01002072 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002073 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
2074 void __iomem *redist_base;
2075
Shanker Donthineniebe2f872017-12-05 13:16:21 -06002076 /* GICC entry which has !ACPI_MADT_ENABLED is not unusable so skip */
2077 if (!(gicc->flags & ACPI_MADT_ENABLED))
2078 return 0;
2079
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002080 redist_base = ioremap(gicc->gicr_base_address, size);
2081 if (!redist_base)
2082 return -ENOMEM;
2083
2084 gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
2085 return 0;
2086}
2087
2088static int __init gic_acpi_collect_gicr_base(void)
2089{
2090 acpi_tbl_entry_handler redist_parser;
2091 enum acpi_madt_type type;
2092
Julien Grall611f0392016-04-11 16:32:56 +01002093 if (acpi_data.single_redist) {
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002094 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
2095 redist_parser = gic_acpi_parse_madt_gicc;
2096 } else {
2097 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
2098 redist_parser = gic_acpi_parse_madt_redist;
2099 }
2100
2101 /* Collect redistributor base addresses in GICR entries */
2102 if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
2103 return 0;
2104
2105 pr_info("No valid GICR entries exist\n");
2106 return -ENODEV;
2107}
2108
Keith Busch60574d12019-03-11 14:55:57 -06002109static int __init gic_acpi_match_gicr(union acpi_subtable_headers *header,
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002110 const unsigned long end)
2111{
2112 /* Subtable presence means that redist exists, that's it */
2113 return 0;
2114}
2115
Keith Busch60574d12019-03-11 14:55:57 -06002116static int __init gic_acpi_match_gicc(union acpi_subtable_headers *header,
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002117 const unsigned long end)
2118{
2119 struct acpi_madt_generic_interrupt *gicc =
2120 (struct acpi_madt_generic_interrupt *)header;
2121
2122 /*
2123 * If GICC is enabled and has valid gicr base address, then it means
2124 * GICR base is presented via GICC
2125 */
Marc Zyngier926b5df2019-12-16 11:24:57 +00002126 if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address) {
2127 acpi_data.enabled_rdists++;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002128 return 0;
Marc Zyngier926b5df2019-12-16 11:24:57 +00002129 }
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002130
Shanker Donthineniebe2f872017-12-05 13:16:21 -06002131 /*
2132 * It's perfectly valid firmware can pass disabled GICC entry, driver
2133 * should not treat as errors, skip the entry instead of probe fail.
2134 */
2135 if (!(gicc->flags & ACPI_MADT_ENABLED))
2136 return 0;
2137
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002138 return -ENODEV;
2139}
2140
2141static int __init gic_acpi_count_gicr_regions(void)
2142{
2143 int count;
2144
2145 /*
2146 * Count how many redistributor regions we have. It is not allowed
2147 * to mix redistributor description, GICR and GICC subtables have to be
2148 * mutually exclusive.
2149 */
2150 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
2151 gic_acpi_match_gicr, 0);
2152 if (count > 0) {
Julien Grall611f0392016-04-11 16:32:56 +01002153 acpi_data.single_redist = false;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002154 return count;
2155 }
2156
2157 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
2158 gic_acpi_match_gicc, 0);
Marc Zyngier926b5df2019-12-16 11:24:57 +00002159 if (count > 0) {
Julien Grall611f0392016-04-11 16:32:56 +01002160 acpi_data.single_redist = true;
Marc Zyngier926b5df2019-12-16 11:24:57 +00002161 count = acpi_data.enabled_rdists;
2162 }
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002163
2164 return count;
2165}
2166
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002167static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
2168 struct acpi_probe_entry *ape)
2169{
2170 struct acpi_madt_generic_distributor *dist;
2171 int count;
2172
2173 dist = (struct acpi_madt_generic_distributor *)header;
2174 if (dist->version != ape->driver_data)
2175 return false;
2176
2177 /* We need to do that exercise anyway, the sooner the better */
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002178 count = gic_acpi_count_gicr_regions();
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002179 if (count <= 0)
2180 return false;
2181
Julien Grall611f0392016-04-11 16:32:56 +01002182 acpi_data.nr_redist_regions = count;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002183 return true;
2184}
2185
Keith Busch60574d12019-03-11 14:55:57 -06002186static int __init gic_acpi_parse_virt_madt_gicc(union acpi_subtable_headers *header,
Julien Grall1839e572016-04-11 16:32:57 +01002187 const unsigned long end)
2188{
2189 struct acpi_madt_generic_interrupt *gicc =
2190 (struct acpi_madt_generic_interrupt *)header;
2191 int maint_irq_mode;
2192 static int first_madt = true;
2193
2194 /* Skip unusable CPUs */
2195 if (!(gicc->flags & ACPI_MADT_ENABLED))
2196 return 0;
2197
2198 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
2199 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
2200
2201 if (first_madt) {
2202 first_madt = false;
2203
2204 acpi_data.maint_irq = gicc->vgic_interrupt;
2205 acpi_data.maint_irq_mode = maint_irq_mode;
2206 acpi_data.vcpu_base = gicc->gicv_base_address;
2207
2208 return 0;
2209 }
2210
2211 /*
2212 * The maintenance interrupt and GICV should be the same for every CPU
2213 */
2214 if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
2215 (acpi_data.maint_irq_mode != maint_irq_mode) ||
2216 (acpi_data.vcpu_base != gicc->gicv_base_address))
2217 return -EINVAL;
2218
2219 return 0;
2220}
2221
2222static bool __init gic_acpi_collect_virt_info(void)
2223{
2224 int count;
2225
2226 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
2227 gic_acpi_parse_virt_madt_gicc, 0);
2228
2229 return (count > 0);
2230}
2231
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002232#define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
Julien Grall1839e572016-04-11 16:32:57 +01002233#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
2234#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
2235
2236static void __init gic_acpi_setup_kvm_info(void)
2237{
2238 int irq;
2239
2240 if (!gic_acpi_collect_virt_info()) {
2241 pr_warn("Unable to get hardware information used for virtualization\n");
2242 return;
2243 }
2244
2245 gic_v3_kvm_info.type = GIC_V3;
2246
2247 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
2248 acpi_data.maint_irq_mode,
2249 ACPI_ACTIVE_HIGH);
2250 if (irq <= 0)
2251 return;
2252
2253 gic_v3_kvm_info.maint_irq = irq;
2254
2255 if (acpi_data.vcpu_base) {
2256 struct resource *vcpu = &gic_v3_kvm_info.vcpu;
2257
2258 vcpu->flags = IORESOURCE_MEM;
2259 vcpu->start = acpi_data.vcpu_base;
2260 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
2261 }
2262
Marc Zyngier4bdf5022017-06-25 14:10:46 +01002263 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
Marc Zyngier3c407062020-03-04 20:33:13 +00002264 gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid;
Marc Zyngier0e5cb7772021-02-27 10:23:45 +00002265 vgic_set_kvm_info(&gic_v3_kvm_info);
Julien Grall1839e572016-04-11 16:32:57 +01002266}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002267
2268static int __init
Oscar Carteraba3c7e2020-05-30 16:34:29 +02002269gic_acpi_init(union acpi_subtable_headers *header, const unsigned long end)
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002270{
2271 struct acpi_madt_generic_distributor *dist;
2272 struct fwnode_handle *domain_handle;
Julien Grall611f0392016-04-11 16:32:56 +01002273 size_t size;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002274 int i, err;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002275
2276 /* Get distributor base address */
2277 dist = (struct acpi_madt_generic_distributor *)header;
Julien Grall611f0392016-04-11 16:32:56 +01002278 acpi_data.dist_base = ioremap(dist->base_address,
2279 ACPI_GICV3_DIST_MEM_SIZE);
2280 if (!acpi_data.dist_base) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002281 pr_err("Unable to map GICD registers\n");
2282 return -ENOMEM;
2283 }
2284
Julien Grall611f0392016-04-11 16:32:56 +01002285 err = gic_validate_dist_version(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002286 if (err) {
Arvind Yadav71192a682017-11-13 19:23:49 +05302287 pr_err("No distributor detected at @%p, giving up\n",
Julien Grall611f0392016-04-11 16:32:56 +01002288 acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002289 goto out_dist_unmap;
2290 }
2291
Julien Grall611f0392016-04-11 16:32:56 +01002292 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
2293 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
2294 if (!acpi_data.redist_regs) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002295 err = -ENOMEM;
2296 goto out_dist_unmap;
2297 }
2298
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01002299 err = gic_acpi_collect_gicr_base();
2300 if (err)
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002301 goto out_redist_unmap;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002302
Marc Zyngiereeee0d02019-07-31 16:13:42 +01002303 domain_handle = irq_domain_alloc_fwnode(&dist->base_address);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002304 if (!domain_handle) {
2305 err = -ENOMEM;
2306 goto out_redist_unmap;
2307 }
2308
Julien Grall611f0392016-04-11 16:32:56 +01002309 err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs,
2310 acpi_data.nr_redist_regions, 0, domain_handle);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002311 if (err)
2312 goto out_fwhandle_free;
2313
2314 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Christoffer Dalld33a3c82016-12-06 22:00:52 +01002315
Davidlohr Buesod01d3272018-03-26 14:09:25 -07002316 if (static_branch_likely(&supports_deactivate_key))
Christoffer Dalld33a3c82016-12-06 22:00:52 +01002317 gic_acpi_setup_kvm_info();
Julien Grall1839e572016-04-11 16:32:57 +01002318
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002319 return 0;
2320
2321out_fwhandle_free:
2322 irq_domain_free_fwnode(domain_handle);
2323out_redist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01002324 for (i = 0; i < acpi_data.nr_redist_regions; i++)
2325 if (acpi_data.redist_regs[i].redist_base)
2326 iounmap(acpi_data.redist_regs[i].redist_base);
2327 kfree(acpi_data.redist_regs);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002328out_dist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01002329 iounmap(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01002330 return err;
2331}
2332IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2333 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
2334 gic_acpi_init);
2335IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2336 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
2337 gic_acpi_init);
2338IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2339 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,
2340 gic_acpi_init);
2341#endif