Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved. |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
Julien Grall | 68628bb | 2016-04-11 16:32:55 +0100 | [diff] [blame] | 18 | #define pr_fmt(fmt) "GICv3: " fmt |
| 19 | |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 20 | #include <linux/acpi.h> |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 21 | #include <linux/cpu.h> |
Sudeep Holla | 3708d52 | 2014-08-26 16:03:35 +0100 | [diff] [blame] | 22 | #include <linux/cpu_pm.h> |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 23 | #include <linux/delay.h> |
| 24 | #include <linux/interrupt.h> |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 25 | #include <linux/irqdomain.h> |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 26 | #include <linux/of.h> |
| 27 | #include <linux/of_address.h> |
| 28 | #include <linux/of_irq.h> |
| 29 | #include <linux/percpu.h> |
| 30 | #include <linux/slab.h> |
| 31 | |
Joel Porquet | 41a83e06 | 2015-07-07 17:11:46 -0400 | [diff] [blame] | 32 | #include <linux/irqchip.h> |
Julien Grall | 1839e57 | 2016-04-11 16:32:57 +0100 | [diff] [blame] | 33 | #include <linux/irqchip/arm-gic-common.h> |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 34 | #include <linux/irqchip/arm-gic-v3.h> |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 35 | #include <linux/irqchip/irq-partition-percpu.h> |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 36 | |
| 37 | #include <asm/cputype.h> |
| 38 | #include <asm/exception.h> |
| 39 | #include <asm/smp_plat.h> |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 40 | #include <asm/virt.h> |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 41 | |
| 42 | #include "irq-gic-common.h" |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 43 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 44 | struct redist_region { |
| 45 | void __iomem *redist_base; |
| 46 | phys_addr_t phys_base; |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 47 | bool single_redist; |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 48 | }; |
| 49 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 50 | struct gic_chip_data { |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 51 | struct fwnode_handle *fwnode; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 52 | void __iomem *dist_base; |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 53 | struct redist_region *redist_regions; |
| 54 | struct rdists rdists; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 55 | struct irq_domain *domain; |
| 56 | u64 redist_stride; |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 57 | u32 nr_redist_regions; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 58 | unsigned int irq_nr; |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 59 | struct partition_desc *ppi_descs[16]; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 60 | }; |
| 61 | |
| 62 | static struct gic_chip_data gic_data __read_mostly; |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 63 | static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 64 | |
Julien Grall | 1839e57 | 2016-04-11 16:32:57 +0100 | [diff] [blame] | 65 | static struct gic_kvm_info gic_v3_kvm_info; |
| 66 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 67 | #define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist)) |
| 68 | #define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 69 | #define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K) |
| 70 | |
| 71 | /* Our default, arbitrary priority value. Linux only uses one anyway. */ |
| 72 | #define DEFAULT_PMR_VALUE 0xf0 |
| 73 | |
| 74 | static inline unsigned int gic_irq(struct irq_data *d) |
| 75 | { |
| 76 | return d->hwirq; |
| 77 | } |
| 78 | |
| 79 | static inline int gic_irq_in_rdist(struct irq_data *d) |
| 80 | { |
| 81 | return gic_irq(d) < 32; |
| 82 | } |
| 83 | |
| 84 | static inline void __iomem *gic_dist_base(struct irq_data *d) |
| 85 | { |
| 86 | if (gic_irq_in_rdist(d)) /* SGI+PPI -> SGI_base for this CPU */ |
| 87 | return gic_data_rdist_sgi_base(); |
| 88 | |
| 89 | if (d->hwirq <= 1023) /* SPI -> dist_base */ |
| 90 | return gic_data.dist_base; |
| 91 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 92 | return NULL; |
| 93 | } |
| 94 | |
| 95 | static void gic_do_wait_for_rwp(void __iomem *base) |
| 96 | { |
| 97 | u32 count = 1000000; /* 1s! */ |
| 98 | |
| 99 | while (readl_relaxed(base + GICD_CTLR) & GICD_CTLR_RWP) { |
| 100 | count--; |
| 101 | if (!count) { |
| 102 | pr_err_ratelimited("RWP timeout, gone fishing\n"); |
| 103 | return; |
| 104 | } |
| 105 | cpu_relax(); |
| 106 | udelay(1); |
| 107 | }; |
| 108 | } |
| 109 | |
| 110 | /* Wait for completion of a distributor change */ |
| 111 | static void gic_dist_wait_for_rwp(void) |
| 112 | { |
| 113 | gic_do_wait_for_rwp(gic_data.dist_base); |
| 114 | } |
| 115 | |
| 116 | /* Wait for completion of a redistributor change */ |
| 117 | static void gic_redist_wait_for_rwp(void) |
| 118 | { |
| 119 | gic_do_wait_for_rwp(gic_data_rdist_rd_base()); |
| 120 | } |
| 121 | |
Jean-Philippe Brucker | 7936e91 | 2015-10-01 13:47:14 +0100 | [diff] [blame] | 122 | #ifdef CONFIG_ARM64 |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 123 | |
| 124 | static u64 __maybe_unused gic_read_iar(void) |
| 125 | { |
Suzuki K Poulose | a4023f68 | 2016-11-08 13:56:20 +0000 | [diff] [blame] | 126 | if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154)) |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 127 | return gic_read_iar_cavium_thunderx(); |
| 128 | else |
| 129 | return gic_read_iar_common(); |
| 130 | } |
Jean-Philippe Brucker | 7936e91 | 2015-10-01 13:47:14 +0100 | [diff] [blame] | 131 | #endif |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 132 | |
Sudeep Holla | a2c2251 | 2014-08-26 16:03:34 +0100 | [diff] [blame] | 133 | static void gic_enable_redist(bool enable) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 134 | { |
| 135 | void __iomem *rbase; |
| 136 | u32 count = 1000000; /* 1s! */ |
| 137 | u32 val; |
| 138 | |
| 139 | rbase = gic_data_rdist_rd_base(); |
| 140 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 141 | val = readl_relaxed(rbase + GICR_WAKER); |
Sudeep Holla | a2c2251 | 2014-08-26 16:03:34 +0100 | [diff] [blame] | 142 | if (enable) |
| 143 | /* Wake up this CPU redistributor */ |
| 144 | val &= ~GICR_WAKER_ProcessorSleep; |
| 145 | else |
| 146 | val |= GICR_WAKER_ProcessorSleep; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 147 | writel_relaxed(val, rbase + GICR_WAKER); |
| 148 | |
Sudeep Holla | a2c2251 | 2014-08-26 16:03:34 +0100 | [diff] [blame] | 149 | if (!enable) { /* Check that GICR_WAKER is writeable */ |
| 150 | val = readl_relaxed(rbase + GICR_WAKER); |
| 151 | if (!(val & GICR_WAKER_ProcessorSleep)) |
| 152 | return; /* No PM support in this redistributor */ |
| 153 | } |
| 154 | |
Dan Carpenter | d102eb5 | 2016-10-14 10:26:21 +0300 | [diff] [blame] | 155 | while (--count) { |
Sudeep Holla | a2c2251 | 2014-08-26 16:03:34 +0100 | [diff] [blame] | 156 | val = readl_relaxed(rbase + GICR_WAKER); |
Andrew Jones | cf1d9d1 | 2016-05-11 21:23:17 +0200 | [diff] [blame] | 157 | if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep)) |
Sudeep Holla | a2c2251 | 2014-08-26 16:03:34 +0100 | [diff] [blame] | 158 | break; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 159 | cpu_relax(); |
| 160 | udelay(1); |
| 161 | }; |
Sudeep Holla | a2c2251 | 2014-08-26 16:03:34 +0100 | [diff] [blame] | 162 | if (!count) |
| 163 | pr_err_ratelimited("redistributor failed to %s...\n", |
| 164 | enable ? "wakeup" : "sleep"); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | /* |
| 168 | * Routines to disable, enable, EOI and route interrupts |
| 169 | */ |
Marc Zyngier | b594c6e | 2015-03-18 11:01:24 +0000 | [diff] [blame] | 170 | static int gic_peek_irq(struct irq_data *d, u32 offset) |
| 171 | { |
| 172 | u32 mask = 1 << (gic_irq(d) % 32); |
| 173 | void __iomem *base; |
| 174 | |
| 175 | if (gic_irq_in_rdist(d)) |
| 176 | base = gic_data_rdist_sgi_base(); |
| 177 | else |
| 178 | base = gic_data.dist_base; |
| 179 | |
| 180 | return !!(readl_relaxed(base + offset + (gic_irq(d) / 32) * 4) & mask); |
| 181 | } |
| 182 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 183 | static void gic_poke_irq(struct irq_data *d, u32 offset) |
| 184 | { |
| 185 | u32 mask = 1 << (gic_irq(d) % 32); |
| 186 | void (*rwp_wait)(void); |
| 187 | void __iomem *base; |
| 188 | |
| 189 | if (gic_irq_in_rdist(d)) { |
| 190 | base = gic_data_rdist_sgi_base(); |
| 191 | rwp_wait = gic_redist_wait_for_rwp; |
| 192 | } else { |
| 193 | base = gic_data.dist_base; |
| 194 | rwp_wait = gic_dist_wait_for_rwp; |
| 195 | } |
| 196 | |
| 197 | writel_relaxed(mask, base + offset + (gic_irq(d) / 32) * 4); |
| 198 | rwp_wait(); |
| 199 | } |
| 200 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 201 | static void gic_mask_irq(struct irq_data *d) |
| 202 | { |
| 203 | gic_poke_irq(d, GICD_ICENABLER); |
| 204 | } |
| 205 | |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 206 | static void gic_eoimode1_mask_irq(struct irq_data *d) |
| 207 | { |
| 208 | gic_mask_irq(d); |
Marc Zyngier | 530bf35 | 2015-08-26 17:00:43 +0100 | [diff] [blame] | 209 | /* |
| 210 | * When masking a forwarded interrupt, make sure it is |
| 211 | * deactivated as well. |
| 212 | * |
| 213 | * This ensures that an interrupt that is getting |
| 214 | * disabled/masked will not get "stuck", because there is |
| 215 | * noone to deactivate it (guest is being terminated). |
| 216 | */ |
Thomas Gleixner | 4df7f54 | 2015-09-15 13:19:16 +0200 | [diff] [blame] | 217 | if (irqd_is_forwarded_to_vcpu(d)) |
Marc Zyngier | 530bf35 | 2015-08-26 17:00:43 +0100 | [diff] [blame] | 218 | gic_poke_irq(d, GICD_ICACTIVER); |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 219 | } |
| 220 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 221 | static void gic_unmask_irq(struct irq_data *d) |
| 222 | { |
| 223 | gic_poke_irq(d, GICD_ISENABLER); |
| 224 | } |
| 225 | |
Marc Zyngier | b594c6e | 2015-03-18 11:01:24 +0000 | [diff] [blame] | 226 | static int gic_irq_set_irqchip_state(struct irq_data *d, |
| 227 | enum irqchip_irq_state which, bool val) |
| 228 | { |
| 229 | u32 reg; |
| 230 | |
| 231 | if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */ |
| 232 | return -EINVAL; |
| 233 | |
| 234 | switch (which) { |
| 235 | case IRQCHIP_STATE_PENDING: |
| 236 | reg = val ? GICD_ISPENDR : GICD_ICPENDR; |
| 237 | break; |
| 238 | |
| 239 | case IRQCHIP_STATE_ACTIVE: |
| 240 | reg = val ? GICD_ISACTIVER : GICD_ICACTIVER; |
| 241 | break; |
| 242 | |
| 243 | case IRQCHIP_STATE_MASKED: |
| 244 | reg = val ? GICD_ICENABLER : GICD_ISENABLER; |
| 245 | break; |
| 246 | |
| 247 | default: |
| 248 | return -EINVAL; |
| 249 | } |
| 250 | |
| 251 | gic_poke_irq(d, reg); |
| 252 | return 0; |
| 253 | } |
| 254 | |
| 255 | static int gic_irq_get_irqchip_state(struct irq_data *d, |
| 256 | enum irqchip_irq_state which, bool *val) |
| 257 | { |
| 258 | if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */ |
| 259 | return -EINVAL; |
| 260 | |
| 261 | switch (which) { |
| 262 | case IRQCHIP_STATE_PENDING: |
| 263 | *val = gic_peek_irq(d, GICD_ISPENDR); |
| 264 | break; |
| 265 | |
| 266 | case IRQCHIP_STATE_ACTIVE: |
| 267 | *val = gic_peek_irq(d, GICD_ISACTIVER); |
| 268 | break; |
| 269 | |
| 270 | case IRQCHIP_STATE_MASKED: |
| 271 | *val = !gic_peek_irq(d, GICD_ISENABLER); |
| 272 | break; |
| 273 | |
| 274 | default: |
| 275 | return -EINVAL; |
| 276 | } |
| 277 | |
| 278 | return 0; |
| 279 | } |
| 280 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 281 | static void gic_eoi_irq(struct irq_data *d) |
| 282 | { |
| 283 | gic_write_eoir(gic_irq(d)); |
| 284 | } |
| 285 | |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 286 | static void gic_eoimode1_eoi_irq(struct irq_data *d) |
| 287 | { |
| 288 | /* |
Marc Zyngier | 530bf35 | 2015-08-26 17:00:43 +0100 | [diff] [blame] | 289 | * No need to deactivate an LPI, or an interrupt that |
| 290 | * is is getting forwarded to a vcpu. |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 291 | */ |
Thomas Gleixner | 4df7f54 | 2015-09-15 13:19:16 +0200 | [diff] [blame] | 292 | if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d)) |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 293 | return; |
| 294 | gic_write_dir(gic_irq(d)); |
| 295 | } |
| 296 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 297 | static int gic_set_type(struct irq_data *d, unsigned int type) |
| 298 | { |
| 299 | unsigned int irq = gic_irq(d); |
| 300 | void (*rwp_wait)(void); |
| 301 | void __iomem *base; |
| 302 | |
| 303 | /* Interrupt configuration for SGIs can't be changed */ |
| 304 | if (irq < 16) |
| 305 | return -EINVAL; |
| 306 | |
Liviu Dudau | fb7e7de | 2015-01-20 16:52:59 +0000 | [diff] [blame] | 307 | /* SPIs have restrictions on the supported types */ |
| 308 | if (irq >= 32 && type != IRQ_TYPE_LEVEL_HIGH && |
| 309 | type != IRQ_TYPE_EDGE_RISING) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 310 | return -EINVAL; |
| 311 | |
| 312 | if (gic_irq_in_rdist(d)) { |
| 313 | base = gic_data_rdist_sgi_base(); |
| 314 | rwp_wait = gic_redist_wait_for_rwp; |
| 315 | } else { |
| 316 | base = gic_data.dist_base; |
| 317 | rwp_wait = gic_dist_wait_for_rwp; |
| 318 | } |
| 319 | |
Liviu Dudau | fb7e7de | 2015-01-20 16:52:59 +0000 | [diff] [blame] | 320 | return gic_configure_irq(irq, type, base, rwp_wait); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 321 | } |
| 322 | |
Marc Zyngier | 530bf35 | 2015-08-26 17:00:43 +0100 | [diff] [blame] | 323 | static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu) |
| 324 | { |
Thomas Gleixner | 4df7f54 | 2015-09-15 13:19:16 +0200 | [diff] [blame] | 325 | if (vcpu) |
| 326 | irqd_set_forwarded_to_vcpu(d); |
| 327 | else |
| 328 | irqd_clr_forwarded_to_vcpu(d); |
Marc Zyngier | 530bf35 | 2015-08-26 17:00:43 +0100 | [diff] [blame] | 329 | return 0; |
| 330 | } |
| 331 | |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 332 | static u64 gic_mpidr_to_affinity(unsigned long mpidr) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 333 | { |
| 334 | u64 aff; |
| 335 | |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 336 | aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 337 | MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 | |
| 338 | MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 | |
| 339 | MPIDR_AFFINITY_LEVEL(mpidr, 0)); |
| 340 | |
| 341 | return aff; |
| 342 | } |
| 343 | |
| 344 | static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs) |
| 345 | { |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 346 | u32 irqnr; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 347 | |
| 348 | do { |
| 349 | irqnr = gic_read_iar(); |
| 350 | |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 351 | if (likely(irqnr > 15 && irqnr < 1020) || irqnr >= 8192) { |
Marc Zyngier | ebc6de0 | 2014-08-26 11:03:33 +0100 | [diff] [blame] | 352 | int err; |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 353 | |
| 354 | if (static_key_true(&supports_deactivate)) |
| 355 | gic_write_eoir(irqnr); |
| 356 | |
Marc Zyngier | ebc6de0 | 2014-08-26 11:03:33 +0100 | [diff] [blame] | 357 | err = handle_domain_irq(gic_data.domain, irqnr, regs); |
| 358 | if (err) { |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 359 | WARN_ONCE(true, "Unexpected interrupt received!\n"); |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 360 | if (static_key_true(&supports_deactivate)) { |
| 361 | if (irqnr < 8192) |
| 362 | gic_write_dir(irqnr); |
| 363 | } else { |
| 364 | gic_write_eoir(irqnr); |
| 365 | } |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 366 | } |
Marc Zyngier | ebc6de0 | 2014-08-26 11:03:33 +0100 | [diff] [blame] | 367 | continue; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 368 | } |
| 369 | if (irqnr < 16) { |
| 370 | gic_write_eoir(irqnr); |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 371 | if (static_key_true(&supports_deactivate)) |
| 372 | gic_write_dir(irqnr); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 373 | #ifdef CONFIG_SMP |
Will Deacon | f86c4fb | 2016-04-26 12:00:00 +0100 | [diff] [blame] | 374 | /* |
| 375 | * Unlike GICv2, we don't need an smp_rmb() here. |
| 376 | * The control dependency from gic_read_iar to |
| 377 | * the ISB in gic_write_eoir is enough to ensure |
| 378 | * that any shared data read by handle_IPI will |
| 379 | * be read after the ACK. |
| 380 | */ |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 381 | handle_IPI(irqnr, regs); |
| 382 | #else |
| 383 | WARN_ONCE(true, "Unexpected SGI received!\n"); |
| 384 | #endif |
| 385 | continue; |
| 386 | } |
| 387 | } while (irqnr != ICC_IAR1_EL1_SPURIOUS); |
| 388 | } |
| 389 | |
| 390 | static void __init gic_dist_init(void) |
| 391 | { |
| 392 | unsigned int i; |
| 393 | u64 affinity; |
| 394 | void __iomem *base = gic_data.dist_base; |
| 395 | |
| 396 | /* Disable the distributor */ |
| 397 | writel_relaxed(0, base + GICD_CTLR); |
| 398 | gic_dist_wait_for_rwp(); |
| 399 | |
Marc Zyngier | 7c9b973 | 2016-05-06 19:41:56 +0100 | [diff] [blame] | 400 | /* |
| 401 | * Configure SPIs as non-secure Group-1. This will only matter |
| 402 | * if the GIC only has a single security state. This will not |
| 403 | * do the right thing if the kernel is running in secure mode, |
| 404 | * but that's not the intended use case anyway. |
| 405 | */ |
| 406 | for (i = 32; i < gic_data.irq_nr; i += 32) |
| 407 | writel_relaxed(~0, base + GICD_IGROUPR + i / 8); |
| 408 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 409 | gic_dist_config(base, gic_data.irq_nr, gic_dist_wait_for_rwp); |
| 410 | |
| 411 | /* Enable distributor with ARE, Group1 */ |
| 412 | writel_relaxed(GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1, |
| 413 | base + GICD_CTLR); |
| 414 | |
| 415 | /* |
| 416 | * Set all global interrupts to the boot CPU only. ARE must be |
| 417 | * enabled. |
| 418 | */ |
| 419 | affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id())); |
| 420 | for (i = 32; i < gic_data.irq_nr; i++) |
Jean-Philippe Brucker | 72c9712 | 2015-10-01 13:47:16 +0100 | [diff] [blame] | 421 | gic_write_irouter(affinity, base + GICD_IROUTER + i * 8); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 422 | } |
| 423 | |
| 424 | static int gic_populate_rdist(void) |
| 425 | { |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 426 | unsigned long mpidr = cpu_logical_map(smp_processor_id()); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 427 | u64 typer; |
| 428 | u32 aff; |
| 429 | int i; |
| 430 | |
| 431 | /* |
| 432 | * Convert affinity to a 32bit value that can be matched to |
| 433 | * GICR_TYPER bits [63:32]. |
| 434 | */ |
| 435 | aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 | |
| 436 | MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 | |
| 437 | MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 | |
| 438 | MPIDR_AFFINITY_LEVEL(mpidr, 0)); |
| 439 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 440 | for (i = 0; i < gic_data.nr_redist_regions; i++) { |
| 441 | void __iomem *ptr = gic_data.redist_regions[i].redist_base; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 442 | u32 reg; |
| 443 | |
| 444 | reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK; |
| 445 | if (reg != GIC_PIDR2_ARCH_GICv3 && |
| 446 | reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */ |
| 447 | pr_warn("No redistributor present @%p\n", ptr); |
| 448 | break; |
| 449 | } |
| 450 | |
| 451 | do { |
Jean-Philippe Brucker | 72c9712 | 2015-10-01 13:47:16 +0100 | [diff] [blame] | 452 | typer = gic_read_typer(ptr + GICR_TYPER); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 453 | if ((typer >> 32) == aff) { |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 454 | u64 offset = ptr - gic_data.redist_regions[i].redist_base; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 455 | gic_data_rdist_rd_base() = ptr; |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 456 | gic_data_rdist()->phys_base = gic_data.redist_regions[i].phys_base + offset; |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 457 | pr_info("CPU%d: found redistributor %lx region %d:%pa\n", |
| 458 | smp_processor_id(), mpidr, i, |
| 459 | &gic_data_rdist()->phys_base); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 460 | return 0; |
| 461 | } |
| 462 | |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 463 | if (gic_data.redist_regions[i].single_redist) |
| 464 | break; |
| 465 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 466 | if (gic_data.redist_stride) { |
| 467 | ptr += gic_data.redist_stride; |
| 468 | } else { |
| 469 | ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */ |
| 470 | if (typer & GICR_TYPER_VLPIS) |
| 471 | ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */ |
| 472 | } |
| 473 | } while (!(typer & GICR_TYPER_LAST)); |
| 474 | } |
| 475 | |
| 476 | /* We couldn't even deal with ourselves... */ |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 477 | WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n", |
| 478 | smp_processor_id(), mpidr); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 479 | return -ENODEV; |
| 480 | } |
| 481 | |
Sudeep Holla | 3708d52 | 2014-08-26 16:03:35 +0100 | [diff] [blame] | 482 | static void gic_cpu_sys_reg_init(void) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 483 | { |
Marc Zyngier | 7cabd00 | 2015-09-30 11:48:01 +0100 | [diff] [blame] | 484 | /* |
| 485 | * Need to check that the SRE bit has actually been set. If |
| 486 | * not, it means that SRE is disabled at EL2. We're going to |
| 487 | * die painfully, and there is nothing we can do about it. |
| 488 | * |
| 489 | * Kindly inform the luser. |
| 490 | */ |
| 491 | if (!gic_enable_sre()) |
| 492 | pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n"); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 493 | |
| 494 | /* Set priority mask register */ |
| 495 | gic_write_pmr(DEFAULT_PMR_VALUE); |
| 496 | |
Daniel Thompson | 91ef844 | 2016-08-19 17:13:09 +0100 | [diff] [blame] | 497 | /* |
| 498 | * Some firmwares hand over to the kernel with the BPR changed from |
| 499 | * its reset value (and with a value large enough to prevent |
| 500 | * any pre-emptive interrupts from working at all). Writing a zero |
| 501 | * to BPR restores is reset value. |
| 502 | */ |
| 503 | gic_write_bpr1(0); |
| 504 | |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 505 | if (static_key_true(&supports_deactivate)) { |
| 506 | /* EOI drops priority only (mode 1) */ |
| 507 | gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop); |
| 508 | } else { |
| 509 | /* EOI deactivates interrupt too (mode 0) */ |
| 510 | gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir); |
| 511 | } |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 512 | |
| 513 | /* ... and let's hit the road... */ |
| 514 | gic_write_grpen1(1); |
| 515 | } |
| 516 | |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 517 | static int gic_dist_supports_lpis(void) |
| 518 | { |
| 519 | return !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS); |
| 520 | } |
| 521 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 522 | static void gic_cpu_init(void) |
| 523 | { |
| 524 | void __iomem *rbase; |
| 525 | |
| 526 | /* Register ourselves with the rest of the world */ |
| 527 | if (gic_populate_rdist()) |
| 528 | return; |
| 529 | |
Sudeep Holla | a2c2251 | 2014-08-26 16:03:34 +0100 | [diff] [blame] | 530 | gic_enable_redist(true); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 531 | |
| 532 | rbase = gic_data_rdist_sgi_base(); |
| 533 | |
Marc Zyngier | 7c9b973 | 2016-05-06 19:41:56 +0100 | [diff] [blame] | 534 | /* Configure SGIs/PPIs as non-secure Group-1 */ |
| 535 | writel_relaxed(~0, rbase + GICR_IGROUPR0); |
| 536 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 537 | gic_cpu_config(rbase, gic_redist_wait_for_rwp); |
| 538 | |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 539 | /* Give LPIs a spin */ |
| 540 | if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis()) |
| 541 | its_cpu_init(); |
| 542 | |
Sudeep Holla | 3708d52 | 2014-08-26 16:03:35 +0100 | [diff] [blame] | 543 | /* initialise system registers */ |
| 544 | gic_cpu_sys_reg_init(); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 545 | } |
| 546 | |
| 547 | #ifdef CONFIG_SMP |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 548 | |
Richard Cochran | 6670a6d | 2016-07-13 17:16:05 +0000 | [diff] [blame] | 549 | static int gic_starting_cpu(unsigned int cpu) |
| 550 | { |
| 551 | gic_cpu_init(); |
| 552 | return 0; |
| 553 | } |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 554 | |
| 555 | static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask, |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 556 | unsigned long cluster_id) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 557 | { |
James Morse | 727653d | 2016-09-19 18:29:15 +0100 | [diff] [blame] | 558 | int next_cpu, cpu = *base_cpu; |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 559 | unsigned long mpidr = cpu_logical_map(cpu); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 560 | u16 tlist = 0; |
| 561 | |
| 562 | while (cpu < nr_cpu_ids) { |
| 563 | /* |
| 564 | * If we ever get a cluster of more than 16 CPUs, just |
| 565 | * scream and skip that CPU. |
| 566 | */ |
| 567 | if (WARN_ON((mpidr & 0xff) >= 16)) |
| 568 | goto out; |
| 569 | |
| 570 | tlist |= 1 << (mpidr & 0xf); |
| 571 | |
James Morse | 727653d | 2016-09-19 18:29:15 +0100 | [diff] [blame] | 572 | next_cpu = cpumask_next(cpu, mask); |
| 573 | if (next_cpu >= nr_cpu_ids) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 574 | goto out; |
James Morse | 727653d | 2016-09-19 18:29:15 +0100 | [diff] [blame] | 575 | cpu = next_cpu; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 576 | |
| 577 | mpidr = cpu_logical_map(cpu); |
| 578 | |
| 579 | if (cluster_id != (mpidr & ~0xffUL)) { |
| 580 | cpu--; |
| 581 | goto out; |
| 582 | } |
| 583 | } |
| 584 | out: |
| 585 | *base_cpu = cpu; |
| 586 | return tlist; |
| 587 | } |
| 588 | |
Andre Przywara | 7e58027 | 2014-11-12 13:46:06 +0000 | [diff] [blame] | 589 | #define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \ |
| 590 | (MPIDR_AFFINITY_LEVEL(cluster_id, level) \ |
| 591 | << ICC_SGI1R_AFFINITY_## level ##_SHIFT) |
| 592 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 593 | static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq) |
| 594 | { |
| 595 | u64 val; |
| 596 | |
Andre Przywara | 7e58027 | 2014-11-12 13:46:06 +0000 | [diff] [blame] | 597 | val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) | |
| 598 | MPIDR_TO_SGI_AFFINITY(cluster_id, 2) | |
| 599 | irq << ICC_SGI1R_SGI_ID_SHIFT | |
| 600 | MPIDR_TO_SGI_AFFINITY(cluster_id, 1) | |
| 601 | tlist << ICC_SGI1R_TARGET_LIST_SHIFT); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 602 | |
| 603 | pr_debug("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val); |
| 604 | gic_write_sgi1r(val); |
| 605 | } |
| 606 | |
| 607 | static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) |
| 608 | { |
| 609 | int cpu; |
| 610 | |
| 611 | if (WARN_ON(irq >= 16)) |
| 612 | return; |
| 613 | |
| 614 | /* |
| 615 | * Ensure that stores to Normal memory are visible to the |
| 616 | * other CPUs before issuing the IPI. |
| 617 | */ |
| 618 | smp_wmb(); |
| 619 | |
Rusty Russell | f9b531f | 2015-03-05 10:49:16 +1030 | [diff] [blame] | 620 | for_each_cpu(cpu, mask) { |
Jean-Philippe Brucker | f6c86a4 | 2015-10-01 13:47:15 +0100 | [diff] [blame] | 621 | unsigned long cluster_id = cpu_logical_map(cpu) & ~0xffUL; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 622 | u16 tlist; |
| 623 | |
| 624 | tlist = gic_compute_target_list(&cpu, mask, cluster_id); |
| 625 | gic_send_sgi(cluster_id, tlist, irq); |
| 626 | } |
| 627 | |
| 628 | /* Force the above writes to ICC_SGI1R_EL1 to be executed */ |
| 629 | isb(); |
| 630 | } |
| 631 | |
| 632 | static void gic_smp_init(void) |
| 633 | { |
| 634 | set_smp_cross_call(gic_raise_softirq); |
Thomas Gleixner | 6896bcd | 2016-12-21 20:19:56 +0100 | [diff] [blame] | 635 | cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING, |
Thomas Gleixner | 73c1b41 | 2016-12-21 20:19:54 +0100 | [diff] [blame] | 636 | "irqchip/arm/gicv3:starting", |
| 637 | gic_starting_cpu, NULL); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 638 | } |
| 639 | |
| 640 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val, |
| 641 | bool force) |
| 642 | { |
| 643 | unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask); |
| 644 | void __iomem *reg; |
| 645 | int enabled; |
| 646 | u64 val; |
| 647 | |
Suzuki K Poulose | 866d7c1 | 2017-06-30 10:58:28 +0100 | [diff] [blame] | 648 | if (cpu >= nr_cpu_ids) |
| 649 | return -EINVAL; |
| 650 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 651 | if (gic_irq_in_rdist(d)) |
| 652 | return -EINVAL; |
| 653 | |
| 654 | /* If interrupt was enabled, disable it first */ |
| 655 | enabled = gic_peek_irq(d, GICD_ISENABLER); |
| 656 | if (enabled) |
| 657 | gic_mask_irq(d); |
| 658 | |
| 659 | reg = gic_dist_base(d) + GICD_IROUTER + (gic_irq(d) * 8); |
| 660 | val = gic_mpidr_to_affinity(cpu_logical_map(cpu)); |
| 661 | |
Jean-Philippe Brucker | 72c9712 | 2015-10-01 13:47:16 +0100 | [diff] [blame] | 662 | gic_write_irouter(val, reg); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 663 | |
| 664 | /* |
| 665 | * If the interrupt was enabled, enabled it again. Otherwise, |
| 666 | * just wait for the distributor to have digested our changes. |
| 667 | */ |
| 668 | if (enabled) |
| 669 | gic_unmask_irq(d); |
| 670 | else |
| 671 | gic_dist_wait_for_rwp(); |
| 672 | |
Antoine Tenart | 0fc6fa2 | 2016-02-19 16:22:43 +0100 | [diff] [blame] | 673 | return IRQ_SET_MASK_OK_DONE; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 674 | } |
| 675 | #else |
| 676 | #define gic_set_affinity NULL |
| 677 | #define gic_smp_init() do { } while(0) |
| 678 | #endif |
| 679 | |
Sudeep Holla | 3708d52 | 2014-08-26 16:03:35 +0100 | [diff] [blame] | 680 | #ifdef CONFIG_CPU_PM |
Sudeep Holla | ccd9432 | 2016-08-17 13:49:19 +0100 | [diff] [blame] | 681 | /* Check whether it's single security state view */ |
| 682 | static bool gic_dist_security_disabled(void) |
| 683 | { |
| 684 | return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS; |
| 685 | } |
| 686 | |
Sudeep Holla | 3708d52 | 2014-08-26 16:03:35 +0100 | [diff] [blame] | 687 | static int gic_cpu_pm_notifier(struct notifier_block *self, |
| 688 | unsigned long cmd, void *v) |
| 689 | { |
| 690 | if (cmd == CPU_PM_EXIT) { |
Sudeep Holla | ccd9432 | 2016-08-17 13:49:19 +0100 | [diff] [blame] | 691 | if (gic_dist_security_disabled()) |
| 692 | gic_enable_redist(true); |
Sudeep Holla | 3708d52 | 2014-08-26 16:03:35 +0100 | [diff] [blame] | 693 | gic_cpu_sys_reg_init(); |
Sudeep Holla | ccd9432 | 2016-08-17 13:49:19 +0100 | [diff] [blame] | 694 | } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) { |
Sudeep Holla | 3708d52 | 2014-08-26 16:03:35 +0100 | [diff] [blame] | 695 | gic_write_grpen1(0); |
| 696 | gic_enable_redist(false); |
| 697 | } |
| 698 | return NOTIFY_OK; |
| 699 | } |
| 700 | |
| 701 | static struct notifier_block gic_cpu_pm_notifier_block = { |
| 702 | .notifier_call = gic_cpu_pm_notifier, |
| 703 | }; |
| 704 | |
| 705 | static void gic_cpu_pm_init(void) |
| 706 | { |
| 707 | cpu_pm_register_notifier(&gic_cpu_pm_notifier_block); |
| 708 | } |
| 709 | |
| 710 | #else |
| 711 | static inline void gic_cpu_pm_init(void) { } |
| 712 | #endif /* CONFIG_CPU_PM */ |
| 713 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 714 | static struct irq_chip gic_chip = { |
| 715 | .name = "GICv3", |
| 716 | .irq_mask = gic_mask_irq, |
| 717 | .irq_unmask = gic_unmask_irq, |
| 718 | .irq_eoi = gic_eoi_irq, |
| 719 | .irq_set_type = gic_set_type, |
| 720 | .irq_set_affinity = gic_set_affinity, |
Marc Zyngier | b594c6e | 2015-03-18 11:01:24 +0000 | [diff] [blame] | 721 | .irq_get_irqchip_state = gic_irq_get_irqchip_state, |
| 722 | .irq_set_irqchip_state = gic_irq_set_irqchip_state, |
Sudeep Holla | 55963c9 | 2015-06-05 11:59:57 +0100 | [diff] [blame] | 723 | .flags = IRQCHIP_SET_TYPE_MASKED, |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 724 | }; |
| 725 | |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 726 | static struct irq_chip gic_eoimode1_chip = { |
| 727 | .name = "GICv3", |
| 728 | .irq_mask = gic_eoimode1_mask_irq, |
| 729 | .irq_unmask = gic_unmask_irq, |
| 730 | .irq_eoi = gic_eoimode1_eoi_irq, |
| 731 | .irq_set_type = gic_set_type, |
| 732 | .irq_set_affinity = gic_set_affinity, |
| 733 | .irq_get_irqchip_state = gic_irq_get_irqchip_state, |
| 734 | .irq_set_irqchip_state = gic_irq_set_irqchip_state, |
Marc Zyngier | 530bf35 | 2015-08-26 17:00:43 +0100 | [diff] [blame] | 735 | .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity, |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 736 | .flags = IRQCHIP_SET_TYPE_MASKED, |
| 737 | }; |
| 738 | |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 739 | #define GIC_ID_NR (1U << gic_data.rdists.id_bits) |
| 740 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 741 | static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq, |
| 742 | irq_hw_number_t hw) |
| 743 | { |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 744 | struct irq_chip *chip = &gic_chip; |
| 745 | |
| 746 | if (static_key_true(&supports_deactivate)) |
| 747 | chip = &gic_eoimode1_chip; |
| 748 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 749 | /* SGIs are private to the core kernel */ |
| 750 | if (hw < 16) |
| 751 | return -EPERM; |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 752 | /* Nothing here */ |
| 753 | if (hw >= gic_data.irq_nr && hw < 8192) |
| 754 | return -EPERM; |
| 755 | /* Off limits */ |
| 756 | if (hw >= GIC_ID_NR) |
| 757 | return -EPERM; |
| 758 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 759 | /* PPIs */ |
| 760 | if (hw < 32) { |
| 761 | irq_set_percpu_devid(irq); |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 762 | irq_domain_set_info(d, irq, hw, chip, d->host_data, |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 763 | handle_percpu_devid_irq, NULL, NULL); |
Rob Herring | d17cab4 | 2015-08-29 18:01:22 -0500 | [diff] [blame] | 764 | irq_set_status_flags(irq, IRQ_NOAUTOEN); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 765 | } |
| 766 | /* SPIs */ |
| 767 | if (hw >= 32 && hw < gic_data.irq_nr) { |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 768 | irq_domain_set_info(d, irq, hw, chip, d->host_data, |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 769 | handle_fasteoi_irq, NULL, NULL); |
Rob Herring | d17cab4 | 2015-08-29 18:01:22 -0500 | [diff] [blame] | 770 | irq_set_probe(irq); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 771 | } |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 772 | /* LPIs */ |
| 773 | if (hw >= 8192 && hw < GIC_ID_NR) { |
| 774 | if (!gic_dist_supports_lpis()) |
| 775 | return -EPERM; |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 776 | irq_domain_set_info(d, irq, hw, chip, d->host_data, |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 777 | handle_fasteoi_irq, NULL, NULL); |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 778 | } |
| 779 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 780 | return 0; |
| 781 | } |
| 782 | |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 783 | static int gic_irq_domain_translate(struct irq_domain *d, |
| 784 | struct irq_fwspec *fwspec, |
| 785 | unsigned long *hwirq, |
| 786 | unsigned int *type) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 787 | { |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 788 | if (is_of_node(fwspec->fwnode)) { |
| 789 | if (fwspec->param_count < 3) |
| 790 | return -EINVAL; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 791 | |
Marc Zyngier | db8c70e | 2015-10-14 12:27:16 +0100 | [diff] [blame] | 792 | switch (fwspec->param[0]) { |
| 793 | case 0: /* SPI */ |
| 794 | *hwirq = fwspec->param[1] + 32; |
| 795 | break; |
| 796 | case 1: /* PPI */ |
| 797 | *hwirq = fwspec->param[1] + 16; |
| 798 | break; |
| 799 | case GIC_IRQ_TYPE_LPI: /* LPI */ |
| 800 | *hwirq = fwspec->param[1]; |
| 801 | break; |
| 802 | default: |
| 803 | return -EINVAL; |
| 804 | } |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 805 | |
| 806 | *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; |
| 807 | return 0; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 808 | } |
| 809 | |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 810 | if (is_fwnode_irqchip(fwspec->fwnode)) { |
| 811 | if(fwspec->param_count != 2) |
| 812 | return -EINVAL; |
| 813 | |
| 814 | *hwirq = fwspec->param[0]; |
| 815 | *type = fwspec->param[1]; |
| 816 | return 0; |
| 817 | } |
| 818 | |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 819 | return -EINVAL; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 820 | } |
| 821 | |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 822 | static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq, |
| 823 | unsigned int nr_irqs, void *arg) |
| 824 | { |
| 825 | int i, ret; |
| 826 | irq_hw_number_t hwirq; |
| 827 | unsigned int type = IRQ_TYPE_NONE; |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 828 | struct irq_fwspec *fwspec = arg; |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 829 | |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 830 | ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type); |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 831 | if (ret) |
| 832 | return ret; |
| 833 | |
Suzuki K Poulose | 63c16c6 | 2017-07-04 10:56:33 +0100 | [diff] [blame^] | 834 | for (i = 0; i < nr_irqs; i++) { |
| 835 | ret = gic_irq_domain_map(domain, virq + i, hwirq + i); |
| 836 | if (ret) |
| 837 | return ret; |
| 838 | } |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 839 | |
| 840 | return 0; |
| 841 | } |
| 842 | |
| 843 | static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq, |
| 844 | unsigned int nr_irqs) |
| 845 | { |
| 846 | int i; |
| 847 | |
| 848 | for (i = 0; i < nr_irqs; i++) { |
| 849 | struct irq_data *d = irq_domain_get_irq_data(domain, virq + i); |
| 850 | irq_set_handler(virq + i, NULL); |
| 851 | irq_domain_reset_irq_data(d); |
| 852 | } |
| 853 | } |
| 854 | |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 855 | static int gic_irq_domain_select(struct irq_domain *d, |
| 856 | struct irq_fwspec *fwspec, |
| 857 | enum irq_domain_bus_token bus_token) |
| 858 | { |
| 859 | /* Not for us */ |
| 860 | if (fwspec->fwnode != d->fwnode) |
| 861 | return 0; |
| 862 | |
| 863 | /* If this is not DT, then we have a single domain */ |
| 864 | if (!is_of_node(fwspec->fwnode)) |
| 865 | return 1; |
| 866 | |
| 867 | /* |
| 868 | * If this is a PPI and we have a 4th (non-null) parameter, |
| 869 | * then we need to match the partition domain. |
| 870 | */ |
| 871 | if (fwspec->param_count >= 4 && |
| 872 | fwspec->param[0] == 1 && fwspec->param[3] != 0) |
| 873 | return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]); |
| 874 | |
| 875 | return d == gic_data.domain; |
| 876 | } |
| 877 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 878 | static const struct irq_domain_ops gic_irq_domain_ops = { |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 879 | .translate = gic_irq_domain_translate, |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 880 | .alloc = gic_irq_domain_alloc, |
| 881 | .free = gic_irq_domain_free, |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 882 | .select = gic_irq_domain_select, |
| 883 | }; |
| 884 | |
| 885 | static int partition_domain_translate(struct irq_domain *d, |
| 886 | struct irq_fwspec *fwspec, |
| 887 | unsigned long *hwirq, |
| 888 | unsigned int *type) |
| 889 | { |
| 890 | struct device_node *np; |
| 891 | int ret; |
| 892 | |
| 893 | np = of_find_node_by_phandle(fwspec->param[3]); |
| 894 | if (WARN_ON(!np)) |
| 895 | return -EINVAL; |
| 896 | |
| 897 | ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]], |
| 898 | of_node_to_fwnode(np)); |
| 899 | if (ret < 0) |
| 900 | return ret; |
| 901 | |
| 902 | *hwirq = ret; |
| 903 | *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; |
| 904 | |
| 905 | return 0; |
| 906 | } |
| 907 | |
| 908 | static const struct irq_domain_ops partition_domain_ops = { |
| 909 | .translate = partition_domain_translate, |
| 910 | .select = gic_irq_domain_select, |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 911 | }; |
| 912 | |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 913 | static int __init gic_init_bases(void __iomem *dist_base, |
| 914 | struct redist_region *rdist_regs, |
| 915 | u32 nr_redist_regions, |
| 916 | u64 redist_stride, |
| 917 | struct fwnode_handle *handle) |
| 918 | { |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 919 | u32 typer; |
| 920 | int gic_irqs; |
| 921 | int err; |
| 922 | |
| 923 | if (!is_hyp_mode_available()) |
| 924 | static_key_slow_dec(&supports_deactivate); |
| 925 | |
| 926 | if (static_key_true(&supports_deactivate)) |
| 927 | pr_info("GIC: Using split EOI/Deactivate mode\n"); |
| 928 | |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 929 | gic_data.fwnode = handle; |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 930 | gic_data.dist_base = dist_base; |
| 931 | gic_data.redist_regions = rdist_regs; |
| 932 | gic_data.nr_redist_regions = nr_redist_regions; |
| 933 | gic_data.redist_stride = redist_stride; |
| 934 | |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 935 | /* |
| 936 | * Find out how many interrupts are supported. |
| 937 | * The GIC only supports up to 1020 interrupt sources (SGI+PPI+SPI) |
| 938 | */ |
| 939 | typer = readl_relaxed(gic_data.dist_base + GICD_TYPER); |
| 940 | gic_data.rdists.id_bits = GICD_TYPER_ID_BITS(typer); |
| 941 | gic_irqs = GICD_TYPER_IRQS(typer); |
| 942 | if (gic_irqs > 1020) |
| 943 | gic_irqs = 1020; |
| 944 | gic_data.irq_nr = gic_irqs; |
| 945 | |
| 946 | gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops, |
| 947 | &gic_data); |
| 948 | gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist)); |
| 949 | |
| 950 | if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) { |
| 951 | err = -ENOMEM; |
| 952 | goto out_free; |
| 953 | } |
| 954 | |
| 955 | set_handle_irq(gic_handle_irq); |
| 956 | |
Tomasz Nowicki | db40f0a | 2016-09-12 20:32:24 +0200 | [diff] [blame] | 957 | if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis()) |
| 958 | its_init(handle, &gic_data.rdists, gic_data.domain); |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 959 | |
| 960 | gic_smp_init(); |
| 961 | gic_dist_init(); |
| 962 | gic_cpu_init(); |
| 963 | gic_cpu_pm_init(); |
| 964 | |
| 965 | return 0; |
| 966 | |
| 967 | out_free: |
| 968 | if (gic_data.domain) |
| 969 | irq_domain_remove(gic_data.domain); |
| 970 | free_percpu(gic_data.rdists.rdist); |
| 971 | return err; |
| 972 | } |
| 973 | |
| 974 | static int __init gic_validate_dist_version(void __iomem *dist_base) |
| 975 | { |
| 976 | u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK; |
| 977 | |
| 978 | if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4) |
| 979 | return -ENODEV; |
| 980 | |
| 981 | return 0; |
| 982 | } |
| 983 | |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 984 | static int get_cpu_number(struct device_node *dn) |
| 985 | { |
| 986 | const __be32 *cell; |
| 987 | u64 hwid; |
| 988 | int i; |
| 989 | |
| 990 | cell = of_get_property(dn, "reg", NULL); |
| 991 | if (!cell) |
| 992 | return -1; |
| 993 | |
| 994 | hwid = of_read_number(cell, of_n_addr_cells(dn)); |
| 995 | |
| 996 | /* |
| 997 | * Non affinity bits must be set to 0 in the DT |
| 998 | */ |
| 999 | if (hwid & ~MPIDR_HWID_BITMASK) |
| 1000 | return -1; |
| 1001 | |
| 1002 | for (i = 0; i < num_possible_cpus(); i++) |
| 1003 | if (cpu_logical_map(i) == hwid) |
| 1004 | return i; |
| 1005 | |
| 1006 | return -1; |
| 1007 | } |
| 1008 | |
| 1009 | /* Create all possible partitions at boot time */ |
Linus Torvalds | 7beaa24 | 2016-05-19 11:27:09 -0700 | [diff] [blame] | 1010 | static void __init gic_populate_ppi_partitions(struct device_node *gic_node) |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 1011 | { |
| 1012 | struct device_node *parts_node, *child_part; |
| 1013 | int part_idx = 0, i; |
| 1014 | int nr_parts; |
| 1015 | struct partition_affinity *parts; |
| 1016 | |
| 1017 | parts_node = of_find_node_by_name(gic_node, "ppi-partitions"); |
| 1018 | if (!parts_node) |
| 1019 | return; |
| 1020 | |
| 1021 | nr_parts = of_get_child_count(parts_node); |
| 1022 | |
| 1023 | if (!nr_parts) |
| 1024 | return; |
| 1025 | |
| 1026 | parts = kzalloc(sizeof(*parts) * nr_parts, GFP_KERNEL); |
| 1027 | if (WARN_ON(!parts)) |
| 1028 | return; |
| 1029 | |
| 1030 | for_each_child_of_node(parts_node, child_part) { |
| 1031 | struct partition_affinity *part; |
| 1032 | int n; |
| 1033 | |
| 1034 | part = &parts[part_idx]; |
| 1035 | |
| 1036 | part->partition_id = of_node_to_fwnode(child_part); |
| 1037 | |
| 1038 | pr_info("GIC: PPI partition %s[%d] { ", |
| 1039 | child_part->name, part_idx); |
| 1040 | |
| 1041 | n = of_property_count_elems_of_size(child_part, "affinity", |
| 1042 | sizeof(u32)); |
| 1043 | WARN_ON(n <= 0); |
| 1044 | |
| 1045 | for (i = 0; i < n; i++) { |
| 1046 | int err, cpu; |
| 1047 | u32 cpu_phandle; |
| 1048 | struct device_node *cpu_node; |
| 1049 | |
| 1050 | err = of_property_read_u32_index(child_part, "affinity", |
| 1051 | i, &cpu_phandle); |
| 1052 | if (WARN_ON(err)) |
| 1053 | continue; |
| 1054 | |
| 1055 | cpu_node = of_find_node_by_phandle(cpu_phandle); |
| 1056 | if (WARN_ON(!cpu_node)) |
| 1057 | continue; |
| 1058 | |
| 1059 | cpu = get_cpu_number(cpu_node); |
| 1060 | if (WARN_ON(cpu == -1)) |
| 1061 | continue; |
| 1062 | |
| 1063 | pr_cont("%s[%d] ", cpu_node->full_name, cpu); |
| 1064 | |
| 1065 | cpumask_set_cpu(cpu, &part->mask); |
| 1066 | } |
| 1067 | |
| 1068 | pr_cont("}\n"); |
| 1069 | part_idx++; |
| 1070 | } |
| 1071 | |
| 1072 | for (i = 0; i < 16; i++) { |
| 1073 | unsigned int irq; |
| 1074 | struct partition_desc *desc; |
| 1075 | struct irq_fwspec ppi_fwspec = { |
| 1076 | .fwnode = gic_data.fwnode, |
| 1077 | .param_count = 3, |
| 1078 | .param = { |
| 1079 | [0] = 1, |
| 1080 | [1] = i, |
| 1081 | [2] = IRQ_TYPE_NONE, |
| 1082 | }, |
| 1083 | }; |
| 1084 | |
| 1085 | irq = irq_create_fwspec_mapping(&ppi_fwspec); |
| 1086 | if (WARN_ON(!irq)) |
| 1087 | continue; |
| 1088 | desc = partition_create_desc(gic_data.fwnode, parts, nr_parts, |
| 1089 | irq, &partition_domain_ops); |
| 1090 | if (WARN_ON(!desc)) |
| 1091 | continue; |
| 1092 | |
| 1093 | gic_data.ppi_descs[i] = desc; |
| 1094 | } |
| 1095 | } |
| 1096 | |
Julien Grall | 1839e57 | 2016-04-11 16:32:57 +0100 | [diff] [blame] | 1097 | static void __init gic_of_setup_kvm_info(struct device_node *node) |
| 1098 | { |
| 1099 | int ret; |
| 1100 | struct resource r; |
| 1101 | u32 gicv_idx; |
| 1102 | |
| 1103 | gic_v3_kvm_info.type = GIC_V3; |
| 1104 | |
| 1105 | gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0); |
| 1106 | if (!gic_v3_kvm_info.maint_irq) |
| 1107 | return; |
| 1108 | |
| 1109 | if (of_property_read_u32(node, "#redistributor-regions", |
| 1110 | &gicv_idx)) |
| 1111 | gicv_idx = 1; |
| 1112 | |
| 1113 | gicv_idx += 3; /* Also skip GICD, GICC, GICH */ |
| 1114 | ret = of_address_to_resource(node, gicv_idx, &r); |
| 1115 | if (!ret) |
| 1116 | gic_v3_kvm_info.vcpu = r; |
| 1117 | |
| 1118 | gic_set_kvm_info(&gic_v3_kvm_info); |
| 1119 | } |
| 1120 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1121 | static int __init gic_of_init(struct device_node *node, struct device_node *parent) |
| 1122 | { |
| 1123 | void __iomem *dist_base; |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 1124 | struct redist_region *rdist_regs; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1125 | u64 redist_stride; |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 1126 | u32 nr_redist_regions; |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 1127 | int err, i; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1128 | |
| 1129 | dist_base = of_iomap(node, 0); |
| 1130 | if (!dist_base) { |
| 1131 | pr_err("%s: unable to map gic dist registers\n", |
| 1132 | node->full_name); |
| 1133 | return -ENXIO; |
| 1134 | } |
| 1135 | |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 1136 | err = gic_validate_dist_version(dist_base); |
| 1137 | if (err) { |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1138 | pr_err("%s: no distributor detected, giving up\n", |
| 1139 | node->full_name); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1140 | goto out_unmap_dist; |
| 1141 | } |
| 1142 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 1143 | if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions)) |
| 1144 | nr_redist_regions = 1; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1145 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 1146 | rdist_regs = kzalloc(sizeof(*rdist_regs) * nr_redist_regions, GFP_KERNEL); |
| 1147 | if (!rdist_regs) { |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1148 | err = -ENOMEM; |
| 1149 | goto out_unmap_dist; |
| 1150 | } |
| 1151 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 1152 | for (i = 0; i < nr_redist_regions; i++) { |
| 1153 | struct resource res; |
| 1154 | int ret; |
| 1155 | |
| 1156 | ret = of_address_to_resource(node, 1 + i, &res); |
| 1157 | rdist_regs[i].redist_base = of_iomap(node, 1 + i); |
| 1158 | if (ret || !rdist_regs[i].redist_base) { |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1159 | pr_err("%s: couldn't map region %d\n", |
| 1160 | node->full_name, i); |
| 1161 | err = -ENODEV; |
| 1162 | goto out_unmap_rdist; |
| 1163 | } |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 1164 | rdist_regs[i].phys_base = res.start; |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1165 | } |
| 1166 | |
| 1167 | if (of_property_read_u64(node, "redistributor-stride", &redist_stride)) |
| 1168 | redist_stride = 0; |
| 1169 | |
Tomasz Nowicki | db57d74 | 2016-01-19 14:11:14 +0100 | [diff] [blame] | 1170 | err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions, |
| 1171 | redist_stride, &node->fwnode); |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 1172 | if (err) |
| 1173 | goto out_unmap_rdist; |
| 1174 | |
| 1175 | gic_populate_ppi_partitions(node); |
Linus Torvalds | 7beaa24 | 2016-05-19 11:27:09 -0700 | [diff] [blame] | 1176 | gic_of_setup_kvm_info(node); |
Marc Zyngier | e3825ba | 2016-04-11 09:57:54 +0100 | [diff] [blame] | 1177 | return 0; |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 1178 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1179 | out_unmap_rdist: |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 1180 | for (i = 0; i < nr_redist_regions; i++) |
| 1181 | if (rdist_regs[i].redist_base) |
| 1182 | iounmap(rdist_regs[i].redist_base); |
| 1183 | kfree(rdist_regs); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1184 | out_unmap_dist: |
| 1185 | iounmap(dist_base); |
| 1186 | return err; |
| 1187 | } |
| 1188 | |
| 1189 | IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1190 | |
| 1191 | #ifdef CONFIG_ACPI |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1192 | static struct |
| 1193 | { |
| 1194 | void __iomem *dist_base; |
| 1195 | struct redist_region *redist_regs; |
| 1196 | u32 nr_redist_regions; |
| 1197 | bool single_redist; |
Julien Grall | 1839e57 | 2016-04-11 16:32:57 +0100 | [diff] [blame] | 1198 | u32 maint_irq; |
| 1199 | int maint_irq_mode; |
| 1200 | phys_addr_t vcpu_base; |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1201 | } acpi_data __initdata; |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1202 | |
| 1203 | static void __init |
| 1204 | gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base) |
| 1205 | { |
| 1206 | static int count = 0; |
| 1207 | |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1208 | acpi_data.redist_regs[count].phys_base = phys_base; |
| 1209 | acpi_data.redist_regs[count].redist_base = redist_base; |
| 1210 | acpi_data.redist_regs[count].single_redist = acpi_data.single_redist; |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1211 | count++; |
| 1212 | } |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1213 | |
| 1214 | static int __init |
| 1215 | gic_acpi_parse_madt_redist(struct acpi_subtable_header *header, |
| 1216 | const unsigned long end) |
| 1217 | { |
| 1218 | struct acpi_madt_generic_redistributor *redist = |
| 1219 | (struct acpi_madt_generic_redistributor *)header; |
| 1220 | void __iomem *redist_base; |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1221 | |
| 1222 | redist_base = ioremap(redist->base_address, redist->length); |
| 1223 | if (!redist_base) { |
| 1224 | pr_err("Couldn't map GICR region @%llx\n", redist->base_address); |
| 1225 | return -ENOMEM; |
| 1226 | } |
| 1227 | |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1228 | gic_acpi_register_redist(redist->base_address, redist_base); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1229 | return 0; |
| 1230 | } |
| 1231 | |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1232 | static int __init |
| 1233 | gic_acpi_parse_madt_gicc(struct acpi_subtable_header *header, |
| 1234 | const unsigned long end) |
| 1235 | { |
| 1236 | struct acpi_madt_generic_interrupt *gicc = |
| 1237 | (struct acpi_madt_generic_interrupt *)header; |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1238 | u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK; |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1239 | u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2; |
| 1240 | void __iomem *redist_base; |
| 1241 | |
| 1242 | redist_base = ioremap(gicc->gicr_base_address, size); |
| 1243 | if (!redist_base) |
| 1244 | return -ENOMEM; |
| 1245 | |
| 1246 | gic_acpi_register_redist(gicc->gicr_base_address, redist_base); |
| 1247 | return 0; |
| 1248 | } |
| 1249 | |
| 1250 | static int __init gic_acpi_collect_gicr_base(void) |
| 1251 | { |
| 1252 | acpi_tbl_entry_handler redist_parser; |
| 1253 | enum acpi_madt_type type; |
| 1254 | |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1255 | if (acpi_data.single_redist) { |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1256 | type = ACPI_MADT_TYPE_GENERIC_INTERRUPT; |
| 1257 | redist_parser = gic_acpi_parse_madt_gicc; |
| 1258 | } else { |
| 1259 | type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR; |
| 1260 | redist_parser = gic_acpi_parse_madt_redist; |
| 1261 | } |
| 1262 | |
| 1263 | /* Collect redistributor base addresses in GICR entries */ |
| 1264 | if (acpi_table_parse_madt(type, redist_parser, 0) > 0) |
| 1265 | return 0; |
| 1266 | |
| 1267 | pr_info("No valid GICR entries exist\n"); |
| 1268 | return -ENODEV; |
| 1269 | } |
| 1270 | |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1271 | static int __init gic_acpi_match_gicr(struct acpi_subtable_header *header, |
| 1272 | const unsigned long end) |
| 1273 | { |
| 1274 | /* Subtable presence means that redist exists, that's it */ |
| 1275 | return 0; |
| 1276 | } |
| 1277 | |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1278 | static int __init gic_acpi_match_gicc(struct acpi_subtable_header *header, |
| 1279 | const unsigned long end) |
| 1280 | { |
| 1281 | struct acpi_madt_generic_interrupt *gicc = |
| 1282 | (struct acpi_madt_generic_interrupt *)header; |
| 1283 | |
| 1284 | /* |
| 1285 | * If GICC is enabled and has valid gicr base address, then it means |
| 1286 | * GICR base is presented via GICC |
| 1287 | */ |
| 1288 | if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address) |
| 1289 | return 0; |
| 1290 | |
| 1291 | return -ENODEV; |
| 1292 | } |
| 1293 | |
| 1294 | static int __init gic_acpi_count_gicr_regions(void) |
| 1295 | { |
| 1296 | int count; |
| 1297 | |
| 1298 | /* |
| 1299 | * Count how many redistributor regions we have. It is not allowed |
| 1300 | * to mix redistributor description, GICR and GICC subtables have to be |
| 1301 | * mutually exclusive. |
| 1302 | */ |
| 1303 | count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR, |
| 1304 | gic_acpi_match_gicr, 0); |
| 1305 | if (count > 0) { |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1306 | acpi_data.single_redist = false; |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1307 | return count; |
| 1308 | } |
| 1309 | |
| 1310 | count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, |
| 1311 | gic_acpi_match_gicc, 0); |
| 1312 | if (count > 0) |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1313 | acpi_data.single_redist = true; |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1314 | |
| 1315 | return count; |
| 1316 | } |
| 1317 | |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1318 | static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header, |
| 1319 | struct acpi_probe_entry *ape) |
| 1320 | { |
| 1321 | struct acpi_madt_generic_distributor *dist; |
| 1322 | int count; |
| 1323 | |
| 1324 | dist = (struct acpi_madt_generic_distributor *)header; |
| 1325 | if (dist->version != ape->driver_data) |
| 1326 | return false; |
| 1327 | |
| 1328 | /* We need to do that exercise anyway, the sooner the better */ |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1329 | count = gic_acpi_count_gicr_regions(); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1330 | if (count <= 0) |
| 1331 | return false; |
| 1332 | |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1333 | acpi_data.nr_redist_regions = count; |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1334 | return true; |
| 1335 | } |
| 1336 | |
Julien Grall | 1839e57 | 2016-04-11 16:32:57 +0100 | [diff] [blame] | 1337 | static int __init gic_acpi_parse_virt_madt_gicc(struct acpi_subtable_header *header, |
| 1338 | const unsigned long end) |
| 1339 | { |
| 1340 | struct acpi_madt_generic_interrupt *gicc = |
| 1341 | (struct acpi_madt_generic_interrupt *)header; |
| 1342 | int maint_irq_mode; |
| 1343 | static int first_madt = true; |
| 1344 | |
| 1345 | /* Skip unusable CPUs */ |
| 1346 | if (!(gicc->flags & ACPI_MADT_ENABLED)) |
| 1347 | return 0; |
| 1348 | |
| 1349 | maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ? |
| 1350 | ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE; |
| 1351 | |
| 1352 | if (first_madt) { |
| 1353 | first_madt = false; |
| 1354 | |
| 1355 | acpi_data.maint_irq = gicc->vgic_interrupt; |
| 1356 | acpi_data.maint_irq_mode = maint_irq_mode; |
| 1357 | acpi_data.vcpu_base = gicc->gicv_base_address; |
| 1358 | |
| 1359 | return 0; |
| 1360 | } |
| 1361 | |
| 1362 | /* |
| 1363 | * The maintenance interrupt and GICV should be the same for every CPU |
| 1364 | */ |
| 1365 | if ((acpi_data.maint_irq != gicc->vgic_interrupt) || |
| 1366 | (acpi_data.maint_irq_mode != maint_irq_mode) || |
| 1367 | (acpi_data.vcpu_base != gicc->gicv_base_address)) |
| 1368 | return -EINVAL; |
| 1369 | |
| 1370 | return 0; |
| 1371 | } |
| 1372 | |
| 1373 | static bool __init gic_acpi_collect_virt_info(void) |
| 1374 | { |
| 1375 | int count; |
| 1376 | |
| 1377 | count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, |
| 1378 | gic_acpi_parse_virt_madt_gicc, 0); |
| 1379 | |
| 1380 | return (count > 0); |
| 1381 | } |
| 1382 | |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1383 | #define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K) |
Julien Grall | 1839e57 | 2016-04-11 16:32:57 +0100 | [diff] [blame] | 1384 | #define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K) |
| 1385 | #define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K) |
| 1386 | |
| 1387 | static void __init gic_acpi_setup_kvm_info(void) |
| 1388 | { |
| 1389 | int irq; |
| 1390 | |
| 1391 | if (!gic_acpi_collect_virt_info()) { |
| 1392 | pr_warn("Unable to get hardware information used for virtualization\n"); |
| 1393 | return; |
| 1394 | } |
| 1395 | |
| 1396 | gic_v3_kvm_info.type = GIC_V3; |
| 1397 | |
| 1398 | irq = acpi_register_gsi(NULL, acpi_data.maint_irq, |
| 1399 | acpi_data.maint_irq_mode, |
| 1400 | ACPI_ACTIVE_HIGH); |
| 1401 | if (irq <= 0) |
| 1402 | return; |
| 1403 | |
| 1404 | gic_v3_kvm_info.maint_irq = irq; |
| 1405 | |
| 1406 | if (acpi_data.vcpu_base) { |
| 1407 | struct resource *vcpu = &gic_v3_kvm_info.vcpu; |
| 1408 | |
| 1409 | vcpu->flags = IORESOURCE_MEM; |
| 1410 | vcpu->start = acpi_data.vcpu_base; |
| 1411 | vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1; |
| 1412 | } |
| 1413 | |
| 1414 | gic_set_kvm_info(&gic_v3_kvm_info); |
| 1415 | } |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1416 | |
| 1417 | static int __init |
| 1418 | gic_acpi_init(struct acpi_subtable_header *header, const unsigned long end) |
| 1419 | { |
| 1420 | struct acpi_madt_generic_distributor *dist; |
| 1421 | struct fwnode_handle *domain_handle; |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1422 | size_t size; |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1423 | int i, err; |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1424 | |
| 1425 | /* Get distributor base address */ |
| 1426 | dist = (struct acpi_madt_generic_distributor *)header; |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1427 | acpi_data.dist_base = ioremap(dist->base_address, |
| 1428 | ACPI_GICV3_DIST_MEM_SIZE); |
| 1429 | if (!acpi_data.dist_base) { |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1430 | pr_err("Unable to map GICD registers\n"); |
| 1431 | return -ENOMEM; |
| 1432 | } |
| 1433 | |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1434 | err = gic_validate_dist_version(acpi_data.dist_base); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1435 | if (err) { |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1436 | pr_err("No distributor detected at @%p, giving up", |
| 1437 | acpi_data.dist_base); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1438 | goto out_dist_unmap; |
| 1439 | } |
| 1440 | |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1441 | size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions; |
| 1442 | acpi_data.redist_regs = kzalloc(size, GFP_KERNEL); |
| 1443 | if (!acpi_data.redist_regs) { |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1444 | err = -ENOMEM; |
| 1445 | goto out_dist_unmap; |
| 1446 | } |
| 1447 | |
Tomasz Nowicki | b70fb7a | 2016-01-19 14:11:16 +0100 | [diff] [blame] | 1448 | err = gic_acpi_collect_gicr_base(); |
| 1449 | if (err) |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1450 | goto out_redist_unmap; |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1451 | |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1452 | domain_handle = irq_domain_alloc_fwnode(acpi_data.dist_base); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1453 | if (!domain_handle) { |
| 1454 | err = -ENOMEM; |
| 1455 | goto out_redist_unmap; |
| 1456 | } |
| 1457 | |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1458 | err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs, |
| 1459 | acpi_data.nr_redist_regions, 0, domain_handle); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1460 | if (err) |
| 1461 | goto out_fwhandle_free; |
| 1462 | |
| 1463 | acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle); |
Julien Grall | 1839e57 | 2016-04-11 16:32:57 +0100 | [diff] [blame] | 1464 | gic_acpi_setup_kvm_info(); |
| 1465 | |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1466 | return 0; |
| 1467 | |
| 1468 | out_fwhandle_free: |
| 1469 | irq_domain_free_fwnode(domain_handle); |
| 1470 | out_redist_unmap: |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1471 | for (i = 0; i < acpi_data.nr_redist_regions; i++) |
| 1472 | if (acpi_data.redist_regs[i].redist_base) |
| 1473 | iounmap(acpi_data.redist_regs[i].redist_base); |
| 1474 | kfree(acpi_data.redist_regs); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1475 | out_dist_unmap: |
Julien Grall | 611f039 | 2016-04-11 16:32:56 +0100 | [diff] [blame] | 1476 | iounmap(acpi_data.dist_base); |
Tomasz Nowicki | ffa7d61 | 2016-01-19 14:11:15 +0100 | [diff] [blame] | 1477 | return err; |
| 1478 | } |
| 1479 | IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, |
| 1480 | acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3, |
| 1481 | gic_acpi_init); |
| 1482 | IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, |
| 1483 | acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4, |
| 1484 | gic_acpi_init); |
| 1485 | IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, |
| 1486 | acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE, |
| 1487 | gic_acpi_init); |
| 1488 | #endif |