blob: 5ba64a7584a3eea08d6e505e6bba41f1897cc883 [file] [log] [blame]
Marc Zyngier021f6532014-06-30 16:01:31 +01001/*
2 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Julien Grall68628bb2016-04-11 16:32:55 +010018#define pr_fmt(fmt) "GICv3: " fmt
19
Tomasz Nowickiffa7d612016-01-19 14:11:15 +010020#include <linux/acpi.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010021#include <linux/cpu.h>
Sudeep Holla3708d522014-08-26 16:03:35 +010022#include <linux/cpu_pm.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010023#include <linux/delay.h>
24#include <linux/interrupt.h>
Tomasz Nowickiffa7d612016-01-19 14:11:15 +010025#include <linux/irqdomain.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010026#include <linux/of.h>
27#include <linux/of_address.h>
28#include <linux/of_irq.h>
29#include <linux/percpu.h>
30#include <linux/slab.h>
31
Joel Porquet41a83e062015-07-07 17:11:46 -040032#include <linux/irqchip.h>
Julien Grall1839e572016-04-11 16:32:57 +010033#include <linux/irqchip/arm-gic-common.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010034#include <linux/irqchip/arm-gic-v3.h>
Marc Zyngiere3825ba2016-04-11 09:57:54 +010035#include <linux/irqchip/irq-partition-percpu.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010036
37#include <asm/cputype.h>
38#include <asm/exception.h>
39#include <asm/smp_plat.h>
Marc Zyngier0b6a3da2015-08-26 17:00:42 +010040#include <asm/virt.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010041
42#include "irq-gic-common.h"
Marc Zyngier021f6532014-06-30 16:01:31 +010043
Marc Zyngierf5c14342014-11-24 14:35:10 +000044struct redist_region {
45 void __iomem *redist_base;
46 phys_addr_t phys_base;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +010047 bool single_redist;
Marc Zyngierf5c14342014-11-24 14:35:10 +000048};
49
Marc Zyngier021f6532014-06-30 16:01:31 +010050struct gic_chip_data {
Marc Zyngiere3825ba2016-04-11 09:57:54 +010051 struct fwnode_handle *fwnode;
Marc Zyngier021f6532014-06-30 16:01:31 +010052 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +000053 struct redist_region *redist_regions;
54 struct rdists rdists;
Marc Zyngier021f6532014-06-30 16:01:31 +010055 struct irq_domain *domain;
56 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +000057 u32 nr_redist_regions;
Marc Zyngier021f6532014-06-30 16:01:31 +010058 unsigned int irq_nr;
Marc Zyngiere3825ba2016-04-11 09:57:54 +010059 struct partition_desc *ppi_descs[16];
Marc Zyngier021f6532014-06-30 16:01:31 +010060};
61
62static struct gic_chip_data gic_data __read_mostly;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +010063static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
Marc Zyngier021f6532014-06-30 16:01:31 +010064
Julien Grall1839e572016-04-11 16:32:57 +010065static struct gic_kvm_info gic_v3_kvm_info;
66
Marc Zyngierf5c14342014-11-24 14:35:10 +000067#define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
68#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
Marc Zyngier021f6532014-06-30 16:01:31 +010069#define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
70
71/* Our default, arbitrary priority value. Linux only uses one anyway. */
72#define DEFAULT_PMR_VALUE 0xf0
73
74static inline unsigned int gic_irq(struct irq_data *d)
75{
76 return d->hwirq;
77}
78
79static inline int gic_irq_in_rdist(struct irq_data *d)
80{
81 return gic_irq(d) < 32;
82}
83
84static inline void __iomem *gic_dist_base(struct irq_data *d)
85{
86 if (gic_irq_in_rdist(d)) /* SGI+PPI -> SGI_base for this CPU */
87 return gic_data_rdist_sgi_base();
88
89 if (d->hwirq <= 1023) /* SPI -> dist_base */
90 return gic_data.dist_base;
91
Marc Zyngier021f6532014-06-30 16:01:31 +010092 return NULL;
93}
94
95static void gic_do_wait_for_rwp(void __iomem *base)
96{
97 u32 count = 1000000; /* 1s! */
98
99 while (readl_relaxed(base + GICD_CTLR) & GICD_CTLR_RWP) {
100 count--;
101 if (!count) {
102 pr_err_ratelimited("RWP timeout, gone fishing\n");
103 return;
104 }
105 cpu_relax();
106 udelay(1);
107 };
108}
109
110/* Wait for completion of a distributor change */
111static void gic_dist_wait_for_rwp(void)
112{
113 gic_do_wait_for_rwp(gic_data.dist_base);
114}
115
116/* Wait for completion of a redistributor change */
117static void gic_redist_wait_for_rwp(void)
118{
119 gic_do_wait_for_rwp(gic_data_rdist_rd_base());
120}
121
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100122#ifdef CONFIG_ARM64
Robert Richter6d4e11c2015-09-21 22:58:35 +0200123
124static u64 __maybe_unused gic_read_iar(void)
125{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000126 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154))
Robert Richter6d4e11c2015-09-21 22:58:35 +0200127 return gic_read_iar_cavium_thunderx();
128 else
129 return gic_read_iar_common();
130}
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100131#endif
Marc Zyngier021f6532014-06-30 16:01:31 +0100132
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100133static void gic_enable_redist(bool enable)
Marc Zyngier021f6532014-06-30 16:01:31 +0100134{
135 void __iomem *rbase;
136 u32 count = 1000000; /* 1s! */
137 u32 val;
138
139 rbase = gic_data_rdist_rd_base();
140
Marc Zyngier021f6532014-06-30 16:01:31 +0100141 val = readl_relaxed(rbase + GICR_WAKER);
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100142 if (enable)
143 /* Wake up this CPU redistributor */
144 val &= ~GICR_WAKER_ProcessorSleep;
145 else
146 val |= GICR_WAKER_ProcessorSleep;
Marc Zyngier021f6532014-06-30 16:01:31 +0100147 writel_relaxed(val, rbase + GICR_WAKER);
148
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100149 if (!enable) { /* Check that GICR_WAKER is writeable */
150 val = readl_relaxed(rbase + GICR_WAKER);
151 if (!(val & GICR_WAKER_ProcessorSleep))
152 return; /* No PM support in this redistributor */
153 }
154
Dan Carpenterd102eb52016-10-14 10:26:21 +0300155 while (--count) {
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100156 val = readl_relaxed(rbase + GICR_WAKER);
Andrew Jonescf1d9d12016-05-11 21:23:17 +0200157 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100158 break;
Marc Zyngier021f6532014-06-30 16:01:31 +0100159 cpu_relax();
160 udelay(1);
161 };
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100162 if (!count)
163 pr_err_ratelimited("redistributor failed to %s...\n",
164 enable ? "wakeup" : "sleep");
Marc Zyngier021f6532014-06-30 16:01:31 +0100165}
166
167/*
168 * Routines to disable, enable, EOI and route interrupts
169 */
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000170static int gic_peek_irq(struct irq_data *d, u32 offset)
171{
172 u32 mask = 1 << (gic_irq(d) % 32);
173 void __iomem *base;
174
175 if (gic_irq_in_rdist(d))
176 base = gic_data_rdist_sgi_base();
177 else
178 base = gic_data.dist_base;
179
180 return !!(readl_relaxed(base + offset + (gic_irq(d) / 32) * 4) & mask);
181}
182
Marc Zyngier021f6532014-06-30 16:01:31 +0100183static void gic_poke_irq(struct irq_data *d, u32 offset)
184{
185 u32 mask = 1 << (gic_irq(d) % 32);
186 void (*rwp_wait)(void);
187 void __iomem *base;
188
189 if (gic_irq_in_rdist(d)) {
190 base = gic_data_rdist_sgi_base();
191 rwp_wait = gic_redist_wait_for_rwp;
192 } else {
193 base = gic_data.dist_base;
194 rwp_wait = gic_dist_wait_for_rwp;
195 }
196
197 writel_relaxed(mask, base + offset + (gic_irq(d) / 32) * 4);
198 rwp_wait();
199}
200
Marc Zyngier021f6532014-06-30 16:01:31 +0100201static void gic_mask_irq(struct irq_data *d)
202{
203 gic_poke_irq(d, GICD_ICENABLER);
204}
205
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100206static void gic_eoimode1_mask_irq(struct irq_data *d)
207{
208 gic_mask_irq(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100209 /*
210 * When masking a forwarded interrupt, make sure it is
211 * deactivated as well.
212 *
213 * This ensures that an interrupt that is getting
214 * disabled/masked will not get "stuck", because there is
215 * noone to deactivate it (guest is being terminated).
216 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200217 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier530bf352015-08-26 17:00:43 +0100218 gic_poke_irq(d, GICD_ICACTIVER);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100219}
220
Marc Zyngier021f6532014-06-30 16:01:31 +0100221static void gic_unmask_irq(struct irq_data *d)
222{
223 gic_poke_irq(d, GICD_ISENABLER);
224}
225
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000226static int gic_irq_set_irqchip_state(struct irq_data *d,
227 enum irqchip_irq_state which, bool val)
228{
229 u32 reg;
230
231 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
232 return -EINVAL;
233
234 switch (which) {
235 case IRQCHIP_STATE_PENDING:
236 reg = val ? GICD_ISPENDR : GICD_ICPENDR;
237 break;
238
239 case IRQCHIP_STATE_ACTIVE:
240 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
241 break;
242
243 case IRQCHIP_STATE_MASKED:
244 reg = val ? GICD_ICENABLER : GICD_ISENABLER;
245 break;
246
247 default:
248 return -EINVAL;
249 }
250
251 gic_poke_irq(d, reg);
252 return 0;
253}
254
255static int gic_irq_get_irqchip_state(struct irq_data *d,
256 enum irqchip_irq_state which, bool *val)
257{
258 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
259 return -EINVAL;
260
261 switch (which) {
262 case IRQCHIP_STATE_PENDING:
263 *val = gic_peek_irq(d, GICD_ISPENDR);
264 break;
265
266 case IRQCHIP_STATE_ACTIVE:
267 *val = gic_peek_irq(d, GICD_ISACTIVER);
268 break;
269
270 case IRQCHIP_STATE_MASKED:
271 *val = !gic_peek_irq(d, GICD_ISENABLER);
272 break;
273
274 default:
275 return -EINVAL;
276 }
277
278 return 0;
279}
280
Marc Zyngier021f6532014-06-30 16:01:31 +0100281static void gic_eoi_irq(struct irq_data *d)
282{
283 gic_write_eoir(gic_irq(d));
284}
285
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100286static void gic_eoimode1_eoi_irq(struct irq_data *d)
287{
288 /*
Marc Zyngier530bf352015-08-26 17:00:43 +0100289 * No need to deactivate an LPI, or an interrupt that
290 * is is getting forwarded to a vcpu.
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100291 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200292 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100293 return;
294 gic_write_dir(gic_irq(d));
295}
296
Marc Zyngier021f6532014-06-30 16:01:31 +0100297static int gic_set_type(struct irq_data *d, unsigned int type)
298{
299 unsigned int irq = gic_irq(d);
300 void (*rwp_wait)(void);
301 void __iomem *base;
302
303 /* Interrupt configuration for SGIs can't be changed */
304 if (irq < 16)
305 return -EINVAL;
306
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000307 /* SPIs have restrictions on the supported types */
308 if (irq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
309 type != IRQ_TYPE_EDGE_RISING)
Marc Zyngier021f6532014-06-30 16:01:31 +0100310 return -EINVAL;
311
312 if (gic_irq_in_rdist(d)) {
313 base = gic_data_rdist_sgi_base();
314 rwp_wait = gic_redist_wait_for_rwp;
315 } else {
316 base = gic_data.dist_base;
317 rwp_wait = gic_dist_wait_for_rwp;
318 }
319
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000320 return gic_configure_irq(irq, type, base, rwp_wait);
Marc Zyngier021f6532014-06-30 16:01:31 +0100321}
322
Marc Zyngier530bf352015-08-26 17:00:43 +0100323static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
324{
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200325 if (vcpu)
326 irqd_set_forwarded_to_vcpu(d);
327 else
328 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100329 return 0;
330}
331
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100332static u64 gic_mpidr_to_affinity(unsigned long mpidr)
Marc Zyngier021f6532014-06-30 16:01:31 +0100333{
334 u64 aff;
335
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100336 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
Marc Zyngier021f6532014-06-30 16:01:31 +0100337 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
338 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
339 MPIDR_AFFINITY_LEVEL(mpidr, 0));
340
341 return aff;
342}
343
344static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
345{
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100346 u32 irqnr;
Marc Zyngier021f6532014-06-30 16:01:31 +0100347
348 do {
349 irqnr = gic_read_iar();
350
Marc Zyngierda33f312014-11-24 14:35:18 +0000351 if (likely(irqnr > 15 && irqnr < 1020) || irqnr >= 8192) {
Marc Zyngierebc6de02014-08-26 11:03:33 +0100352 int err;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100353
354 if (static_key_true(&supports_deactivate))
355 gic_write_eoir(irqnr);
356
Marc Zyngierebc6de02014-08-26 11:03:33 +0100357 err = handle_domain_irq(gic_data.domain, irqnr, regs);
358 if (err) {
Marc Zyngierda33f312014-11-24 14:35:18 +0000359 WARN_ONCE(true, "Unexpected interrupt received!\n");
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100360 if (static_key_true(&supports_deactivate)) {
361 if (irqnr < 8192)
362 gic_write_dir(irqnr);
363 } else {
364 gic_write_eoir(irqnr);
365 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100366 }
Marc Zyngierebc6de02014-08-26 11:03:33 +0100367 continue;
Marc Zyngier021f6532014-06-30 16:01:31 +0100368 }
369 if (irqnr < 16) {
370 gic_write_eoir(irqnr);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100371 if (static_key_true(&supports_deactivate))
372 gic_write_dir(irqnr);
Marc Zyngier021f6532014-06-30 16:01:31 +0100373#ifdef CONFIG_SMP
Will Deaconf86c4fb2016-04-26 12:00:00 +0100374 /*
375 * Unlike GICv2, we don't need an smp_rmb() here.
376 * The control dependency from gic_read_iar to
377 * the ISB in gic_write_eoir is enough to ensure
378 * that any shared data read by handle_IPI will
379 * be read after the ACK.
380 */
Marc Zyngier021f6532014-06-30 16:01:31 +0100381 handle_IPI(irqnr, regs);
382#else
383 WARN_ONCE(true, "Unexpected SGI received!\n");
384#endif
385 continue;
386 }
387 } while (irqnr != ICC_IAR1_EL1_SPURIOUS);
388}
389
390static void __init gic_dist_init(void)
391{
392 unsigned int i;
393 u64 affinity;
394 void __iomem *base = gic_data.dist_base;
395
396 /* Disable the distributor */
397 writel_relaxed(0, base + GICD_CTLR);
398 gic_dist_wait_for_rwp();
399
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100400 /*
401 * Configure SPIs as non-secure Group-1. This will only matter
402 * if the GIC only has a single security state. This will not
403 * do the right thing if the kernel is running in secure mode,
404 * but that's not the intended use case anyway.
405 */
406 for (i = 32; i < gic_data.irq_nr; i += 32)
407 writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
408
Marc Zyngier021f6532014-06-30 16:01:31 +0100409 gic_dist_config(base, gic_data.irq_nr, gic_dist_wait_for_rwp);
410
411 /* Enable distributor with ARE, Group1 */
412 writel_relaxed(GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1,
413 base + GICD_CTLR);
414
415 /*
416 * Set all global interrupts to the boot CPU only. ARE must be
417 * enabled.
418 */
419 affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id()));
420 for (i = 32; i < gic_data.irq_nr; i++)
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100421 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
Marc Zyngier021f6532014-06-30 16:01:31 +0100422}
423
424static int gic_populate_rdist(void)
425{
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100426 unsigned long mpidr = cpu_logical_map(smp_processor_id());
Marc Zyngier021f6532014-06-30 16:01:31 +0100427 u64 typer;
428 u32 aff;
429 int i;
430
431 /*
432 * Convert affinity to a 32bit value that can be matched to
433 * GICR_TYPER bits [63:32].
434 */
435 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
436 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
437 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
438 MPIDR_AFFINITY_LEVEL(mpidr, 0));
439
Marc Zyngierf5c14342014-11-24 14:35:10 +0000440 for (i = 0; i < gic_data.nr_redist_regions; i++) {
441 void __iomem *ptr = gic_data.redist_regions[i].redist_base;
Marc Zyngier021f6532014-06-30 16:01:31 +0100442 u32 reg;
443
444 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
445 if (reg != GIC_PIDR2_ARCH_GICv3 &&
446 reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */
447 pr_warn("No redistributor present @%p\n", ptr);
448 break;
449 }
450
451 do {
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100452 typer = gic_read_typer(ptr + GICR_TYPER);
Marc Zyngier021f6532014-06-30 16:01:31 +0100453 if ((typer >> 32) == aff) {
Marc Zyngierf5c14342014-11-24 14:35:10 +0000454 u64 offset = ptr - gic_data.redist_regions[i].redist_base;
Marc Zyngier021f6532014-06-30 16:01:31 +0100455 gic_data_rdist_rd_base() = ptr;
Marc Zyngierf5c14342014-11-24 14:35:10 +0000456 gic_data_rdist()->phys_base = gic_data.redist_regions[i].phys_base + offset;
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100457 pr_info("CPU%d: found redistributor %lx region %d:%pa\n",
458 smp_processor_id(), mpidr, i,
459 &gic_data_rdist()->phys_base);
Marc Zyngier021f6532014-06-30 16:01:31 +0100460 return 0;
461 }
462
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +0100463 if (gic_data.redist_regions[i].single_redist)
464 break;
465
Marc Zyngier021f6532014-06-30 16:01:31 +0100466 if (gic_data.redist_stride) {
467 ptr += gic_data.redist_stride;
468 } else {
469 ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */
470 if (typer & GICR_TYPER_VLPIS)
471 ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */
472 }
473 } while (!(typer & GICR_TYPER_LAST));
474 }
475
476 /* We couldn't even deal with ourselves... */
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100477 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
478 smp_processor_id(), mpidr);
Marc Zyngier021f6532014-06-30 16:01:31 +0100479 return -ENODEV;
480}
481
Sudeep Holla3708d522014-08-26 16:03:35 +0100482static void gic_cpu_sys_reg_init(void)
Marc Zyngier021f6532014-06-30 16:01:31 +0100483{
Marc Zyngier7cabd002015-09-30 11:48:01 +0100484 /*
485 * Need to check that the SRE bit has actually been set. If
486 * not, it means that SRE is disabled at EL2. We're going to
487 * die painfully, and there is nothing we can do about it.
488 *
489 * Kindly inform the luser.
490 */
491 if (!gic_enable_sre())
492 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
Marc Zyngier021f6532014-06-30 16:01:31 +0100493
494 /* Set priority mask register */
495 gic_write_pmr(DEFAULT_PMR_VALUE);
496
Daniel Thompson91ef8442016-08-19 17:13:09 +0100497 /*
498 * Some firmwares hand over to the kernel with the BPR changed from
499 * its reset value (and with a value large enough to prevent
500 * any pre-emptive interrupts from working at all). Writing a zero
501 * to BPR restores is reset value.
502 */
503 gic_write_bpr1(0);
504
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100505 if (static_key_true(&supports_deactivate)) {
506 /* EOI drops priority only (mode 1) */
507 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
508 } else {
509 /* EOI deactivates interrupt too (mode 0) */
510 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
511 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100512
513 /* ... and let's hit the road... */
514 gic_write_grpen1(1);
515}
516
Marc Zyngierda33f312014-11-24 14:35:18 +0000517static int gic_dist_supports_lpis(void)
518{
519 return !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS);
520}
521
Marc Zyngier021f6532014-06-30 16:01:31 +0100522static void gic_cpu_init(void)
523{
524 void __iomem *rbase;
525
526 /* Register ourselves with the rest of the world */
527 if (gic_populate_rdist())
528 return;
529
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100530 gic_enable_redist(true);
Marc Zyngier021f6532014-06-30 16:01:31 +0100531
532 rbase = gic_data_rdist_sgi_base();
533
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100534 /* Configure SGIs/PPIs as non-secure Group-1 */
535 writel_relaxed(~0, rbase + GICR_IGROUPR0);
536
Marc Zyngier021f6532014-06-30 16:01:31 +0100537 gic_cpu_config(rbase, gic_redist_wait_for_rwp);
538
Marc Zyngierda33f312014-11-24 14:35:18 +0000539 /* Give LPIs a spin */
540 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis())
541 its_cpu_init();
542
Sudeep Holla3708d522014-08-26 16:03:35 +0100543 /* initialise system registers */
544 gic_cpu_sys_reg_init();
Marc Zyngier021f6532014-06-30 16:01:31 +0100545}
546
547#ifdef CONFIG_SMP
Marc Zyngier021f6532014-06-30 16:01:31 +0100548
Richard Cochran6670a6d2016-07-13 17:16:05 +0000549static int gic_starting_cpu(unsigned int cpu)
550{
551 gic_cpu_init();
552 return 0;
553}
Marc Zyngier021f6532014-06-30 16:01:31 +0100554
555static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100556 unsigned long cluster_id)
Marc Zyngier021f6532014-06-30 16:01:31 +0100557{
James Morse727653d2016-09-19 18:29:15 +0100558 int next_cpu, cpu = *base_cpu;
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100559 unsigned long mpidr = cpu_logical_map(cpu);
Marc Zyngier021f6532014-06-30 16:01:31 +0100560 u16 tlist = 0;
561
562 while (cpu < nr_cpu_ids) {
563 /*
564 * If we ever get a cluster of more than 16 CPUs, just
565 * scream and skip that CPU.
566 */
567 if (WARN_ON((mpidr & 0xff) >= 16))
568 goto out;
569
570 tlist |= 1 << (mpidr & 0xf);
571
James Morse727653d2016-09-19 18:29:15 +0100572 next_cpu = cpumask_next(cpu, mask);
573 if (next_cpu >= nr_cpu_ids)
Marc Zyngier021f6532014-06-30 16:01:31 +0100574 goto out;
James Morse727653d2016-09-19 18:29:15 +0100575 cpu = next_cpu;
Marc Zyngier021f6532014-06-30 16:01:31 +0100576
577 mpidr = cpu_logical_map(cpu);
578
579 if (cluster_id != (mpidr & ~0xffUL)) {
580 cpu--;
581 goto out;
582 }
583 }
584out:
585 *base_cpu = cpu;
586 return tlist;
587}
588
Andre Przywara7e580272014-11-12 13:46:06 +0000589#define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
590 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
591 << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
592
Marc Zyngier021f6532014-06-30 16:01:31 +0100593static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
594{
595 u64 val;
596
Andre Przywara7e580272014-11-12 13:46:06 +0000597 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
598 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
599 irq << ICC_SGI1R_SGI_ID_SHIFT |
600 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
601 tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
Marc Zyngier021f6532014-06-30 16:01:31 +0100602
603 pr_debug("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
604 gic_write_sgi1r(val);
605}
606
607static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
608{
609 int cpu;
610
611 if (WARN_ON(irq >= 16))
612 return;
613
614 /*
615 * Ensure that stores to Normal memory are visible to the
616 * other CPUs before issuing the IPI.
617 */
618 smp_wmb();
619
Rusty Russellf9b531f2015-03-05 10:49:16 +1030620 for_each_cpu(cpu, mask) {
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100621 unsigned long cluster_id = cpu_logical_map(cpu) & ~0xffUL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100622 u16 tlist;
623
624 tlist = gic_compute_target_list(&cpu, mask, cluster_id);
625 gic_send_sgi(cluster_id, tlist, irq);
626 }
627
628 /* Force the above writes to ICC_SGI1R_EL1 to be executed */
629 isb();
630}
631
632static void gic_smp_init(void)
633{
634 set_smp_cross_call(gic_raise_softirq);
Thomas Gleixner6896bcd2016-12-21 20:19:56 +0100635 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +0100636 "irqchip/arm/gicv3:starting",
637 gic_starting_cpu, NULL);
Marc Zyngier021f6532014-06-30 16:01:31 +0100638}
639
640static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
641 bool force)
642{
Suzuki K Poulose65a30f82017-07-04 10:56:35 +0100643 unsigned int cpu;
Marc Zyngier021f6532014-06-30 16:01:31 +0100644 void __iomem *reg;
645 int enabled;
646 u64 val;
647
Suzuki K Poulose65a30f82017-07-04 10:56:35 +0100648 if (force)
649 cpu = cpumask_first(mask_val);
650 else
651 cpu = cpumask_any_and(mask_val, cpu_online_mask);
652
Suzuki K Poulose866d7c12017-06-30 10:58:28 +0100653 if (cpu >= nr_cpu_ids)
654 return -EINVAL;
655
Marc Zyngier021f6532014-06-30 16:01:31 +0100656 if (gic_irq_in_rdist(d))
657 return -EINVAL;
658
659 /* If interrupt was enabled, disable it first */
660 enabled = gic_peek_irq(d, GICD_ISENABLER);
661 if (enabled)
662 gic_mask_irq(d);
663
664 reg = gic_dist_base(d) + GICD_IROUTER + (gic_irq(d) * 8);
665 val = gic_mpidr_to_affinity(cpu_logical_map(cpu));
666
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100667 gic_write_irouter(val, reg);
Marc Zyngier021f6532014-06-30 16:01:31 +0100668
669 /*
670 * If the interrupt was enabled, enabled it again. Otherwise,
671 * just wait for the distributor to have digested our changes.
672 */
673 if (enabled)
674 gic_unmask_irq(d);
675 else
676 gic_dist_wait_for_rwp();
677
Antoine Tenart0fc6fa22016-02-19 16:22:43 +0100678 return IRQ_SET_MASK_OK_DONE;
Marc Zyngier021f6532014-06-30 16:01:31 +0100679}
680#else
681#define gic_set_affinity NULL
682#define gic_smp_init() do { } while(0)
683#endif
684
Sudeep Holla3708d522014-08-26 16:03:35 +0100685#ifdef CONFIG_CPU_PM
Sudeep Hollaccd94322016-08-17 13:49:19 +0100686/* Check whether it's single security state view */
687static bool gic_dist_security_disabled(void)
688{
689 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
690}
691
Sudeep Holla3708d522014-08-26 16:03:35 +0100692static int gic_cpu_pm_notifier(struct notifier_block *self,
693 unsigned long cmd, void *v)
694{
695 if (cmd == CPU_PM_EXIT) {
Sudeep Hollaccd94322016-08-17 13:49:19 +0100696 if (gic_dist_security_disabled())
697 gic_enable_redist(true);
Sudeep Holla3708d522014-08-26 16:03:35 +0100698 gic_cpu_sys_reg_init();
Sudeep Hollaccd94322016-08-17 13:49:19 +0100699 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
Sudeep Holla3708d522014-08-26 16:03:35 +0100700 gic_write_grpen1(0);
701 gic_enable_redist(false);
702 }
703 return NOTIFY_OK;
704}
705
706static struct notifier_block gic_cpu_pm_notifier_block = {
707 .notifier_call = gic_cpu_pm_notifier,
708};
709
710static void gic_cpu_pm_init(void)
711{
712 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
713}
714
715#else
716static inline void gic_cpu_pm_init(void) { }
717#endif /* CONFIG_CPU_PM */
718
Marc Zyngier021f6532014-06-30 16:01:31 +0100719static struct irq_chip gic_chip = {
720 .name = "GICv3",
721 .irq_mask = gic_mask_irq,
722 .irq_unmask = gic_unmask_irq,
723 .irq_eoi = gic_eoi_irq,
724 .irq_set_type = gic_set_type,
725 .irq_set_affinity = gic_set_affinity,
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000726 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
727 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Holla55963c92015-06-05 11:59:57 +0100728 .flags = IRQCHIP_SET_TYPE_MASKED,
Marc Zyngier021f6532014-06-30 16:01:31 +0100729};
730
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100731static struct irq_chip gic_eoimode1_chip = {
732 .name = "GICv3",
733 .irq_mask = gic_eoimode1_mask_irq,
734 .irq_unmask = gic_unmask_irq,
735 .irq_eoi = gic_eoimode1_eoi_irq,
736 .irq_set_type = gic_set_type,
737 .irq_set_affinity = gic_set_affinity,
738 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
739 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Marc Zyngier530bf352015-08-26 17:00:43 +0100740 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100741 .flags = IRQCHIP_SET_TYPE_MASKED,
742};
743
Marc Zyngierda33f312014-11-24 14:35:18 +0000744#define GIC_ID_NR (1U << gic_data.rdists.id_bits)
745
Marc Zyngier021f6532014-06-30 16:01:31 +0100746static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
747 irq_hw_number_t hw)
748{
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100749 struct irq_chip *chip = &gic_chip;
750
751 if (static_key_true(&supports_deactivate))
752 chip = &gic_eoimode1_chip;
753
Marc Zyngier021f6532014-06-30 16:01:31 +0100754 /* SGIs are private to the core kernel */
755 if (hw < 16)
756 return -EPERM;
Marc Zyngierda33f312014-11-24 14:35:18 +0000757 /* Nothing here */
758 if (hw >= gic_data.irq_nr && hw < 8192)
759 return -EPERM;
760 /* Off limits */
761 if (hw >= GIC_ID_NR)
762 return -EPERM;
763
Marc Zyngier021f6532014-06-30 16:01:31 +0100764 /* PPIs */
765 if (hw < 32) {
766 irq_set_percpu_devid(irq);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100767 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +0000768 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500769 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Marc Zyngier021f6532014-06-30 16:01:31 +0100770 }
771 /* SPIs */
772 if (hw >= 32 && hw < gic_data.irq_nr) {
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100773 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +0000774 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500775 irq_set_probe(irq);
Marc Zyngier021f6532014-06-30 16:01:31 +0100776 }
Marc Zyngierda33f312014-11-24 14:35:18 +0000777 /* LPIs */
778 if (hw >= 8192 && hw < GIC_ID_NR) {
779 if (!gic_dist_supports_lpis())
780 return -EPERM;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100781 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngierda33f312014-11-24 14:35:18 +0000782 handle_fasteoi_irq, NULL, NULL);
Marc Zyngierda33f312014-11-24 14:35:18 +0000783 }
784
Marc Zyngier021f6532014-06-30 16:01:31 +0100785 return 0;
786}
787
Marc Zyngierf833f572015-10-13 12:51:33 +0100788static int gic_irq_domain_translate(struct irq_domain *d,
789 struct irq_fwspec *fwspec,
790 unsigned long *hwirq,
791 unsigned int *type)
Marc Zyngier021f6532014-06-30 16:01:31 +0100792{
Marc Zyngierf833f572015-10-13 12:51:33 +0100793 if (is_of_node(fwspec->fwnode)) {
794 if (fwspec->param_count < 3)
795 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100796
Marc Zyngierdb8c70e2015-10-14 12:27:16 +0100797 switch (fwspec->param[0]) {
798 case 0: /* SPI */
799 *hwirq = fwspec->param[1] + 32;
800 break;
801 case 1: /* PPI */
802 *hwirq = fwspec->param[1] + 16;
803 break;
804 case GIC_IRQ_TYPE_LPI: /* LPI */
805 *hwirq = fwspec->param[1];
806 break;
807 default:
808 return -EINVAL;
809 }
Marc Zyngierf833f572015-10-13 12:51:33 +0100810
811 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
812 return 0;
Marc Zyngier021f6532014-06-30 16:01:31 +0100813 }
814
Tomasz Nowickiffa7d612016-01-19 14:11:15 +0100815 if (is_fwnode_irqchip(fwspec->fwnode)) {
816 if(fwspec->param_count != 2)
817 return -EINVAL;
818
819 *hwirq = fwspec->param[0];
820 *type = fwspec->param[1];
821 return 0;
822 }
823
Marc Zyngierf833f572015-10-13 12:51:33 +0100824 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100825}
826
Marc Zyngier443acc42014-11-24 14:35:09 +0000827static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
828 unsigned int nr_irqs, void *arg)
829{
830 int i, ret;
831 irq_hw_number_t hwirq;
832 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +0100833 struct irq_fwspec *fwspec = arg;
Marc Zyngier443acc42014-11-24 14:35:09 +0000834
Marc Zyngierf833f572015-10-13 12:51:33 +0100835 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Marc Zyngier443acc42014-11-24 14:35:09 +0000836 if (ret)
837 return ret;
838
Suzuki K Poulose63c16c62017-07-04 10:56:33 +0100839 for (i = 0; i < nr_irqs; i++) {
840 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
841 if (ret)
842 return ret;
843 }
Marc Zyngier443acc42014-11-24 14:35:09 +0000844
845 return 0;
846}
847
848static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
849 unsigned int nr_irqs)
850{
851 int i;
852
853 for (i = 0; i < nr_irqs; i++) {
854 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
855 irq_set_handler(virq + i, NULL);
856 irq_domain_reset_irq_data(d);
857 }
858}
859
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100860static int gic_irq_domain_select(struct irq_domain *d,
861 struct irq_fwspec *fwspec,
862 enum irq_domain_bus_token bus_token)
863{
864 /* Not for us */
865 if (fwspec->fwnode != d->fwnode)
866 return 0;
867
868 /* If this is not DT, then we have a single domain */
869 if (!is_of_node(fwspec->fwnode))
870 return 1;
871
872 /*
873 * If this is a PPI and we have a 4th (non-null) parameter,
874 * then we need to match the partition domain.
875 */
876 if (fwspec->param_count >= 4 &&
877 fwspec->param[0] == 1 && fwspec->param[3] != 0)
878 return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]);
879
880 return d == gic_data.domain;
881}
882
Marc Zyngier021f6532014-06-30 16:01:31 +0100883static const struct irq_domain_ops gic_irq_domain_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +0100884 .translate = gic_irq_domain_translate,
Marc Zyngier443acc42014-11-24 14:35:09 +0000885 .alloc = gic_irq_domain_alloc,
886 .free = gic_irq_domain_free,
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100887 .select = gic_irq_domain_select,
888};
889
890static int partition_domain_translate(struct irq_domain *d,
891 struct irq_fwspec *fwspec,
892 unsigned long *hwirq,
893 unsigned int *type)
894{
895 struct device_node *np;
896 int ret;
897
898 np = of_find_node_by_phandle(fwspec->param[3]);
899 if (WARN_ON(!np))
900 return -EINVAL;
901
902 ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]],
903 of_node_to_fwnode(np));
904 if (ret < 0)
905 return ret;
906
907 *hwirq = ret;
908 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
909
910 return 0;
911}
912
913static const struct irq_domain_ops partition_domain_ops = {
914 .translate = partition_domain_translate,
915 .select = gic_irq_domain_select,
Marc Zyngier021f6532014-06-30 16:01:31 +0100916};
917
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100918static int __init gic_init_bases(void __iomem *dist_base,
919 struct redist_region *rdist_regs,
920 u32 nr_redist_regions,
921 u64 redist_stride,
922 struct fwnode_handle *handle)
923{
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100924 u32 typer;
925 int gic_irqs;
926 int err;
927
928 if (!is_hyp_mode_available())
929 static_key_slow_dec(&supports_deactivate);
930
931 if (static_key_true(&supports_deactivate))
932 pr_info("GIC: Using split EOI/Deactivate mode\n");
933
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100934 gic_data.fwnode = handle;
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100935 gic_data.dist_base = dist_base;
936 gic_data.redist_regions = rdist_regs;
937 gic_data.nr_redist_regions = nr_redist_regions;
938 gic_data.redist_stride = redist_stride;
939
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100940 /*
941 * Find out how many interrupts are supported.
942 * The GIC only supports up to 1020 interrupt sources (SGI+PPI+SPI)
943 */
944 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
945 gic_data.rdists.id_bits = GICD_TYPER_ID_BITS(typer);
946 gic_irqs = GICD_TYPER_IRQS(typer);
947 if (gic_irqs > 1020)
948 gic_irqs = 1020;
949 gic_data.irq_nr = gic_irqs;
950
951 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
952 &gic_data);
953 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
954
955 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
956 err = -ENOMEM;
957 goto out_free;
958 }
959
960 set_handle_irq(gic_handle_irq);
961
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +0200962 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis())
963 its_init(handle, &gic_data.rdists, gic_data.domain);
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100964
965 gic_smp_init();
966 gic_dist_init();
967 gic_cpu_init();
968 gic_cpu_pm_init();
969
970 return 0;
971
972out_free:
973 if (gic_data.domain)
974 irq_domain_remove(gic_data.domain);
975 free_percpu(gic_data.rdists.rdist);
976 return err;
977}
978
979static int __init gic_validate_dist_version(void __iomem *dist_base)
980{
981 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
982
983 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
984 return -ENODEV;
985
986 return 0;
987}
988
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100989static int get_cpu_number(struct device_node *dn)
990{
991 const __be32 *cell;
992 u64 hwid;
993 int i;
994
995 cell = of_get_property(dn, "reg", NULL);
996 if (!cell)
997 return -1;
998
999 hwid = of_read_number(cell, of_n_addr_cells(dn));
1000
1001 /*
1002 * Non affinity bits must be set to 0 in the DT
1003 */
1004 if (hwid & ~MPIDR_HWID_BITMASK)
1005 return -1;
1006
1007 for (i = 0; i < num_possible_cpus(); i++)
1008 if (cpu_logical_map(i) == hwid)
1009 return i;
1010
1011 return -1;
1012}
1013
1014/* Create all possible partitions at boot time */
Linus Torvalds7beaa242016-05-19 11:27:09 -07001015static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001016{
1017 struct device_node *parts_node, *child_part;
1018 int part_idx = 0, i;
1019 int nr_parts;
1020 struct partition_affinity *parts;
1021
1022 parts_node = of_find_node_by_name(gic_node, "ppi-partitions");
1023 if (!parts_node)
1024 return;
1025
1026 nr_parts = of_get_child_count(parts_node);
1027
1028 if (!nr_parts)
1029 return;
1030
1031 parts = kzalloc(sizeof(*parts) * nr_parts, GFP_KERNEL);
1032 if (WARN_ON(!parts))
1033 return;
1034
1035 for_each_child_of_node(parts_node, child_part) {
1036 struct partition_affinity *part;
1037 int n;
1038
1039 part = &parts[part_idx];
1040
1041 part->partition_id = of_node_to_fwnode(child_part);
1042
1043 pr_info("GIC: PPI partition %s[%d] { ",
1044 child_part->name, part_idx);
1045
1046 n = of_property_count_elems_of_size(child_part, "affinity",
1047 sizeof(u32));
1048 WARN_ON(n <= 0);
1049
1050 for (i = 0; i < n; i++) {
1051 int err, cpu;
1052 u32 cpu_phandle;
1053 struct device_node *cpu_node;
1054
1055 err = of_property_read_u32_index(child_part, "affinity",
1056 i, &cpu_phandle);
1057 if (WARN_ON(err))
1058 continue;
1059
1060 cpu_node = of_find_node_by_phandle(cpu_phandle);
1061 if (WARN_ON(!cpu_node))
1062 continue;
1063
1064 cpu = get_cpu_number(cpu_node);
1065 if (WARN_ON(cpu == -1))
1066 continue;
1067
1068 pr_cont("%s[%d] ", cpu_node->full_name, cpu);
1069
1070 cpumask_set_cpu(cpu, &part->mask);
1071 }
1072
1073 pr_cont("}\n");
1074 part_idx++;
1075 }
1076
1077 for (i = 0; i < 16; i++) {
1078 unsigned int irq;
1079 struct partition_desc *desc;
1080 struct irq_fwspec ppi_fwspec = {
1081 .fwnode = gic_data.fwnode,
1082 .param_count = 3,
1083 .param = {
1084 [0] = 1,
1085 [1] = i,
1086 [2] = IRQ_TYPE_NONE,
1087 },
1088 };
1089
1090 irq = irq_create_fwspec_mapping(&ppi_fwspec);
1091 if (WARN_ON(!irq))
1092 continue;
1093 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
1094 irq, &partition_domain_ops);
1095 if (WARN_ON(!desc))
1096 continue;
1097
1098 gic_data.ppi_descs[i] = desc;
1099 }
1100}
1101
Julien Grall1839e572016-04-11 16:32:57 +01001102static void __init gic_of_setup_kvm_info(struct device_node *node)
1103{
1104 int ret;
1105 struct resource r;
1106 u32 gicv_idx;
1107
1108 gic_v3_kvm_info.type = GIC_V3;
1109
1110 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1111 if (!gic_v3_kvm_info.maint_irq)
1112 return;
1113
1114 if (of_property_read_u32(node, "#redistributor-regions",
1115 &gicv_idx))
1116 gicv_idx = 1;
1117
1118 gicv_idx += 3; /* Also skip GICD, GICC, GICH */
1119 ret = of_address_to_resource(node, gicv_idx, &r);
1120 if (!ret)
1121 gic_v3_kvm_info.vcpu = r;
1122
1123 gic_set_kvm_info(&gic_v3_kvm_info);
1124}
1125
Marc Zyngier021f6532014-06-30 16:01:31 +01001126static int __init gic_of_init(struct device_node *node, struct device_node *parent)
1127{
1128 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001129 struct redist_region *rdist_regs;
Marc Zyngier021f6532014-06-30 16:01:31 +01001130 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001131 u32 nr_redist_regions;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001132 int err, i;
Marc Zyngier021f6532014-06-30 16:01:31 +01001133
1134 dist_base = of_iomap(node, 0);
1135 if (!dist_base) {
1136 pr_err("%s: unable to map gic dist registers\n",
1137 node->full_name);
1138 return -ENXIO;
1139 }
1140
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001141 err = gic_validate_dist_version(dist_base);
1142 if (err) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001143 pr_err("%s: no distributor detected, giving up\n",
1144 node->full_name);
Marc Zyngier021f6532014-06-30 16:01:31 +01001145 goto out_unmap_dist;
1146 }
1147
Marc Zyngierf5c14342014-11-24 14:35:10 +00001148 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
1149 nr_redist_regions = 1;
Marc Zyngier021f6532014-06-30 16:01:31 +01001150
Marc Zyngierf5c14342014-11-24 14:35:10 +00001151 rdist_regs = kzalloc(sizeof(*rdist_regs) * nr_redist_regions, GFP_KERNEL);
1152 if (!rdist_regs) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001153 err = -ENOMEM;
1154 goto out_unmap_dist;
1155 }
1156
Marc Zyngierf5c14342014-11-24 14:35:10 +00001157 for (i = 0; i < nr_redist_regions; i++) {
1158 struct resource res;
1159 int ret;
1160
1161 ret = of_address_to_resource(node, 1 + i, &res);
1162 rdist_regs[i].redist_base = of_iomap(node, 1 + i);
1163 if (ret || !rdist_regs[i].redist_base) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001164 pr_err("%s: couldn't map region %d\n",
1165 node->full_name, i);
1166 err = -ENODEV;
1167 goto out_unmap_rdist;
1168 }
Marc Zyngierf5c14342014-11-24 14:35:10 +00001169 rdist_regs[i].phys_base = res.start;
Marc Zyngier021f6532014-06-30 16:01:31 +01001170 }
1171
1172 if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
1173 redist_stride = 0;
1174
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001175 err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions,
1176 redist_stride, &node->fwnode);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001177 if (err)
1178 goto out_unmap_rdist;
1179
1180 gic_populate_ppi_partitions(node);
Linus Torvalds7beaa242016-05-19 11:27:09 -07001181 gic_of_setup_kvm_info(node);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001182 return 0;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001183
Marc Zyngier021f6532014-06-30 16:01:31 +01001184out_unmap_rdist:
Marc Zyngierf5c14342014-11-24 14:35:10 +00001185 for (i = 0; i < nr_redist_regions; i++)
1186 if (rdist_regs[i].redist_base)
1187 iounmap(rdist_regs[i].redist_base);
1188 kfree(rdist_regs);
Marc Zyngier021f6532014-06-30 16:01:31 +01001189out_unmap_dist:
1190 iounmap(dist_base);
1191 return err;
1192}
1193
1194IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001195
1196#ifdef CONFIG_ACPI
Julien Grall611f0392016-04-11 16:32:56 +01001197static struct
1198{
1199 void __iomem *dist_base;
1200 struct redist_region *redist_regs;
1201 u32 nr_redist_regions;
1202 bool single_redist;
Julien Grall1839e572016-04-11 16:32:57 +01001203 u32 maint_irq;
1204 int maint_irq_mode;
1205 phys_addr_t vcpu_base;
Julien Grall611f0392016-04-11 16:32:56 +01001206} acpi_data __initdata;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001207
1208static void __init
1209gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
1210{
1211 static int count = 0;
1212
Julien Grall611f0392016-04-11 16:32:56 +01001213 acpi_data.redist_regs[count].phys_base = phys_base;
1214 acpi_data.redist_regs[count].redist_base = redist_base;
1215 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001216 count++;
1217}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001218
1219static int __init
1220gic_acpi_parse_madt_redist(struct acpi_subtable_header *header,
1221 const unsigned long end)
1222{
1223 struct acpi_madt_generic_redistributor *redist =
1224 (struct acpi_madt_generic_redistributor *)header;
1225 void __iomem *redist_base;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001226
1227 redist_base = ioremap(redist->base_address, redist->length);
1228 if (!redist_base) {
1229 pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
1230 return -ENOMEM;
1231 }
1232
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001233 gic_acpi_register_redist(redist->base_address, redist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001234 return 0;
1235}
1236
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001237static int __init
1238gic_acpi_parse_madt_gicc(struct acpi_subtable_header *header,
1239 const unsigned long end)
1240{
1241 struct acpi_madt_generic_interrupt *gicc =
1242 (struct acpi_madt_generic_interrupt *)header;
Julien Grall611f0392016-04-11 16:32:56 +01001243 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001244 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
1245 void __iomem *redist_base;
1246
1247 redist_base = ioremap(gicc->gicr_base_address, size);
1248 if (!redist_base)
1249 return -ENOMEM;
1250
1251 gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
1252 return 0;
1253}
1254
1255static int __init gic_acpi_collect_gicr_base(void)
1256{
1257 acpi_tbl_entry_handler redist_parser;
1258 enum acpi_madt_type type;
1259
Julien Grall611f0392016-04-11 16:32:56 +01001260 if (acpi_data.single_redist) {
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001261 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
1262 redist_parser = gic_acpi_parse_madt_gicc;
1263 } else {
1264 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
1265 redist_parser = gic_acpi_parse_madt_redist;
1266 }
1267
1268 /* Collect redistributor base addresses in GICR entries */
1269 if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
1270 return 0;
1271
1272 pr_info("No valid GICR entries exist\n");
1273 return -ENODEV;
1274}
1275
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001276static int __init gic_acpi_match_gicr(struct acpi_subtable_header *header,
1277 const unsigned long end)
1278{
1279 /* Subtable presence means that redist exists, that's it */
1280 return 0;
1281}
1282
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001283static int __init gic_acpi_match_gicc(struct acpi_subtable_header *header,
1284 const unsigned long end)
1285{
1286 struct acpi_madt_generic_interrupt *gicc =
1287 (struct acpi_madt_generic_interrupt *)header;
1288
1289 /*
1290 * If GICC is enabled and has valid gicr base address, then it means
1291 * GICR base is presented via GICC
1292 */
1293 if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address)
1294 return 0;
1295
1296 return -ENODEV;
1297}
1298
1299static int __init gic_acpi_count_gicr_regions(void)
1300{
1301 int count;
1302
1303 /*
1304 * Count how many redistributor regions we have. It is not allowed
1305 * to mix redistributor description, GICR and GICC subtables have to be
1306 * mutually exclusive.
1307 */
1308 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1309 gic_acpi_match_gicr, 0);
1310 if (count > 0) {
Julien Grall611f0392016-04-11 16:32:56 +01001311 acpi_data.single_redist = false;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001312 return count;
1313 }
1314
1315 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1316 gic_acpi_match_gicc, 0);
1317 if (count > 0)
Julien Grall611f0392016-04-11 16:32:56 +01001318 acpi_data.single_redist = true;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001319
1320 return count;
1321}
1322
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001323static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
1324 struct acpi_probe_entry *ape)
1325{
1326 struct acpi_madt_generic_distributor *dist;
1327 int count;
1328
1329 dist = (struct acpi_madt_generic_distributor *)header;
1330 if (dist->version != ape->driver_data)
1331 return false;
1332
1333 /* We need to do that exercise anyway, the sooner the better */
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001334 count = gic_acpi_count_gicr_regions();
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001335 if (count <= 0)
1336 return false;
1337
Julien Grall611f0392016-04-11 16:32:56 +01001338 acpi_data.nr_redist_regions = count;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001339 return true;
1340}
1341
Julien Grall1839e572016-04-11 16:32:57 +01001342static int __init gic_acpi_parse_virt_madt_gicc(struct acpi_subtable_header *header,
1343 const unsigned long end)
1344{
1345 struct acpi_madt_generic_interrupt *gicc =
1346 (struct acpi_madt_generic_interrupt *)header;
1347 int maint_irq_mode;
1348 static int first_madt = true;
1349
1350 /* Skip unusable CPUs */
1351 if (!(gicc->flags & ACPI_MADT_ENABLED))
1352 return 0;
1353
1354 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1355 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1356
1357 if (first_madt) {
1358 first_madt = false;
1359
1360 acpi_data.maint_irq = gicc->vgic_interrupt;
1361 acpi_data.maint_irq_mode = maint_irq_mode;
1362 acpi_data.vcpu_base = gicc->gicv_base_address;
1363
1364 return 0;
1365 }
1366
1367 /*
1368 * The maintenance interrupt and GICV should be the same for every CPU
1369 */
1370 if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
1371 (acpi_data.maint_irq_mode != maint_irq_mode) ||
1372 (acpi_data.vcpu_base != gicc->gicv_base_address))
1373 return -EINVAL;
1374
1375 return 0;
1376}
1377
1378static bool __init gic_acpi_collect_virt_info(void)
1379{
1380 int count;
1381
1382 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1383 gic_acpi_parse_virt_madt_gicc, 0);
1384
1385 return (count > 0);
1386}
1387
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001388#define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
Julien Grall1839e572016-04-11 16:32:57 +01001389#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1390#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1391
1392static void __init gic_acpi_setup_kvm_info(void)
1393{
1394 int irq;
1395
1396 if (!gic_acpi_collect_virt_info()) {
1397 pr_warn("Unable to get hardware information used for virtualization\n");
1398 return;
1399 }
1400
1401 gic_v3_kvm_info.type = GIC_V3;
1402
1403 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1404 acpi_data.maint_irq_mode,
1405 ACPI_ACTIVE_HIGH);
1406 if (irq <= 0)
1407 return;
1408
1409 gic_v3_kvm_info.maint_irq = irq;
1410
1411 if (acpi_data.vcpu_base) {
1412 struct resource *vcpu = &gic_v3_kvm_info.vcpu;
1413
1414 vcpu->flags = IORESOURCE_MEM;
1415 vcpu->start = acpi_data.vcpu_base;
1416 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1417 }
1418
1419 gic_set_kvm_info(&gic_v3_kvm_info);
1420}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001421
1422static int __init
1423gic_acpi_init(struct acpi_subtable_header *header, const unsigned long end)
1424{
1425 struct acpi_madt_generic_distributor *dist;
1426 struct fwnode_handle *domain_handle;
Julien Grall611f0392016-04-11 16:32:56 +01001427 size_t size;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001428 int i, err;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001429
1430 /* Get distributor base address */
1431 dist = (struct acpi_madt_generic_distributor *)header;
Julien Grall611f0392016-04-11 16:32:56 +01001432 acpi_data.dist_base = ioremap(dist->base_address,
1433 ACPI_GICV3_DIST_MEM_SIZE);
1434 if (!acpi_data.dist_base) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001435 pr_err("Unable to map GICD registers\n");
1436 return -ENOMEM;
1437 }
1438
Julien Grall611f0392016-04-11 16:32:56 +01001439 err = gic_validate_dist_version(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001440 if (err) {
Julien Grall611f0392016-04-11 16:32:56 +01001441 pr_err("No distributor detected at @%p, giving up",
1442 acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001443 goto out_dist_unmap;
1444 }
1445
Julien Grall611f0392016-04-11 16:32:56 +01001446 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
1447 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
1448 if (!acpi_data.redist_regs) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001449 err = -ENOMEM;
1450 goto out_dist_unmap;
1451 }
1452
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001453 err = gic_acpi_collect_gicr_base();
1454 if (err)
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001455 goto out_redist_unmap;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001456
Julien Grall611f0392016-04-11 16:32:56 +01001457 domain_handle = irq_domain_alloc_fwnode(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001458 if (!domain_handle) {
1459 err = -ENOMEM;
1460 goto out_redist_unmap;
1461 }
1462
Julien Grall611f0392016-04-11 16:32:56 +01001463 err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs,
1464 acpi_data.nr_redist_regions, 0, domain_handle);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001465 if (err)
1466 goto out_fwhandle_free;
1467
1468 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Julien Grall1839e572016-04-11 16:32:57 +01001469 gic_acpi_setup_kvm_info();
1470
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001471 return 0;
1472
1473out_fwhandle_free:
1474 irq_domain_free_fwnode(domain_handle);
1475out_redist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01001476 for (i = 0; i < acpi_data.nr_redist_regions; i++)
1477 if (acpi_data.redist_regs[i].redist_base)
1478 iounmap(acpi_data.redist_regs[i].redist_base);
1479 kfree(acpi_data.redist_regs);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001480out_dist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01001481 iounmap(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001482 return err;
1483}
1484IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1485 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
1486 gic_acpi_init);
1487IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1488 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
1489 gic_acpi_init);
1490IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1491 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,
1492 gic_acpi_init);
1493#endif