blob: d6b1d0148bfdb4297537fbb616a0a4f2bc3ba01b [file] [log] [blame]
Wolfram Sange848c2e2018-08-22 00:02:14 +02001// SPDX-License-Identifier: GPL-2.0
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +02002/*
3 * r8a7795 Clock Pulse Generator / Module Standby and Software Reset
4 *
5 * Copyright (C) 2015 Glider bvba
Takeshi Kihara3c145052019-03-08 20:53:19 +09006 * Copyright (C) 2018-2019 Renesas Electronics Corp.
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +02007 *
8 * Based on clk-rcar-gen3.c
9 *
10 * Copyright (C) 2015 Renesas Electronics Corp.
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020011 */
12
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020013#include <linux/device.h>
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020014#include <linux/init.h>
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020015#include <linux/kernel.h>
Geert Uytterhoeven969921e2016-06-01 14:54:10 +020016#include <linux/soc/renesas/rcar-rst.h>
Geert Uytterhoeven5573d192016-09-29 14:36:11 +020017#include <linux/sys_soc.h>
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020018
19#include <dt-bindings/clock/r8a7795-cpg-mssr.h>
20
21#include "renesas-cpg-mssr.h"
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +020022#include "rcar-gen3-cpg.h"
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020023
24enum clk_ids {
25 /* Core Clock Outputs exported to DT */
Geert Uytterhoeven5573d192016-09-29 14:36:11 +020026 LAST_DT_CORE_CLK = R8A7795_CLK_S0D12,
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020027
28 /* External Input Clocks */
29 CLK_EXTAL,
30 CLK_EXTALR,
31
32 /* Internal Core Clocks */
33 CLK_MAIN,
34 CLK_PLL0,
35 CLK_PLL1,
36 CLK_PLL2,
37 CLK_PLL3,
38 CLK_PLL4,
39 CLK_PLL1_DIV2,
40 CLK_PLL1_DIV4,
41 CLK_S0,
42 CLK_S1,
43 CLK_S2,
44 CLK_S3,
45 CLK_SDSRC,
46 CLK_SSPSRC,
Dirk Behme9e6f3b42020-02-03 08:28:59 +010047 CLK_RPCSRC,
Wolfram Sang5524a672016-03-30 16:58:19 +020048 CLK_RINT,
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020049
50 /* Module Clocks */
51 MOD_CLK_BASE
52};
53
Geert Uytterhoeven5573d192016-09-29 14:36:11 +020054static struct cpg_core_clk r8a7795_core_clks[] __initdata = {
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020055 /* External Clock Inputs */
Geert Uytterhoeven3c969ce2016-11-10 13:16:57 +010056 DEF_INPUT("extal", CLK_EXTAL),
57 DEF_INPUT("extalr", CLK_EXTALR),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020058
59 /* Internal Core Clocks */
60 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
61 DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
62 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
63 DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
64 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
65 DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
66
67 DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
68 DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
69 DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
70 DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
71 DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
72 DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
Yoshihiro Shimodae0cb1b82016-08-10 09:29:43 +020073 DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
Dirk Behme9e6f3b42020-02-03 08:28:59 +010074 DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN3_RPCSRC, CLK_PLL1),
75
76 DEF_BASE("rpc", R8A7795_CLK_RPC, CLK_TYPE_GEN3_RPC,
77 CLK_RPCSRC),
78 DEF_BASE("rpcd2", R8A7795_CLK_RPCD2, CLK_TYPE_GEN3_RPCD2,
79 R8A7795_CLK_RPC),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020080
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +020081 DEF_GEN3_OSC(".r", CLK_RINT, CLK_EXTAL, 32),
Geert Uytterhoevenfdb78a82018-07-23 15:21:52 +020082
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020083 /* Core Clock Outputs */
Simon Horman10d9ea52019-03-25 17:35:51 +010084 DEF_GEN3_Z("z", R8A7795_CLK_Z, CLK_TYPE_GEN3_Z, CLK_PLL0, 2, 8),
Simon Hormane0836e32019-03-25 17:35:52 +010085 DEF_GEN3_Z("z2", R8A7795_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020086 DEF_FIXED("ztr", R8A7795_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
87 DEF_FIXED("ztrd2", R8A7795_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
88 DEF_FIXED("zt", R8A7795_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
89 DEF_FIXED("zx", R8A7795_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
90 DEF_FIXED("s0d1", R8A7795_CLK_S0D1, CLK_S0, 1, 1),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +020091 DEF_FIXED("s0d2", R8A7795_CLK_S0D2, CLK_S0, 2, 1),
92 DEF_FIXED("s0d3", R8A7795_CLK_S0D3, CLK_S0, 3, 1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020093 DEF_FIXED("s0d4", R8A7795_CLK_S0D4, CLK_S0, 4, 1),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +020094 DEF_FIXED("s0d6", R8A7795_CLK_S0D6, CLK_S0, 6, 1),
95 DEF_FIXED("s0d8", R8A7795_CLK_S0D8, CLK_S0, 8, 1),
96 DEF_FIXED("s0d12", R8A7795_CLK_S0D12, CLK_S0, 12, 1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020097 DEF_FIXED("s1d1", R8A7795_CLK_S1D1, CLK_S1, 1, 1),
98 DEF_FIXED("s1d2", R8A7795_CLK_S1D2, CLK_S1, 2, 1),
99 DEF_FIXED("s1d4", R8A7795_CLK_S1D4, CLK_S1, 4, 1),
100 DEF_FIXED("s2d1", R8A7795_CLK_S2D1, CLK_S2, 1, 1),
101 DEF_FIXED("s2d2", R8A7795_CLK_S2D2, CLK_S2, 2, 1),
102 DEF_FIXED("s2d4", R8A7795_CLK_S2D4, CLK_S2, 4, 1),
103 DEF_FIXED("s3d1", R8A7795_CLK_S3D1, CLK_S3, 1, 1),
104 DEF_FIXED("s3d2", R8A7795_CLK_S3D2, CLK_S3, 2, 1),
105 DEF_FIXED("s3d4", R8A7795_CLK_S3D4, CLK_S3, 4, 1),
Dirk Behme90c073e2016-01-30 07:33:59 +0100106
Geert Uytterhoeven3c969ce2016-11-10 13:16:57 +0100107 DEF_GEN3_SD("sd0", R8A7795_CLK_SD0, CLK_SDSRC, 0x074),
108 DEF_GEN3_SD("sd1", R8A7795_CLK_SD1, CLK_SDSRC, 0x078),
109 DEF_GEN3_SD("sd2", R8A7795_CLK_SD2, CLK_SDSRC, 0x268),
110 DEF_GEN3_SD("sd3", R8A7795_CLK_SD3, CLK_SDSRC, 0x26c),
Dirk Behme90c073e2016-01-30 07:33:59 +0100111
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200112 DEF_FIXED("cl", R8A7795_CLK_CL, CLK_PLL1_DIV2, 48, 1),
Geert Uytterhoeven3d5155e2018-05-17 11:04:15 +0200113 DEF_FIXED("cr", R8A7795_CLK_CR, CLK_PLL1_DIV4, 2, 1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200114 DEF_FIXED("cp", R8A7795_CLK_CP, CLK_EXTAL, 2, 1),
Geert Uytterhoevenb9c0ba62018-11-21 10:43:16 +0100115 DEF_FIXED("cpex", R8A7795_CLK_CPEX, CLK_EXTAL, 2, 1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200116
Ramesh Shanmugasundaram7e00d6312016-02-25 17:05:25 +0000117 DEF_DIV6P1("canfd", R8A7795_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
Niklas Söderlund0187d322016-04-25 13:39:19 +0200118 DEF_DIV6P1("csi0", R8A7795_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
Geert Uytterhoeven3c969ce2016-11-10 13:16:57 +0100119 DEF_DIV6P1("mso", R8A7795_CLK_MSO, CLK_PLL1_DIV4, 0x014),
120 DEF_DIV6P1("hdmi", R8A7795_CLK_HDMI, CLK_PLL1_DIV4, 0x250),
Wolfram Sang5524a672016-03-30 16:58:19 +0200121
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200122 DEF_GEN3_OSC("osc", R8A7795_CLK_OSC, CLK_EXTAL, 8),
Wolfram Sang1e6237e2016-03-30 16:58:20 +0200123
Geert Uytterhoeven3c969ce2016-11-10 13:16:57 +0100124 DEF_BASE("r", R8A7795_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200125};
126
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200127static struct mssr_mod_clk r8a7795_mod_clks[] __initdata = {
128 DEF_MOD("fdp1-2", 117, R8A7795_CLK_S2D1), /* ES1.x */
129 DEF_MOD("fdp1-1", 118, R8A7795_CLK_S0D1),
130 DEF_MOD("fdp1-0", 119, R8A7795_CLK_S0D1),
Niklas Söderlund95acd752021-03-10 11:45:54 +0100131 DEF_MOD("tmu4", 121, R8A7795_CLK_S0D6),
132 DEF_MOD("tmu3", 122, R8A7795_CLK_S3D2),
133 DEF_MOD("tmu2", 123, R8A7795_CLK_S3D2),
134 DEF_MOD("tmu1", 124, R8A7795_CLK_S3D2),
135 DEF_MOD("tmu0", 125, R8A7795_CLK_CP),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200136 DEF_MOD("scif5", 202, R8A7795_CLK_S3D4),
137 DEF_MOD("scif4", 203, R8A7795_CLK_S3D4),
138 DEF_MOD("scif3", 204, R8A7795_CLK_S3D4),
139 DEF_MOD("scif1", 206, R8A7795_CLK_S3D4),
140 DEF_MOD("scif0", 207, R8A7795_CLK_S3D4),
141 DEF_MOD("msiof3", 208, R8A7795_CLK_MSO),
142 DEF_MOD("msiof2", 209, R8A7795_CLK_MSO),
143 DEF_MOD("msiof1", 210, R8A7795_CLK_MSO),
144 DEF_MOD("msiof0", 211, R8A7795_CLK_MSO),
Takeshi Kihara3c772f712018-09-28 16:18:00 +0900145 DEF_MOD("sys-dmac2", 217, R8A7795_CLK_S3D1),
146 DEF_MOD("sys-dmac1", 218, R8A7795_CLK_S3D1),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200147 DEF_MOD("sys-dmac0", 219, R8A7795_CLK_S0D3),
Gilad Ben-Yossef46f3bb52018-05-24 15:19:09 +0100148 DEF_MOD("sceg-pub", 229, R8A7795_CLK_CR),
Bui Duc Phuc591d7b12016-09-09 20:43:10 +0900149 DEF_MOD("cmt3", 300, R8A7795_CLK_R),
150 DEF_MOD("cmt2", 301, R8A7795_CLK_R),
151 DEF_MOD("cmt1", 302, R8A7795_CLK_R),
152 DEF_MOD("cmt0", 303, R8A7795_CLK_R),
Cao Van Dong54bbb662019-04-25 10:25:13 +0900153 DEF_MOD("tpu0", 304, R8A7795_CLK_S3D4),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200154 DEF_MOD("scif2", 310, R8A7795_CLK_S3D4),
Dirk Behme90c073e2016-01-30 07:33:59 +0100155 DEF_MOD("sdif3", 311, R8A7795_CLK_SD3),
156 DEF_MOD("sdif2", 312, R8A7795_CLK_SD2),
157 DEF_MOD("sdif1", 313, R8A7795_CLK_SD1),
158 DEF_MOD("sdif0", 314, R8A7795_CLK_SD0),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200159 DEF_MOD("pcie1", 318, R8A7795_CLK_S3D1),
160 DEF_MOD("pcie0", 319, R8A7795_CLK_S3D1),
Takeshi Kihara0a12c442017-04-20 02:46:24 +0900161 DEF_MOD("usb-dmac30", 326, R8A7795_CLK_S3D1),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200162 DEF_MOD("usb3-if1", 327, R8A7795_CLK_S3D1), /* ES1.x */
Yoshihiro Shimodab7c9b912016-01-22 19:02:29 +0900163 DEF_MOD("usb3-if0", 328, R8A7795_CLK_S3D1),
Takeshi Kihara0a12c442017-04-20 02:46:24 +0900164 DEF_MOD("usb-dmac31", 329, R8A7795_CLK_S3D1),
Yoshihiro Shimoda7826c612016-02-01 20:29:05 +0900165 DEF_MOD("usb-dmac0", 330, R8A7795_CLK_S3D1),
166 DEF_MOD("usb-dmac1", 331, R8A7795_CLK_S3D1),
Geert Uytterhoeven2122b562017-02-28 17:17:31 +0100167 DEF_MOD("rwdt", 402, R8A7795_CLK_R),
Magnus Dammf099aa02016-02-18 16:14:03 +0900168 DEF_MOD("intc-ex", 407, R8A7795_CLK_CP),
Geert Uytterhoeven21bffe52017-10-10 13:04:28 +0200169 DEF_MOD("intc-ap", 408, R8A7795_CLK_S0D3),
Takeshi Kiharab9df2ea2018-09-28 16:33:06 +0900170 DEF_MOD("audmac1", 501, R8A7795_CLK_S1D2),
171 DEF_MOD("audmac0", 502, R8A7795_CLK_S1D2),
Takeshi Kihara3c145052019-03-08 20:53:19 +0900172 DEF_MOD("drif31", 508, R8A7795_CLK_S3D2),
173 DEF_MOD("drif30", 509, R8A7795_CLK_S3D2),
174 DEF_MOD("drif21", 510, R8A7795_CLK_S3D2),
175 DEF_MOD("drif20", 511, R8A7795_CLK_S3D2),
176 DEF_MOD("drif11", 512, R8A7795_CLK_S3D2),
177 DEF_MOD("drif10", 513, R8A7795_CLK_S3D2),
178 DEF_MOD("drif01", 514, R8A7795_CLK_S3D2),
179 DEF_MOD("drif00", 515, R8A7795_CLK_S3D2),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200180 DEF_MOD("hscif4", 516, R8A7795_CLK_S3D1),
181 DEF_MOD("hscif3", 517, R8A7795_CLK_S3D1),
182 DEF_MOD("hscif2", 518, R8A7795_CLK_S3D1),
183 DEF_MOD("hscif1", 519, R8A7795_CLK_S3D1),
184 DEF_MOD("hscif0", 520, R8A7795_CLK_S3D1),
Khiem Nguyene4c82862016-06-19 09:34:18 +0700185 DEF_MOD("thermal", 522, R8A7795_CLK_CP),
Geert Uytterhoevenc5c3bda2017-05-08 11:43:49 +0200186 DEF_MOD("pwm", 523, R8A7795_CLK_S0D12),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200187 DEF_MOD("fcpvd3", 600, R8A7795_CLK_S2D1), /* ES1.x */
188 DEF_MOD("fcpvd2", 601, R8A7795_CLK_S0D2),
189 DEF_MOD("fcpvd1", 602, R8A7795_CLK_S0D2),
190 DEF_MOD("fcpvd0", 603, R8A7795_CLK_S0D2),
191 DEF_MOD("fcpvb1", 606, R8A7795_CLK_S0D1),
192 DEF_MOD("fcpvb0", 607, R8A7795_CLK_S0D1),
193 DEF_MOD("fcpvi2", 609, R8A7795_CLK_S2D1), /* ES1.x */
194 DEF_MOD("fcpvi1", 610, R8A7795_CLK_S0D1),
195 DEF_MOD("fcpvi0", 611, R8A7795_CLK_S0D1),
196 DEF_MOD("fcpf2", 613, R8A7795_CLK_S2D1), /* ES1.x */
197 DEF_MOD("fcpf1", 614, R8A7795_CLK_S0D1),
198 DEF_MOD("fcpf0", 615, R8A7795_CLK_S0D1),
199 DEF_MOD("fcpci1", 616, R8A7795_CLK_S2D1), /* ES1.x */
200 DEF_MOD("fcpci0", 617, R8A7795_CLK_S2D1), /* ES1.x */
201 DEF_MOD("fcpcs", 619, R8A7795_CLK_S0D1),
202 DEF_MOD("vspd3", 620, R8A7795_CLK_S2D1), /* ES1.x */
203 DEF_MOD("vspd2", 621, R8A7795_CLK_S0D2),
204 DEF_MOD("vspd1", 622, R8A7795_CLK_S0D2),
205 DEF_MOD("vspd0", 623, R8A7795_CLK_S0D2),
206 DEF_MOD("vspbc", 624, R8A7795_CLK_S0D1),
207 DEF_MOD("vspbd", 626, R8A7795_CLK_S0D1),
208 DEF_MOD("vspi2", 629, R8A7795_CLK_S2D1), /* ES1.x */
209 DEF_MOD("vspi1", 630, R8A7795_CLK_S0D1),
210 DEF_MOD("vspi0", 631, R8A7795_CLK_S0D1),
Kazuya Mizuguchi8d36fdc2018-07-25 18:10:21 +0900211 DEF_MOD("ehci3", 700, R8A7795_CLK_S3D2),
212 DEF_MOD("ehci2", 701, R8A7795_CLK_S3D2),
213 DEF_MOD("ehci1", 702, R8A7795_CLK_S3D2),
214 DEF_MOD("ehci0", 703, R8A7795_CLK_S3D2),
Kazuya Mizuguchic21820952018-07-25 18:07:05 +0900215 DEF_MOD("hsusb", 704, R8A7795_CLK_S3D2),
216 DEF_MOD("hsusb3", 705, R8A7795_CLK_S3D2),
Jacopo Mondi00c7cd32019-06-06 16:22:05 +0200217 DEF_MOD("cmm3", 708, R8A7795_CLK_S2D1),
218 DEF_MOD("cmm2", 709, R8A7795_CLK_S2D1),
219 DEF_MOD("cmm1", 710, R8A7795_CLK_S2D1),
220 DEF_MOD("cmm0", 711, R8A7795_CLK_S2D1),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200221 DEF_MOD("csi21", 713, R8A7795_CLK_CSI0), /* ES1.x */
Niklas Söderlund0187d322016-04-25 13:39:19 +0200222 DEF_MOD("csi20", 714, R8A7795_CLK_CSI0),
223 DEF_MOD("csi41", 715, R8A7795_CLK_CSI0),
224 DEF_MOD("csi40", 716, R8A7795_CLK_CSI0),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200225 DEF_MOD("du3", 721, R8A7795_CLK_S2D1),
226 DEF_MOD("du2", 722, R8A7795_CLK_S2D1),
227 DEF_MOD("du1", 723, R8A7795_CLK_S2D1),
228 DEF_MOD("du0", 724, R8A7795_CLK_S2D1),
Geert Uytterhoevenf7bb8872016-06-10 09:36:44 +0200229 DEF_MOD("lvds", 727, R8A7795_CLK_S0D4),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200230 DEF_MOD("hdmi1", 728, R8A7795_CLK_HDMI),
231 DEF_MOD("hdmi0", 729, R8A7795_CLK_HDMI),
Andrey Gusakov2bd9fee2021-09-30 00:34:32 +0300232 DEF_MOD("mlp", 802, R8A7795_CLK_S2D1),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200233 DEF_MOD("vin7", 804, R8A7795_CLK_S0D2),
234 DEF_MOD("vin6", 805, R8A7795_CLK_S0D2),
235 DEF_MOD("vin5", 806, R8A7795_CLK_S0D2),
236 DEF_MOD("vin4", 807, R8A7795_CLK_S0D2),
237 DEF_MOD("vin3", 808, R8A7795_CLK_S0D2),
238 DEF_MOD("vin2", 809, R8A7795_CLK_S0D2),
239 DEF_MOD("vin1", 810, R8A7795_CLK_S0D2),
240 DEF_MOD("vin0", 811, R8A7795_CLK_S0D2),
241 DEF_MOD("etheravb", 812, R8A7795_CLK_S0D6),
Ulrich Hechtc1c58642015-12-24 11:14:18 +0100242 DEF_MOD("sata0", 815, R8A7795_CLK_S3D2),
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200243 DEF_MOD("imr3", 820, R8A7795_CLK_S0D2),
244 DEF_MOD("imr2", 821, R8A7795_CLK_S0D2),
245 DEF_MOD("imr1", 822, R8A7795_CLK_S0D2),
246 DEF_MOD("imr0", 823, R8A7795_CLK_S0D2),
Geert Uytterhoevenc5c3bda2017-05-08 11:43:49 +0200247 DEF_MOD("gpio7", 905, R8A7795_CLK_S3D4),
248 DEF_MOD("gpio6", 906, R8A7795_CLK_S3D4),
249 DEF_MOD("gpio5", 907, R8A7795_CLK_S3D4),
250 DEF_MOD("gpio4", 908, R8A7795_CLK_S3D4),
251 DEF_MOD("gpio3", 909, R8A7795_CLK_S3D4),
252 DEF_MOD("gpio2", 910, R8A7795_CLK_S3D4),
253 DEF_MOD("gpio1", 911, R8A7795_CLK_S3D4),
254 DEF_MOD("gpio0", 912, R8A7795_CLK_S3D4),
Ramesh Shanmugasundarama080c8c2016-02-25 17:05:26 +0000255 DEF_MOD("can-fd", 914, R8A7795_CLK_S3D2),
Ramesh Shanmugasundaram11c6fb72016-02-25 17:05:24 +0000256 DEF_MOD("can-if1", 915, R8A7795_CLK_S3D4),
257 DEF_MOD("can-if0", 916, R8A7795_CLK_S3D4),
Dirk Behme9e6f3b42020-02-03 08:28:59 +0100258 DEF_MOD("rpc-if", 917, R8A7795_CLK_RPCD2),
Geert Uytterhoevenc5c3bda2017-05-08 11:43:49 +0200259 DEF_MOD("i2c6", 918, R8A7795_CLK_S0D6),
260 DEF_MOD("i2c5", 919, R8A7795_CLK_S0D6),
Keita Kobayashi2c8e7982016-05-23 11:05:42 +0900261 DEF_MOD("i2c-dvfs", 926, R8A7795_CLK_CP),
Geert Uytterhoevenc5c3bda2017-05-08 11:43:49 +0200262 DEF_MOD("i2c4", 927, R8A7795_CLK_S0D6),
263 DEF_MOD("i2c3", 928, R8A7795_CLK_S0D6),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200264 DEF_MOD("i2c2", 929, R8A7795_CLK_S3D2),
265 DEF_MOD("i2c1", 930, R8A7795_CLK_S3D2),
266 DEF_MOD("i2c0", 931, R8A7795_CLK_S3D2),
267 DEF_MOD("ssi-all", 1005, R8A7795_CLK_S3D4),
268 DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
269 DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
270 DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
271 DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
272 DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
273 DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
274 DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
275 DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
276 DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
277 DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
278 DEF_MOD("scu-all", 1017, R8A7795_CLK_S3D4),
279 DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
280 DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
281 DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
282 DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
283 DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
284 DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
285 DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
286 DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
287 DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
288 DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
289 DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
290 DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
291 DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
292 DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
293};
294
295static const unsigned int r8a7795_crit_mod_clks[] __initconst = {
Ulrich Hechtf23f1102020-06-16 18:26:25 +0200296 MOD_CLK_ID(402), /* RWDT */
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200297 MOD_CLK_ID(408), /* INTC-AP (GIC) */
298};
299
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200300/*
301 * CPG Clock Data
302 */
303
304/*
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200305 * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200306 * 14 13 19 17 (MHz)
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200307 *-------------------------------------------------------------------------
308 * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 /16
309 * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 /16
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200310 * 0 0 1 0 Prohibited setting
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200311 * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 /16
312 * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 /19
313 * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 /19
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200314 * 0 1 1 0 Prohibited setting
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200315 * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 /19
316 * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 /24
317 * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 /24
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200318 * 1 0 1 0 Prohibited setting
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200319 * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 /24
320 * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 /32
321 * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 /32
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200322 * 1 1 1 0 Prohibited setting
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200323 * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 /32
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200324 */
325#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
326 (((md) & BIT(13)) >> 11) | \
327 (((md) & BIT(19)) >> 18) | \
328 (((md) & BIT(17)) >> 17))
329
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +0200330static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
Geert Uytterhoevenf23b8662018-07-11 13:28:44 +0200331 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
332 { 1, 192, 1, 192, 1, 16, },
333 { 1, 192, 1, 128, 1, 16, },
334 { 0, /* Prohibited setting */ },
335 { 1, 192, 1, 192, 1, 16, },
336 { 1, 160, 1, 160, 1, 19, },
337 { 1, 160, 1, 106, 1, 19, },
338 { 0, /* Prohibited setting */ },
339 { 1, 160, 1, 160, 1, 19, },
340 { 1, 128, 1, 128, 1, 24, },
341 { 1, 128, 1, 84, 1, 24, },
342 { 0, /* Prohibited setting */ },
343 { 1, 128, 1, 128, 1, 24, },
344 { 2, 192, 1, 192, 1, 32, },
345 { 2, 192, 1, 128, 1, 32, },
346 { 0, /* Prohibited setting */ },
347 { 2, 192, 1, 192, 1, 32, },
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200348};
349
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200350static const struct soc_device_attribute r8a7795es1[] __initconst = {
351 { .soc_id = "r8a7795", .revision = "ES1.*" },
352 { /* sentinel */ }
353};
354
355
356 /*
357 * Fixups for R-Car H3 ES1.x
358 */
359
360static const unsigned int r8a7795es1_mod_nullify[] __initconst = {
361 MOD_CLK_ID(326), /* USB-DMAC3-0 */
362 MOD_CLK_ID(329), /* USB-DMAC3-1 */
363 MOD_CLK_ID(700), /* EHCI/OHCI3 */
364 MOD_CLK_ID(705), /* HS-USB-IF3 */
365
366};
367
368static const struct mssr_mod_reparent r8a7795es1_mod_reparent[] __initconst = {
369 { MOD_CLK_ID(118), R8A7795_CLK_S2D1 }, /* FDP1-1 */
370 { MOD_CLK_ID(119), R8A7795_CLK_S2D1 }, /* FDP1-0 */
Niklas Söderlund95acd752021-03-10 11:45:54 +0100371 { MOD_CLK_ID(121), R8A7795_CLK_S3D2 }, /* TMU4 */
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200372 { MOD_CLK_ID(217), R8A7795_CLK_S3D1 }, /* SYS-DMAC2 */
373 { MOD_CLK_ID(218), R8A7795_CLK_S3D1 }, /* SYS-DMAC1 */
374 { MOD_CLK_ID(219), R8A7795_CLK_S3D1 }, /* SYS-DMAC0 */
Geert Uytterhoeven21bffe52017-10-10 13:04:28 +0200375 { MOD_CLK_ID(408), R8A7795_CLK_S3D1 }, /* INTC-AP */
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200376 { MOD_CLK_ID(501), R8A7795_CLK_S3D1 }, /* AUDMAC1 */
377 { MOD_CLK_ID(502), R8A7795_CLK_S3D1 }, /* AUDMAC0 */
Geert Uytterhoevenc5c3bda2017-05-08 11:43:49 +0200378 { MOD_CLK_ID(523), R8A7795_CLK_S3D4 }, /* PWM */
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200379 { MOD_CLK_ID(601), R8A7795_CLK_S2D1 }, /* FCPVD2 */
380 { MOD_CLK_ID(602), R8A7795_CLK_S2D1 }, /* FCPVD1 */
381 { MOD_CLK_ID(603), R8A7795_CLK_S2D1 }, /* FCPVD0 */
382 { MOD_CLK_ID(606), R8A7795_CLK_S2D1 }, /* FCPVB1 */
383 { MOD_CLK_ID(607), R8A7795_CLK_S2D1 }, /* FCPVB0 */
384 { MOD_CLK_ID(610), R8A7795_CLK_S2D1 }, /* FCPVI1 */
385 { MOD_CLK_ID(611), R8A7795_CLK_S2D1 }, /* FCPVI0 */
386 { MOD_CLK_ID(614), R8A7795_CLK_S2D1 }, /* FCPF1 */
387 { MOD_CLK_ID(615), R8A7795_CLK_S2D1 }, /* FCPF0 */
388 { MOD_CLK_ID(619), R8A7795_CLK_S2D1 }, /* FCPCS */
389 { MOD_CLK_ID(621), R8A7795_CLK_S2D1 }, /* VSPD2 */
390 { MOD_CLK_ID(622), R8A7795_CLK_S2D1 }, /* VSPD1 */
391 { MOD_CLK_ID(623), R8A7795_CLK_S2D1 }, /* VSPD0 */
392 { MOD_CLK_ID(624), R8A7795_CLK_S2D1 }, /* VSPBC */
393 { MOD_CLK_ID(626), R8A7795_CLK_S2D1 }, /* VSPBD */
394 { MOD_CLK_ID(630), R8A7795_CLK_S2D1 }, /* VSPI1 */
395 { MOD_CLK_ID(631), R8A7795_CLK_S2D1 }, /* VSPI0 */
396 { MOD_CLK_ID(804), R8A7795_CLK_S2D1 }, /* VIN7 */
397 { MOD_CLK_ID(805), R8A7795_CLK_S2D1 }, /* VIN6 */
398 { MOD_CLK_ID(806), R8A7795_CLK_S2D1 }, /* VIN5 */
399 { MOD_CLK_ID(807), R8A7795_CLK_S2D1 }, /* VIN4 */
400 { MOD_CLK_ID(808), R8A7795_CLK_S2D1 }, /* VIN3 */
401 { MOD_CLK_ID(809), R8A7795_CLK_S2D1 }, /* VIN2 */
402 { MOD_CLK_ID(810), R8A7795_CLK_S2D1 }, /* VIN1 */
403 { MOD_CLK_ID(811), R8A7795_CLK_S2D1 }, /* VIN0 */
404 { MOD_CLK_ID(812), R8A7795_CLK_S3D2 }, /* EAVB-IF */
405 { MOD_CLK_ID(820), R8A7795_CLK_S2D1 }, /* IMR3 */
406 { MOD_CLK_ID(821), R8A7795_CLK_S2D1 }, /* IMR2 */
407 { MOD_CLK_ID(822), R8A7795_CLK_S2D1 }, /* IMR1 */
408 { MOD_CLK_ID(823), R8A7795_CLK_S2D1 }, /* IMR0 */
Geert Uytterhoevenc5c3bda2017-05-08 11:43:49 +0200409 { MOD_CLK_ID(905), R8A7795_CLK_CP }, /* GPIO7 */
410 { MOD_CLK_ID(906), R8A7795_CLK_CP }, /* GPIO6 */
411 { MOD_CLK_ID(907), R8A7795_CLK_CP }, /* GPIO5 */
412 { MOD_CLK_ID(908), R8A7795_CLK_CP }, /* GPIO4 */
413 { MOD_CLK_ID(909), R8A7795_CLK_CP }, /* GPIO3 */
414 { MOD_CLK_ID(910), R8A7795_CLK_CP }, /* GPIO2 */
415 { MOD_CLK_ID(911), R8A7795_CLK_CP }, /* GPIO1 */
416 { MOD_CLK_ID(912), R8A7795_CLK_CP }, /* GPIO0 */
417 { MOD_CLK_ID(918), R8A7795_CLK_S3D2 }, /* I2C6 */
418 { MOD_CLK_ID(919), R8A7795_CLK_S3D2 }, /* I2C5 */
419 { MOD_CLK_ID(927), R8A7795_CLK_S3D2 }, /* I2C4 */
420 { MOD_CLK_ID(928), R8A7795_CLK_S3D2 }, /* I2C3 */
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200421};
422
423
424 /*
425 * Fixups for R-Car H3 ES2.x
426 */
427
428static const unsigned int r8a7795es2_mod_nullify[] __initconst = {
429 MOD_CLK_ID(117), /* FDP1-2 */
430 MOD_CLK_ID(327), /* USB3-IF1 */
431 MOD_CLK_ID(600), /* FCPVD3 */
432 MOD_CLK_ID(609), /* FCPVI2 */
433 MOD_CLK_ID(613), /* FCPF2 */
434 MOD_CLK_ID(616), /* FCPCI1 */
435 MOD_CLK_ID(617), /* FCPCI0 */
436 MOD_CLK_ID(620), /* VSPD3 */
437 MOD_CLK_ID(629), /* VSPI2 */
438 MOD_CLK_ID(713), /* CSI21 */
439};
440
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200441static int __init r8a7795_cpg_mssr_init(struct device *dev)
442{
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +0200443 const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
Geert Uytterhoeven969921e2016-06-01 14:54:10 +0200444 u32 cpg_mode;
445 int error;
446
447 error = rcar_rst_read_mode_pins(&cpg_mode);
448 if (error)
449 return error;
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200450
451 cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
452 if (!cpg_pll_config->extal_div) {
453 dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
454 return -EINVAL;
455 }
456
Geert Uytterhoeven5573d192016-09-29 14:36:11 +0200457 if (soc_device_match(r8a7795es1)) {
458 cpg_core_nullify_range(r8a7795_core_clks,
459 ARRAY_SIZE(r8a7795_core_clks),
460 R8A7795_CLK_S0D2, R8A7795_CLK_S0D12);
461 mssr_mod_nullify(r8a7795_mod_clks,
462 ARRAY_SIZE(r8a7795_mod_clks),
463 r8a7795es1_mod_nullify,
464 ARRAY_SIZE(r8a7795es1_mod_nullify));
465 mssr_mod_reparent(r8a7795_mod_clks,
466 ARRAY_SIZE(r8a7795_mod_clks),
467 r8a7795es1_mod_reparent,
468 ARRAY_SIZE(r8a7795es1_mod_reparent));
469 } else {
470 mssr_mod_nullify(r8a7795_mod_clks,
471 ARRAY_SIZE(r8a7795_mod_clks),
472 r8a7795es2_mod_nullify,
473 ARRAY_SIZE(r8a7795es2_mod_nullify));
474 }
475
Geert Uytterhoeven5f3a4322017-03-10 11:36:33 +0100476 return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200477}
478
479const struct cpg_mssr_info r8a7795_cpg_mssr_info __initconst = {
480 /* Core Clocks */
481 .core_clks = r8a7795_core_clks,
482 .num_core_clks = ARRAY_SIZE(r8a7795_core_clks),
483 .last_dt_core_clk = LAST_DT_CORE_CLK,
484 .num_total_core_clks = MOD_CLK_BASE,
485
486 /* Module Clocks */
487 .mod_clks = r8a7795_mod_clks,
488 .num_mod_clks = ARRAY_SIZE(r8a7795_mod_clks),
489 .num_hw_mod_clks = 12 * 32,
490
491 /* Critical Module Clocks */
492 .crit_mod_clks = r8a7795_crit_mod_clks,
493 .num_crit_mod_clks = ARRAY_SIZE(r8a7795_crit_mod_clks),
494
495 /* Callbacks */
496 .init = r8a7795_cpg_mssr_init,
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +0200497 .cpg_clk_register = rcar_gen3_cpg_clk_register,
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200498};