blob: 3e537ed5cd75a9ed8a1740a424aedf7319d6dd16 [file] [log] [blame]
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001/*
2 * Driver for Atmel AT32 and AT91 SPI Controllers
3 *
4 * Copyright (C) 2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080012#include <linux/clk.h>
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080017#include <linux/dmaengine.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080018#include <linux/err.h>
19#include <linux/interrupt.h>
20#include <linux/spi/spi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080022#include <linux/platform_data/dma-atmel.h>
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +010023#include <linux/of.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080024
Wenyou Yangd4820b72013-03-19 15:42:15 +080025#include <linux/io.h>
26#include <linux/gpio.h>
Nicolas Ferre96106202016-11-08 18:48:52 +010027#include <linux/of_gpio.h>
Wenyou Yang5bdfd492014-03-05 09:58:49 +080028#include <linux/pinctrl/consumer.h>
Wenyou Yangce0c4ca2014-10-16 17:23:10 +080029#include <linux/pm_runtime.h>
David Brownellbb2d1c32007-02-20 13:58:19 -080030
Grant Likelyca632f52011-06-06 01:16:30 -060031/* SPI register offsets */
32#define SPI_CR 0x0000
33#define SPI_MR 0x0004
34#define SPI_RDR 0x0008
35#define SPI_TDR 0x000c
36#define SPI_SR 0x0010
37#define SPI_IER 0x0014
38#define SPI_IDR 0x0018
39#define SPI_IMR 0x001c
40#define SPI_CSR0 0x0030
41#define SPI_CSR1 0x0034
42#define SPI_CSR2 0x0038
43#define SPI_CSR3 0x003c
Cyrille Pitchen11f27642015-06-16 12:09:31 +020044#define SPI_FMR 0x0040
45#define SPI_FLR 0x0044
Wenyou Yangd4820b72013-03-19 15:42:15 +080046#define SPI_VERSION 0x00fc
Grant Likelyca632f52011-06-06 01:16:30 -060047#define SPI_RPR 0x0100
48#define SPI_RCR 0x0104
49#define SPI_TPR 0x0108
50#define SPI_TCR 0x010c
51#define SPI_RNPR 0x0110
52#define SPI_RNCR 0x0114
53#define SPI_TNPR 0x0118
54#define SPI_TNCR 0x011c
55#define SPI_PTCR 0x0120
56#define SPI_PTSR 0x0124
57
58/* Bitfields in CR */
59#define SPI_SPIEN_OFFSET 0
60#define SPI_SPIEN_SIZE 1
61#define SPI_SPIDIS_OFFSET 1
62#define SPI_SPIDIS_SIZE 1
63#define SPI_SWRST_OFFSET 7
64#define SPI_SWRST_SIZE 1
65#define SPI_LASTXFER_OFFSET 24
66#define SPI_LASTXFER_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +020067#define SPI_TXFCLR_OFFSET 16
68#define SPI_TXFCLR_SIZE 1
69#define SPI_RXFCLR_OFFSET 17
70#define SPI_RXFCLR_SIZE 1
71#define SPI_FIFOEN_OFFSET 30
72#define SPI_FIFOEN_SIZE 1
73#define SPI_FIFODIS_OFFSET 31
74#define SPI_FIFODIS_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060075
76/* Bitfields in MR */
77#define SPI_MSTR_OFFSET 0
78#define SPI_MSTR_SIZE 1
79#define SPI_PS_OFFSET 1
80#define SPI_PS_SIZE 1
81#define SPI_PCSDEC_OFFSET 2
82#define SPI_PCSDEC_SIZE 1
83#define SPI_FDIV_OFFSET 3
84#define SPI_FDIV_SIZE 1
85#define SPI_MODFDIS_OFFSET 4
86#define SPI_MODFDIS_SIZE 1
Wenyou Yangd4820b72013-03-19 15:42:15 +080087#define SPI_WDRBT_OFFSET 5
88#define SPI_WDRBT_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060089#define SPI_LLB_OFFSET 7
90#define SPI_LLB_SIZE 1
91#define SPI_PCS_OFFSET 16
92#define SPI_PCS_SIZE 4
93#define SPI_DLYBCS_OFFSET 24
94#define SPI_DLYBCS_SIZE 8
95
96/* Bitfields in RDR */
97#define SPI_RD_OFFSET 0
98#define SPI_RD_SIZE 16
99
100/* Bitfields in TDR */
101#define SPI_TD_OFFSET 0
102#define SPI_TD_SIZE 16
103
104/* Bitfields in SR */
105#define SPI_RDRF_OFFSET 0
106#define SPI_RDRF_SIZE 1
107#define SPI_TDRE_OFFSET 1
108#define SPI_TDRE_SIZE 1
109#define SPI_MODF_OFFSET 2
110#define SPI_MODF_SIZE 1
111#define SPI_OVRES_OFFSET 3
112#define SPI_OVRES_SIZE 1
113#define SPI_ENDRX_OFFSET 4
114#define SPI_ENDRX_SIZE 1
115#define SPI_ENDTX_OFFSET 5
116#define SPI_ENDTX_SIZE 1
117#define SPI_RXBUFF_OFFSET 6
118#define SPI_RXBUFF_SIZE 1
119#define SPI_TXBUFE_OFFSET 7
120#define SPI_TXBUFE_SIZE 1
121#define SPI_NSSR_OFFSET 8
122#define SPI_NSSR_SIZE 1
123#define SPI_TXEMPTY_OFFSET 9
124#define SPI_TXEMPTY_SIZE 1
125#define SPI_SPIENS_OFFSET 16
126#define SPI_SPIENS_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200127#define SPI_TXFEF_OFFSET 24
128#define SPI_TXFEF_SIZE 1
129#define SPI_TXFFF_OFFSET 25
130#define SPI_TXFFF_SIZE 1
131#define SPI_TXFTHF_OFFSET 26
132#define SPI_TXFTHF_SIZE 1
133#define SPI_RXFEF_OFFSET 27
134#define SPI_RXFEF_SIZE 1
135#define SPI_RXFFF_OFFSET 28
136#define SPI_RXFFF_SIZE 1
137#define SPI_RXFTHF_OFFSET 29
138#define SPI_RXFTHF_SIZE 1
139#define SPI_TXFPTEF_OFFSET 30
140#define SPI_TXFPTEF_SIZE 1
141#define SPI_RXFPTEF_OFFSET 31
142#define SPI_RXFPTEF_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -0600143
144/* Bitfields in CSR0 */
145#define SPI_CPOL_OFFSET 0
146#define SPI_CPOL_SIZE 1
147#define SPI_NCPHA_OFFSET 1
148#define SPI_NCPHA_SIZE 1
149#define SPI_CSAAT_OFFSET 3
150#define SPI_CSAAT_SIZE 1
151#define SPI_BITS_OFFSET 4
152#define SPI_BITS_SIZE 4
153#define SPI_SCBR_OFFSET 8
154#define SPI_SCBR_SIZE 8
155#define SPI_DLYBS_OFFSET 16
156#define SPI_DLYBS_SIZE 8
157#define SPI_DLYBCT_OFFSET 24
158#define SPI_DLYBCT_SIZE 8
159
160/* Bitfields in RCR */
161#define SPI_RXCTR_OFFSET 0
162#define SPI_RXCTR_SIZE 16
163
164/* Bitfields in TCR */
165#define SPI_TXCTR_OFFSET 0
166#define SPI_TXCTR_SIZE 16
167
168/* Bitfields in RNCR */
169#define SPI_RXNCR_OFFSET 0
170#define SPI_RXNCR_SIZE 16
171
172/* Bitfields in TNCR */
173#define SPI_TXNCR_OFFSET 0
174#define SPI_TXNCR_SIZE 16
175
176/* Bitfields in PTCR */
177#define SPI_RXTEN_OFFSET 0
178#define SPI_RXTEN_SIZE 1
179#define SPI_RXTDIS_OFFSET 1
180#define SPI_RXTDIS_SIZE 1
181#define SPI_TXTEN_OFFSET 8
182#define SPI_TXTEN_SIZE 1
183#define SPI_TXTDIS_OFFSET 9
184#define SPI_TXTDIS_SIZE 1
185
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200186/* Bitfields in FMR */
187#define SPI_TXRDYM_OFFSET 0
188#define SPI_TXRDYM_SIZE 2
189#define SPI_RXRDYM_OFFSET 4
190#define SPI_RXRDYM_SIZE 2
191#define SPI_TXFTHRES_OFFSET 16
192#define SPI_TXFTHRES_SIZE 6
193#define SPI_RXFTHRES_OFFSET 24
194#define SPI_RXFTHRES_SIZE 6
195
196/* Bitfields in FLR */
197#define SPI_TXFL_OFFSET 0
198#define SPI_TXFL_SIZE 6
199#define SPI_RXFL_OFFSET 16
200#define SPI_RXFL_SIZE 6
201
Grant Likelyca632f52011-06-06 01:16:30 -0600202/* Constants for BITS */
203#define SPI_BITS_8_BPT 0
204#define SPI_BITS_9_BPT 1
205#define SPI_BITS_10_BPT 2
206#define SPI_BITS_11_BPT 3
207#define SPI_BITS_12_BPT 4
208#define SPI_BITS_13_BPT 5
209#define SPI_BITS_14_BPT 6
210#define SPI_BITS_15_BPT 7
211#define SPI_BITS_16_BPT 8
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200212#define SPI_ONE_DATA 0
213#define SPI_TWO_DATA 1
214#define SPI_FOUR_DATA 2
Grant Likelyca632f52011-06-06 01:16:30 -0600215
216/* Bit manipulation macros */
217#define SPI_BIT(name) \
218 (1 << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530219#define SPI_BF(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600220 (((value) & ((1 << SPI_##name##_SIZE) - 1)) << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530221#define SPI_BFEXT(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600222 (((value) >> SPI_##name##_OFFSET) & ((1 << SPI_##name##_SIZE) - 1))
Sachin Kamata536d762013-09-10 17:06:27 +0530223#define SPI_BFINS(name, value, old) \
224 (((old) & ~(((1 << SPI_##name##_SIZE) - 1) << SPI_##name##_OFFSET)) \
225 | SPI_BF(name, value))
Grant Likelyca632f52011-06-06 01:16:30 -0600226
227/* Register access macros */
Ben Dooksea467322015-03-18 15:53:08 +0000228#ifdef CONFIG_AVR32
Sachin Kamata536d762013-09-10 17:06:27 +0530229#define spi_readl(port, reg) \
Grant Likelyca632f52011-06-06 01:16:30 -0600230 __raw_readl((port)->regs + SPI_##reg)
Sachin Kamata536d762013-09-10 17:06:27 +0530231#define spi_writel(port, reg, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600232 __raw_writel((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200233
234#define spi_readw(port, reg) \
235 __raw_readw((port)->regs + SPI_##reg)
236#define spi_writew(port, reg, value) \
237 __raw_writew((value), (port)->regs + SPI_##reg)
238
239#define spi_readb(port, reg) \
240 __raw_readb((port)->regs + SPI_##reg)
241#define spi_writeb(port, reg, value) \
242 __raw_writeb((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000243#else
244#define spi_readl(port, reg) \
245 readl_relaxed((port)->regs + SPI_##reg)
246#define spi_writel(port, reg, value) \
247 writel_relaxed((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200248
249#define spi_readw(port, reg) \
250 readw_relaxed((port)->regs + SPI_##reg)
251#define spi_writew(port, reg, value) \
252 writew_relaxed((value), (port)->regs + SPI_##reg)
253
254#define spi_readb(port, reg) \
255 readb_relaxed((port)->regs + SPI_##reg)
256#define spi_writeb(port, reg, value) \
257 writeb_relaxed((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000258#endif
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800259/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
260 * cache operations; better heuristics consider wordsize and bitrate.
261 */
262#define DMA_MIN_BYTES 16
263
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800264#define SPI_DMA_TIMEOUT (msecs_to_jiffies(1000))
265
Wenyou Yangce0c4ca2014-10-16 17:23:10 +0800266#define AUTOSUSPEND_TIMEOUT 2000
267
Wenyou Yangd4820b72013-03-19 15:42:15 +0800268struct atmel_spi_caps {
269 bool is_spi2;
270 bool has_wdrbt;
271 bool has_dma_support;
272};
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800273
274/*
275 * The core SPI transfer engine just talks to a register bank to set up
276 * DMA transfers; transfer queue progress is driven by IRQs. The clock
277 * framework provides the base clock, subdivided for each spi_device.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800278 */
279struct atmel_spi {
280 spinlock_t lock;
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800281 unsigned long flags;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800282
Nicolas Ferredfab30e2013-04-03 13:57:42 +0800283 phys_addr_t phybase;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800284 void __iomem *regs;
285 int irq;
286 struct clk *clk;
287 struct platform_device *pdev;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800288
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800289 struct spi_transfer *current_transfer;
Axel Lin0c3b9742014-03-27 09:26:38 +0800290 int current_remaining_bytes;
Nicolas Ferre823cd042013-03-19 15:45:01 +0800291 int done_status;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800292
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800293 struct completion xfer_completion;
294
Wenyou Yangd4820b72013-03-19 15:42:15 +0800295 struct atmel_spi_caps caps;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800296
297 bool use_dma;
298 bool use_pdc;
Cyrille Pitchen48203032015-06-09 13:53:52 +0200299 bool use_cs_gpios;
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800300
301 bool keep_cs;
302 bool cs_active;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200303
304 u32 fifo_size;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800305};
306
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800307/* Controller-specific per-slave state */
308struct atmel_spi_device {
309 unsigned int npcs_pin;
310 u32 csr;
311};
312
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100313#define SPI_MAX_DMA_XFER 65535 /* true for both PDC and DMA */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800314#define INVALID_DMA_ADDRESS 0xffffffff
315
316/*
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800317 * Version 2 of the SPI controller has
318 * - CR.LASTXFER
319 * - SPI_MR.DIV32 may become FDIV or must-be-zero (here: always zero)
320 * - SPI_SR.TXEMPTY, SPI_SR.NSSR (and corresponding irqs)
321 * - SPI_CSRx.CSAAT
322 * - SPI_CSRx.SBCR allows faster clocking
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800323 */
Wenyou Yangd4820b72013-03-19 15:42:15 +0800324static bool atmel_spi_is_v2(struct atmel_spi *as)
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800325{
Wenyou Yangd4820b72013-03-19 15:42:15 +0800326 return as->caps.is_spi2;
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800327}
328
329/*
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800330 * Earlier SPI controllers (e.g. on at91rm9200) have a design bug whereby
331 * they assume that spi slave device state will not change on deselect, so
David Brownelldefbd3b2007-07-17 04:04:08 -0700332 * that automagic deselection is OK. ("NPCSx rises if no data is to be
333 * transmitted") Not so! Workaround uses nCSx pins as GPIOs; or newer
334 * controllers have CSAAT and friends.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800335 *
David Brownelldefbd3b2007-07-17 04:04:08 -0700336 * Since the CSAAT functionality is a bit weird on newer controllers as
337 * well, we use GPIO to control nCSx pins on all controllers, updating
338 * MR.PCS to avoid confusing the controller. Using GPIOs also lets us
339 * support active-high chipselects despite the controller's belief that
340 * only active-low devices/systems exists.
341 *
342 * However, at91rm9200 has a second erratum whereby nCS0 doesn't work
343 * right when driven with GPIO. ("Mode Fault does not allow more than one
344 * Master on Chip Select 0.") No workaround exists for that ... so for
345 * nCS0 on that chip, we (a) don't use the GPIO, (b) can't support CS_HIGH,
346 * and (c) will trigger that first erratum in some cases.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800347 */
348
David Brownelldefbd3b2007-07-17 04:04:08 -0700349static void cs_activate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800350{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800351 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800352 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700353 u32 mr;
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800354
Wenyou Yangd4820b72013-03-19 15:42:15 +0800355 if (atmel_spi_is_v2(as)) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800356 spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr);
357 /* For the low SPI version, there is a issue that PDC transfer
358 * on CS1,2,3 needs SPI_CSR0.BITS config as SPI_CSR1,2,3.BITS
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800359 */
360 spi_writel(as, CSR0, asd->csr);
Wenyou Yangd4820b72013-03-19 15:42:15 +0800361 if (as->caps.has_wdrbt) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800362 spi_writel(as, MR,
363 SPI_BF(PCS, ~(0x01 << spi->chip_select))
364 | SPI_BIT(WDRBT)
365 | SPI_BIT(MODFDIS)
366 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800367 } else {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800368 spi_writel(as, MR,
369 SPI_BF(PCS, ~(0x01 << spi->chip_select))
370 | SPI_BIT(MODFDIS)
371 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800372 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800373
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800374 mr = spi_readl(as, MR);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200375 if (as->use_cs_gpios)
376 gpio_set_value(asd->npcs_pin, active);
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800377 } else {
378 u32 cpol = (spi->mode & SPI_CPOL) ? SPI_BIT(CPOL) : 0;
379 int i;
380 u32 csr;
381
382 /* Make sure clock polarity is correct */
383 for (i = 0; i < spi->master->num_chipselect; i++) {
384 csr = spi_readl(as, CSR0 + 4 * i);
385 if ((csr ^ cpol) & SPI_BIT(CPOL))
386 spi_writel(as, CSR0 + 4 * i,
387 csr ^ SPI_BIT(CPOL));
388 }
389
390 mr = spi_readl(as, MR);
391 mr = SPI_BFINS(PCS, ~(1 << spi->chip_select), mr);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200392 if (as->use_cs_gpios && spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800393 gpio_set_value(asd->npcs_pin, active);
394 spi_writel(as, MR, mr);
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800395 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800396
David Brownelldefbd3b2007-07-17 04:04:08 -0700397 dev_dbg(&spi->dev, "activate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800398 asd->npcs_pin, active ? " (high)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700399 mr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800400}
401
David Brownelldefbd3b2007-07-17 04:04:08 -0700402static void cs_deactivate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800403{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800404 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800405 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700406 u32 mr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800407
David Brownelldefbd3b2007-07-17 04:04:08 -0700408 /* only deactivate *this* device; sometimes transfers to
409 * another device may be active when this routine is called.
410 */
411 mr = spi_readl(as, MR);
412 if (~SPI_BFEXT(PCS, mr) & (1 << spi->chip_select)) {
413 mr = SPI_BFINS(PCS, 0xf, mr);
414 spi_writel(as, MR, mr);
415 }
416
417 dev_dbg(&spi->dev, "DEactivate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800418 asd->npcs_pin, active ? " (low)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700419 mr);
420
Cyrille Pitchen48203032015-06-09 13:53:52 +0200421 if (!as->use_cs_gpios)
422 spi_writel(as, CR, SPI_BIT(LASTXFER));
423 else if (atmel_spi_is_v2(as) || spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800424 gpio_set_value(asd->npcs_pin, !active);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800425}
426
Mark Brown6c07ef22013-07-28 14:32:27 +0100427static void atmel_spi_lock(struct atmel_spi *as) __acquires(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800428{
429 spin_lock_irqsave(&as->lock, as->flags);
430}
431
Mark Brown6c07ef22013-07-28 14:32:27 +0100432static void atmel_spi_unlock(struct atmel_spi *as) __releases(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800433{
434 spin_unlock_irqrestore(&as->lock, as->flags);
435}
436
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800437static inline bool atmel_spi_use_dma(struct atmel_spi *as,
438 struct spi_transfer *xfer)
439{
440 return as->use_dma && xfer->len >= DMA_MIN_BYTES;
441}
442
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100443static bool atmel_spi_can_dma(struct spi_master *master,
444 struct spi_device *spi,
445 struct spi_transfer *xfer)
446{
447 struct atmel_spi *as = spi_master_get_devdata(master);
448
449 return atmel_spi_use_dma(as, xfer);
450}
451
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800452static int atmel_spi_dma_slave_config(struct atmel_spi *as,
453 struct dma_slave_config *slave_config,
454 u8 bits_per_word)
455{
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100456 struct spi_master *master = platform_get_drvdata(as->pdev);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800457 int err = 0;
458
459 if (bits_per_word > 8) {
460 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
461 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
462 } else {
463 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
464 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
465 }
466
467 slave_config->dst_addr = (dma_addr_t)as->phybase + SPI_TDR;
468 slave_config->src_addr = (dma_addr_t)as->phybase + SPI_RDR;
469 slave_config->src_maxburst = 1;
470 slave_config->dst_maxburst = 1;
471 slave_config->device_fc = false;
472
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200473 /*
474 * This driver uses fixed peripheral select mode (PS bit set to '0' in
475 * the Mode Register).
476 * So according to the datasheet, when FIFOs are available (and
477 * enabled), the Transmit FIFO operates in Multiple Data Mode.
478 * In this mode, up to 2 data, not 4, can be written into the Transmit
479 * Data Register in a single access.
480 * However, the first data has to be written into the lowest 16 bits and
481 * the second data into the highest 16 bits of the Transmit
482 * Data Register. For 8bit data (the most frequent case), it would
483 * require to rework tx_buf so each data would actualy fit 16 bits.
484 * So we'd rather write only one data at the time. Hence the transmit
485 * path works the same whether FIFOs are available (and enabled) or not.
486 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800487 slave_config->direction = DMA_MEM_TO_DEV;
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100488 if (dmaengine_slave_config(master->dma_tx, slave_config)) {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800489 dev_err(&as->pdev->dev,
490 "failed to configure tx dma channel\n");
491 err = -EINVAL;
492 }
493
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200494 /*
495 * This driver configures the spi controller for master mode (MSTR bit
496 * set to '1' in the Mode Register).
497 * So according to the datasheet, when FIFOs are available (and
498 * enabled), the Receive FIFO operates in Single Data Mode.
499 * So the receive path works the same whether FIFOs are available (and
500 * enabled) or not.
501 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800502 slave_config->direction = DMA_DEV_TO_MEM;
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100503 if (dmaengine_slave_config(master->dma_rx, slave_config)) {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800504 dev_err(&as->pdev->dev,
505 "failed to configure rx dma channel\n");
506 err = -EINVAL;
507 }
508
509 return err;
510}
511
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100512static int atmel_spi_configure_dma(struct spi_master *master,
513 struct atmel_spi *as)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800514{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800515 struct dma_slave_config slave_config;
Richard Genoud2f767a92013-05-31 17:01:59 +0200516 struct device *dev = &as->pdev->dev;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800517 int err;
518
Richard Genoud2f767a92013-05-31 17:01:59 +0200519 dma_cap_mask_t mask;
520 dma_cap_zero(mask);
521 dma_cap_set(DMA_SLAVE, mask);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800522
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100523 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
524 if (IS_ERR(master->dma_tx)) {
525 err = PTR_ERR(master->dma_tx);
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100526 if (err == -EPROBE_DEFER) {
527 dev_warn(dev, "no DMA channel available at the moment\n");
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100528 goto error_clear;
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100529 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200530 dev_err(dev,
531 "DMA TX channel not available, SPI unable to use DMA\n");
532 err = -EBUSY;
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100533 goto error_clear;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800534 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200535
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100536 /*
537 * No reason to check EPROBE_DEFER here since we have already requested
538 * tx channel. If it fails here, it's for another reason.
539 */
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100540 master->dma_rx = dma_request_slave_channel(dev, "rx");
Richard Genoud2f767a92013-05-31 17:01:59 +0200541
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100542 if (!master->dma_rx) {
Richard Genoud2f767a92013-05-31 17:01:59 +0200543 dev_err(dev,
544 "DMA RX channel not available, SPI unable to use DMA\n");
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800545 err = -EBUSY;
546 goto error;
547 }
548
549 err = atmel_spi_dma_slave_config(as, &slave_config, 8);
550 if (err)
551 goto error;
552
553 dev_info(&as->pdev->dev,
554 "Using %s (tx) and %s (rx) for DMA transfers\n",
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100555 dma_chan_name(master->dma_tx),
556 dma_chan_name(master->dma_rx));
557
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800558 return 0;
559error:
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100560 if (master->dma_rx)
561 dma_release_channel(master->dma_rx);
562 if (!IS_ERR(master->dma_tx))
563 dma_release_channel(master->dma_tx);
564error_clear:
565 master->dma_tx = master->dma_rx = NULL;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800566 return err;
567}
568
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100569static void atmel_spi_stop_dma(struct spi_master *master)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800570{
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100571 if (master->dma_rx)
572 dmaengine_terminate_all(master->dma_rx);
573 if (master->dma_tx)
574 dmaengine_terminate_all(master->dma_tx);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800575}
576
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100577static void atmel_spi_release_dma(struct spi_master *master)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800578{
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100579 if (master->dma_rx) {
580 dma_release_channel(master->dma_rx);
581 master->dma_rx = NULL;
582 }
583 if (master->dma_tx) {
584 dma_release_channel(master->dma_tx);
585 master->dma_tx = NULL;
586 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800587}
588
589/* This function is called by the DMA driver from tasklet context */
590static void dma_callback(void *data)
591{
592 struct spi_master *master = data;
593 struct atmel_spi *as = spi_master_get_devdata(master);
594
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800595 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800596}
597
598/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200599 * Next transfer using PIO without FIFO.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800600 */
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200601static void atmel_spi_next_xfer_single(struct spi_master *master,
602 struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800603{
604 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800605 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800606
607 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_pio\n");
608
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800609 /* Make sure data is not remaining in RDR */
610 spi_readl(as, RDR);
611 while (spi_readl(as, SR) & SPI_BIT(RDRF)) {
612 spi_readl(as, RDR);
613 cpu_relax();
614 }
615
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100616 if (xfer->bits_per_word > 8)
617 spi_writel(as, TDR, *(u16 *)(xfer->tx_buf + xfer_pos));
618 else
619 spi_writel(as, TDR, *(u8 *)(xfer->tx_buf + xfer_pos));
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800620
621 dev_dbg(master->dev.parent,
Richard Genoudf557c982013-05-02 19:25:11 +0800622 " start pio xfer %p: len %u tx %p rx %p bitpw %d\n",
623 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
624 xfer->bits_per_word);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800625
626 /* Enable relevant interrupts */
627 spi_writel(as, IER, SPI_BIT(RDRF) | SPI_BIT(OVRES));
628}
629
630/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200631 * Next transfer using PIO with FIFO.
632 */
633static void atmel_spi_next_xfer_fifo(struct spi_master *master,
634 struct spi_transfer *xfer)
635{
636 struct atmel_spi *as = spi_master_get_devdata(master);
637 u32 current_remaining_data, num_data;
638 u32 offset = xfer->len - as->current_remaining_bytes;
639 const u16 *words = (const u16 *)((u8 *)xfer->tx_buf + offset);
640 const u8 *bytes = (const u8 *)((u8 *)xfer->tx_buf + offset);
641 u16 td0, td1;
642 u32 fifomr;
643
644 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_fifo\n");
645
646 /* Compute the number of data to transfer in the current iteration */
647 current_remaining_data = ((xfer->bits_per_word > 8) ?
648 ((u32)as->current_remaining_bytes >> 1) :
649 (u32)as->current_remaining_bytes);
650 num_data = min(current_remaining_data, as->fifo_size);
651
652 /* Flush RX and TX FIFOs */
653 spi_writel(as, CR, SPI_BIT(RXFCLR) | SPI_BIT(TXFCLR));
654 while (spi_readl(as, FLR))
655 cpu_relax();
656
657 /* Set RX FIFO Threshold to the number of data to transfer */
658 fifomr = spi_readl(as, FMR);
659 spi_writel(as, FMR, SPI_BFINS(RXFTHRES, num_data, fifomr));
660
661 /* Clear FIFO flags in the Status Register, especially RXFTHF */
662 (void)spi_readl(as, SR);
663
664 /* Fill TX FIFO */
665 while (num_data >= 2) {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100666 if (xfer->bits_per_word > 8) {
667 td0 = *words++;
668 td1 = *words++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200669 } else {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100670 td0 = *bytes++;
671 td1 = *bytes++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200672 }
673
674 spi_writel(as, TDR, (td1 << 16) | td0);
675 num_data -= 2;
676 }
677
678 if (num_data) {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100679 if (xfer->bits_per_word > 8)
680 td0 = *words++;
681 else
682 td0 = *bytes++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200683
684 spi_writew(as, TDR, td0);
685 num_data--;
686 }
687
688 dev_dbg(master->dev.parent,
689 " start fifo xfer %p: len %u tx %p rx %p bitpw %d\n",
690 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
691 xfer->bits_per_word);
692
693 /*
694 * Enable RX FIFO Threshold Flag interrupt to be notified about
695 * transfer completion.
696 */
697 spi_writel(as, IER, SPI_BIT(RXFTHF) | SPI_BIT(OVRES));
698}
699
700/*
701 * Next transfer using PIO.
702 */
703static void atmel_spi_next_xfer_pio(struct spi_master *master,
704 struct spi_transfer *xfer)
705{
706 struct atmel_spi *as = spi_master_get_devdata(master);
707
708 if (as->fifo_size)
709 atmel_spi_next_xfer_fifo(master, xfer);
710 else
711 atmel_spi_next_xfer_single(master, xfer);
712}
713
714/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800715 * Submit next transfer for DMA.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800716 */
717static int atmel_spi_next_xfer_dma_submit(struct spi_master *master,
718 struct spi_transfer *xfer,
719 u32 *plen)
720{
721 struct atmel_spi *as = spi_master_get_devdata(master);
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100722 struct dma_chan *rxchan = master->dma_rx;
723 struct dma_chan *txchan = master->dma_tx;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800724 struct dma_async_tx_descriptor *rxdesc;
725 struct dma_async_tx_descriptor *txdesc;
726 struct dma_slave_config slave_config;
727 dma_cookie_t cookie;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800728
729 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_dma_submit\n");
730
731 /* Check that the channels are available */
732 if (!rxchan || !txchan)
733 return -ENODEV;
734
735 /* release lock for DMA operations */
736 atmel_spi_unlock(as);
737
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100738 *plen = xfer->len;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800739
David Mosberger-Tang06515f82015-10-20 14:26:47 +0200740 if (atmel_spi_dma_slave_config(as, &slave_config,
741 xfer->bits_per_word))
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800742 goto err_exit;
743
744 /* Send both scatterlists */
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100745 rxdesc = dmaengine_prep_slave_sg(rxchan,
746 xfer->rx_sg.sgl, xfer->rx_sg.nents,
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200747 DMA_FROM_DEVICE,
748 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800749 if (!rxdesc)
750 goto err_dma;
751
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100752 txdesc = dmaengine_prep_slave_sg(txchan,
753 xfer->tx_sg.sgl, xfer->tx_sg.nents,
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200754 DMA_TO_DEVICE,
755 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800756 if (!txdesc)
757 goto err_dma;
758
759 dev_dbg(master->dev.parent,
Emil Goode2de024b2013-07-30 19:35:35 +0200760 " start dma xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
761 xfer, xfer->len, xfer->tx_buf, (unsigned long long)xfer->tx_dma,
762 xfer->rx_buf, (unsigned long long)xfer->rx_dma);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800763
764 /* Enable relevant interrupts */
765 spi_writel(as, IER, SPI_BIT(OVRES));
766
767 /* Put the callback on the RX transfer only, that should finish last */
768 rxdesc->callback = dma_callback;
769 rxdesc->callback_param = master;
770
771 /* Submit and fire RX and TX with TX last so we're ready to read! */
772 cookie = rxdesc->tx_submit(rxdesc);
773 if (dma_submit_error(cookie))
774 goto err_dma;
775 cookie = txdesc->tx_submit(txdesc);
776 if (dma_submit_error(cookie))
777 goto err_dma;
778 rxchan->device->device_issue_pending(rxchan);
779 txchan->device->device_issue_pending(txchan);
780
781 /* take back lock */
782 atmel_spi_lock(as);
783 return 0;
784
785err_dma:
786 spi_writel(as, IDR, SPI_BIT(OVRES));
Nicolas Ferre768f3d92016-11-24 12:25:01 +0100787 atmel_spi_stop_dma(master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800788err_exit:
789 atmel_spi_lock(as);
790 return -ENOMEM;
791}
792
Silvester Erdeg154443c2008-02-06 01:38:12 -0800793static void atmel_spi_next_xfer_data(struct spi_master *master,
794 struct spi_transfer *xfer,
795 dma_addr_t *tx_dma,
796 dma_addr_t *rx_dma,
797 u32 *plen)
798{
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100799 *rx_dma = xfer->rx_dma + xfer->len - *plen;
800 *tx_dma = xfer->tx_dma + xfer->len - *plen;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100801 if (*plen > master->max_dma_len)
802 *plen = master->max_dma_len;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800803}
804
Richard Genoudd3b72c72013-11-07 10:34:06 +0100805static int atmel_spi_set_xfer_speed(struct atmel_spi *as,
806 struct spi_device *spi,
807 struct spi_transfer *xfer)
808{
809 u32 scbr, csr;
810 unsigned long bus_hz;
811
812 /* v1 chips start out at half the peripheral bus speed. */
813 bus_hz = clk_get_rate(as->clk);
814 if (!atmel_spi_is_v2(as))
815 bus_hz /= 2;
816
817 /*
818 * Calculate the lowest divider that satisfies the
819 * constraint, assuming div32/fdiv/mbz == 0.
820 */
Jarkko Nikulae8646582015-09-25 09:03:01 +0300821 scbr = DIV_ROUND_UP(bus_hz, xfer->speed_hz);
Richard Genoudd3b72c72013-11-07 10:34:06 +0100822
823 /*
824 * If the resulting divider doesn't fit into the
825 * register bitfield, we can't satisfy the constraint.
826 */
827 if (scbr >= (1 << SPI_SCBR_SIZE)) {
828 dev_err(&spi->dev,
829 "setup: %d Hz too slow, scbr %u; min %ld Hz\n",
830 xfer->speed_hz, scbr, bus_hz/255);
831 return -EINVAL;
832 }
833 if (scbr == 0) {
834 dev_err(&spi->dev,
835 "setup: %d Hz too high, scbr %u; max %ld Hz\n",
836 xfer->speed_hz, scbr, bus_hz);
837 return -EINVAL;
838 }
839 csr = spi_readl(as, CSR0 + 4 * spi->chip_select);
840 csr = SPI_BFINS(SCBR, scbr, csr);
841 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
842
843 return 0;
844}
845
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800846/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800847 * Submit next transfer for PDC.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800848 * lock is held, spi irq is blocked
849 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800850static void atmel_spi_pdc_next_xfer(struct spi_master *master,
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800851 struct spi_message *msg,
852 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800853{
854 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800855 u32 len;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800856 dma_addr_t tx_dma, rx_dma;
857
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800858 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Silvester Erdeg154443c2008-02-06 01:38:12 -0800859
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800860 len = as->current_remaining_bytes;
861 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
862 as->current_remaining_bytes -= len;
Gerard Kamdc329442008-08-04 13:41:12 -0700863
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800864 spi_writel(as, RPR, rx_dma);
865 spi_writel(as, TPR, tx_dma);
866
867 if (msg->spi->bits_per_word > 8)
868 len >>= 1;
869 spi_writel(as, RCR, len);
870 spi_writel(as, TCR, len);
871
872 dev_dbg(&msg->spi->dev,
873 " start xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
874 xfer, xfer->len, xfer->tx_buf,
875 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
876 (unsigned long long)xfer->rx_dma);
877
878 if (as->current_remaining_bytes) {
879 len = as->current_remaining_bytes;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800880 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800881 as->current_remaining_bytes -= len;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800882
883 spi_writel(as, RNPR, rx_dma);
884 spi_writel(as, TNPR, tx_dma);
885
886 if (msg->spi->bits_per_word > 8)
887 len >>= 1;
888 spi_writel(as, RNCR, len);
889 spi_writel(as, TNCR, len);
Haavard Skinnemoen8bacb212008-02-06 01:38:13 -0800890
891 dev_dbg(&msg->spi->dev,
Emil Goode2de024b2013-07-30 19:35:35 +0200892 " next xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
893 xfer, xfer->len, xfer->tx_buf,
894 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
895 (unsigned long long)xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800896 }
897
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100898 /* REVISIT: We're waiting for RXBUFF before we start the next
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800899 * transfer because we need to handle some difficult timing
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100900 * issues otherwise. If we wait for TXBUFE in one transfer and
901 * then starts waiting for RXBUFF in the next, it's difficult
902 * to tell the difference between the RXBUFF interrupt we're
903 * actually waiting for and the RXBUFF interrupt of the
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800904 * previous transfer.
905 *
906 * It should be doable, though. Just not now...
907 */
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100908 spi_writel(as, IER, SPI_BIT(RXBUFF) | SPI_BIT(OVRES));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800909 spi_writel(as, PTCR, SPI_BIT(TXTEN) | SPI_BIT(RXTEN));
910}
911
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800912/*
David Brownell8da08592007-07-17 04:04:07 -0700913 * For DMA, tx_buf/tx_dma have the same relationship as rx_buf/rx_dma:
914 * - The buffer is either valid for CPU access, else NULL
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400915 * - If the buffer is valid, so is its DMA address
David Brownell8da08592007-07-17 04:04:07 -0700916 *
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400917 * This driver manages the dma address unless message->is_dma_mapped.
David Brownell8da08592007-07-17 04:04:07 -0700918 */
919static int
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800920atmel_spi_dma_map_xfer(struct atmel_spi *as, struct spi_transfer *xfer)
921{
David Brownell8da08592007-07-17 04:04:07 -0700922 struct device *dev = &as->pdev->dev;
923
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800924 xfer->tx_dma = xfer->rx_dma = INVALID_DMA_ADDRESS;
David Brownell8da08592007-07-17 04:04:07 -0700925 if (xfer->tx_buf) {
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800926 /* tx_buf is a const void* where we need a void * for the dma
927 * mapping */
928 void *nonconst_tx = (void *)xfer->tx_buf;
929
David Brownell8da08592007-07-17 04:04:07 -0700930 xfer->tx_dma = dma_map_single(dev,
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800931 nonconst_tx, xfer->len,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800932 DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700933 if (dma_mapping_error(dev, xfer->tx_dma))
David Brownell8da08592007-07-17 04:04:07 -0700934 return -ENOMEM;
935 }
936 if (xfer->rx_buf) {
937 xfer->rx_dma = dma_map_single(dev,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800938 xfer->rx_buf, xfer->len,
939 DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700940 if (dma_mapping_error(dev, xfer->rx_dma)) {
David Brownell8da08592007-07-17 04:04:07 -0700941 if (xfer->tx_buf)
942 dma_unmap_single(dev,
943 xfer->tx_dma, xfer->len,
944 DMA_TO_DEVICE);
945 return -ENOMEM;
946 }
947 }
948 return 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800949}
950
951static void atmel_spi_dma_unmap_xfer(struct spi_master *master,
952 struct spi_transfer *xfer)
953{
954 if (xfer->tx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -0700955 dma_unmap_single(master->dev.parent, xfer->tx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800956 xfer->len, DMA_TO_DEVICE);
957 if (xfer->rx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -0700958 dma_unmap_single(master->dev.parent, xfer->rx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800959 xfer->len, DMA_FROM_DEVICE);
960}
961
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800962static void atmel_spi_disable_pdc_transfer(struct atmel_spi *as)
963{
964 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
965}
966
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800967static void
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200968atmel_spi_pump_single_data(struct atmel_spi *as, struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800969{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800970 u8 *rxp;
Richard Genoudf557c982013-05-02 19:25:11 +0800971 u16 *rxp16;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800972 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
973
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100974 if (xfer->bits_per_word > 8) {
975 rxp16 = (u16 *)(((u8 *)xfer->rx_buf) + xfer_pos);
976 *rxp16 = spi_readl(as, RDR);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800977 } else {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100978 rxp = ((u8 *)xfer->rx_buf) + xfer_pos;
979 *rxp = spi_readl(as, RDR);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800980 }
Richard Genoudf557c982013-05-02 19:25:11 +0800981 if (xfer->bits_per_word > 8) {
Alexandre Bellonib112f052014-05-06 17:44:41 +0200982 if (as->current_remaining_bytes > 2)
983 as->current_remaining_bytes -= 2;
984 else
Richard Genoudf557c982013-05-02 19:25:11 +0800985 as->current_remaining_bytes = 0;
986 } else {
987 as->current_remaining_bytes--;
988 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800989}
990
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200991static void
992atmel_spi_pump_fifo_data(struct atmel_spi *as, struct spi_transfer *xfer)
993{
994 u32 fifolr = spi_readl(as, FLR);
995 u32 num_bytes, num_data = SPI_BFEXT(RXFL, fifolr);
996 u32 offset = xfer->len - as->current_remaining_bytes;
997 u16 *words = (u16 *)((u8 *)xfer->rx_buf + offset);
998 u8 *bytes = (u8 *)((u8 *)xfer->rx_buf + offset);
999 u16 rd; /* RD field is the lowest 16 bits of RDR */
1000
1001 /* Update the number of remaining bytes to transfer */
1002 num_bytes = ((xfer->bits_per_word > 8) ?
1003 (num_data << 1) :
1004 num_data);
1005
1006 if (as->current_remaining_bytes > num_bytes)
1007 as->current_remaining_bytes -= num_bytes;
1008 else
1009 as->current_remaining_bytes = 0;
1010
1011 /* Handle odd number of bytes when data are more than 8bit width */
1012 if (xfer->bits_per_word > 8)
1013 as->current_remaining_bytes &= ~0x1;
1014
1015 /* Read data */
1016 while (num_data) {
1017 rd = spi_readl(as, RDR);
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001018 if (xfer->bits_per_word > 8)
1019 *words++ = rd;
1020 else
1021 *bytes++ = rd;
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001022 num_data--;
1023 }
1024}
1025
1026/* Called from IRQ
1027 *
1028 * Must update "current_remaining_bytes" to keep track of data
1029 * to transfer.
1030 */
1031static void
1032atmel_spi_pump_pio_data(struct atmel_spi *as, struct spi_transfer *xfer)
1033{
1034 if (as->fifo_size)
1035 atmel_spi_pump_fifo_data(as, xfer);
1036 else
1037 atmel_spi_pump_single_data(as, xfer);
1038}
1039
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001040/* Interrupt
1041 *
1042 * No need for locking in this Interrupt handler: done_status is the
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001043 * only information modified.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001044 */
1045static irqreturn_t
1046atmel_spi_pio_interrupt(int irq, void *dev_id)
1047{
1048 struct spi_master *master = dev_id;
1049 struct atmel_spi *as = spi_master_get_devdata(master);
1050 u32 status, pending, imr;
1051 struct spi_transfer *xfer;
1052 int ret = IRQ_NONE;
1053
1054 imr = spi_readl(as, IMR);
1055 status = spi_readl(as, SR);
1056 pending = status & imr;
1057
1058 if (pending & SPI_BIT(OVRES)) {
1059 ret = IRQ_HANDLED;
1060 spi_writel(as, IDR, SPI_BIT(OVRES));
1061 dev_warn(master->dev.parent, "overrun\n");
1062
1063 /*
1064 * When we get an overrun, we disregard the current
1065 * transfer. Data will not be copied back from any
1066 * bounce buffer and msg->actual_len will not be
1067 * updated with the last xfer.
1068 *
1069 * We will also not process any remaning transfers in
1070 * the message.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001071 */
1072 as->done_status = -EIO;
1073 smp_wmb();
1074
1075 /* Clear any overrun happening while cleaning up */
1076 spi_readl(as, SR);
1077
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001078 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001079
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001080 } else if (pending & (SPI_BIT(RDRF) | SPI_BIT(RXFTHF))) {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001081 atmel_spi_lock(as);
1082
1083 if (as->current_remaining_bytes) {
1084 ret = IRQ_HANDLED;
1085 xfer = as->current_transfer;
1086 atmel_spi_pump_pio_data(as, xfer);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001087 if (!as->current_remaining_bytes)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001088 spi_writel(as, IDR, pending);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001089
1090 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001091 }
1092
1093 atmel_spi_unlock(as);
1094 } else {
1095 WARN_ONCE(pending, "IRQ not handled, pending = %x\n", pending);
1096 ret = IRQ_HANDLED;
1097 spi_writel(as, IDR, pending);
1098 }
1099
1100 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001101}
1102
1103static irqreturn_t
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001104atmel_spi_pdc_interrupt(int irq, void *dev_id)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001105{
1106 struct spi_master *master = dev_id;
1107 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001108 u32 status, pending, imr;
1109 int ret = IRQ_NONE;
1110
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001111 imr = spi_readl(as, IMR);
1112 status = spi_readl(as, SR);
1113 pending = status & imr;
1114
1115 if (pending & SPI_BIT(OVRES)) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001116
1117 ret = IRQ_HANDLED;
1118
Gerard Kamdc329442008-08-04 13:41:12 -07001119 spi_writel(as, IDR, (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001120 | SPI_BIT(OVRES)));
1121
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001122 /* Clear any overrun happening while cleaning up */
1123 spi_readl(as, SR);
1124
Nicolas Ferre823cd042013-03-19 15:45:01 +08001125 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001126
1127 complete(&as->xfer_completion);
1128
Gerard Kamdc329442008-08-04 13:41:12 -07001129 } else if (pending & (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX))) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001130 ret = IRQ_HANDLED;
1131
1132 spi_writel(as, IDR, pending);
1133
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001134 complete(&as->xfer_completion);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001135 }
1136
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001137 return ret;
1138}
1139
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001140static int atmel_spi_setup(struct spi_device *spi)
1141{
1142 struct atmel_spi *as;
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001143 struct atmel_spi_device *asd;
Richard Genoudd3b72c72013-11-07 10:34:06 +01001144 u32 csr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001145 unsigned int bits = spi->bits_per_word;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001146 unsigned int npcs_pin;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001147
1148 as = spi_master_get_devdata(spi->master);
1149
David Brownelldefbd3b2007-07-17 04:04:08 -07001150 /* see notes above re chipselect */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001151 if (!atmel_spi_is_v2(as)
David Brownelldefbd3b2007-07-17 04:04:08 -07001152 && spi->chip_select == 0
1153 && (spi->mode & SPI_CS_HIGH)) {
1154 dev_dbg(&spi->dev, "setup: can't be active-high\n");
1155 return -EINVAL;
1156 }
1157
Richard Genoudd3b72c72013-11-07 10:34:06 +01001158 csr = SPI_BF(BITS, bits - 8);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001159 if (spi->mode & SPI_CPOL)
1160 csr |= SPI_BIT(CPOL);
1161 if (!(spi->mode & SPI_CPHA))
1162 csr |= SPI_BIT(NCPHA);
Cyrille Pitchen48203032015-06-09 13:53:52 +02001163 if (!as->use_cs_gpios)
1164 csr |= SPI_BIT(CSAAT);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001165
Haavard Skinnemoen1eed29d2008-02-06 01:38:11 -08001166 /* DLYBS is mostly irrelevant since we manage chipselect using GPIOs.
1167 *
1168 * DLYBCT would add delays between words, slowing down transfers.
1169 * It could potentially be useful to cope with DMA bottlenecks, but
1170 * in those cases it's probably best to just use a lower bitrate.
1171 */
1172 csr |= SPI_BF(DLYBS, 0);
1173 csr |= SPI_BF(DLYBCT, 0);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001174
1175 /* chipselect must have been muxed as GPIO (e.g. in board setup) */
Mark Brown67f08d62014-08-01 17:43:03 +01001176 npcs_pin = (unsigned long)spi->controller_data;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001177
Cyrille Pitchen48203032015-06-09 13:53:52 +02001178 if (!as->use_cs_gpios)
1179 npcs_pin = spi->chip_select;
1180 else if (gpio_is_valid(spi->cs_gpio))
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001181 npcs_pin = spi->cs_gpio;
1182
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001183 asd = spi->controller_state;
1184 if (!asd) {
1185 asd = kzalloc(sizeof(struct atmel_spi_device), GFP_KERNEL);
1186 if (!asd)
1187 return -ENOMEM;
1188
Nicolas Ferre96106202016-11-08 18:48:52 +01001189 if (as->use_cs_gpios)
Cyrille Pitchen48203032015-06-09 13:53:52 +02001190 gpio_direction_output(npcs_pin,
1191 !(spi->mode & SPI_CS_HIGH));
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001192
1193 asd->npcs_pin = npcs_pin;
1194 spi->controller_state = asd;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001195 }
1196
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001197 asd->csr = csr;
1198
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001199 dev_dbg(&spi->dev,
Richard Genoudd3b72c72013-11-07 10:34:06 +01001200 "setup: bpw %u mode 0x%x -> csr%d %08x\n",
1201 bits, spi->mode, spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001202
Wenyou Yangd4820b72013-03-19 15:42:15 +08001203 if (!atmel_spi_is_v2(as))
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001204 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001205
1206 return 0;
1207}
1208
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001209static int atmel_spi_one_transfer(struct spi_master *master,
1210 struct spi_message *msg,
1211 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001212{
1213 struct atmel_spi *as;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001214 struct spi_device *spi = msg->spi;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001215 u8 bits;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001216 u32 len;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001217 struct atmel_spi_device *asd;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001218 int timeout;
1219 int ret;
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001220 unsigned long dma_timeout;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001221
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001222 as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001223
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001224 if (!(xfer->tx_buf || xfer->rx_buf) && xfer->len) {
1225 dev_dbg(&spi->dev, "missing rx or tx buf\n");
1226 return -EINVAL;
1227 }
1228
Jarkko Nikulae8646582015-09-25 09:03:01 +03001229 asd = spi->controller_state;
1230 bits = (asd->csr >> 4) & 0xf;
1231 if (bits != xfer->bits_per_word - 8) {
1232 dev_dbg(&spi->dev,
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001233 "you can't yet change bits_per_word in transfers\n");
Jarkko Nikulae8646582015-09-25 09:03:01 +03001234 return -ENOPROTOOPT;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001235 }
1236
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001237 /*
1238 * DMA map early, for performance (empties dcache ASAP) and
1239 * better fault reporting.
1240 */
1241 if ((!msg->is_dma_mapped)
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001242 && as->use_pdc) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001243 if (atmel_spi_dma_map_xfer(as, xfer) < 0)
1244 return -ENOMEM;
1245 }
1246
1247 atmel_spi_set_xfer_speed(as, msg->spi, xfer);
1248
1249 as->done_status = 0;
1250 as->current_transfer = xfer;
1251 as->current_remaining_bytes = xfer->len;
1252 while (as->current_remaining_bytes) {
1253 reinit_completion(&as->xfer_completion);
1254
1255 if (as->use_pdc) {
1256 atmel_spi_pdc_next_xfer(master, msg, xfer);
1257 } else if (atmel_spi_use_dma(as, xfer)) {
1258 len = as->current_remaining_bytes;
1259 ret = atmel_spi_next_xfer_dma_submit(master,
1260 xfer, &len);
1261 if (ret) {
1262 dev_err(&spi->dev,
1263 "unable to use DMA, fallback to PIO\n");
1264 atmel_spi_next_xfer_pio(master, xfer);
1265 } else {
1266 as->current_remaining_bytes -= len;
Axel Lin0c3b9742014-03-27 09:26:38 +08001267 if (as->current_remaining_bytes < 0)
1268 as->current_remaining_bytes = 0;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001269 }
1270 } else {
1271 atmel_spi_next_xfer_pio(master, xfer);
1272 }
1273
Alexander Stein16760142014-04-13 12:45:10 +02001274 /* interrupts are disabled, so free the lock for schedule */
1275 atmel_spi_unlock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001276 dma_timeout = wait_for_completion_timeout(&as->xfer_completion,
1277 SPI_DMA_TIMEOUT);
Alexander Stein16760142014-04-13 12:45:10 +02001278 atmel_spi_lock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001279 if (WARN_ON(dma_timeout == 0)) {
1280 dev_err(&spi->dev, "spi transfer timeout\n");
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001281 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001282 }
1283
1284 if (as->done_status)
1285 break;
1286 }
1287
1288 if (as->done_status) {
1289 if (as->use_pdc) {
1290 dev_warn(master->dev.parent,
1291 "overrun (%u/%u remaining)\n",
1292 spi_readl(as, TCR), spi_readl(as, RCR));
1293
1294 /*
1295 * Clean up DMA registers and make sure the data
1296 * registers are empty.
1297 */
1298 spi_writel(as, RNCR, 0);
1299 spi_writel(as, TNCR, 0);
1300 spi_writel(as, RCR, 0);
1301 spi_writel(as, TCR, 0);
1302 for (timeout = 1000; timeout; timeout--)
1303 if (spi_readl(as, SR) & SPI_BIT(TXEMPTY))
1304 break;
1305 if (!timeout)
1306 dev_warn(master->dev.parent,
1307 "timeout waiting for TXEMPTY");
1308 while (spi_readl(as, SR) & SPI_BIT(RDRF))
1309 spi_readl(as, RDR);
1310
1311 /* Clear any overrun happening while cleaning up */
1312 spi_readl(as, SR);
1313
1314 } else if (atmel_spi_use_dma(as, xfer)) {
Nicolas Ferre768f3d92016-11-24 12:25:01 +01001315 atmel_spi_stop_dma(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001316 }
1317
1318 if (!msg->is_dma_mapped
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001319 && as->use_pdc)
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001320 atmel_spi_dma_unmap_xfer(master, xfer);
1321
1322 return 0;
1323
1324 } else {
1325 /* only update length if no error */
1326 msg->actual_length += xfer->len;
1327 }
1328
1329 if (!msg->is_dma_mapped
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001330 && as->use_pdc)
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001331 atmel_spi_dma_unmap_xfer(master, xfer);
1332
1333 if (xfer->delay_usecs)
1334 udelay(xfer->delay_usecs);
1335
1336 if (xfer->cs_change) {
1337 if (list_is_last(&xfer->transfer_list,
1338 &msg->transfers)) {
1339 as->keep_cs = true;
1340 } else {
1341 as->cs_active = !as->cs_active;
1342 if (as->cs_active)
1343 cs_activate(as, msg->spi);
1344 else
1345 cs_deactivate(as, msg->spi);
1346 }
1347 }
1348
1349 return 0;
1350}
1351
1352static int atmel_spi_transfer_one_message(struct spi_master *master,
1353 struct spi_message *msg)
1354{
1355 struct atmel_spi *as;
1356 struct spi_transfer *xfer;
1357 struct spi_device *spi = msg->spi;
1358 int ret = 0;
1359
1360 as = spi_master_get_devdata(master);
1361
1362 dev_dbg(&spi->dev, "new message %p submitted for %s\n",
1363 msg, dev_name(&spi->dev));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001364
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001365 atmel_spi_lock(as);
1366 cs_activate(as, spi);
1367
1368 as->cs_active = true;
1369 as->keep_cs = false;
1370
1371 msg->status = 0;
1372 msg->actual_length = 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001373
1374 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001375 ret = atmel_spi_one_transfer(master, msg, xfer);
1376 if (ret)
1377 goto msg_done;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001378 }
1379
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001380 if (as->use_pdc)
1381 atmel_spi_disable_pdc_transfer(as);
1382
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001383 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001384 dev_dbg(&spi->dev,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001385 " xfer %p: len %u tx %p/%pad rx %p/%pad\n",
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001386 xfer, xfer->len,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001387 xfer->tx_buf, &xfer->tx_dma,
1388 xfer->rx_buf, &xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001389 }
1390
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001391msg_done:
1392 if (!as->keep_cs)
1393 cs_deactivate(as, msg->spi);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001394
Nicolas Ferre8aad7922013-04-03 13:58:36 +08001395 atmel_spi_unlock(as);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001396
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001397 msg->status = as->done_status;
1398 spi_finalize_current_message(spi->master);
1399
1400 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001401}
1402
David Brownellbb2d1c32007-02-20 13:58:19 -08001403static void atmel_spi_cleanup(struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001404{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001405 struct atmel_spi_device *asd = spi->controller_state;
David Brownelldefbd3b2007-07-17 04:04:08 -07001406
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001407 if (!asd)
David Brownelldefbd3b2007-07-17 04:04:08 -07001408 return;
1409
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001410 spi->controller_state = NULL;
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001411 kfree(asd);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001412}
1413
Wenyou Yangd4820b72013-03-19 15:42:15 +08001414static inline unsigned int atmel_get_version(struct atmel_spi *as)
1415{
1416 return spi_readl(as, VERSION) & 0x00000fff;
1417}
1418
1419static void atmel_get_caps(struct atmel_spi *as)
1420{
1421 unsigned int version;
1422
1423 version = atmel_get_version(as);
1424 dev_info(&as->pdev->dev, "version: 0x%x\n", version);
1425
1426 as->caps.is_spi2 = version > 0x121;
1427 as->caps.has_wdrbt = version >= 0x210;
1428 as->caps.has_dma_support = version >= 0x212;
1429}
1430
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001431/*-------------------------------------------------------------------------*/
Nicolas Ferre96106202016-11-08 18:48:52 +01001432static int atmel_spi_gpio_cs(struct platform_device *pdev)
1433{
1434 struct spi_master *master = platform_get_drvdata(pdev);
1435 struct atmel_spi *as = spi_master_get_devdata(master);
1436 struct device_node *np = master->dev.of_node;
1437 int i;
1438 int ret = 0;
1439 int nb = 0;
1440
1441 if (!as->use_cs_gpios)
1442 return 0;
1443
1444 if (!np)
1445 return 0;
1446
1447 nb = of_gpio_named_count(np, "cs-gpios");
1448 for (i = 0; i < nb; i++) {
1449 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
1450 "cs-gpios", i);
1451
Dan Carpenterb52b3482016-11-14 17:26:44 +03001452 if (cs_gpio == -EPROBE_DEFER)
1453 return cs_gpio;
Nicolas Ferre96106202016-11-08 18:48:52 +01001454
Dan Carpenterb52b3482016-11-14 17:26:44 +03001455 if (gpio_is_valid(cs_gpio)) {
1456 ret = devm_gpio_request(&pdev->dev, cs_gpio,
1457 dev_name(&pdev->dev));
1458 if (ret)
1459 return ret;
1460 }
Nicolas Ferre96106202016-11-08 18:48:52 +01001461 }
1462
1463 return 0;
1464}
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001465
Grant Likelyfd4a3192012-12-07 16:57:14 +00001466static int atmel_spi_probe(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001467{
1468 struct resource *regs;
1469 int irq;
1470 struct clk *clk;
1471 int ret;
1472 struct spi_master *master;
1473 struct atmel_spi *as;
1474
Wenyou Yang5bdfd492014-03-05 09:58:49 +08001475 /* Select default pin state */
1476 pinctrl_pm_select_default_state(&pdev->dev);
1477
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001478 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1479 if (!regs)
1480 return -ENXIO;
1481
1482 irq = platform_get_irq(pdev, 0);
1483 if (irq < 0)
1484 return irq;
1485
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001486 clk = devm_clk_get(&pdev->dev, "spi_clk");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001487 if (IS_ERR(clk))
1488 return PTR_ERR(clk);
1489
1490 /* setup spi core then atmel-specific driver state */
1491 ret = -ENOMEM;
Sachin Kamata536d762013-09-10 17:06:27 +05301492 master = spi_alloc_master(&pdev->dev, sizeof(*as));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001493 if (!master)
1494 goto out_free;
1495
David Brownelle7db06b2009-06-17 16:26:04 -07001496 /* the spi->mode bits understood by this driver: */
1497 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -06001498 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001499 master->dev.of_node = pdev->dev.of_node;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001500 master->bus_num = pdev->id;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001501 master->num_chipselect = master->dev.of_node ? 0 : 4;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001502 master->setup = atmel_spi_setup;
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001503 master->flags = (SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001504 master->transfer_one_message = atmel_spi_transfer_one_message;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001505 master->cleanup = atmel_spi_cleanup;
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001506 master->auto_runtime_pm = true;
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001507 master->max_dma_len = SPI_MAX_DMA_XFER;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001508 master->can_dma = atmel_spi_can_dma;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001509 platform_set_drvdata(pdev, master);
1510
1511 as = spi_master_get_devdata(master);
1512
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001513 spin_lock_init(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001514
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001515 as->pdev = pdev;
Mark Brown31407472013-10-16 13:22:35 +01001516 as->regs = devm_ioremap_resource(&pdev->dev, regs);
Wei Yongjun543c9542013-10-21 11:12:02 +08001517 if (IS_ERR(as->regs)) {
1518 ret = PTR_ERR(as->regs);
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001519 goto out_unmap_regs;
Wei Yongjun543c9542013-10-21 11:12:02 +08001520 }
Nicolas Ferredfab30e2013-04-03 13:57:42 +08001521 as->phybase = regs->start;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001522 as->irq = irq;
1523 as->clk = clk;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001524
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001525 init_completion(&as->xfer_completion);
1526
Wenyou Yangd4820b72013-03-19 15:42:15 +08001527 atmel_get_caps(as);
1528
Cyrille Pitchen48203032015-06-09 13:53:52 +02001529 as->use_cs_gpios = true;
1530 if (atmel_spi_is_v2(as) &&
Cyrille Pitchen70f340d2016-01-27 17:48:32 +01001531 pdev->dev.of_node &&
Cyrille Pitchen48203032015-06-09 13:53:52 +02001532 !of_get_property(pdev->dev.of_node, "cs-gpios", NULL)) {
1533 as->use_cs_gpios = false;
1534 master->num_chipselect = 4;
1535 }
1536
Nicolas Ferre96106202016-11-08 18:48:52 +01001537 ret = atmel_spi_gpio_cs(pdev);
1538 if (ret)
1539 goto out_unmap_regs;
1540
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001541 as->use_dma = false;
1542 as->use_pdc = false;
1543 if (as->caps.has_dma_support) {
Nicolas Ferre768f3d92016-11-24 12:25:01 +01001544 ret = atmel_spi_configure_dma(master, as);
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001545 if (ret == 0) {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001546 as->use_dma = true;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001547 } else if (ret == -EPROBE_DEFER) {
Ludovic Desroches5e9af372014-11-14 17:12:54 +01001548 return ret;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001549 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001550 } else {
1551 as->use_pdc = true;
1552 }
1553
1554 if (as->caps.has_dma_support && !as->use_dma)
1555 dev_info(&pdev->dev, "Atmel SPI Controller using PIO only\n");
1556
1557 if (as->use_pdc) {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001558 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pdc_interrupt,
1559 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001560 } else {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001561 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pio_interrupt,
1562 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001563 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001564 if (ret)
1565 goto out_unmap_regs;
1566
1567 /* Initialize the hardware */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001568 ret = clk_prepare_enable(clk);
1569 if (ret)
Sachin Kamatde8cc232013-09-10 17:06:26 +05301570 goto out_free_irq;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001571 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001572 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001573 if (as->caps.has_wdrbt) {
1574 spi_writel(as, MR, SPI_BIT(WDRBT) | SPI_BIT(MODFDIS)
1575 | SPI_BIT(MSTR));
1576 } else {
1577 spi_writel(as, MR, SPI_BIT(MSTR) | SPI_BIT(MODFDIS));
1578 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001579
1580 if (as->use_pdc)
1581 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001582 spi_writel(as, CR, SPI_BIT(SPIEN));
1583
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001584 as->fifo_size = 0;
1585 if (!of_property_read_u32(pdev->dev.of_node, "atmel,fifo-size",
1586 &as->fifo_size)) {
1587 dev_info(&pdev->dev, "Using FIFO (%u data)\n", as->fifo_size);
1588 spi_writel(as, CR, SPI_BIT(FIFOEN));
1589 }
1590
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001591 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1592 pm_runtime_use_autosuspend(&pdev->dev);
1593 pm_runtime_set_active(&pdev->dev);
1594 pm_runtime_enable(&pdev->dev);
1595
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001596 ret = devm_spi_register_master(&pdev->dev, master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001597 if (ret)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001598 goto out_free_dma;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001599
Nicolas Ferrece24a512016-11-24 12:24:57 +01001600 /* go! */
1601 dev_info(&pdev->dev, "Atmel SPI Controller at 0x%08lx (irq %d)\n",
1602 (unsigned long)regs->start, irq);
1603
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001604 return 0;
1605
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001606out_free_dma:
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001607 pm_runtime_disable(&pdev->dev);
1608 pm_runtime_set_suspended(&pdev->dev);
1609
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001610 if (as->use_dma)
Nicolas Ferre768f3d92016-11-24 12:25:01 +01001611 atmel_spi_release_dma(master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001612
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001613 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001614 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001615 clk_disable_unprepare(clk);
Sachin Kamatde8cc232013-09-10 17:06:26 +05301616out_free_irq:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001617out_unmap_regs:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001618out_free:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001619 spi_master_put(master);
1620 return ret;
1621}
1622
Grant Likelyfd4a3192012-12-07 16:57:14 +00001623static int atmel_spi_remove(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001624{
1625 struct spi_master *master = platform_get_drvdata(pdev);
1626 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001627
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001628 pm_runtime_get_sync(&pdev->dev);
1629
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001630 /* reset the hardware and block queue progress */
1631 spin_lock_irq(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001632 if (as->use_dma) {
Nicolas Ferre768f3d92016-11-24 12:25:01 +01001633 atmel_spi_stop_dma(master);
1634 atmel_spi_release_dma(master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001635 }
1636
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001637 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001638 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001639 spi_readl(as, SR);
1640 spin_unlock_irq(&as->lock);
1641
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001642 clk_disable_unprepare(as->clk);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001643
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001644 pm_runtime_put_noidle(&pdev->dev);
1645 pm_runtime_disable(&pdev->dev);
1646
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001647 return 0;
1648}
1649
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001650#ifdef CONFIG_PM
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001651static int atmel_spi_runtime_suspend(struct device *dev)
1652{
1653 struct spi_master *master = dev_get_drvdata(dev);
1654 struct atmel_spi *as = spi_master_get_devdata(master);
Jingoo Hanec60dd32013-09-09 17:54:12 +09001655
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001656 clk_disable_unprepare(as->clk);
1657 pinctrl_pm_select_sleep_state(dev);
1658
1659 return 0;
1660}
1661
1662static int atmel_spi_runtime_resume(struct device *dev)
1663{
1664 struct spi_master *master = dev_get_drvdata(dev);
1665 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001666
1667 pinctrl_pm_select_default_state(dev);
1668
Fengguang Wud0de6ff2014-10-17 00:18:56 +08001669 return clk_prepare_enable(as->clk);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001670}
Wenyou Yangc1ee8f32014-10-21 11:43:34 +08001671
Alexandre Bellonid6305262015-09-10 10:19:52 +02001672#ifdef CONFIG_PM_SLEEP
Wenyou Yangc1ee8f32014-10-21 11:43:34 +08001673static int atmel_spi_suspend(struct device *dev)
1674{
1675 struct spi_master *master = dev_get_drvdata(dev);
1676 int ret;
1677
1678 /* Stop the queue running */
1679 ret = spi_master_suspend(master);
1680 if (ret) {
1681 dev_warn(dev, "cannot suspend master\n");
1682 return ret;
1683 }
1684
1685 if (!pm_runtime_suspended(dev))
1686 atmel_spi_runtime_suspend(dev);
1687
1688 return 0;
1689}
1690
1691static int atmel_spi_resume(struct device *dev)
1692{
1693 struct spi_master *master = dev_get_drvdata(dev);
1694 int ret;
1695
1696 if (!pm_runtime_suspended(dev)) {
1697 ret = atmel_spi_runtime_resume(dev);
1698 if (ret)
1699 return ret;
1700 }
1701
1702 /* Start the queue running */
1703 ret = spi_master_resume(master);
1704 if (ret)
1705 dev_err(dev, "problem starting queue (%d)\n", ret);
1706
1707 return ret;
1708}
Alexandre Bellonid6305262015-09-10 10:19:52 +02001709#endif
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001710
1711static const struct dev_pm_ops atmel_spi_pm_ops = {
1712 SET_SYSTEM_SLEEP_PM_OPS(atmel_spi_suspend, atmel_spi_resume)
1713 SET_RUNTIME_PM_OPS(atmel_spi_runtime_suspend,
1714 atmel_spi_runtime_resume, NULL)
1715};
Jingoo Hanec60dd32013-09-09 17:54:12 +09001716#define ATMEL_SPI_PM_OPS (&atmel_spi_pm_ops)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001717#else
Jingoo Hanec60dd32013-09-09 17:54:12 +09001718#define ATMEL_SPI_PM_OPS NULL
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001719#endif
1720
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001721#if defined(CONFIG_OF)
1722static const struct of_device_id atmel_spi_dt_ids[] = {
1723 { .compatible = "atmel,at91rm9200-spi" },
1724 { /* sentinel */ }
1725};
1726
1727MODULE_DEVICE_TABLE(of, atmel_spi_dt_ids);
1728#endif
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001729
1730static struct platform_driver atmel_spi_driver = {
1731 .driver = {
1732 .name = "atmel_spi",
Jingoo Hanec60dd32013-09-09 17:54:12 +09001733 .pm = ATMEL_SPI_PM_OPS,
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001734 .of_match_table = of_match_ptr(atmel_spi_dt_ids),
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001735 },
Jean-Christophe PLAGNIOL-VILLARD1cb201a2011-11-04 01:20:21 +08001736 .probe = atmel_spi_probe,
Grant Likely2deff8d2013-02-05 13:27:35 +00001737 .remove = atmel_spi_remove,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001738};
Grant Likely940ab882011-10-05 11:29:49 -06001739module_platform_driver(atmel_spi_driver);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001740
1741MODULE_DESCRIPTION("Atmel AT32/AT91 SPI Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001742MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001743MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001744MODULE_ALIAS("platform:atmel_spi");