blob: 9bcb5c2511df6adec1df27c2c9e7b8f8189d2a9e [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
241struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242 u16 x, y, w, h;
243 struct omap_dss_device *device;
244};
245
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200246struct dsi_irq_stats {
247 unsigned long last_reset;
248 unsigned irq_count;
249 unsigned dsi_irqs[32];
250 unsigned vc_irqs[4][32];
251 unsigned cio_irqs[32];
252};
253
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200254struct dsi_isr_tables {
255 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
256 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
257 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
258};
259
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530260struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000261 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263
archit tanejaaffe3602011-02-23 08:41:03 +0000264 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300266 struct clk *dss_clk;
267 struct clk *sys_clk;
268
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300269 int (*enable_pads)(int dsi_id, unsigned lane_mask);
270 void (*disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct dsi_clock_info current_cinfo;
273
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300274 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 struct regulator *vdds_dsi_reg;
276
277 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530278 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 struct omap_dss_device *dssdev;
280 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530281 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282 } vc[4];
283
284 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200285 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200286
287 unsigned pll_locked;
288
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200289 spinlock_t irq_lock;
290 struct dsi_isr_tables isr_tables;
291 /* space for a copy used by the interrupt handler */
292 struct dsi_isr_tables isr_tables_copy;
293
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200294 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200296
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200297 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300298 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200300 void (*framedone_callback)(int, void *);
301 void *framedone_data;
302
303 struct delayed_work framedone_timeout_work;
304
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200305#ifdef DSI_CATCH_MISSING_TE
306 struct timer_list te_timer;
307#endif
308
309 unsigned long cache_req_pck;
310 unsigned long cache_clk_freq;
311 struct dsi_clock_info cache_cinfo;
312
313 u32 errors;
314 spinlock_t errors_lock;
315#ifdef DEBUG
316 ktime_t perf_setup_time;
317 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200318#endif
319 int debug_read;
320 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200321
322#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
323 spinlock_t irq_stats_lock;
324 struct dsi_irq_stats irq_stats;
325#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500326 /* DSI PLL Parameter Ranges */
327 unsigned long regm_max, regn_max;
328 unsigned long regm_dispc_max, regm_dsi_max;
329 unsigned long fint_min, fint_max;
330 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300331
Tomi Valkeinend9820852011-10-12 15:05:59 +0300332 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530333
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300334 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
335 unsigned num_lanes_used;
336
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300337 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530338};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200339
Archit Taneja2e868db2011-05-12 17:26:28 +0530340struct dsi_packet_sent_handler_data {
341 struct platform_device *dsidev;
342 struct completion *completion;
343};
344
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530345static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
346
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347#ifdef DEBUG
348static unsigned int dsi_perf;
349module_param_named(dsi_perf, dsi_perf, bool, 0644);
350#endif
351
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530352static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
353{
354 return dev_get_drvdata(&dsidev->dev);
355}
356
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530357static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
358{
359 return dsi_pdev_map[dssdev->phy.dsi.module];
360}
361
362struct platform_device *dsi_get_dsidev_from_id(int module)
363{
364 return dsi_pdev_map[module];
365}
366
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300367static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530368{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300369 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530370}
371
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530372static inline void dsi_write_reg(struct platform_device *dsidev,
373 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200374{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530375 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
376
377 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200378}
379
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530380static inline u32 dsi_read_reg(struct platform_device *dsidev,
381 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530383 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
384
385 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386}
387
Archit Taneja1ffefe72011-05-12 17:26:24 +0530388void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530390 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
391 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
392
393 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394}
395EXPORT_SYMBOL(dsi_bus_lock);
396
Archit Taneja1ffefe72011-05-12 17:26:24 +0530397void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200398{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530399 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
400 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
401
402 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200403}
404EXPORT_SYMBOL(dsi_bus_unlock);
405
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530406static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200407{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
409
410 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200411}
412
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200413static void dsi_completion_handler(void *data, u32 mask)
414{
415 complete((struct completion *)data);
416}
417
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530418static inline int wait_for_bit_change(struct platform_device *dsidev,
419 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200420{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300421 unsigned long timeout;
422 ktime_t wait;
423 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200424
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300425 /* first busyloop to see if the bit changes right away */
426 t = 100;
427 while (t-- > 0) {
428 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
429 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200430 }
431
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300432 /* then loop for 500ms, sleeping for 1ms in between */
433 timeout = jiffies + msecs_to_jiffies(500);
434 while (time_before(jiffies, timeout)) {
435 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
436 return value;
437
438 wait = ns_to_ktime(1000 * 1000);
439 set_current_state(TASK_UNINTERRUPTIBLE);
440 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
441 }
442
443 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444}
445
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530446u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
447{
448 switch (fmt) {
449 case OMAP_DSS_DSI_FMT_RGB888:
450 case OMAP_DSS_DSI_FMT_RGB666:
451 return 24;
452 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
453 return 18;
454 case OMAP_DSS_DSI_FMT_RGB565:
455 return 16;
456 default:
457 BUG();
458 }
459}
460
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530462static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530464 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
465 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466}
467
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530468static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530470 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
471 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472}
473
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530474static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530477 struct omap_dss_device *dssdev = dsi->update_region.device;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200478 ktime_t t, setup_time, trans_time;
479 u32 total_bytes;
480 u32 setup_us, trans_us, total_us;
481
482 if (!dsi_perf)
483 return;
484
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485 t = ktime_get();
486
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530487 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488 setup_us = (u32)ktime_to_us(setup_time);
489 if (setup_us == 0)
490 setup_us = 1;
491
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530492 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200493 trans_us = (u32)ktime_to_us(trans_time);
494 if (trans_us == 0)
495 trans_us = 1;
496
497 total_us = setup_us + trans_us;
498
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530499 total_bytes = dsi->update_region.w *
500 dsi->update_region.h *
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530501 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200503 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
504 "%u bytes, %u kbytes/sec\n",
505 name,
506 setup_us,
507 trans_us,
508 total_us,
509 1000*1000 / total_us,
510 total_bytes,
511 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200512}
513#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300514static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
515{
516}
517
518static inline void dsi_perf_mark_start(struct platform_device *dsidev)
519{
520}
521
522static inline void dsi_perf_show(struct platform_device *dsidev,
523 const char *name)
524{
525}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200526#endif
527
528static void print_irq_status(u32 status)
529{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200530 if (status == 0)
531 return;
532
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200533#ifndef VERBOSE_IRQ
534 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
535 return;
536#endif
537 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
538
539#define PIS(x) \
540 if (status & DSI_IRQ_##x) \
541 printk(#x " ");
542#ifdef VERBOSE_IRQ
543 PIS(VC0);
544 PIS(VC1);
545 PIS(VC2);
546 PIS(VC3);
547#endif
548 PIS(WAKEUP);
549 PIS(RESYNC);
550 PIS(PLL_LOCK);
551 PIS(PLL_UNLOCK);
552 PIS(PLL_RECALL);
553 PIS(COMPLEXIO_ERR);
554 PIS(HS_TX_TIMEOUT);
555 PIS(LP_RX_TIMEOUT);
556 PIS(TE_TRIGGER);
557 PIS(ACK_TRIGGER);
558 PIS(SYNC_LOST);
559 PIS(LDO_POWER_GOOD);
560 PIS(TA_TIMEOUT);
561#undef PIS
562
563 printk("\n");
564}
565
566static void print_irq_status_vc(int channel, u32 status)
567{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200568 if (status == 0)
569 return;
570
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200571#ifndef VERBOSE_IRQ
572 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
573 return;
574#endif
575 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
576
577#define PIS(x) \
578 if (status & DSI_VC_IRQ_##x) \
579 printk(#x " ");
580 PIS(CS);
581 PIS(ECC_CORR);
582#ifdef VERBOSE_IRQ
583 PIS(PACKET_SENT);
584#endif
585 PIS(FIFO_TX_OVF);
586 PIS(FIFO_RX_OVF);
587 PIS(BTA);
588 PIS(ECC_NO_CORR);
589 PIS(FIFO_TX_UDF);
590 PIS(PP_BUSY_CHANGE);
591#undef PIS
592 printk("\n");
593}
594
595static void print_irq_status_cio(u32 status)
596{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200597 if (status == 0)
598 return;
599
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200600 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
601
602#define PIS(x) \
603 if (status & DSI_CIO_IRQ_##x) \
604 printk(#x " ");
605 PIS(ERRSYNCESC1);
606 PIS(ERRSYNCESC2);
607 PIS(ERRSYNCESC3);
608 PIS(ERRESC1);
609 PIS(ERRESC2);
610 PIS(ERRESC3);
611 PIS(ERRCONTROL1);
612 PIS(ERRCONTROL2);
613 PIS(ERRCONTROL3);
614 PIS(STATEULPS1);
615 PIS(STATEULPS2);
616 PIS(STATEULPS3);
617 PIS(ERRCONTENTIONLP0_1);
618 PIS(ERRCONTENTIONLP1_1);
619 PIS(ERRCONTENTIONLP0_2);
620 PIS(ERRCONTENTIONLP1_2);
621 PIS(ERRCONTENTIONLP0_3);
622 PIS(ERRCONTENTIONLP1_3);
623 PIS(ULPSACTIVENOT_ALL0);
624 PIS(ULPSACTIVENOT_ALL1);
625#undef PIS
626
627 printk("\n");
628}
629
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530631static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
632 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530634 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635 int i;
636
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 dsi->irq_stats.irq_count++;
640 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200641
642 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530643 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200644
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530645 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530647 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648}
649#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530650#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200651#endif
652
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653static int debug_irq;
654
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530655static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
656 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200657{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200659 int i;
660
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 if (irqstatus & DSI_IRQ_ERROR_MASK) {
662 DSSERR("DSI error, irqstatus %x\n", irqstatus);
663 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530664 spin_lock(&dsi->errors_lock);
665 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
666 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667 } else if (debug_irq) {
668 print_irq_status(irqstatus);
669 }
670
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200671 for (i = 0; i < 4; ++i) {
672 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
673 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
674 i, vcstatus[i]);
675 print_irq_status_vc(i, vcstatus[i]);
676 } else if (debug_irq) {
677 print_irq_status_vc(i, vcstatus[i]);
678 }
679 }
680
681 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
682 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
683 print_irq_status_cio(ciostatus);
684 } else if (debug_irq) {
685 print_irq_status_cio(ciostatus);
686 }
687}
688
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200689static void dsi_call_isrs(struct dsi_isr_data *isr_array,
690 unsigned isr_array_size, u32 irqstatus)
691{
692 struct dsi_isr_data *isr_data;
693 int i;
694
695 for (i = 0; i < isr_array_size; i++) {
696 isr_data = &isr_array[i];
697 if (isr_data->isr && isr_data->mask & irqstatus)
698 isr_data->isr(isr_data->arg, irqstatus);
699 }
700}
701
702static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
703 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
704{
705 int i;
706
707 dsi_call_isrs(isr_tables->isr_table,
708 ARRAY_SIZE(isr_tables->isr_table),
709 irqstatus);
710
711 for (i = 0; i < 4; ++i) {
712 if (vcstatus[i] == 0)
713 continue;
714 dsi_call_isrs(isr_tables->isr_table_vc[i],
715 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
716 vcstatus[i]);
717 }
718
719 if (ciostatus != 0)
720 dsi_call_isrs(isr_tables->isr_table_cio,
721 ARRAY_SIZE(isr_tables->isr_table_cio),
722 ciostatus);
723}
724
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200725static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
726{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530727 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530728 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200729 u32 irqstatus, vcstatus[4], ciostatus;
730 int i;
731
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530734
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200736
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
739 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200740 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530741 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200743 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200746 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200748
749 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200750 if ((irqstatus & (1 << i)) == 0) {
751 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300753 }
754
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200756
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760 }
761
762 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530763 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200766 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530767 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200768 } else {
769 ciostatus = 0;
770 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200771
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200772#ifdef DSI_CATCH_MISSING_TE
773 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530774 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200775#endif
776
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777 /* make a copy and unlock, so that isrs can unregister
778 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530779 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
780 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200781
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530782 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530784 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200785
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200787
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200789
archit tanejaaffe3602011-02-23 08:41:03 +0000790 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200791}
792
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530793/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530794static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
795 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200796 unsigned isr_array_size, u32 default_mask,
797 const struct dsi_reg enable_reg,
798 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200799{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200800 struct dsi_isr_data *isr_data;
801 u32 mask;
802 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803 int i;
804
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200807 for (i = 0; i < isr_array_size; i++) {
808 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200809
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810 if (isr_data->isr == NULL)
811 continue;
812
813 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814 }
815
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530818 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
819 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200821 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530822 dsi_read_reg(dsidev, enable_reg);
823 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824}
825
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530826/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530827static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530829 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200832 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200833#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530834 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
835 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836 DSI_IRQENABLE, DSI_IRQSTATUS);
837}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530839/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530840static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
843
844 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
845 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846 DSI_VC_IRQ_ERROR_MASK,
847 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
848}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200849
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530850/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530851static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200852{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530853 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
854
855 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
856 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857 DSI_CIO_IRQ_ERROR_MASK,
858 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
859}
860
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530861static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 unsigned long flags;
865 int vc;
866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530869 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530871 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530873 _omap_dsi_set_irqs_vc(dsidev, vc);
874 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530876 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877}
878
879static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
880 struct dsi_isr_data *isr_array, unsigned isr_array_size)
881{
882 struct dsi_isr_data *isr_data;
883 int free_idx;
884 int i;
885
886 BUG_ON(isr == NULL);
887
888 /* check for duplicate entry and find a free slot */
889 free_idx = -1;
890 for (i = 0; i < isr_array_size; i++) {
891 isr_data = &isr_array[i];
892
893 if (isr_data->isr == isr && isr_data->arg == arg &&
894 isr_data->mask == mask) {
895 return -EINVAL;
896 }
897
898 if (isr_data->isr == NULL && free_idx == -1)
899 free_idx = i;
900 }
901
902 if (free_idx == -1)
903 return -EBUSY;
904
905 isr_data = &isr_array[free_idx];
906 isr_data->isr = isr;
907 isr_data->arg = arg;
908 isr_data->mask = mask;
909
910 return 0;
911}
912
913static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
914 struct dsi_isr_data *isr_array, unsigned isr_array_size)
915{
916 struct dsi_isr_data *isr_data;
917 int i;
918
919 for (i = 0; i < isr_array_size; i++) {
920 isr_data = &isr_array[i];
921 if (isr_data->isr != isr || isr_data->arg != arg ||
922 isr_data->mask != mask)
923 continue;
924
925 isr_data->isr = NULL;
926 isr_data->arg = NULL;
927 isr_data->mask = 0;
928
929 return 0;
930 }
931
932 return -EINVAL;
933}
934
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530935static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
936 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200939 unsigned long flags;
940 int r;
941
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
945 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946
947 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530948 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
952 return r;
953}
954
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530955static int dsi_unregister_isr(struct platform_device *dsidev,
956 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200959 unsigned long flags;
960 int r;
961
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530962 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
965 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966
967 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530968 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530970 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971
972 return r;
973}
974
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530975static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
976 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530978 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200979 unsigned long flags;
980 int r;
981
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530982 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200983
984 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 dsi->isr_tables.isr_table_vc[channel],
986 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987
988 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530989 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530991 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992
993 return r;
994}
995
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530996static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
997 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530999 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001000 unsigned long flags;
1001 int r;
1002
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301003 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001004
1005 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 dsi->isr_tables.isr_table_vc[channel],
1007 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001008
1009 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301010 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013
1014 return r;
1015}
1016
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301017static int dsi_register_isr_cio(struct platform_device *dsidev,
1018 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021 unsigned long flags;
1022 int r;
1023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1027 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001028
1029 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301030 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033
1034 return r;
1035}
1036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301037static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1038 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001041 unsigned long flags;
1042 int r;
1043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1047 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001048
1049 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301050 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301052 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053
1054 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001055}
1056
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301057static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 unsigned long flags;
1061 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301062 spin_lock_irqsave(&dsi->errors_lock, flags);
1063 e = dsi->errors;
1064 dsi->errors = 0;
1065 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001066 return e;
1067}
1068
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001069int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001070{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001071 int r;
1072 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1073
1074 DSSDBG("dsi_runtime_get\n");
1075
1076 r = pm_runtime_get_sync(&dsi->pdev->dev);
1077 WARN_ON(r < 0);
1078 return r < 0 ? r : 0;
1079}
1080
1081void dsi_runtime_put(struct platform_device *dsidev)
1082{
1083 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1084 int r;
1085
1086 DSSDBG("dsi_runtime_put\n");
1087
1088 r = pm_runtime_put(&dsi->pdev->dev);
1089 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090}
1091
1092/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301093static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1094 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001095{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301096 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1097
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001098 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001099 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001101 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001102
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301103 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105 DSSERR("cannot lock PLL when enabling clocks\n");
1106 }
1107}
1108
1109#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301110static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111{
1112 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001113 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114
1115 if (!dss_debug)
1116 return;
1117
1118 /* A dummy read using the SCP interface to any DSIPHY register is
1119 * required after DSIPHY reset to complete the reset of the DSI complex
1120 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301121 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001122
1123 printk(KERN_DEBUG "DSI resets: ");
1124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301125 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001126 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301128 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1130
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001131 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1132 b0 = 28;
1133 b1 = 27;
1134 b2 = 26;
1135 } else {
1136 b0 = 24;
1137 b1 = 25;
1138 b2 = 26;
1139 }
1140
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301141 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001142 printk("PHY (%x%x%x, %d, %d, %d)\n",
1143 FLD_GET(l, b0, b0),
1144 FLD_GET(l, b1, b1),
1145 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146 FLD_GET(l, 29, 29),
1147 FLD_GET(l, 30, 30),
1148 FLD_GET(l, 31, 31));
1149}
1150#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301151#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001152#endif
1153
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301154static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155{
1156 DSSDBG("dsi_if_enable(%d)\n", enable);
1157
1158 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301161 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1163 return -EIO;
1164 }
1165
1166 return 0;
1167}
1168
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301169unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301171 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1172
1173 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001174}
1175
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301176static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301178 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1179
1180 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001181}
1182
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301183static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1186
1187 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188}
1189
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301190static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191{
1192 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301193 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001194 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195
Archit Taneja5a8b5722011-05-12 17:26:29 +05301196 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301197 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001198 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301200 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301201 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001202 }
1203
1204 return r;
1205}
1206
1207static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1208{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301209 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 unsigned long dsi_fclk;
1212 unsigned lp_clk_div;
1213 unsigned long lp_clk;
1214
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001215 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301217 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218 return -EINVAL;
1219
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301220 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
1222 lp_clk = dsi_fclk / 2 / lp_clk_div;
1223
1224 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301225 dsi->current_cinfo.lp_clk = lp_clk;
1226 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228 /* LP_CLK_DIVISOR */
1229 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231 /* LP_RX_SYNCHRO_ENABLE */
1232 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001233
1234 return 0;
1235}
1236
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301237static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001238{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301239 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1240
1241 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301242 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001243}
1244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1248
1249 WARN_ON(dsi->scp_clk_refcount == 0);
1250 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001252}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253
1254enum dsi_pll_power_state {
1255 DSI_PLL_POWER_OFF = 0x0,
1256 DSI_PLL_POWER_ON_HSCLK = 0x1,
1257 DSI_PLL_POWER_ON_ALL = 0x2,
1258 DSI_PLL_POWER_ON_DIV = 0x3,
1259};
1260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301261static int dsi_pll_power(struct platform_device *dsidev,
1262 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263{
1264 int t = 0;
1265
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001266 /* DSI-PLL power command 0x3 is not working */
1267 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1268 state == DSI_PLL_POWER_ON_DIV)
1269 state = DSI_PLL_POWER_ON_ALL;
1270
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301271 /* PLL_PWR_CMD */
1272 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273
1274 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301275 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001276 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277 DSSERR("Failed to set DSI PLL power mode to %d\n",
1278 state);
1279 return -ENODEV;
1280 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001281 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282 }
1283
1284 return 0;
1285}
1286
1287/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001288static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1289 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301291 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1292 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1293
1294 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295 return -EINVAL;
1296
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301297 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298 return -EINVAL;
1299
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301300 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301 return -EINVAL;
1302
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301303 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001304 return -EINVAL;
1305
Archit Taneja1bb47832011-02-24 14:17:30 +05301306 if (cinfo->use_sys_clk) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001307 cinfo->clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301309 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001310 cinfo->highfreq = 0;
1311 } else {
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001312 cinfo->clkin = dispc_mgr_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313
1314 if (cinfo->clkin < 32000000)
1315 cinfo->highfreq = 0;
1316 else
1317 cinfo->highfreq = 1;
1318 }
1319
1320 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1321
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301322 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323 return -EINVAL;
1324
1325 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1326
1327 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1328 return -EINVAL;
1329
Archit Taneja1bb47832011-02-24 14:17:30 +05301330 if (cinfo->regm_dispc > 0)
1331 cinfo->dsi_pll_hsdiv_dispc_clk =
1332 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
Archit Taneja1bb47832011-02-24 14:17:30 +05301336 if (cinfo->regm_dsi > 0)
1337 cinfo->dsi_pll_hsdiv_dsi_clk =
1338 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301340 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341
1342 return 0;
1343}
1344
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301345int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1346 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 struct dispc_clock_info *dispc_cinfo)
1348{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301349 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001350 struct dsi_clock_info cur, best;
1351 struct dispc_clock_info best_dispc;
1352 int min_fck_per_pck;
1353 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301354 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001356 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001357
Taneja, Archit31ef8232011-03-14 23:28:22 -05001358 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301359
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301360 if (req_pck == dsi->cache_req_pck &&
1361 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001362 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301363 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301364 dispc_find_clk_divs(is_tft, req_pck,
1365 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366 return 0;
1367 }
1368
1369 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1370
1371 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301372 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373 DSSERR("Requested pixel clock not possible with the current "
1374 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1375 "the constraint off.\n");
1376 min_fck_per_pck = 0;
1377 }
1378
1379 DSSDBG("dsi_pll_calc\n");
1380
1381retry:
1382 memset(&best, 0, sizeof(best));
1383 memset(&best_dispc, 0, sizeof(best_dispc));
1384
1385 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 cur.clkin = dss_sys_clk;
1387 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388 cur.highfreq = 0;
1389
1390 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1391 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1392 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301393 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394 if (cur.highfreq == 0)
1395 cur.fint = cur.clkin / cur.regn;
1396 else
1397 cur.fint = cur.clkin / (2 * cur.regn);
1398
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301399 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400 continue;
1401
1402 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301403 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001404 unsigned long a, b;
1405
1406 a = 2 * cur.regm * (cur.clkin/1000);
1407 b = cur.regn * (cur.highfreq + 1);
1408 cur.clkin4ddr = a / b * 1000;
1409
1410 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1411 break;
1412
Archit Taneja1bb47832011-02-24 14:17:30 +05301413 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1414 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301415 for (cur.regm_dispc = 1; cur.regm_dispc <
1416 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001417 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301418 cur.dsi_pll_hsdiv_dispc_clk =
1419 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001420
1421 /* this will narrow down the search a bit,
1422 * but still give pixclocks below what was
1423 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301424 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001425 break;
1426
Archit Taneja1bb47832011-02-24 14:17:30 +05301427 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001428 continue;
1429
1430 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301431 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001432 req_pck * min_fck_per_pck)
1433 continue;
1434
1435 match = 1;
1436
1437 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301438 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001439 &cur_dispc);
1440
1441 if (abs(cur_dispc.pck - req_pck) <
1442 abs(best_dispc.pck - req_pck)) {
1443 best = cur;
1444 best_dispc = cur_dispc;
1445
1446 if (cur_dispc.pck == req_pck)
1447 goto found;
1448 }
1449 }
1450 }
1451 }
1452found:
1453 if (!match) {
1454 if (min_fck_per_pck) {
1455 DSSERR("Could not find suitable clock settings.\n"
1456 "Turning FCK/PCK constraint off and"
1457 "trying again.\n");
1458 min_fck_per_pck = 0;
1459 goto retry;
1460 }
1461
1462 DSSERR("Could not find suitable clock settings.\n");
1463
1464 return -EINVAL;
1465 }
1466
Archit Taneja1bb47832011-02-24 14:17:30 +05301467 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1468 best.regm_dsi = 0;
1469 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470
1471 if (dsi_cinfo)
1472 *dsi_cinfo = best;
1473 if (dispc_cinfo)
1474 *dispc_cinfo = best_dispc;
1475
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301476 dsi->cache_req_pck = req_pck;
1477 dsi->cache_clk_freq = 0;
1478 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479
1480 return 0;
1481}
1482
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301483int dsi_pll_set_clock_div(struct platform_device *dsidev,
1484 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301486 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487 int r = 0;
1488 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001489 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001490 u8 regn_start, regn_end, regm_start, regm_end;
1491 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001492
1493 DSSDBGF();
1494
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301495 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1496 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001497
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301498 dsi->current_cinfo.fint = cinfo->fint;
1499 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1500 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301501 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301502 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301503 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001504
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301505 dsi->current_cinfo.regn = cinfo->regn;
1506 dsi->current_cinfo.regm = cinfo->regm;
1507 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1508 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001509
1510 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1511
1512 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301513 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001514 cinfo->clkin,
1515 cinfo->highfreq);
1516
1517 /* DSIPHY == CLKIN4DDR */
1518 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1519 cinfo->regm,
1520 cinfo->regn,
1521 cinfo->clkin,
1522 cinfo->highfreq + 1,
1523 cinfo->clkin4ddr);
1524
1525 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1526 cinfo->clkin4ddr / 1000 / 1000 / 2);
1527
1528 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1529
Archit Taneja1bb47832011-02-24 14:17:30 +05301530 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301531 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1532 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301533 cinfo->dsi_pll_hsdiv_dispc_clk);
1534 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301535 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1536 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301537 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001538
Taneja, Archit49641112011-03-14 23:28:23 -05001539 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1540 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1541 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1542 &regm_dispc_end);
1543 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1544 &regm_dsi_end);
1545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301546 /* DSI_PLL_AUTOMODE = manual */
1547 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301549 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001550 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001551 /* DSI_PLL_REGN */
1552 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1553 /* DSI_PLL_REGM */
1554 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1555 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301556 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001557 regm_dispc_start, regm_dispc_end);
1558 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301559 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001560 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301561 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001562
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301563 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001564
1565 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1566 f = cinfo->fint < 1000000 ? 0x3 :
1567 cinfo->fint < 1250000 ? 0x4 :
1568 cinfo->fint < 1500000 ? 0x5 :
1569 cinfo->fint < 1750000 ? 0x6 :
1570 0x7;
1571 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301573 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001574
1575 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1576 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301577 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001578 11, 11); /* DSI_PLL_CLKSEL */
1579 l = FLD_MOD(l, cinfo->highfreq,
1580 12, 12); /* DSI_PLL_HIGHFREQ */
1581 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1582 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1583 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301584 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301586 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301588 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001589 DSSERR("dsi pll go bit not going down.\n");
1590 r = -EIO;
1591 goto err;
1592 }
1593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301594 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001595 DSSERR("cannot lock PLL\n");
1596 r = -EIO;
1597 goto err;
1598 }
1599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301600 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301602 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001603 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1604 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1605 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1606 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1607 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1608 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1609 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1610 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1611 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1612 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1613 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1614 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1615 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1616 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301617 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001618
1619 DSSDBG("PLL config done\n");
1620err:
1621 return r;
1622}
1623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301624int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1625 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301627 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001628 int r = 0;
1629 enum dsi_pll_power_state pwstate;
1630
1631 DSSDBG("PLL init\n");
1632
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301633 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001634 struct regulator *vdds_dsi;
1635
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301636 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001637
1638 if (IS_ERR(vdds_dsi)) {
1639 DSSERR("can't get VDDS_DSI regulator\n");
1640 return PTR_ERR(vdds_dsi);
1641 }
1642
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301643 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001644 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301646 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001647 /*
1648 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1649 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301650 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001651
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301652 if (!dsi->vdds_dsi_enabled) {
1653 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001654 if (r)
1655 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301656 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001657 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001658
1659 /* XXX PLL does not come out of reset without this... */
1660 dispc_pck_free_enable(1);
1661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301662 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663 DSSERR("PLL not coming out of reset.\n");
1664 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001665 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001666 goto err1;
1667 }
1668
1669 /* XXX ... but if left on, we get problems when planes do not
1670 * fill the whole display. No idea about this */
1671 dispc_pck_free_enable(0);
1672
1673 if (enable_hsclk && enable_hsdiv)
1674 pwstate = DSI_PLL_POWER_ON_ALL;
1675 else if (enable_hsclk)
1676 pwstate = DSI_PLL_POWER_ON_HSCLK;
1677 else if (enable_hsdiv)
1678 pwstate = DSI_PLL_POWER_ON_DIV;
1679 else
1680 pwstate = DSI_PLL_POWER_OFF;
1681
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301682 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001683
1684 if (r)
1685 goto err1;
1686
1687 DSSDBG("PLL init done\n");
1688
1689 return 0;
1690err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301691 if (dsi->vdds_dsi_enabled) {
1692 regulator_disable(dsi->vdds_dsi_reg);
1693 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001694 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301696 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301697 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001698 return r;
1699}
1700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301701void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001702{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301703 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1704
1705 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301706 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001707 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301708 WARN_ON(!dsi->vdds_dsi_enabled);
1709 regulator_disable(dsi->vdds_dsi_reg);
1710 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001711 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301713 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301714 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001715
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001716 DSSDBG("PLL uninit done\n");
1717}
1718
Archit Taneja5a8b5722011-05-12 17:26:29 +05301719static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1720 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001721{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301722 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1723 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301724 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301725 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301726
1727 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301728 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001730 if (dsi_runtime_get(dsidev))
1731 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001732
Archit Taneja5a8b5722011-05-12 17:26:29 +05301733 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001734
1735 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001736 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737
1738 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1739
1740 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1741 cinfo->clkin4ddr, cinfo->regm);
1742
Archit Taneja1bb47832011-02-24 14:17:30 +05301743 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301744 dss_get_generic_clk_source_name(dispc_clk_src),
1745 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301746 cinfo->dsi_pll_hsdiv_dispc_clk,
1747 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301748 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001749 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001750
Archit Taneja1bb47832011-02-24 14:17:30 +05301751 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301752 dss_get_generic_clk_source_name(dsi_clk_src),
1753 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301754 cinfo->dsi_pll_hsdiv_dsi_clk,
1755 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301756 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001757 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758
Archit Taneja5a8b5722011-05-12 17:26:29 +05301759 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760
Archit Taneja067a57e2011-03-02 11:57:25 +05301761 seq_printf(s, "dsi fclk source = %s (%s)\n",
1762 dss_get_generic_clk_source_name(dsi_clk_src),
1763 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301765 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001766
1767 seq_printf(s, "DDR_CLK\t\t%lu\n",
1768 cinfo->clkin4ddr / 4);
1769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301770 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771
1772 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1773
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001774 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001775}
1776
Archit Taneja5a8b5722011-05-12 17:26:29 +05301777void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001778{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301779 struct platform_device *dsidev;
1780 int i;
1781
1782 for (i = 0; i < MAX_NUM_DSI; i++) {
1783 dsidev = dsi_get_dsidev_from_id(i);
1784 if (dsidev)
1785 dsi_dump_dsidev_clocks(dsidev, s);
1786 }
1787}
1788
1789#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1790static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1791 struct seq_file *s)
1792{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301793 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001794 unsigned long flags;
1795 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301796 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001797
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301798 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001799
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301800 stats = dsi->irq_stats;
1801 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1802 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001803
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301804 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001805
1806 seq_printf(s, "period %u ms\n",
1807 jiffies_to_msecs(jiffies - stats.last_reset));
1808
1809 seq_printf(s, "irqs %d\n", stats.irq_count);
1810#define PIS(x) \
1811 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1812
Archit Taneja5a8b5722011-05-12 17:26:29 +05301813 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001814 PIS(VC0);
1815 PIS(VC1);
1816 PIS(VC2);
1817 PIS(VC3);
1818 PIS(WAKEUP);
1819 PIS(RESYNC);
1820 PIS(PLL_LOCK);
1821 PIS(PLL_UNLOCK);
1822 PIS(PLL_RECALL);
1823 PIS(COMPLEXIO_ERR);
1824 PIS(HS_TX_TIMEOUT);
1825 PIS(LP_RX_TIMEOUT);
1826 PIS(TE_TRIGGER);
1827 PIS(ACK_TRIGGER);
1828 PIS(SYNC_LOST);
1829 PIS(LDO_POWER_GOOD);
1830 PIS(TA_TIMEOUT);
1831#undef PIS
1832
1833#define PIS(x) \
1834 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1835 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1836 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1837 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1838 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1839
1840 seq_printf(s, "-- VC interrupts --\n");
1841 PIS(CS);
1842 PIS(ECC_CORR);
1843 PIS(PACKET_SENT);
1844 PIS(FIFO_TX_OVF);
1845 PIS(FIFO_RX_OVF);
1846 PIS(BTA);
1847 PIS(ECC_NO_CORR);
1848 PIS(FIFO_TX_UDF);
1849 PIS(PP_BUSY_CHANGE);
1850#undef PIS
1851
1852#define PIS(x) \
1853 seq_printf(s, "%-20s %10d\n", #x, \
1854 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1855
1856 seq_printf(s, "-- CIO interrupts --\n");
1857 PIS(ERRSYNCESC1);
1858 PIS(ERRSYNCESC2);
1859 PIS(ERRSYNCESC3);
1860 PIS(ERRESC1);
1861 PIS(ERRESC2);
1862 PIS(ERRESC3);
1863 PIS(ERRCONTROL1);
1864 PIS(ERRCONTROL2);
1865 PIS(ERRCONTROL3);
1866 PIS(STATEULPS1);
1867 PIS(STATEULPS2);
1868 PIS(STATEULPS3);
1869 PIS(ERRCONTENTIONLP0_1);
1870 PIS(ERRCONTENTIONLP1_1);
1871 PIS(ERRCONTENTIONLP0_2);
1872 PIS(ERRCONTENTIONLP1_2);
1873 PIS(ERRCONTENTIONLP0_3);
1874 PIS(ERRCONTENTIONLP1_3);
1875 PIS(ULPSACTIVENOT_ALL0);
1876 PIS(ULPSACTIVENOT_ALL1);
1877#undef PIS
1878}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001879
Archit Taneja5a8b5722011-05-12 17:26:29 +05301880static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001881{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301882 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1883
Archit Taneja5a8b5722011-05-12 17:26:29 +05301884 dsi_dump_dsidev_irqs(dsidev, s);
1885}
1886
1887static void dsi2_dump_irqs(struct seq_file *s)
1888{
1889 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1890
1891 dsi_dump_dsidev_irqs(dsidev, s);
1892}
1893
1894void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1895 const struct file_operations *debug_fops)
1896{
1897 struct platform_device *dsidev;
1898
1899 dsidev = dsi_get_dsidev_from_id(0);
1900 if (dsidev)
1901 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1902 &dsi1_dump_irqs, debug_fops);
1903
1904 dsidev = dsi_get_dsidev_from_id(1);
1905 if (dsidev)
1906 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1907 &dsi2_dump_irqs, debug_fops);
1908}
1909#endif
1910
1911static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1912 struct seq_file *s)
1913{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301914#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001915
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001916 if (dsi_runtime_get(dsidev))
1917 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301918 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001919
1920 DUMPREG(DSI_REVISION);
1921 DUMPREG(DSI_SYSCONFIG);
1922 DUMPREG(DSI_SYSSTATUS);
1923 DUMPREG(DSI_IRQSTATUS);
1924 DUMPREG(DSI_IRQENABLE);
1925 DUMPREG(DSI_CTRL);
1926 DUMPREG(DSI_COMPLEXIO_CFG1);
1927 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1928 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1929 DUMPREG(DSI_CLK_CTRL);
1930 DUMPREG(DSI_TIMING1);
1931 DUMPREG(DSI_TIMING2);
1932 DUMPREG(DSI_VM_TIMING1);
1933 DUMPREG(DSI_VM_TIMING2);
1934 DUMPREG(DSI_VM_TIMING3);
1935 DUMPREG(DSI_CLK_TIMING);
1936 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1937 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1938 DUMPREG(DSI_COMPLEXIO_CFG2);
1939 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1940 DUMPREG(DSI_VM_TIMING4);
1941 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1942 DUMPREG(DSI_VM_TIMING5);
1943 DUMPREG(DSI_VM_TIMING6);
1944 DUMPREG(DSI_VM_TIMING7);
1945 DUMPREG(DSI_STOPCLK_TIMING);
1946
1947 DUMPREG(DSI_VC_CTRL(0));
1948 DUMPREG(DSI_VC_TE(0));
1949 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1950 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1951 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1952 DUMPREG(DSI_VC_IRQSTATUS(0));
1953 DUMPREG(DSI_VC_IRQENABLE(0));
1954
1955 DUMPREG(DSI_VC_CTRL(1));
1956 DUMPREG(DSI_VC_TE(1));
1957 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1958 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1959 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1960 DUMPREG(DSI_VC_IRQSTATUS(1));
1961 DUMPREG(DSI_VC_IRQENABLE(1));
1962
1963 DUMPREG(DSI_VC_CTRL(2));
1964 DUMPREG(DSI_VC_TE(2));
1965 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1966 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1967 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1968 DUMPREG(DSI_VC_IRQSTATUS(2));
1969 DUMPREG(DSI_VC_IRQENABLE(2));
1970
1971 DUMPREG(DSI_VC_CTRL(3));
1972 DUMPREG(DSI_VC_TE(3));
1973 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1974 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1975 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1976 DUMPREG(DSI_VC_IRQSTATUS(3));
1977 DUMPREG(DSI_VC_IRQENABLE(3));
1978
1979 DUMPREG(DSI_DSIPHY_CFG0);
1980 DUMPREG(DSI_DSIPHY_CFG1);
1981 DUMPREG(DSI_DSIPHY_CFG2);
1982 DUMPREG(DSI_DSIPHY_CFG5);
1983
1984 DUMPREG(DSI_PLL_CONTROL);
1985 DUMPREG(DSI_PLL_STATUS);
1986 DUMPREG(DSI_PLL_GO);
1987 DUMPREG(DSI_PLL_CONFIGURATION1);
1988 DUMPREG(DSI_PLL_CONFIGURATION2);
1989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301990 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001991 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001992#undef DUMPREG
1993}
1994
Archit Taneja5a8b5722011-05-12 17:26:29 +05301995static void dsi1_dump_regs(struct seq_file *s)
1996{
1997 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1998
1999 dsi_dump_dsidev_regs(dsidev, s);
2000}
2001
2002static void dsi2_dump_regs(struct seq_file *s)
2003{
2004 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2005
2006 dsi_dump_dsidev_regs(dsidev, s);
2007}
2008
2009void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
2010 const struct file_operations *debug_fops)
2011{
2012 struct platform_device *dsidev;
2013
2014 dsidev = dsi_get_dsidev_from_id(0);
2015 if (dsidev)
2016 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
2017 &dsi1_dump_regs, debug_fops);
2018
2019 dsidev = dsi_get_dsidev_from_id(1);
2020 if (dsidev)
2021 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
2022 &dsi2_dump_regs, debug_fops);
2023}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002024enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002025 DSI_COMPLEXIO_POWER_OFF = 0x0,
2026 DSI_COMPLEXIO_POWER_ON = 0x1,
2027 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2028};
2029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302030static int dsi_cio_power(struct platform_device *dsidev,
2031 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002032{
2033 int t = 0;
2034
2035 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302036 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002037
2038 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302039 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2040 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002041 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002042 DSSERR("failed to set complexio power state to "
2043 "%d\n", state);
2044 return -ENODEV;
2045 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002046 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002047 }
2048
2049 return 0;
2050}
2051
Archit Taneja0c65622b2011-05-16 15:17:09 +05302052static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2053{
2054 int val;
2055
2056 /* line buffer on OMAP3 is 1024 x 24bits */
2057 /* XXX: for some reason using full buffer size causes
2058 * considerable TX slowdown with update sizes that fill the
2059 * whole buffer */
2060 if (!dss_has_feature(FEAT_DSI_GNQ))
2061 return 1023 * 3;
2062
2063 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2064
2065 switch (val) {
2066 case 1:
2067 return 512 * 3; /* 512x24 bits */
2068 case 2:
2069 return 682 * 3; /* 682x24 bits */
2070 case 3:
2071 return 853 * 3; /* 853x24 bits */
2072 case 4:
2073 return 1024 * 3; /* 1024x24 bits */
2074 case 5:
2075 return 1194 * 3; /* 1194x24 bits */
2076 case 6:
2077 return 1365 * 3; /* 1365x24 bits */
2078 default:
2079 BUG();
2080 }
2081}
2082
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03002083static int dsi_parse_lane_config(struct omap_dss_device *dssdev)
2084{
2085 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2086 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2087 u8 lanes[DSI_MAX_NR_LANES];
2088 u8 polarities[DSI_MAX_NR_LANES];
2089 int num_lanes, i;
2090
2091 static const enum dsi_lane_function functions[] = {
2092 DSI_LANE_CLK,
2093 DSI_LANE_DATA1,
2094 DSI_LANE_DATA2,
2095 DSI_LANE_DATA3,
2096 DSI_LANE_DATA4,
2097 };
2098
2099 lanes[0] = dssdev->phy.dsi.clk_lane;
2100 lanes[1] = dssdev->phy.dsi.data1_lane;
2101 lanes[2] = dssdev->phy.dsi.data2_lane;
2102 lanes[3] = dssdev->phy.dsi.data3_lane;
2103 lanes[4] = dssdev->phy.dsi.data4_lane;
2104 polarities[0] = dssdev->phy.dsi.clk_pol;
2105 polarities[1] = dssdev->phy.dsi.data1_pol;
2106 polarities[2] = dssdev->phy.dsi.data2_pol;
2107 polarities[3] = dssdev->phy.dsi.data3_pol;
2108 polarities[4] = dssdev->phy.dsi.data4_pol;
2109
2110 num_lanes = 0;
2111
2112 for (i = 0; i < dsi->num_lanes_supported; ++i)
2113 dsi->lanes[i].function = DSI_LANE_UNUSED;
2114
2115 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2116 int num;
2117
2118 if (lanes[i] == DSI_LANE_UNUSED)
2119 break;
2120
2121 num = lanes[i] - 1;
2122
2123 if (num >= dsi->num_lanes_supported)
2124 return -EINVAL;
2125
2126 if (dsi->lanes[num].function != DSI_LANE_UNUSED)
2127 return -EINVAL;
2128
2129 dsi->lanes[num].function = functions[i];
2130 dsi->lanes[num].polarity = polarities[i];
2131 num_lanes++;
2132 }
2133
2134 if (num_lanes < 2 || num_lanes > dsi->num_lanes_supported)
2135 return -EINVAL;
2136
2137 dsi->num_lanes_used = num_lanes;
2138
2139 return 0;
2140}
2141
Tomi Valkeinen48368392011-10-13 11:22:39 +03002142static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302144 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002145 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2146 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2147 static const enum dsi_lane_function functions[] = {
2148 DSI_LANE_CLK,
2149 DSI_LANE_DATA1,
2150 DSI_LANE_DATA2,
2151 DSI_LANE_DATA3,
2152 DSI_LANE_DATA4,
2153 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002154 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002155 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302158
Tomi Valkeinen48368392011-10-13 11:22:39 +03002159 for (i = 0; i < dsi->num_lanes_used; ++i) {
2160 unsigned offset = offsets[i];
2161 unsigned polarity, lane_number;
2162 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302163
Tomi Valkeinen48368392011-10-13 11:22:39 +03002164 for (t = 0; t < dsi->num_lanes_supported; ++t)
2165 if (dsi->lanes[t].function == functions[i])
2166 break;
2167
2168 if (t == dsi->num_lanes_supported)
2169 return -EINVAL;
2170
2171 lane_number = t;
2172 polarity = dsi->lanes[t].polarity;
2173
2174 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2175 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302176 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002177
2178 /* clear the unused lanes */
2179 for (; i < dsi->num_lanes_supported; ++i) {
2180 unsigned offset = offsets[i];
2181
2182 r = FLD_MOD(r, 0, offset + 2, offset);
2183 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2184 }
2185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302186 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002187
Tomi Valkeinen48368392011-10-13 11:22:39 +03002188 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002189}
2190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302191static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302193 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2194
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302196 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002197 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2198}
2199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002201{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302202 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2203
2204 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2206}
2207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302208static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209{
2210 u32 r;
2211 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2212 u32 tlpx_half, tclk_trail, tclk_zero;
2213 u32 tclk_prepare;
2214
2215 /* calculate timings */
2216
2217 /* 1 * DDR_CLK = 2 * UI */
2218
2219 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302220 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002221
2222 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302223 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002224
2225 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002227
2228 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002230
2231 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302232 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002233
2234 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302235 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236
2237 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239
2240 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302241 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002242
2243 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302244 ths_prepare, ddr2ns(dsidev, ths_prepare),
2245 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002246 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247 ths_trail, ddr2ns(dsidev, ths_trail),
2248 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002249
2250 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2251 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302252 tlpx_half, ddr2ns(dsidev, tlpx_half),
2253 tclk_trail, ddr2ns(dsidev, tclk_trail),
2254 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002255 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302256 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002257
2258 /* program timings */
2259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002261 r = FLD_MOD(r, ths_prepare, 31, 24);
2262 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2263 r = FLD_MOD(r, ths_trail, 15, 8);
2264 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002268 r = FLD_MOD(r, tlpx_half, 22, 16);
2269 r = FLD_MOD(r, tclk_trail, 15, 8);
2270 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302273 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002274 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302275 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276}
2277
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002278/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002279static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002280 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002281{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302283 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002284 int i;
2285 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002286 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002287
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002288 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002289
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002290 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2291 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002292
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002293 if (mask_p & (1 << i))
2294 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002295
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002296 if (mask_n & (1 << i))
2297 l |= 1 << (i * 2 + (p ? 1 : 0));
2298 }
Archit Taneja75d72472011-05-16 15:17:08 +05302299
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002300 /*
2301 * Bits in REGLPTXSCPDAT4TO0DXDY:
2302 * 17: DY0 18: DX0
2303 * 19: DY1 20: DX1
2304 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302305 * 23: DY3 24: DX3
2306 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002307 */
2308
2309 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302310
2311 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302312 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002313
2314 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302315
2316 /* ENLPTXSCPDAT */
2317 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002318}
2319
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302320static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002321{
2322 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302323 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002324 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302325 /* REGLPTXSCPDAT4TO0DXDY */
2326 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002327}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002328
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002329static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2330{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302331 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002332 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2333 int t, i;
2334 bool in_use[DSI_MAX_NR_LANES];
2335 static const u8 offsets_old[] = { 28, 27, 26 };
2336 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2337 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002338
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002339 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2340 offsets = offsets_old;
2341 else
2342 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002343
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002344 for (i = 0; i < dsi->num_lanes_supported; ++i)
2345 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002346
2347 t = 100000;
2348 while (true) {
2349 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002350 int ok;
2351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302352 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002353
2354 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002355 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2356 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002357 ok++;
2358 }
2359
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002360 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002361 break;
2362
2363 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002364 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2365 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002366 continue;
2367
2368 DSSERR("CIO TXCLKESC%d domain not coming " \
2369 "out of reset\n", i);
2370 }
2371 return -EIO;
2372 }
2373 }
2374
2375 return 0;
2376}
2377
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002378/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002379static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2380{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002381 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2382 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2383 unsigned mask = 0;
2384 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002385
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002386 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2387 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2388 mask |= 1 << i;
2389 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002390
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002391 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002392}
2393
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002394static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002395{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002398 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002399 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002400
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002401 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002402
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002403 r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
2404 if (r)
2405 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002406
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302407 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002408
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002409 /* A dummy read using the SCP interface to any DSIPHY register is
2410 * required after DSIPHY reset to complete the reset of the DSI complex
2411 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302414 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002415 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2416 r = -EIO;
2417 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002418 }
2419
Tomi Valkeinen48368392011-10-13 11:22:39 +03002420 r = dsi_set_lane_config(dssdev);
2421 if (r)
2422 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002423
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002424 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302425 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002426 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2427 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2428 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2429 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302430 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002431
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302432 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002433 unsigned mask_p;
2434 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302435
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002436 DSSDBG("manual ulps exit\n");
2437
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002438 /* ULPS is exited by Mark-1 state for 1ms, followed by
2439 * stop state. DSS HW cannot do this via the normal
2440 * ULPS exit sequence, as after reset the DSS HW thinks
2441 * that we are not in ULPS mode, and refuses to send the
2442 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002443 * manually by setting positive lines high and negative lines
2444 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002445 */
2446
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002447 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302448
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002449 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2450 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2451 continue;
2452 mask_p |= 1 << i;
2453 }
Archit Taneja75d72472011-05-16 15:17:08 +05302454
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002455 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002456 }
2457
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302458 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002459 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002460 goto err_cio_pwr;
2461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002463 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2464 r = -ENODEV;
2465 goto err_cio_pwr_dom;
2466 }
2467
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468 dsi_if_enable(dsidev, true);
2469 dsi_if_enable(dsidev, false);
2470 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002472 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2473 if (r)
2474 goto err_tx_clk_esc_rst;
2475
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302476 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002477 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2478 ktime_t wait = ns_to_ktime(1000 * 1000);
2479 set_current_state(TASK_UNINTERRUPTIBLE);
2480 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2481
2482 /* Disable the override. The lanes should be set to Mark-11
2483 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002485 }
2486
2487 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302488 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002489
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302490 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002491
Archit Taneja8af6ff02011-09-05 16:48:27 +05302492 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2493 /* DDR_CLK_ALWAYS_ON */
2494 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2495 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2496 }
2497
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302498 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002499
2500 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002501
2502 return 0;
2503
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002504err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302505 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002506err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302507 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002508err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302509 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302510 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002511err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302512 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002513 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514 return r;
2515}
2516
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002517static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002518{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002519 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302520 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2521
Archit Taneja8af6ff02011-09-05 16:48:27 +05302522 /* DDR_CLK_ALWAYS_ON */
2523 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2524
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302525 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2526 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002527 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002528}
2529
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302530static void dsi_config_tx_fifo(struct platform_device *dsidev,
2531 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532 enum fifo_size size3, enum fifo_size size4)
2533{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302534 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002535 u32 r = 0;
2536 int add = 0;
2537 int i;
2538
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302539 dsi->vc[0].fifo_size = size1;
2540 dsi->vc[1].fifo_size = size2;
2541 dsi->vc[2].fifo_size = size3;
2542 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002543
2544 for (i = 0; i < 4; i++) {
2545 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302546 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002547
2548 if (add + size > 4) {
2549 DSSERR("Illegal FIFO configuration\n");
2550 BUG();
2551 }
2552
2553 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2554 r |= v << (8 * i);
2555 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2556 add += size;
2557 }
2558
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302559 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002560}
2561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562static void dsi_config_rx_fifo(struct platform_device *dsidev,
2563 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002564 enum fifo_size size3, enum fifo_size size4)
2565{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002567 u32 r = 0;
2568 int add = 0;
2569 int i;
2570
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302571 dsi->vc[0].fifo_size = size1;
2572 dsi->vc[1].fifo_size = size2;
2573 dsi->vc[2].fifo_size = size3;
2574 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002575
2576 for (i = 0; i < 4; i++) {
2577 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302578 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002579
2580 if (add + size > 4) {
2581 DSSERR("Illegal FIFO configuration\n");
2582 BUG();
2583 }
2584
2585 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2586 r |= v << (8 * i);
2587 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2588 add += size;
2589 }
2590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302591 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002592}
2593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595{
2596 u32 r;
2597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302598 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302600 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002603 DSSERR("TX_STOP bit not going down\n");
2604 return -EIO;
2605 }
2606
2607 return 0;
2608}
2609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002611{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002613}
2614
2615static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2616{
Archit Taneja2e868db2011-05-12 17:26:28 +05302617 struct dsi_packet_sent_handler_data *vp_data =
2618 (struct dsi_packet_sent_handler_data *) data;
2619 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302620 const int channel = dsi->update_channel;
2621 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002622
Archit Taneja2e868db2011-05-12 17:26:28 +05302623 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2624 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002625}
2626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302627static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002628{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302629 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302630 DECLARE_COMPLETION_ONSTACK(completion);
2631 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002632 int r = 0;
2633 u8 bit;
2634
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302635 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302638 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002639 if (r)
2640 goto err0;
2641
2642 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002644 if (wait_for_completion_timeout(&completion,
2645 msecs_to_jiffies(10)) == 0) {
2646 DSSERR("Failed to complete previous frame transfer\n");
2647 r = -EIO;
2648 goto err1;
2649 }
2650 }
2651
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302652 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302653 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654
2655 return 0;
2656err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302657 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302658 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002659err0:
2660 return r;
2661}
2662
2663static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2664{
Archit Taneja2e868db2011-05-12 17:26:28 +05302665 struct dsi_packet_sent_handler_data *l4_data =
2666 (struct dsi_packet_sent_handler_data *) data;
2667 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302668 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002669
Archit Taneja2e868db2011-05-12 17:26:28 +05302670 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2671 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672}
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002675{
Archit Taneja2e868db2011-05-12 17:26:28 +05302676 DECLARE_COMPLETION_ONSTACK(completion);
2677 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002678 int r = 0;
2679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302681 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002682 if (r)
2683 goto err0;
2684
2685 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687 if (wait_for_completion_timeout(&completion,
2688 msecs_to_jiffies(10)) == 0) {
2689 DSSERR("Failed to complete previous l4 transfer\n");
2690 r = -EIO;
2691 goto err1;
2692 }
2693 }
2694
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302695 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302696 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002697
2698 return 0;
2699err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302700 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302701 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002702err0:
2703 return r;
2704}
2705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002707{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302708 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302710 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002711
2712 WARN_ON(in_interrupt());
2713
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002715 return 0;
2716
Archit Tanejad6049142011-08-22 11:58:08 +05302717 switch (dsi->vc[channel].source) {
2718 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302719 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302720 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302721 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002722 default:
2723 BUG();
2724 }
2725}
2726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302727static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2728 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002729{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002730 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2731 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002732
2733 enable = enable ? 1 : 0;
2734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302735 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302737 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2738 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2740 return -EIO;
2741 }
2742
2743 return 0;
2744}
2745
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302746static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002747{
2748 u32 r;
2749
2750 DSSDBGF("%d", channel);
2751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002753
2754 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2755 DSSERR("VC(%d) busy when trying to configure it!\n",
2756 channel);
2757
2758 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2759 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2760 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2761 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2762 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2763 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2764 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002765 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2766 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767
2768 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2769 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772}
2773
Archit Tanejad6049142011-08-22 11:58:08 +05302774static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2775 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302777 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2778
Archit Tanejad6049142011-08-22 11:58:08 +05302779 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002780 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781
2782 DSSDBGF("%d", channel);
2783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002785
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002788 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002791 return -EIO;
2792 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793
Archit Tanejad6049142011-08-22 11:58:08 +05302794 /* SOURCE, 0 = L4, 1 = video port */
2795 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796
Archit Taneja9613c022011-03-22 06:33:36 -05002797 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302798 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2799 bool enable = source == DSI_VC_SOURCE_VP;
2800 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2801 }
Archit Taneja9613c022011-03-22 06:33:36 -05002802
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302803 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804
Archit Tanejad6049142011-08-22 11:58:08 +05302805 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002806
2807 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808}
2809
Archit Taneja1ffefe72011-05-12 17:26:24 +05302810void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2811 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302813 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2814
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002815 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2816
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302817 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302819 dsi_vc_enable(dsidev, channel, 0);
2820 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002823
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302824 dsi_vc_enable(dsidev, channel, 1);
2825 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302827 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302828
2829 /* start the DDR clock by sending a NULL packet */
2830 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2831 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002833EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302835static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002836{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302837 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2841 (val >> 0) & 0xff,
2842 (val >> 8) & 0xff,
2843 (val >> 16) & 0xff,
2844 (val >> 24) & 0xff);
2845 }
2846}
2847
2848static void dsi_show_rx_ack_with_err(u16 err)
2849{
2850 DSSERR("\tACK with ERROR (%#x):\n", err);
2851 if (err & (1 << 0))
2852 DSSERR("\t\tSoT Error\n");
2853 if (err & (1 << 1))
2854 DSSERR("\t\tSoT Sync Error\n");
2855 if (err & (1 << 2))
2856 DSSERR("\t\tEoT Sync Error\n");
2857 if (err & (1 << 3))
2858 DSSERR("\t\tEscape Mode Entry Command Error\n");
2859 if (err & (1 << 4))
2860 DSSERR("\t\tLP Transmit Sync Error\n");
2861 if (err & (1 << 5))
2862 DSSERR("\t\tHS Receive Timeout Error\n");
2863 if (err & (1 << 6))
2864 DSSERR("\t\tFalse Control Error\n");
2865 if (err & (1 << 7))
2866 DSSERR("\t\t(reserved7)\n");
2867 if (err & (1 << 8))
2868 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2869 if (err & (1 << 9))
2870 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2871 if (err & (1 << 10))
2872 DSSERR("\t\tChecksum Error\n");
2873 if (err & (1 << 11))
2874 DSSERR("\t\tData type not recognized\n");
2875 if (err & (1 << 12))
2876 DSSERR("\t\tInvalid VC ID\n");
2877 if (err & (1 << 13))
2878 DSSERR("\t\tInvalid Transmission Length\n");
2879 if (err & (1 << 14))
2880 DSSERR("\t\t(reserved14)\n");
2881 if (err & (1 << 15))
2882 DSSERR("\t\tDSI Protocol Violation\n");
2883}
2884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2886 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887{
2888 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890 u32 val;
2891 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002893 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302895 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896 u16 err = FLD_GET(val, 23, 8);
2897 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302898 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002899 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302901 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002902 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302904 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002905 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002906 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302907 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908 } else {
2909 DSSERR("\tunknown datatype 0x%02x\n", dt);
2910 }
2911 }
2912 return 0;
2913}
2914
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302915static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302917 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2918
2919 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920 DSSDBG("dsi_vc_send_bta %d\n", channel);
2921
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302922 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302924 /* RX_FIFO_NOT_EMPTY */
2925 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302927 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928 }
2929
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302930 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002932 /* flush posted write */
2933 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2934
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935 return 0;
2936}
2937
Archit Taneja1ffefe72011-05-12 17:26:24 +05302938int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302940 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002941 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942 int r = 0;
2943 u32 err;
2944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302945 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002946 &completion, DSI_VC_IRQ_BTA);
2947 if (r)
2948 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002951 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002953 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302955 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002956 if (r)
2957 goto err2;
2958
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002959 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960 msecs_to_jiffies(500)) == 0) {
2961 DSSERR("Failed to receive BTA\n");
2962 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002963 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964 }
2965
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302966 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967 if (err) {
2968 DSSERR("Error while sending BTA: %x\n", err);
2969 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002970 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002972err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302973 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002974 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002975err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302976 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002977 &completion, DSI_VC_IRQ_BTA);
2978err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979 return r;
2980}
2981EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2982
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302983static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2984 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302986 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 u32 val;
2988 u8 data_id;
2989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302992 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993
2994 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2995 FLD_VAL(ecc, 31, 24);
2996
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302997 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002998}
2999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3001 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002{
3003 u32 val;
3004
3005 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3006
3007/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3008 b1, b2, b3, b4, val); */
3009
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303010 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003011}
3012
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303013static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3014 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015{
3016 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303017 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 int i;
3019 u8 *p;
3020 int r = 0;
3021 u8 b1, b2, b3, b4;
3022
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303023 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3025
3026 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303027 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028 DSSERR("unable to send long packet: packet too long.\n");
3029 return -EINVAL;
3030 }
3031
Archit Tanejad6049142011-08-22 11:58:08 +05303032 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303034 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036 p = data;
3037 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303038 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040
3041 b1 = *p++;
3042 b2 = *p++;
3043 b3 = *p++;
3044 b4 = *p++;
3045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303046 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047 }
3048
3049 i = len % 4;
3050 if (i) {
3051 b1 = 0; b2 = 0; b3 = 0;
3052
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303053 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054 DSSDBG("\tsending remainder bytes %d\n", i);
3055
3056 switch (i) {
3057 case 3:
3058 b1 = *p++;
3059 b2 = *p++;
3060 b3 = *p++;
3061 break;
3062 case 2:
3063 b1 = *p++;
3064 b2 = *p++;
3065 break;
3066 case 1:
3067 b1 = *p++;
3068 break;
3069 }
3070
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303071 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072 }
3073
3074 return r;
3075}
3076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303077static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3078 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303080 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081 u32 r;
3082 u8 data_id;
3083
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303084 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303086 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003087 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3088 channel,
3089 data_type, data & 0xff, (data >> 8) & 0xff);
3090
Archit Tanejad6049142011-08-22 11:58:08 +05303091 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303093 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3095 return -EINVAL;
3096 }
3097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303098 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099
3100 r = (data_id << 0) | (data << 8) | (ecc << 24);
3101
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303102 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003103
3104 return 0;
3105}
3106
Archit Taneja1ffefe72011-05-12 17:26:24 +05303107int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003108{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303109 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303110
Archit Taneja18b7d092011-09-05 17:01:08 +05303111 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3112 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113}
3114EXPORT_SYMBOL(dsi_vc_send_null);
3115
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303116static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3117 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303119 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003120 int r;
3121
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303122 if (len == 0) {
3123 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303124 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303125 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3126 } else if (len == 1) {
3127 r = dsi_vc_send_short(dsidev, channel,
3128 type == DSS_DSI_CONTENT_GENERIC ?
3129 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303130 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003131 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303132 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303133 type == DSS_DSI_CONTENT_GENERIC ?
3134 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303135 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136 data[0] | (data[1] << 8), 0);
3137 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303138 r = dsi_vc_send_long(dsidev, channel,
3139 type == DSS_DSI_CONTENT_GENERIC ?
3140 MIPI_DSI_GENERIC_LONG_WRITE :
3141 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142 }
3143
3144 return r;
3145}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303146
3147int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3148 u8 *data, int len)
3149{
3150 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3151 DSS_DSI_CONTENT_DCS);
3152}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3154
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303155int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3156 u8 *data, int len)
3157{
3158 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3159 DSS_DSI_CONTENT_GENERIC);
3160}
3161EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3162
3163static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3164 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003165{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303166 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003167 int r;
3168
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303169 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003171 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003172
Archit Taneja1ffefe72011-05-12 17:26:24 +05303173 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003174 if (r)
3175 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303177 /* RX_FIFO_NOT_EMPTY */
3178 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003179 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303180 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003181 r = -EIO;
3182 goto err;
3183 }
3184
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003185 return 0;
3186err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303187 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003188 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003189 return r;
3190}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303191
3192int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3193 int len)
3194{
3195 return dsi_vc_write_common(dssdev, channel, data, len,
3196 DSS_DSI_CONTENT_DCS);
3197}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003198EXPORT_SYMBOL(dsi_vc_dcs_write);
3199
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303200int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3201 int len)
3202{
3203 return dsi_vc_write_common(dssdev, channel, data, len,
3204 DSS_DSI_CONTENT_GENERIC);
3205}
3206EXPORT_SYMBOL(dsi_vc_generic_write);
3207
Archit Taneja1ffefe72011-05-12 17:26:24 +05303208int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003209{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303210 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003211}
3212EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3213
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303214int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3215{
3216 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3217}
3218EXPORT_SYMBOL(dsi_vc_generic_write_0);
3219
Archit Taneja1ffefe72011-05-12 17:26:24 +05303220int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3221 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003222{
3223 u8 buf[2];
3224 buf[0] = dcs_cmd;
3225 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303226 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003227}
3228EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3229
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303230int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3231 u8 param)
3232{
3233 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3234}
3235EXPORT_SYMBOL(dsi_vc_generic_write_1);
3236
3237int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3238 u8 param1, u8 param2)
3239{
3240 u8 buf[2];
3241 buf[0] = param1;
3242 buf[1] = param2;
3243 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3244}
3245EXPORT_SYMBOL(dsi_vc_generic_write_2);
3246
Archit Tanejab8509752011-08-30 15:48:23 +05303247static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3248 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303250 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303251 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303252 int r;
3253
3254 if (dsi->debug_read)
3255 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3256 channel, dcs_cmd);
3257
3258 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3259 if (r) {
3260 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3261 " failed\n", channel, dcs_cmd);
3262 return r;
3263 }
3264
3265 return 0;
3266}
3267
Archit Tanejab3b89c02011-08-30 16:07:39 +05303268static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3269 int channel, u8 *reqdata, int reqlen)
3270{
3271 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3272 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3273 u16 data;
3274 u8 data_type;
3275 int r;
3276
3277 if (dsi->debug_read)
3278 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3279 channel, reqlen);
3280
3281 if (reqlen == 0) {
3282 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3283 data = 0;
3284 } else if (reqlen == 1) {
3285 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3286 data = reqdata[0];
3287 } else if (reqlen == 2) {
3288 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3289 data = reqdata[0] | (reqdata[1] << 8);
3290 } else {
3291 BUG();
3292 }
3293
3294 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3295 if (r) {
3296 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3297 " failed\n", channel, reqlen);
3298 return r;
3299 }
3300
3301 return 0;
3302}
3303
3304static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3305 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303306{
3307 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003308 u32 val;
3309 u8 dt;
3310 int r;
3311
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003312 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303313 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003314 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003315 r = -EIO;
3316 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003317 }
3318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303319 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303320 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003321 DSSDBG("\theader: %08x\n", val);
3322 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303323 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003324 u16 err = FLD_GET(val, 23, 8);
3325 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003326 r = -EIO;
3327 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003328
Archit Tanejab3b89c02011-08-30 16:07:39 +05303329 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3330 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3331 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003332 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303333 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303334 DSSDBG("\t%s short response, 1 byte: %02x\n",
3335 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3336 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003337
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003338 if (buflen < 1) {
3339 r = -EIO;
3340 goto err;
3341 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342
3343 buf[0] = data;
3344
3345 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303346 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3347 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3348 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003349 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303350 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303351 DSSDBG("\t%s short response, 2 byte: %04x\n",
3352 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3353 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003354
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003355 if (buflen < 2) {
3356 r = -EIO;
3357 goto err;
3358 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003359
3360 buf[0] = data & 0xff;
3361 buf[1] = (data >> 8) & 0xff;
3362
3363 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303364 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3365 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3366 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003367 int w;
3368 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303369 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303370 DSSDBG("\t%s long response, len %d\n",
3371 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3372 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003373
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003374 if (len > buflen) {
3375 r = -EIO;
3376 goto err;
3377 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003378
3379 /* two byte checksum ends the packet, not included in len */
3380 for (w = 0; w < len + 2;) {
3381 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303382 val = dsi_read_reg(dsidev,
3383 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303384 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003385 DSSDBG("\t\t%02x %02x %02x %02x\n",
3386 (val >> 0) & 0xff,
3387 (val >> 8) & 0xff,
3388 (val >> 16) & 0xff,
3389 (val >> 24) & 0xff);
3390
3391 for (b = 0; b < 4; ++b) {
3392 if (w < len)
3393 buf[w] = (val >> (b * 8)) & 0xff;
3394 /* we discard the 2 byte checksum */
3395 ++w;
3396 }
3397 }
3398
3399 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003400 } else {
3401 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003402 r = -EIO;
3403 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003404 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003405
3406 BUG();
3407err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303408 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3409 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003410
Archit Tanejab8509752011-08-30 15:48:23 +05303411 return r;
3412}
3413
3414int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3415 u8 *buf, int buflen)
3416{
3417 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3418 int r;
3419
3420 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3421 if (r)
3422 goto err;
3423
3424 r = dsi_vc_send_bta_sync(dssdev, channel);
3425 if (r)
3426 goto err;
3427
Archit Tanejab3b89c02011-08-30 16:07:39 +05303428 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3429 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303430 if (r < 0)
3431 goto err;
3432
3433 if (r != buflen) {
3434 r = -EIO;
3435 goto err;
3436 }
3437
3438 return 0;
3439err:
3440 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3441 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003442}
3443EXPORT_SYMBOL(dsi_vc_dcs_read);
3444
Archit Tanejab3b89c02011-08-30 16:07:39 +05303445static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3446 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3447{
3448 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3449 int r;
3450
3451 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3452 if (r)
3453 return r;
3454
3455 r = dsi_vc_send_bta_sync(dssdev, channel);
3456 if (r)
3457 return r;
3458
3459 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3460 DSS_DSI_CONTENT_GENERIC);
3461 if (r < 0)
3462 return r;
3463
3464 if (r != buflen) {
3465 r = -EIO;
3466 return r;
3467 }
3468
3469 return 0;
3470}
3471
3472int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3473 int buflen)
3474{
3475 int r;
3476
3477 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3478 if (r) {
3479 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3480 return r;
3481 }
3482
3483 return 0;
3484}
3485EXPORT_SYMBOL(dsi_vc_generic_read_0);
3486
3487int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3488 u8 *buf, int buflen)
3489{
3490 int r;
3491
3492 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3493 if (r) {
3494 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3495 return r;
3496 }
3497
3498 return 0;
3499}
3500EXPORT_SYMBOL(dsi_vc_generic_read_1);
3501
3502int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3503 u8 param1, u8 param2, u8 *buf, int buflen)
3504{
3505 int r;
3506 u8 reqdata[2];
3507
3508 reqdata[0] = param1;
3509 reqdata[1] = param2;
3510
3511 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3512 if (r) {
3513 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3514 return r;
3515 }
3516
3517 return 0;
3518}
3519EXPORT_SYMBOL(dsi_vc_generic_read_2);
3520
Archit Taneja1ffefe72011-05-12 17:26:24 +05303521int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3522 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303524 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3525
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303526 return dsi_vc_send_short(dsidev, channel,
3527 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528}
3529EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303531static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003532{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303533 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003534 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003535 int r, i;
3536 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003537
3538 DSSDBGF();
3539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303540 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303542 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003543
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303544 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003545 return 0;
3546
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003547 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303548 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003549 dsi_if_enable(dsidev, 0);
3550 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3551 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003552 }
3553
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303554 dsi_sync_vc(dsidev, 0);
3555 dsi_sync_vc(dsidev, 1);
3556 dsi_sync_vc(dsidev, 2);
3557 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003558
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303559 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303561 dsi_vc_enable(dsidev, 0, false);
3562 dsi_vc_enable(dsidev, 1, false);
3563 dsi_vc_enable(dsidev, 2, false);
3564 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303566 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003567 DSSERR("HS busy when enabling ULPS\n");
3568 return -EIO;
3569 }
3570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003572 DSSERR("LP busy when enabling ULPS\n");
3573 return -EIO;
3574 }
3575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303576 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003577 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3578 if (r)
3579 return r;
3580
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003581 mask = 0;
3582
3583 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3584 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3585 continue;
3586 mask |= 1 << i;
3587 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003588 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3589 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003590 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003591
Tomi Valkeinena702c852011-10-12 10:10:21 +03003592 /* flush posted write and wait for SCP interface to finish the write */
3593 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3594
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003595 if (wait_for_completion_timeout(&completion,
3596 msecs_to_jiffies(1000)) == 0) {
3597 DSSERR("ULPS enable timeout\n");
3598 r = -EIO;
3599 goto err;
3600 }
3601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303602 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003603 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3604
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003605 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003606 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003607
Tomi Valkeinena702c852011-10-12 10:10:21 +03003608 /* flush posted write and wait for SCP interface to finish the write */
3609 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3610
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303611 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003614
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303615 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003616
3617 return 0;
3618
3619err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303620 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003621 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3622 return r;
3623}
3624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303625static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3626 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003627{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003628 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003629 unsigned long total_ticks;
3630 u32 r;
3631
3632 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003633
3634 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303635 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303637 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003638 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003639 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3640 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003641 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303642 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003643
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003644 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3645
3646 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3647 total_ticks,
3648 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3649 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003650}
3651
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303652static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3653 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003654{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003655 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003656 unsigned long total_ticks;
3657 u32 r;
3658
3659 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003660
3661 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303662 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303664 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003666 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3667 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303669 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003671 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3672
3673 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3674 total_ticks,
3675 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3676 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003677}
3678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3680 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003682 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003683 unsigned long total_ticks;
3684 u32 r;
3685
3686 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003687
3688 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303689 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303691 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003693 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3694 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003695 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303696 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003698 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3699
3700 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3701 total_ticks,
3702 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3703 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003704}
3705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303706static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3707 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003708{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003709 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003710 unsigned long total_ticks;
3711 u32 r;
3712
3713 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003714
3715 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303716 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003717
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303718 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003719 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003720 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3721 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003722 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303723 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003725 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3726
3727 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3728 total_ticks,
3729 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3730 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003731}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303732
3733static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3734{
3735 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3736 int num_line_buffers;
3737
3738 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3739 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3740 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3741 struct omap_video_timings *timings = &dssdev->panel.timings;
3742 /*
3743 * Don't use line buffers if width is greater than the video
3744 * port's line buffer size
3745 */
3746 if (line_buf_size <= timings->x_res * bpp / 8)
3747 num_line_buffers = 0;
3748 else
3749 num_line_buffers = 2;
3750 } else {
3751 /* Use maximum number of line buffers in command mode */
3752 num_line_buffers = 2;
3753 }
3754
3755 /* LINE_BUFFER */
3756 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3757}
3758
3759static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3760{
3761 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3762 int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
3763 int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
3764 int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
3765 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3766 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3767 u32 r;
3768
3769 r = dsi_read_reg(dsidev, DSI_CTRL);
3770 r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
3771 r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
3772 r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
3773 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3774 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3775 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3776 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3777 dsi_write_reg(dsidev, DSI_CTRL, r);
3778}
3779
3780static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3781{
3782 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3783 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3784 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3785 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3786 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3787 u32 r;
3788
3789 /*
3790 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3791 * 1 = Long blanking packets are sent in corresponding blanking periods
3792 */
3793 r = dsi_read_reg(dsidev, DSI_CTRL);
3794 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3795 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3796 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3797 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3798 dsi_write_reg(dsidev, DSI_CTRL, r);
3799}
3800
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003801static int dsi_proto_config(struct omap_dss_device *dssdev)
3802{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303803 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003804 u32 r;
3805 int buswidth = 0;
3806
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303807 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003808 DSI_FIFO_SIZE_32,
3809 DSI_FIFO_SIZE_32,
3810 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003811
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303812 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003813 DSI_FIFO_SIZE_32,
3814 DSI_FIFO_SIZE_32,
3815 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003816
3817 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303818 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3819 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3820 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3821 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003822
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303823 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003824 case 16:
3825 buswidth = 0;
3826 break;
3827 case 18:
3828 buswidth = 1;
3829 break;
3830 case 24:
3831 buswidth = 2;
3832 break;
3833 default:
3834 BUG();
3835 }
3836
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303837 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003838 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3839 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3840 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3841 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3842 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3843 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003844 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3845 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003846 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3847 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3848 /* DCS_CMD_CODE, 1=start, 0=continue */
3849 r = FLD_MOD(r, 0, 25, 25);
3850 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303852 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853
Archit Taneja8af6ff02011-09-05 16:48:27 +05303854 dsi_config_vp_num_line_buffers(dssdev);
3855
3856 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3857 dsi_config_vp_sync_events(dssdev);
3858 dsi_config_blanking_modes(dssdev);
3859 }
3860
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303861 dsi_vc_initial_config(dsidev, 0);
3862 dsi_vc_initial_config(dsidev, 1);
3863 dsi_vc_initial_config(dsidev, 2);
3864 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003865
3866 return 0;
3867}
3868
3869static void dsi_proto_timings(struct omap_dss_device *dssdev)
3870{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303871 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003872 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003873 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3874 unsigned tclk_pre, tclk_post;
3875 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3876 unsigned ths_trail, ths_exit;
3877 unsigned ddr_clk_pre, ddr_clk_post;
3878 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3879 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003880 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003881 u32 r;
3882
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303883 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003884 ths_prepare = FLD_GET(r, 31, 24);
3885 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3886 ths_zero = ths_prepare_ths_zero - ths_prepare;
3887 ths_trail = FLD_GET(r, 15, 8);
3888 ths_exit = FLD_GET(r, 7, 0);
3889
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303890 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003891 tlpx = FLD_GET(r, 22, 16) * 2;
3892 tclk_trail = FLD_GET(r, 15, 8);
3893 tclk_zero = FLD_GET(r, 7, 0);
3894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303895 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896 tclk_prepare = FLD_GET(r, 7, 0);
3897
3898 /* min 8*UI */
3899 tclk_pre = 20;
3900 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303901 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003902
Archit Taneja8af6ff02011-09-05 16:48:27 +05303903 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003904
3905 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3906 4);
3907 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3908
3909 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3910 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3911
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303912 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003913 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3914 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303915 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003916
3917 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3918 ddr_clk_pre,
3919 ddr_clk_post);
3920
3921 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3922 DIV_ROUND_UP(ths_prepare, 4) +
3923 DIV_ROUND_UP(ths_zero + 3, 4);
3924
3925 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3926
3927 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3928 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303929 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003930
3931 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3932 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303933
3934 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3935 /* TODO: Implement a video mode check_timings function */
3936 int hsa = dssdev->panel.dsi_vm_data.hsa;
3937 int hfp = dssdev->panel.dsi_vm_data.hfp;
3938 int hbp = dssdev->panel.dsi_vm_data.hbp;
3939 int vsa = dssdev->panel.dsi_vm_data.vsa;
3940 int vfp = dssdev->panel.dsi_vm_data.vfp;
3941 int vbp = dssdev->panel.dsi_vm_data.vbp;
3942 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3943 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3944 struct omap_video_timings *timings = &dssdev->panel.timings;
3945 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3946 int tl, t_he, width_bytes;
3947
3948 t_he = hsync_end ?
3949 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3950
3951 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3952
3953 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3954 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3955 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3956
3957 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3958 hfp, hsync_end ? hsa : 0, tl);
3959 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3960 vsa, timings->y_res);
3961
3962 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3963 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3964 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3965 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3966 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3967
3968 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3969 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3970 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3971 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3972 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3973 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3974
3975 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3976 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3977 r = FLD_MOD(r, tl, 31, 16); /* TL */
3978 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3979 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003980}
3981
Archit Taneja8af6ff02011-09-05 16:48:27 +05303982int dsi_video_mode_enable(struct omap_dss_device *dssdev, int channel)
3983{
3984 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3985 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3986 u8 data_type;
3987 u16 word_count;
3988
3989 switch (dssdev->panel.dsi_pix_fmt) {
3990 case OMAP_DSS_DSI_FMT_RGB888:
3991 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3992 break;
3993 case OMAP_DSS_DSI_FMT_RGB666:
3994 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3995 break;
3996 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3997 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3998 break;
3999 case OMAP_DSS_DSI_FMT_RGB565:
4000 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4001 break;
4002 default:
4003 BUG();
4004 };
4005
4006 dsi_if_enable(dsidev, false);
4007 dsi_vc_enable(dsidev, channel, false);
4008
4009 /* MODE, 1 = video mode */
4010 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
4011
4012 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
4013
4014 dsi_vc_write_long_header(dsidev, channel, data_type, word_count, 0);
4015
4016 dsi_vc_enable(dsidev, channel, true);
4017 dsi_if_enable(dsidev, true);
4018
4019 dssdev->manager->enable(dssdev->manager);
4020
4021 return 0;
4022}
4023EXPORT_SYMBOL(dsi_video_mode_enable);
4024
4025void dsi_video_mode_disable(struct omap_dss_device *dssdev, int channel)
4026{
4027 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4028
4029 dsi_if_enable(dsidev, false);
4030 dsi_vc_enable(dsidev, channel, false);
4031
4032 /* MODE, 0 = command mode */
4033 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4034
4035 dsi_vc_enable(dsidev, channel, true);
4036 dsi_if_enable(dsidev, true);
4037
4038 dssdev->manager->disable(dssdev->manager);
4039}
4040EXPORT_SYMBOL(dsi_video_mode_disable);
4041
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004042static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
4043 u16 x, u16 y, u16 w, u16 h)
4044{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304045 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004047 unsigned bytespp;
4048 unsigned bytespl;
4049 unsigned bytespf;
4050 unsigned total_len;
4051 unsigned packet_payload;
4052 unsigned packet_len;
4053 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004054 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304055 const unsigned channel = dsi->update_channel;
Archit Taneja0c65622b2011-05-16 15:17:09 +05304056 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004057
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02004058 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
4059 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004060
Archit Tanejad6049142011-08-22 11:58:08 +05304061 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004062
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304063 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004064 bytespl = w * bytespp;
4065 bytespf = bytespl * h;
4066
4067 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4068 * number of lines in a packet. See errata about VP_CLK_RATIO */
4069
4070 if (bytespf < line_buf_size)
4071 packet_payload = bytespf;
4072 else
4073 packet_payload = (line_buf_size) / bytespl * bytespl;
4074
4075 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4076 total_len = (bytespf / packet_payload) * packet_len;
4077
4078 if (bytespf % packet_payload)
4079 total_len += (bytespf % packet_payload) + 1;
4080
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004081 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304082 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004083
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304084 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304085 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004086
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304087 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4089 else
4090 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304091 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004092
4093 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4094 * because DSS interrupts are not capable of waking up the CPU and the
4095 * framedone interrupt could be delayed for quite a long time. I think
4096 * the same goes for any DSS interrupts, but for some reason I have not
4097 * seen the problem anywhere else than here.
4098 */
4099 dispc_disable_sidle();
4100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304101 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004102
Archit Taneja49dbf582011-05-16 15:17:07 +05304103 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4104 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004105 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004106
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107 dss_start_update(dssdev);
4108
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304109 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004110 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4111 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304112 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304114 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115
4116#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304117 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004118#endif
4119 }
4120}
4121
4122#ifdef DSI_CATCH_MISSING_TE
4123static void dsi_te_timeout(unsigned long arg)
4124{
4125 DSSERR("TE not received for 250ms!\n");
4126}
4127#endif
4128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304129static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004130{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304131 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4132
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004133 /* SIDLEMODE back to smart-idle */
4134 dispc_enable_sidle();
4135
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304136 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004137 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304138 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004139 }
4140
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304141 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004142
4143 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304144 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004145}
4146
4147static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4148{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304149 struct dsi_data *dsi = container_of(work, struct dsi_data,
4150 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004151 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4152 * 250ms which would conflict with this timeout work. What should be
4153 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004154 * possibly scheduled framedone work. However, cancelling the transfer
4155 * on the HW is buggy, and would probably require resetting the whole
4156 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004157
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004158 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004159
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304160 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004161}
4162
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004163static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004164{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304165 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4166 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4168
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004169 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4170 * turns itself off. However, DSI still has the pixels in its buffers,
4171 * and is sending the data.
4172 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004173
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304174 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004175
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304176 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004177
Archit Tanejacf398fb2011-03-23 09:59:34 +00004178#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
4179 dispc_fake_vsync_irq();
4180#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004181}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004182
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004183int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03004184 u16 *x, u16 *y, u16 *w, u16 *h,
4185 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004186{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304187 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004188 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004190 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004192 if (*x > dw || *y > dh)
4193 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004194
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004195 if (*x + *w > dw)
4196 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004198 if (*y + *h > dh)
4199 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004200
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004201 if (*w == 1)
4202 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004203
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004204 if (*w == 0 || *h == 0)
4205 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304207 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004208
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004209 dss_setup_partial_planes(dssdev, x, y, w, h,
4210 enlarge_update_area);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004211 dispc_mgr_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213 return 0;
4214}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004215EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004216
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004217int omap_dsi_update(struct omap_dss_device *dssdev,
4218 int channel,
4219 u16 x, u16 y, u16 w, u16 h,
4220 void (*callback)(int, void *), void *data)
4221{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304222 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304223 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304224
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304225 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226
Tomi Valkeinena6027712010-05-25 17:01:28 +03004227 /* OMAP DSS cannot send updates of odd widths.
4228 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
4229 * here to make sure we catch erroneous updates. Otherwise we'll only
4230 * see rather obscure HW error happening, as DSS halts. */
4231 BUG_ON(x % 2 == 1);
4232
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004233 dsi->framedone_callback = callback;
4234 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004235
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004236 dsi->update_region.x = x;
4237 dsi->update_region.y = y;
4238 dsi->update_region.w = w;
4239 dsi->update_region.h = h;
4240 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004241
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004242 dsi_update_screen_dispc(dssdev, x, y, w, h);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004243
4244 return 0;
4245}
4246EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004247
4248/* Display funcs */
4249
4250static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4251{
4252 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304253
Archit Taneja8af6ff02011-09-05 16:48:27 +05304254 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4255 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004256 struct omap_video_timings timings = {
4257 .hsw = 1,
4258 .hfp = 1,
4259 .hbp = 1,
4260 .vsw = 1,
4261 .vfp = 0,
4262 .vbp = 0,
4263 };
4264
Archit Taneja8af6ff02011-09-05 16:48:27 +05304265 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4266 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4267
4268 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4269 (void *) dssdev, irq);
4270 if (r) {
4271 DSSERR("can't get FRAMEDONE irq\n");
4272 return r;
4273 }
4274
4275 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4276 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
4277
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004278 dispc_mgr_set_lcd_timings(dssdev->manager->id, &timings);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304279 } else {
4280 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4281 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
4282
4283 dispc_mgr_set_lcd_timings(dssdev->manager->id,
4284 &dssdev->panel.timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004285 }
4286
Archit Taneja8af6ff02011-09-05 16:48:27 +05304287 dispc_mgr_set_lcd_display_type(dssdev->manager->id,
4288 OMAP_DSS_LCD_DISPLAY_TFT);
4289 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4290 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004291 return 0;
4292}
4293
4294static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4295{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304296 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4297 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304298
Archit Taneja8af6ff02011-09-05 16:48:27 +05304299 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4300 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304301
Archit Taneja8af6ff02011-09-05 16:48:27 +05304302 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4303 (void *) dssdev, irq);
4304 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004305}
4306
4307static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4308{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304309 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004310 struct dsi_clock_info cinfo;
4311 int r;
4312
Archit Taneja1bb47832011-02-24 14:17:30 +05304313 /* we always use DSS_CLK_SYSCK as input clock */
4314 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004315 cinfo.regn = dssdev->clocks.dsi.regn;
4316 cinfo.regm = dssdev->clocks.dsi.regm;
4317 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4318 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004319 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004320 if (r) {
4321 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004322 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004323 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304325 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004326 if (r) {
4327 DSSERR("Failed to set dsi clocks\n");
4328 return r;
4329 }
4330
4331 return 0;
4332}
4333
4334static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4335{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304336 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004337 struct dispc_clock_info dispc_cinfo;
4338 int r;
4339 unsigned long long fck;
4340
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304341 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004342
Archit Tanejae8881662011-04-12 13:52:24 +05304343 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4344 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004345
4346 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4347 if (r) {
4348 DSSERR("Failed to calc dispc clocks\n");
4349 return r;
4350 }
4351
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004352 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004353 if (r) {
4354 DSSERR("Failed to set dispc clocks\n");
4355 return r;
4356 }
4357
4358 return 0;
4359}
4360
4361static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4362{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304363 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304364 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004365 int r;
4366
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03004367 r = dsi_parse_lane_config(dssdev);
4368 if (r) {
4369 DSSERR("illegal lane config");
4370 goto err0;
4371 }
4372
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304373 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004374 if (r)
4375 goto err0;
4376
4377 r = dsi_configure_dsi_clocks(dssdev);
4378 if (r)
4379 goto err1;
4380
Archit Tanejae8881662011-04-12 13:52:24 +05304381 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304382 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004383 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304384 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004385
4386 DSSDBG("PLL OK\n");
4387
4388 r = dsi_configure_dispc_clocks(dssdev);
4389 if (r)
4390 goto err2;
4391
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004392 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004393 if (r)
4394 goto err2;
4395
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304396 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004397
4398 dsi_proto_timings(dssdev);
4399 dsi_set_lp_clk_divisor(dssdev);
4400
4401 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304402 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004403
4404 r = dsi_proto_config(dssdev);
4405 if (r)
4406 goto err3;
4407
4408 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304409 dsi_vc_enable(dsidev, 0, 1);
4410 dsi_vc_enable(dsidev, 1, 1);
4411 dsi_vc_enable(dsidev, 2, 1);
4412 dsi_vc_enable(dsidev, 3, 1);
4413 dsi_if_enable(dsidev, 1);
4414 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004415
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004416 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004417err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004418 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004419err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304420 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304421 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004422 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4423
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004424err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304425 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004426err0:
4427 return r;
4428}
4429
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004430static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004431 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004432{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304433 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304434 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304435 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304436
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304437 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304438 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004439
Ville Syrjäläd7370102010-04-22 22:50:09 +02004440 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304441 dsi_if_enable(dsidev, 0);
4442 dsi_vc_enable(dsidev, 0, 0);
4443 dsi_vc_enable(dsidev, 1, 0);
4444 dsi_vc_enable(dsidev, 2, 0);
4445 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004446
Archit Taneja89a35e52011-04-12 13:52:23 +05304447 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304448 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004449 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004450 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304451 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004452}
4453
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004454int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304456 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304457 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004458 int r = 0;
4459
4460 DSSDBG("dsi_display_enable\n");
4461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304462 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004463
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304464 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004466 if (dssdev->manager == NULL) {
4467 DSSERR("failed to enable display: no manager\n");
4468 r = -ENODEV;
4469 goto err_start_dev;
4470 }
4471
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004472 r = omap_dss_start_device(dssdev);
4473 if (r) {
4474 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004475 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004476 }
4477
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004478 r = dsi_runtime_get(dsidev);
4479 if (r)
4480 goto err_get_dsi;
4481
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304482 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004483
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004484 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004485
4486 r = dsi_display_init_dispc(dssdev);
4487 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004488 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489
4490 r = dsi_display_init_dsi(dssdev);
4491 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004492 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304494 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004495
4496 return 0;
4497
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004498err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004499 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004500err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304501 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004502 dsi_runtime_put(dsidev);
4503err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004505err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304506 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004507 DSSDBG("dsi_display_enable FAILED\n");
4508 return r;
4509}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004510EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004511
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004512void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004513 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004514{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304515 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304516 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304517
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004518 DSSDBG("dsi_display_disable\n");
4519
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304520 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004521
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304522 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004523
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004524 dsi_sync_vc(dsidev, 0);
4525 dsi_sync_vc(dsidev, 1);
4526 dsi_sync_vc(dsidev, 2);
4527 dsi_sync_vc(dsidev, 3);
4528
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004529 dsi_display_uninit_dispc(dssdev);
4530
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004531 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004533 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304534 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535
4536 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304538 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004539}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004540EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004541
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004542int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004543{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304544 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4545 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4546
4547 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004548 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004549}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004550EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004552void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004553 u32 fifo_size, u32 burst_size,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004554 u32 *fifo_low, u32 *fifo_high)
4555{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004556 *fifo_high = fifo_size - burst_size;
4557 *fifo_low = fifo_size - burst_size * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004558}
4559
4560int dsi_init_display(struct omap_dss_device *dssdev)
4561{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304562 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565 DSSDBG("DSI init\n");
4566
Archit Taneja7e951ee2011-07-22 12:45:04 +05304567 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4568 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4569 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4570 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304572 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004573 struct regulator *vdds_dsi;
4574
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304575 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004576
4577 if (IS_ERR(vdds_dsi)) {
4578 DSSERR("can't get VDDS_DSI regulator\n");
4579 return PTR_ERR(vdds_dsi);
4580 }
4581
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304582 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004583 }
4584
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004585 return 0;
4586}
4587
Archit Taneja5ee3c142011-03-02 12:35:53 +05304588int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4589{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304590 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4591 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304592 int i;
4593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304594 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4595 if (!dsi->vc[i].dssdev) {
4596 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304597 *channel = i;
4598 return 0;
4599 }
4600 }
4601
4602 DSSERR("cannot get VC for display %s", dssdev->name);
4603 return -ENOSPC;
4604}
4605EXPORT_SYMBOL(omap_dsi_request_vc);
4606
4607int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4608{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304609 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4610 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4611
Archit Taneja5ee3c142011-03-02 12:35:53 +05304612 if (vc_id < 0 || vc_id > 3) {
4613 DSSERR("VC ID out of range\n");
4614 return -EINVAL;
4615 }
4616
4617 if (channel < 0 || channel > 3) {
4618 DSSERR("Virtual Channel out of range\n");
4619 return -EINVAL;
4620 }
4621
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304622 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304623 DSSERR("Virtual Channel not allocated to display %s\n",
4624 dssdev->name);
4625 return -EINVAL;
4626 }
4627
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304628 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304629
4630 return 0;
4631}
4632EXPORT_SYMBOL(omap_dsi_set_vc_id);
4633
4634void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4635{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304636 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4637 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4638
Archit Taneja5ee3c142011-03-02 12:35:53 +05304639 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304640 dsi->vc[channel].dssdev == dssdev) {
4641 dsi->vc[channel].dssdev = NULL;
4642 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304643 }
4644}
4645EXPORT_SYMBOL(omap_dsi_release_vc);
4646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304647void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004648{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304649 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304650 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304651 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4652 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004653}
4654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304655void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004656{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304657 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304658 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304659 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4660 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004661}
4662
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304663static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004664{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304665 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4666
4667 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4668 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4669 dsi->regm_dispc_max =
4670 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4671 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4672 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4673 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4674 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004675}
4676
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004677static int dsi_get_clocks(struct platform_device *dsidev)
4678{
4679 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4680 struct clk *clk;
4681
4682 clk = clk_get(&dsidev->dev, "fck");
4683 if (IS_ERR(clk)) {
4684 DSSERR("can't get fck\n");
4685 return PTR_ERR(clk);
4686 }
4687
4688 dsi->dss_clk = clk;
4689
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004690 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004691 if (IS_ERR(clk)) {
4692 DSSERR("can't get sys_clk\n");
4693 clk_put(dsi->dss_clk);
4694 dsi->dss_clk = NULL;
4695 return PTR_ERR(clk);
4696 }
4697
4698 dsi->sys_clk = clk;
4699
4700 return 0;
4701}
4702
4703static void dsi_put_clocks(struct platform_device *dsidev)
4704{
4705 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4706
4707 if (dsi->dss_clk)
4708 clk_put(dsi->dss_clk);
4709 if (dsi->sys_clk)
4710 clk_put(dsi->sys_clk);
4711}
4712
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004713/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004714static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004715{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004716 struct omap_display_platform_data *dss_plat_data;
4717 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004718 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304719 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004720 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304721 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004722
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304723 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4724 if (!dsi) {
4725 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004726 goto err_alloc;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304727 }
4728
4729 dsi->pdev = dsidev;
4730 dsi_pdev_map[dsi_module] = dsidev;
4731 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304732
4733 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004734 board_info = dss_plat_data->board_data;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004735 dsi->enable_pads = board_info->dsi_enable_pads;
4736 dsi->disable_pads = board_info->dsi_disable_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004737
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304738 spin_lock_init(&dsi->irq_lock);
4739 spin_lock_init(&dsi->errors_lock);
4740 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004742#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304743 spin_lock_init(&dsi->irq_stats_lock);
4744 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004745#endif
4746
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304747 mutex_init(&dsi->lock);
4748 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004749
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004750 r = dsi_get_clocks(dsidev);
4751 if (r)
4752 goto err_get_clk;
4753
4754 pm_runtime_enable(&dsidev->dev);
4755
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304756 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4757 dsi_framedone_timeout_work_callback);
4758
4759#ifdef DSI_CATCH_MISSING_TE
4760 init_timer(&dsi->te_timer);
4761 dsi->te_timer.function = dsi_te_timeout;
4762 dsi->te_timer.data = 0;
4763#endif
4764 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4765 if (!dsi_mem) {
4766 DSSERR("can't get IORESOURCE_MEM DSI\n");
4767 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004768 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00004769 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304770 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4771 if (!dsi->base) {
4772 DSSERR("can't ioremap DSI\n");
4773 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004774 goto err_ioremap;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304775 }
4776 dsi->irq = platform_get_irq(dsi->pdev, 0);
4777 if (dsi->irq < 0) {
4778 DSSERR("platform_get_irq failed\n");
4779 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004780 goto err_get_irq;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304781 }
archit tanejaaffe3602011-02-23 08:41:03 +00004782
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304783 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4784 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004785 if (r < 0) {
4786 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004787 goto err_get_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00004788 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004789
Archit Taneja5ee3c142011-03-02 12:35:53 +05304790 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304791 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304792 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304793 dsi->vc[i].dssdev = NULL;
4794 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304795 }
4796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304797 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004798
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004799 r = dsi_runtime_get(dsidev);
4800 if (r)
4801 goto err_get_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004802
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304803 rev = dsi_read_reg(dsidev, DSI_REVISION);
4804 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004805 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4806
Tomi Valkeinend9820852011-10-12 15:05:59 +03004807 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4808 * of data to 3 by default */
4809 if (dss_has_feature(FEAT_DSI_GNQ))
4810 /* NB_DATA_LANES */
4811 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4812 else
4813 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304814
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004815 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004816
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004817 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004818
4819err_get_dsi:
4820 free_irq(dsi->irq, dsi->pdev);
4821err_get_irq:
Archit Taneja49dbf582011-05-16 15:17:07 +05304822 iounmap(dsi->base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004823err_ioremap:
4824 pm_runtime_disable(&dsidev->dev);
4825err_get_clk:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304826 kfree(dsi);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004827err_alloc:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004828 return r;
4829}
4830
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004831static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304833 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4834
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004835 WARN_ON(dsi->scp_clk_refcount > 0);
4836
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004837 pm_runtime_disable(&dsidev->dev);
4838
4839 dsi_put_clocks(dsidev);
4840
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304841 if (dsi->vdds_dsi_reg != NULL) {
4842 if (dsi->vdds_dsi_enabled) {
4843 regulator_disable(dsi->vdds_dsi_reg);
4844 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004845 }
4846
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304847 regulator_put(dsi->vdds_dsi_reg);
4848 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004849 }
4850
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304851 free_irq(dsi->irq, dsi->pdev);
4852 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004853
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304854 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004855
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004856 return 0;
4857}
4858
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004859static int dsi_runtime_suspend(struct device *dev)
4860{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004861 dispc_runtime_put();
4862 dss_runtime_put();
4863
4864 return 0;
4865}
4866
4867static int dsi_runtime_resume(struct device *dev)
4868{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004869 int r;
4870
4871 r = dss_runtime_get();
4872 if (r)
4873 goto err_get_dss;
4874
4875 r = dispc_runtime_get();
4876 if (r)
4877 goto err_get_dispc;
4878
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004879 return 0;
4880
4881err_get_dispc:
4882 dss_runtime_put();
4883err_get_dss:
4884 return r;
4885}
4886
4887static const struct dev_pm_ops dsi_pm_ops = {
4888 .runtime_suspend = dsi_runtime_suspend,
4889 .runtime_resume = dsi_runtime_resume,
4890};
4891
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004892static struct platform_driver omap_dsihw_driver = {
4893 .probe = omap_dsihw_probe,
4894 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004895 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004896 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004897 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004898 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004899 },
4900};
4901
4902int dsi_init_platform_driver(void)
4903{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004904 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004905}
4906
4907void dsi_uninit_platform_driver(void)
4908{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004909 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004910}