Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dsi.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
| 20 | #define DSS_SUBSYS_NAME "DSI" |
| 21 | |
| 22 | #include <linux/kernel.h> |
| 23 | #include <linux/io.h> |
| 24 | #include <linux/clk.h> |
| 25 | #include <linux/device.h> |
| 26 | #include <linux/err.h> |
| 27 | #include <linux/interrupt.h> |
| 28 | #include <linux/delay.h> |
| 29 | #include <linux/mutex.h> |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 30 | #include <linux/semaphore.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 31 | #include <linux/seq_file.h> |
| 32 | #include <linux/platform_device.h> |
| 33 | #include <linux/regulator/consumer.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 34 | #include <linux/wait.h> |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 35 | #include <linux/workqueue.h> |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 36 | #include <linux/sched.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 37 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 38 | #include <video/omapdss.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 39 | #include <plat/clock.h> |
| 40 | |
| 41 | #include "dss.h" |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 42 | #include "dss_features.h" |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 43 | |
| 44 | /*#define VERBOSE_IRQ*/ |
| 45 | #define DSI_CATCH_MISSING_TE |
| 46 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 47 | struct dsi_reg { u16 idx; }; |
| 48 | |
| 49 | #define DSI_REG(idx) ((const struct dsi_reg) { idx }) |
| 50 | |
| 51 | #define DSI_SZ_REGS SZ_1K |
| 52 | /* DSI Protocol Engine */ |
| 53 | |
| 54 | #define DSI_REVISION DSI_REG(0x0000) |
| 55 | #define DSI_SYSCONFIG DSI_REG(0x0010) |
| 56 | #define DSI_SYSSTATUS DSI_REG(0x0014) |
| 57 | #define DSI_IRQSTATUS DSI_REG(0x0018) |
| 58 | #define DSI_IRQENABLE DSI_REG(0x001C) |
| 59 | #define DSI_CTRL DSI_REG(0x0040) |
| 60 | #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048) |
| 61 | #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C) |
| 62 | #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050) |
| 63 | #define DSI_CLK_CTRL DSI_REG(0x0054) |
| 64 | #define DSI_TIMING1 DSI_REG(0x0058) |
| 65 | #define DSI_TIMING2 DSI_REG(0x005C) |
| 66 | #define DSI_VM_TIMING1 DSI_REG(0x0060) |
| 67 | #define DSI_VM_TIMING2 DSI_REG(0x0064) |
| 68 | #define DSI_VM_TIMING3 DSI_REG(0x0068) |
| 69 | #define DSI_CLK_TIMING DSI_REG(0x006C) |
| 70 | #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070) |
| 71 | #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074) |
| 72 | #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078) |
| 73 | #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C) |
| 74 | #define DSI_VM_TIMING4 DSI_REG(0x0080) |
| 75 | #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084) |
| 76 | #define DSI_VM_TIMING5 DSI_REG(0x0088) |
| 77 | #define DSI_VM_TIMING6 DSI_REG(0x008C) |
| 78 | #define DSI_VM_TIMING7 DSI_REG(0x0090) |
| 79 | #define DSI_STOPCLK_TIMING DSI_REG(0x0094) |
| 80 | #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20)) |
| 81 | #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20)) |
| 82 | #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20)) |
| 83 | #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20)) |
| 84 | #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20)) |
| 85 | #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20)) |
| 86 | #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20)) |
| 87 | |
| 88 | /* DSIPHY_SCP */ |
| 89 | |
| 90 | #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000) |
| 91 | #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004) |
| 92 | #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008) |
| 93 | #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014) |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 94 | #define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 95 | |
| 96 | /* DSI_PLL_CTRL_SCP */ |
| 97 | |
| 98 | #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000) |
| 99 | #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004) |
| 100 | #define DSI_PLL_GO DSI_REG(0x300 + 0x0008) |
| 101 | #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C) |
| 102 | #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010) |
| 103 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 104 | #define REG_GET(dsidev, idx, start, end) \ |
| 105 | FLD_GET(dsi_read_reg(dsidev, idx), start, end) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 106 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 107 | #define REG_FLD_MOD(dsidev, idx, val, start, end) \ |
| 108 | dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end)) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 109 | |
| 110 | /* Global interrupts */ |
| 111 | #define DSI_IRQ_VC0 (1 << 0) |
| 112 | #define DSI_IRQ_VC1 (1 << 1) |
| 113 | #define DSI_IRQ_VC2 (1 << 2) |
| 114 | #define DSI_IRQ_VC3 (1 << 3) |
| 115 | #define DSI_IRQ_WAKEUP (1 << 4) |
| 116 | #define DSI_IRQ_RESYNC (1 << 5) |
| 117 | #define DSI_IRQ_PLL_LOCK (1 << 7) |
| 118 | #define DSI_IRQ_PLL_UNLOCK (1 << 8) |
| 119 | #define DSI_IRQ_PLL_RECALL (1 << 9) |
| 120 | #define DSI_IRQ_COMPLEXIO_ERR (1 << 10) |
| 121 | #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14) |
| 122 | #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15) |
| 123 | #define DSI_IRQ_TE_TRIGGER (1 << 16) |
| 124 | #define DSI_IRQ_ACK_TRIGGER (1 << 17) |
| 125 | #define DSI_IRQ_SYNC_LOST (1 << 18) |
| 126 | #define DSI_IRQ_LDO_POWER_GOOD (1 << 19) |
| 127 | #define DSI_IRQ_TA_TIMEOUT (1 << 20) |
| 128 | #define DSI_IRQ_ERROR_MASK \ |
| 129 | (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \ |
| 130 | DSI_IRQ_TA_TIMEOUT) |
| 131 | #define DSI_IRQ_CHANNEL_MASK 0xf |
| 132 | |
| 133 | /* Virtual channel interrupts */ |
| 134 | #define DSI_VC_IRQ_CS (1 << 0) |
| 135 | #define DSI_VC_IRQ_ECC_CORR (1 << 1) |
| 136 | #define DSI_VC_IRQ_PACKET_SENT (1 << 2) |
| 137 | #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3) |
| 138 | #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4) |
| 139 | #define DSI_VC_IRQ_BTA (1 << 5) |
| 140 | #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6) |
| 141 | #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7) |
| 142 | #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8) |
| 143 | #define DSI_VC_IRQ_ERROR_MASK \ |
| 144 | (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \ |
| 145 | DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \ |
| 146 | DSI_VC_IRQ_FIFO_TX_UDF) |
| 147 | |
| 148 | /* ComplexIO interrupts */ |
| 149 | #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0) |
| 150 | #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1) |
| 151 | #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 152 | #define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3) |
| 153 | #define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 154 | #define DSI_CIO_IRQ_ERRESC1 (1 << 5) |
| 155 | #define DSI_CIO_IRQ_ERRESC2 (1 << 6) |
| 156 | #define DSI_CIO_IRQ_ERRESC3 (1 << 7) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 157 | #define DSI_CIO_IRQ_ERRESC4 (1 << 8) |
| 158 | #define DSI_CIO_IRQ_ERRESC5 (1 << 9) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 159 | #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10) |
| 160 | #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11) |
| 161 | #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 162 | #define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13) |
| 163 | #define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 164 | #define DSI_CIO_IRQ_STATEULPS1 (1 << 15) |
| 165 | #define DSI_CIO_IRQ_STATEULPS2 (1 << 16) |
| 166 | #define DSI_CIO_IRQ_STATEULPS3 (1 << 17) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 167 | #define DSI_CIO_IRQ_STATEULPS4 (1 << 18) |
| 168 | #define DSI_CIO_IRQ_STATEULPS5 (1 << 19) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 169 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20) |
| 170 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21) |
| 171 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22) |
| 172 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23) |
| 173 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24) |
| 174 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 175 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26) |
| 176 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27) |
| 177 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28) |
| 178 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 179 | #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30) |
| 180 | #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31) |
Tomi Valkeinen | bbecb50 | 2010-05-10 14:35:33 +0300 | [diff] [blame] | 181 | #define DSI_CIO_IRQ_ERROR_MASK \ |
| 182 | (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \ |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 183 | DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \ |
| 184 | DSI_CIO_IRQ_ERRSYNCESC5 | \ |
| 185 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \ |
| 186 | DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \ |
| 187 | DSI_CIO_IRQ_ERRESC5 | \ |
| 188 | DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \ |
| 189 | DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \ |
| 190 | DSI_CIO_IRQ_ERRCONTROL5 | \ |
Tomi Valkeinen | bbecb50 | 2010-05-10 14:35:33 +0300 | [diff] [blame] | 191 | DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \ |
| 192 | DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \ |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 193 | DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \ |
| 194 | DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \ |
| 195 | DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 196 | |
| 197 | #define DSI_DT_DCS_SHORT_WRITE_0 0x05 |
| 198 | #define DSI_DT_DCS_SHORT_WRITE_1 0x15 |
| 199 | #define DSI_DT_DCS_READ 0x06 |
| 200 | #define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37 |
| 201 | #define DSI_DT_NULL_PACKET 0x09 |
| 202 | #define DSI_DT_DCS_LONG_WRITE 0x39 |
| 203 | |
| 204 | #define DSI_DT_RX_ACK_WITH_ERR 0x02 |
| 205 | #define DSI_DT_RX_DCS_LONG_READ 0x1c |
| 206 | #define DSI_DT_RX_SHORT_READ_1 0x21 |
| 207 | #define DSI_DT_RX_SHORT_READ_2 0x22 |
| 208 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 209 | typedef void (*omap_dsi_isr_t) (void *arg, u32 mask); |
| 210 | |
| 211 | #define DSI_MAX_NR_ISRS 2 |
| 212 | |
| 213 | struct dsi_isr_data { |
| 214 | omap_dsi_isr_t isr; |
| 215 | void *arg; |
| 216 | u32 mask; |
| 217 | }; |
| 218 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 219 | enum fifo_size { |
| 220 | DSI_FIFO_SIZE_0 = 0, |
| 221 | DSI_FIFO_SIZE_32 = 1, |
| 222 | DSI_FIFO_SIZE_64 = 2, |
| 223 | DSI_FIFO_SIZE_96 = 3, |
| 224 | DSI_FIFO_SIZE_128 = 4, |
| 225 | }; |
| 226 | |
| 227 | enum dsi_vc_mode { |
| 228 | DSI_VC_MODE_L4 = 0, |
| 229 | DSI_VC_MODE_VP, |
| 230 | }; |
| 231 | |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 232 | enum dsi_lane { |
| 233 | DSI_CLK_P = 1 << 0, |
| 234 | DSI_CLK_N = 1 << 1, |
| 235 | DSI_DATA1_P = 1 << 2, |
| 236 | DSI_DATA1_N = 1 << 3, |
| 237 | DSI_DATA2_P = 1 << 4, |
| 238 | DSI_DATA2_N = 1 << 5, |
| 239 | }; |
| 240 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 241 | struct dsi_update_region { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 242 | u16 x, y, w, h; |
| 243 | struct omap_dss_device *device; |
| 244 | }; |
| 245 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 246 | struct dsi_irq_stats { |
| 247 | unsigned long last_reset; |
| 248 | unsigned irq_count; |
| 249 | unsigned dsi_irqs[32]; |
| 250 | unsigned vc_irqs[4][32]; |
| 251 | unsigned cio_irqs[32]; |
| 252 | }; |
| 253 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 254 | struct dsi_isr_tables { |
| 255 | struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS]; |
| 256 | struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS]; |
| 257 | struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS]; |
| 258 | }; |
| 259 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 260 | static struct dsi_data { |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 261 | struct platform_device *pdev; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 262 | void __iomem *base; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 263 | int irq; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 264 | |
Tomi Valkeinen | d1f5857 | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 265 | void (*dsi_mux_pads)(bool enable); |
| 266 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 267 | struct dsi_clock_info current_cinfo; |
| 268 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 269 | bool vdds_dsi_enabled; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 270 | struct regulator *vdds_dsi_reg; |
| 271 | |
| 272 | struct { |
| 273 | enum dsi_vc_mode mode; |
| 274 | struct omap_dss_device *dssdev; |
| 275 | enum fifo_size fifo_size; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 276 | int vc_id; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 277 | } vc[4]; |
| 278 | |
| 279 | struct mutex lock; |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 280 | struct semaphore bus_lock; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 281 | |
| 282 | unsigned pll_locked; |
| 283 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 284 | spinlock_t irq_lock; |
| 285 | struct dsi_isr_tables isr_tables; |
| 286 | /* space for a copy used by the interrupt handler */ |
| 287 | struct dsi_isr_tables isr_tables_copy; |
| 288 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 289 | int update_channel; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 290 | struct dsi_update_region update_region; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 291 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 292 | bool te_enabled; |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 293 | bool ulps_enabled; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 294 | |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 295 | struct workqueue_struct *workqueue; |
| 296 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 297 | void (*framedone_callback)(int, void *); |
| 298 | void *framedone_data; |
| 299 | |
| 300 | struct delayed_work framedone_timeout_work; |
| 301 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 302 | #ifdef DSI_CATCH_MISSING_TE |
| 303 | struct timer_list te_timer; |
| 304 | #endif |
| 305 | |
| 306 | unsigned long cache_req_pck; |
| 307 | unsigned long cache_clk_freq; |
| 308 | struct dsi_clock_info cache_cinfo; |
| 309 | |
| 310 | u32 errors; |
| 311 | spinlock_t errors_lock; |
| 312 | #ifdef DEBUG |
| 313 | ktime_t perf_setup_time; |
| 314 | ktime_t perf_start_time; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 315 | #endif |
| 316 | int debug_read; |
| 317 | int debug_write; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 318 | |
| 319 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 320 | spinlock_t irq_stats_lock; |
| 321 | struct dsi_irq_stats irq_stats; |
| 322 | #endif |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 323 | /* DSI PLL Parameter Ranges */ |
| 324 | unsigned long regm_max, regn_max; |
| 325 | unsigned long regm_dispc_max, regm_dsi_max; |
| 326 | unsigned long fint_min, fint_max; |
| 327 | unsigned long lpdiv_max; |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 328 | |
| 329 | unsigned scp_clk_refcount; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 330 | } dsi; |
| 331 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 332 | static struct platform_device *dsi_pdev_map[MAX_NUM_DSI]; |
| 333 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 334 | #ifdef DEBUG |
| 335 | static unsigned int dsi_perf; |
| 336 | module_param_named(dsi_perf, dsi_perf, bool, 0644); |
| 337 | #endif |
| 338 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 339 | static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev) |
| 340 | { |
| 341 | return dsi_pdev_map[dssdev->phy.dsi.module]; |
| 342 | } |
| 343 | |
| 344 | struct platform_device *dsi_get_dsidev_from_id(int module) |
| 345 | { |
| 346 | return dsi_pdev_map[module]; |
| 347 | } |
| 348 | |
| 349 | static inline void dsi_write_reg(struct platform_device *dsidev, |
| 350 | const struct dsi_reg idx, u32 val) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 351 | { |
| 352 | __raw_writel(val, dsi.base + idx.idx); |
| 353 | } |
| 354 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 355 | static inline u32 dsi_read_reg(struct platform_device *dsidev, |
| 356 | const struct dsi_reg idx) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 357 | { |
| 358 | return __raw_readl(dsi.base + idx.idx); |
| 359 | } |
| 360 | |
| 361 | |
| 362 | void dsi_save_context(void) |
| 363 | { |
| 364 | } |
| 365 | |
| 366 | void dsi_restore_context(void) |
| 367 | { |
| 368 | } |
| 369 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 370 | void dsi_bus_lock(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 371 | { |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 372 | down(&dsi.bus_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 373 | } |
| 374 | EXPORT_SYMBOL(dsi_bus_lock); |
| 375 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 376 | void dsi_bus_unlock(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 377 | { |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 378 | up(&dsi.bus_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 379 | } |
| 380 | EXPORT_SYMBOL(dsi_bus_unlock); |
| 381 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 382 | static bool dsi_bus_is_locked(struct platform_device *dsidev) |
Tomi Valkeinen | 4f76502 | 2010-01-18 16:27:52 +0200 | [diff] [blame] | 383 | { |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 384 | return dsi.bus_lock.count == 0; |
Tomi Valkeinen | 4f76502 | 2010-01-18 16:27:52 +0200 | [diff] [blame] | 385 | } |
| 386 | |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 387 | static void dsi_completion_handler(void *data, u32 mask) |
| 388 | { |
| 389 | complete((struct completion *)data); |
| 390 | } |
| 391 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 392 | static inline int wait_for_bit_change(struct platform_device *dsidev, |
| 393 | const struct dsi_reg idx, int bitnum, int value) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 394 | { |
| 395 | int t = 100000; |
| 396 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 397 | while (REG_GET(dsidev, idx, bitnum, bitnum) != value) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 398 | if (--t == 0) |
| 399 | return !value; |
| 400 | } |
| 401 | |
| 402 | return value; |
| 403 | } |
| 404 | |
| 405 | #ifdef DEBUG |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 406 | static void dsi_perf_mark_setup(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 407 | { |
| 408 | dsi.perf_setup_time = ktime_get(); |
| 409 | } |
| 410 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 411 | static void dsi_perf_mark_start(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 412 | { |
| 413 | dsi.perf_start_time = ktime_get(); |
| 414 | } |
| 415 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 416 | static void dsi_perf_show(struct platform_device *dsidev, const char *name) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 417 | { |
| 418 | ktime_t t, setup_time, trans_time; |
| 419 | u32 total_bytes; |
| 420 | u32 setup_us, trans_us, total_us; |
| 421 | |
| 422 | if (!dsi_perf) |
| 423 | return; |
| 424 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 425 | t = ktime_get(); |
| 426 | |
| 427 | setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time); |
| 428 | setup_us = (u32)ktime_to_us(setup_time); |
| 429 | if (setup_us == 0) |
| 430 | setup_us = 1; |
| 431 | |
| 432 | trans_time = ktime_sub(t, dsi.perf_start_time); |
| 433 | trans_us = (u32)ktime_to_us(trans_time); |
| 434 | if (trans_us == 0) |
| 435 | trans_us = 1; |
| 436 | |
| 437 | total_us = setup_us + trans_us; |
| 438 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 439 | total_bytes = dsi.update_region.w * |
| 440 | dsi.update_region.h * |
| 441 | dsi.update_region.device->ctrl.pixel_size / 8; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 442 | |
Tomi Valkeinen | 1bbb275 | 2010-01-11 16:41:10 +0200 | [diff] [blame] | 443 | printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), " |
| 444 | "%u bytes, %u kbytes/sec\n", |
| 445 | name, |
| 446 | setup_us, |
| 447 | trans_us, |
| 448 | total_us, |
| 449 | 1000*1000 / total_us, |
| 450 | total_bytes, |
| 451 | total_bytes * 1000 / total_us); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 452 | } |
| 453 | #else |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 454 | #define dsi_perf_mark_setup(x) |
| 455 | #define dsi_perf_mark_start(x) |
| 456 | #define dsi_perf_show(x, y) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 457 | #endif |
| 458 | |
| 459 | static void print_irq_status(u32 status) |
| 460 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 461 | if (status == 0) |
| 462 | return; |
| 463 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 464 | #ifndef VERBOSE_IRQ |
| 465 | if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0) |
| 466 | return; |
| 467 | #endif |
| 468 | printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status); |
| 469 | |
| 470 | #define PIS(x) \ |
| 471 | if (status & DSI_IRQ_##x) \ |
| 472 | printk(#x " "); |
| 473 | #ifdef VERBOSE_IRQ |
| 474 | PIS(VC0); |
| 475 | PIS(VC1); |
| 476 | PIS(VC2); |
| 477 | PIS(VC3); |
| 478 | #endif |
| 479 | PIS(WAKEUP); |
| 480 | PIS(RESYNC); |
| 481 | PIS(PLL_LOCK); |
| 482 | PIS(PLL_UNLOCK); |
| 483 | PIS(PLL_RECALL); |
| 484 | PIS(COMPLEXIO_ERR); |
| 485 | PIS(HS_TX_TIMEOUT); |
| 486 | PIS(LP_RX_TIMEOUT); |
| 487 | PIS(TE_TRIGGER); |
| 488 | PIS(ACK_TRIGGER); |
| 489 | PIS(SYNC_LOST); |
| 490 | PIS(LDO_POWER_GOOD); |
| 491 | PIS(TA_TIMEOUT); |
| 492 | #undef PIS |
| 493 | |
| 494 | printk("\n"); |
| 495 | } |
| 496 | |
| 497 | static void print_irq_status_vc(int channel, u32 status) |
| 498 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 499 | if (status == 0) |
| 500 | return; |
| 501 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 502 | #ifndef VERBOSE_IRQ |
| 503 | if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0) |
| 504 | return; |
| 505 | #endif |
| 506 | printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status); |
| 507 | |
| 508 | #define PIS(x) \ |
| 509 | if (status & DSI_VC_IRQ_##x) \ |
| 510 | printk(#x " "); |
| 511 | PIS(CS); |
| 512 | PIS(ECC_CORR); |
| 513 | #ifdef VERBOSE_IRQ |
| 514 | PIS(PACKET_SENT); |
| 515 | #endif |
| 516 | PIS(FIFO_TX_OVF); |
| 517 | PIS(FIFO_RX_OVF); |
| 518 | PIS(BTA); |
| 519 | PIS(ECC_NO_CORR); |
| 520 | PIS(FIFO_TX_UDF); |
| 521 | PIS(PP_BUSY_CHANGE); |
| 522 | #undef PIS |
| 523 | printk("\n"); |
| 524 | } |
| 525 | |
| 526 | static void print_irq_status_cio(u32 status) |
| 527 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 528 | if (status == 0) |
| 529 | return; |
| 530 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 531 | printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status); |
| 532 | |
| 533 | #define PIS(x) \ |
| 534 | if (status & DSI_CIO_IRQ_##x) \ |
| 535 | printk(#x " "); |
| 536 | PIS(ERRSYNCESC1); |
| 537 | PIS(ERRSYNCESC2); |
| 538 | PIS(ERRSYNCESC3); |
| 539 | PIS(ERRESC1); |
| 540 | PIS(ERRESC2); |
| 541 | PIS(ERRESC3); |
| 542 | PIS(ERRCONTROL1); |
| 543 | PIS(ERRCONTROL2); |
| 544 | PIS(ERRCONTROL3); |
| 545 | PIS(STATEULPS1); |
| 546 | PIS(STATEULPS2); |
| 547 | PIS(STATEULPS3); |
| 548 | PIS(ERRCONTENTIONLP0_1); |
| 549 | PIS(ERRCONTENTIONLP1_1); |
| 550 | PIS(ERRCONTENTIONLP0_2); |
| 551 | PIS(ERRCONTENTIONLP1_2); |
| 552 | PIS(ERRCONTENTIONLP0_3); |
| 553 | PIS(ERRCONTENTIONLP1_3); |
| 554 | PIS(ULPSACTIVENOT_ALL0); |
| 555 | PIS(ULPSACTIVENOT_ALL1); |
| 556 | #undef PIS |
| 557 | |
| 558 | printk("\n"); |
| 559 | } |
| 560 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 561 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 562 | static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus, |
| 563 | u32 *vcstatus, u32 ciostatus) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 564 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 565 | int i; |
| 566 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 567 | spin_lock(&dsi.irq_stats_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 568 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 569 | dsi.irq_stats.irq_count++; |
| 570 | dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 571 | |
| 572 | for (i = 0; i < 4; ++i) |
| 573 | dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]); |
| 574 | |
| 575 | dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs); |
| 576 | |
| 577 | spin_unlock(&dsi.irq_stats_lock); |
| 578 | } |
| 579 | #else |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 580 | #define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus) |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 581 | #endif |
| 582 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 583 | static int debug_irq; |
| 584 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 585 | static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus, |
| 586 | u32 *vcstatus, u32 ciostatus) |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 587 | { |
| 588 | int i; |
| 589 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 590 | if (irqstatus & DSI_IRQ_ERROR_MASK) { |
| 591 | DSSERR("DSI error, irqstatus %x\n", irqstatus); |
| 592 | print_irq_status(irqstatus); |
| 593 | spin_lock(&dsi.errors_lock); |
| 594 | dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK; |
| 595 | spin_unlock(&dsi.errors_lock); |
| 596 | } else if (debug_irq) { |
| 597 | print_irq_status(irqstatus); |
| 598 | } |
| 599 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 600 | for (i = 0; i < 4; ++i) { |
| 601 | if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) { |
| 602 | DSSERR("DSI VC(%d) error, vc irqstatus %x\n", |
| 603 | i, vcstatus[i]); |
| 604 | print_irq_status_vc(i, vcstatus[i]); |
| 605 | } else if (debug_irq) { |
| 606 | print_irq_status_vc(i, vcstatus[i]); |
| 607 | } |
| 608 | } |
| 609 | |
| 610 | if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) { |
| 611 | DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus); |
| 612 | print_irq_status_cio(ciostatus); |
| 613 | } else if (debug_irq) { |
| 614 | print_irq_status_cio(ciostatus); |
| 615 | } |
| 616 | } |
| 617 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 618 | static void dsi_call_isrs(struct dsi_isr_data *isr_array, |
| 619 | unsigned isr_array_size, u32 irqstatus) |
| 620 | { |
| 621 | struct dsi_isr_data *isr_data; |
| 622 | int i; |
| 623 | |
| 624 | for (i = 0; i < isr_array_size; i++) { |
| 625 | isr_data = &isr_array[i]; |
| 626 | if (isr_data->isr && isr_data->mask & irqstatus) |
| 627 | isr_data->isr(isr_data->arg, irqstatus); |
| 628 | } |
| 629 | } |
| 630 | |
| 631 | static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables, |
| 632 | u32 irqstatus, u32 *vcstatus, u32 ciostatus) |
| 633 | { |
| 634 | int i; |
| 635 | |
| 636 | dsi_call_isrs(isr_tables->isr_table, |
| 637 | ARRAY_SIZE(isr_tables->isr_table), |
| 638 | irqstatus); |
| 639 | |
| 640 | for (i = 0; i < 4; ++i) { |
| 641 | if (vcstatus[i] == 0) |
| 642 | continue; |
| 643 | dsi_call_isrs(isr_tables->isr_table_vc[i], |
| 644 | ARRAY_SIZE(isr_tables->isr_table_vc[i]), |
| 645 | vcstatus[i]); |
| 646 | } |
| 647 | |
| 648 | if (ciostatus != 0) |
| 649 | dsi_call_isrs(isr_tables->isr_table_cio, |
| 650 | ARRAY_SIZE(isr_tables->isr_table_cio), |
| 651 | ciostatus); |
| 652 | } |
| 653 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 654 | static irqreturn_t omap_dsi_irq_handler(int irq, void *arg) |
| 655 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 656 | struct platform_device *dsidev; |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 657 | u32 irqstatus, vcstatus[4], ciostatus; |
| 658 | int i; |
| 659 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 660 | dsidev = (struct platform_device *) arg; |
| 661 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 662 | spin_lock(&dsi.irq_lock); |
| 663 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 664 | irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 665 | |
| 666 | /* IRQ is not for us */ |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 667 | if (!irqstatus) { |
| 668 | spin_unlock(&dsi.irq_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 669 | return IRQ_NONE; |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 670 | } |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 671 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 672 | dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 673 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 674 | dsi_read_reg(dsidev, DSI_IRQSTATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 675 | |
| 676 | for (i = 0; i < 4; ++i) { |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 677 | if ((irqstatus & (1 << i)) == 0) { |
| 678 | vcstatus[i] = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 679 | continue; |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 680 | } |
| 681 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 682 | vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 683 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 684 | dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 685 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 686 | dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 687 | } |
| 688 | |
| 689 | if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 690 | ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 691 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 692 | dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 693 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 694 | dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 695 | } else { |
| 696 | ciostatus = 0; |
| 697 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 698 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 699 | #ifdef DSI_CATCH_MISSING_TE |
| 700 | if (irqstatus & DSI_IRQ_TE_TRIGGER) |
| 701 | del_timer(&dsi.te_timer); |
| 702 | #endif |
| 703 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 704 | /* make a copy and unlock, so that isrs can unregister |
| 705 | * themselves */ |
| 706 | memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables)); |
| 707 | |
| 708 | spin_unlock(&dsi.irq_lock); |
| 709 | |
| 710 | dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus); |
| 711 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 712 | dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 713 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 714 | dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 715 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 716 | return IRQ_HANDLED; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 717 | } |
| 718 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 719 | /* dsi.irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 720 | static void _omap_dsi_configure_irqs(struct platform_device *dsidev, |
| 721 | struct dsi_isr_data *isr_array, |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 722 | unsigned isr_array_size, u32 default_mask, |
| 723 | const struct dsi_reg enable_reg, |
| 724 | const struct dsi_reg status_reg) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 725 | { |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 726 | struct dsi_isr_data *isr_data; |
| 727 | u32 mask; |
| 728 | u32 old_mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 729 | int i; |
| 730 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 731 | mask = default_mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 732 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 733 | for (i = 0; i < isr_array_size; i++) { |
| 734 | isr_data = &isr_array[i]; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 735 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 736 | if (isr_data->isr == NULL) |
| 737 | continue; |
| 738 | |
| 739 | mask |= isr_data->mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 740 | } |
| 741 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 742 | old_mask = dsi_read_reg(dsidev, enable_reg); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 743 | /* clear the irqstatus for newly enabled irqs */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 744 | dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask); |
| 745 | dsi_write_reg(dsidev, enable_reg, mask); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 746 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 747 | /* flush posted writes */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 748 | dsi_read_reg(dsidev, enable_reg); |
| 749 | dsi_read_reg(dsidev, status_reg); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 750 | } |
| 751 | |
| 752 | /* dsi.irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 753 | static void _omap_dsi_set_irqs(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 754 | { |
| 755 | u32 mask = DSI_IRQ_ERROR_MASK; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 756 | #ifdef DSI_CATCH_MISSING_TE |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 757 | mask |= DSI_IRQ_TE_TRIGGER; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 758 | #endif |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 759 | _omap_dsi_configure_irqs(dsidev, dsi.isr_tables.isr_table, |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 760 | ARRAY_SIZE(dsi.isr_tables.isr_table), mask, |
| 761 | DSI_IRQENABLE, DSI_IRQSTATUS); |
| 762 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 763 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 764 | /* dsi.irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 765 | static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 766 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 767 | _omap_dsi_configure_irqs(dsidev, dsi.isr_tables.isr_table_vc[vc], |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 768 | ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]), |
| 769 | DSI_VC_IRQ_ERROR_MASK, |
| 770 | DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc)); |
| 771 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 772 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 773 | /* dsi.irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 774 | static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 775 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 776 | _omap_dsi_configure_irqs(dsidev, dsi.isr_tables.isr_table_cio, |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 777 | ARRAY_SIZE(dsi.isr_tables.isr_table_cio), |
| 778 | DSI_CIO_IRQ_ERROR_MASK, |
| 779 | DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS); |
| 780 | } |
| 781 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 782 | static void _dsi_initialize_irq(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 783 | { |
| 784 | unsigned long flags; |
| 785 | int vc; |
| 786 | |
| 787 | spin_lock_irqsave(&dsi.irq_lock, flags); |
| 788 | |
| 789 | memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables)); |
| 790 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 791 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 792 | for (vc = 0; vc < 4; ++vc) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 793 | _omap_dsi_set_irqs_vc(dsidev, vc); |
| 794 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 795 | |
| 796 | spin_unlock_irqrestore(&dsi.irq_lock, flags); |
| 797 | } |
| 798 | |
| 799 | static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask, |
| 800 | struct dsi_isr_data *isr_array, unsigned isr_array_size) |
| 801 | { |
| 802 | struct dsi_isr_data *isr_data; |
| 803 | int free_idx; |
| 804 | int i; |
| 805 | |
| 806 | BUG_ON(isr == NULL); |
| 807 | |
| 808 | /* check for duplicate entry and find a free slot */ |
| 809 | free_idx = -1; |
| 810 | for (i = 0; i < isr_array_size; i++) { |
| 811 | isr_data = &isr_array[i]; |
| 812 | |
| 813 | if (isr_data->isr == isr && isr_data->arg == arg && |
| 814 | isr_data->mask == mask) { |
| 815 | return -EINVAL; |
| 816 | } |
| 817 | |
| 818 | if (isr_data->isr == NULL && free_idx == -1) |
| 819 | free_idx = i; |
| 820 | } |
| 821 | |
| 822 | if (free_idx == -1) |
| 823 | return -EBUSY; |
| 824 | |
| 825 | isr_data = &isr_array[free_idx]; |
| 826 | isr_data->isr = isr; |
| 827 | isr_data->arg = arg; |
| 828 | isr_data->mask = mask; |
| 829 | |
| 830 | return 0; |
| 831 | } |
| 832 | |
| 833 | static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask, |
| 834 | struct dsi_isr_data *isr_array, unsigned isr_array_size) |
| 835 | { |
| 836 | struct dsi_isr_data *isr_data; |
| 837 | int i; |
| 838 | |
| 839 | for (i = 0; i < isr_array_size; i++) { |
| 840 | isr_data = &isr_array[i]; |
| 841 | if (isr_data->isr != isr || isr_data->arg != arg || |
| 842 | isr_data->mask != mask) |
| 843 | continue; |
| 844 | |
| 845 | isr_data->isr = NULL; |
| 846 | isr_data->arg = NULL; |
| 847 | isr_data->mask = 0; |
| 848 | |
| 849 | return 0; |
| 850 | } |
| 851 | |
| 852 | return -EINVAL; |
| 853 | } |
| 854 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 855 | static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr, |
| 856 | void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 857 | { |
| 858 | unsigned long flags; |
| 859 | int r; |
| 860 | |
| 861 | spin_lock_irqsave(&dsi.irq_lock, flags); |
| 862 | |
| 863 | r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table, |
| 864 | ARRAY_SIZE(dsi.isr_tables.isr_table)); |
| 865 | |
| 866 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 867 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 868 | |
| 869 | spin_unlock_irqrestore(&dsi.irq_lock, flags); |
| 870 | |
| 871 | return r; |
| 872 | } |
| 873 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 874 | static int dsi_unregister_isr(struct platform_device *dsidev, |
| 875 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 876 | { |
| 877 | unsigned long flags; |
| 878 | int r; |
| 879 | |
| 880 | spin_lock_irqsave(&dsi.irq_lock, flags); |
| 881 | |
| 882 | r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table, |
| 883 | ARRAY_SIZE(dsi.isr_tables.isr_table)); |
| 884 | |
| 885 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 886 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 887 | |
| 888 | spin_unlock_irqrestore(&dsi.irq_lock, flags); |
| 889 | |
| 890 | return r; |
| 891 | } |
| 892 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 893 | static int dsi_register_isr_vc(struct platform_device *dsidev, int channel, |
| 894 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 895 | { |
| 896 | unsigned long flags; |
| 897 | int r; |
| 898 | |
| 899 | spin_lock_irqsave(&dsi.irq_lock, flags); |
| 900 | |
| 901 | r = _dsi_register_isr(isr, arg, mask, |
| 902 | dsi.isr_tables.isr_table_vc[channel], |
| 903 | ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel])); |
| 904 | |
| 905 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 906 | _omap_dsi_set_irqs_vc(dsidev, channel); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 907 | |
| 908 | spin_unlock_irqrestore(&dsi.irq_lock, flags); |
| 909 | |
| 910 | return r; |
| 911 | } |
| 912 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 913 | static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel, |
| 914 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 915 | { |
| 916 | unsigned long flags; |
| 917 | int r; |
| 918 | |
| 919 | spin_lock_irqsave(&dsi.irq_lock, flags); |
| 920 | |
| 921 | r = _dsi_unregister_isr(isr, arg, mask, |
| 922 | dsi.isr_tables.isr_table_vc[channel], |
| 923 | ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel])); |
| 924 | |
| 925 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 926 | _omap_dsi_set_irqs_vc(dsidev, channel); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 927 | |
| 928 | spin_unlock_irqrestore(&dsi.irq_lock, flags); |
| 929 | |
| 930 | return r; |
| 931 | } |
| 932 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 933 | static int dsi_register_isr_cio(struct platform_device *dsidev, |
| 934 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 935 | { |
| 936 | unsigned long flags; |
| 937 | int r; |
| 938 | |
| 939 | spin_lock_irqsave(&dsi.irq_lock, flags); |
| 940 | |
| 941 | r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio, |
| 942 | ARRAY_SIZE(dsi.isr_tables.isr_table_cio)); |
| 943 | |
| 944 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 945 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 946 | |
| 947 | spin_unlock_irqrestore(&dsi.irq_lock, flags); |
| 948 | |
| 949 | return r; |
| 950 | } |
| 951 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 952 | static int dsi_unregister_isr_cio(struct platform_device *dsidev, |
| 953 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 954 | { |
| 955 | unsigned long flags; |
| 956 | int r; |
| 957 | |
| 958 | spin_lock_irqsave(&dsi.irq_lock, flags); |
| 959 | |
| 960 | r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio, |
| 961 | ARRAY_SIZE(dsi.isr_tables.isr_table_cio)); |
| 962 | |
| 963 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 964 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 965 | |
| 966 | spin_unlock_irqrestore(&dsi.irq_lock, flags); |
| 967 | |
| 968 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 969 | } |
| 970 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 971 | static u32 dsi_get_errors(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 972 | { |
| 973 | unsigned long flags; |
| 974 | u32 e; |
| 975 | spin_lock_irqsave(&dsi.errors_lock, flags); |
| 976 | e = dsi.errors; |
| 977 | dsi.errors = 0; |
| 978 | spin_unlock_irqrestore(&dsi.errors_lock, flags); |
| 979 | return e; |
| 980 | } |
| 981 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 982 | /* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 983 | static inline void enable_clocks(bool enable) |
| 984 | { |
| 985 | if (enable) |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 986 | dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 987 | else |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 988 | dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 989 | } |
| 990 | |
| 991 | /* source clock for DSI PLL. this could also be PCLKFREE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 992 | static inline void dsi_enable_pll_clock(struct platform_device *dsidev, |
| 993 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 994 | { |
| 995 | if (enable) |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 996 | dss_clk_enable(DSS_CLK_SYSCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 997 | else |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 998 | dss_clk_disable(DSS_CLK_SYSCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 999 | |
| 1000 | if (enable && dsi.pll_locked) { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1001 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1002 | DSSERR("cannot lock PLL when enabling clocks\n"); |
| 1003 | } |
| 1004 | } |
| 1005 | |
| 1006 | #ifdef DEBUG |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1007 | static void _dsi_print_reset_status(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1008 | { |
| 1009 | u32 l; |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1010 | int b0, b1, b2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1011 | |
| 1012 | if (!dss_debug) |
| 1013 | return; |
| 1014 | |
| 1015 | /* A dummy read using the SCP interface to any DSIPHY register is |
| 1016 | * required after DSIPHY reset to complete the reset of the DSI complex |
| 1017 | * I/O. */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1018 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1019 | |
| 1020 | printk(KERN_DEBUG "DSI resets: "); |
| 1021 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1022 | l = dsi_read_reg(dsidev, DSI_PLL_STATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1023 | printk("PLL (%d) ", FLD_GET(l, 0, 0)); |
| 1024 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1025 | l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1026 | printk("CIO (%d) ", FLD_GET(l, 29, 29)); |
| 1027 | |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1028 | if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) { |
| 1029 | b0 = 28; |
| 1030 | b1 = 27; |
| 1031 | b2 = 26; |
| 1032 | } else { |
| 1033 | b0 = 24; |
| 1034 | b1 = 25; |
| 1035 | b2 = 26; |
| 1036 | } |
| 1037 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1038 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1039 | printk("PHY (%x%x%x, %d, %d, %d)\n", |
| 1040 | FLD_GET(l, b0, b0), |
| 1041 | FLD_GET(l, b1, b1), |
| 1042 | FLD_GET(l, b2, b2), |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1043 | FLD_GET(l, 29, 29), |
| 1044 | FLD_GET(l, 30, 30), |
| 1045 | FLD_GET(l, 31, 31)); |
| 1046 | } |
| 1047 | #else |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1048 | #define _dsi_print_reset_status(x) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1049 | #endif |
| 1050 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1051 | static inline int dsi_if_enable(struct platform_device *dsidev, bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1052 | { |
| 1053 | DSSDBG("dsi_if_enable(%d)\n", enable); |
| 1054 | |
| 1055 | enable = enable ? 1 : 0; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1056 | REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1057 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1058 | if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1059 | DSSERR("Failed to set dsi_if_enable to %d\n", enable); |
| 1060 | return -EIO; |
| 1061 | } |
| 1062 | |
| 1063 | return 0; |
| 1064 | } |
| 1065 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1066 | unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1067 | { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1068 | return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1069 | } |
| 1070 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1071 | static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1072 | { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1073 | return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1074 | } |
| 1075 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1076 | static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1077 | { |
| 1078 | return dsi.current_cinfo.clkin4ddr / 16; |
| 1079 | } |
| 1080 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1081 | static unsigned long dsi_fclk_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1082 | { |
| 1083 | unsigned long r; |
| 1084 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1085 | if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1086 | /* DSI FCLK source is DSS_CLK_FCK */ |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 1087 | r = dss_clk_get_rate(DSS_CLK_FCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1088 | } else { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1089 | /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1090 | r = dsi_get_pll_hsdiv_dsi_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1091 | } |
| 1092 | |
| 1093 | return r; |
| 1094 | } |
| 1095 | |
| 1096 | static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev) |
| 1097 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1098 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1099 | unsigned long dsi_fclk; |
| 1100 | unsigned lp_clk_div; |
| 1101 | unsigned long lp_clk; |
| 1102 | |
Tomi Valkeinen | c6940a3 | 2011-02-22 13:36:10 +0200 | [diff] [blame] | 1103 | lp_clk_div = dssdev->clocks.dsi.lp_clk_div; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1104 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1105 | if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1106 | return -EINVAL; |
| 1107 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1108 | dsi_fclk = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1109 | |
| 1110 | lp_clk = dsi_fclk / 2 / lp_clk_div; |
| 1111 | |
| 1112 | DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk); |
| 1113 | dsi.current_cinfo.lp_clk = lp_clk; |
| 1114 | dsi.current_cinfo.lp_clk_div = lp_clk_div; |
| 1115 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1116 | /* LP_CLK_DIVISOR */ |
| 1117 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1118 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1119 | /* LP_RX_SYNCHRO_ENABLE */ |
| 1120 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1121 | |
| 1122 | return 0; |
| 1123 | } |
| 1124 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1125 | static void dsi_enable_scp_clk(struct platform_device *dsidev) |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1126 | { |
| 1127 | if (dsi.scp_clk_refcount++ == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1128 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */ |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1129 | } |
| 1130 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1131 | static void dsi_disable_scp_clk(struct platform_device *dsidev) |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1132 | { |
| 1133 | WARN_ON(dsi.scp_clk_refcount == 0); |
| 1134 | if (--dsi.scp_clk_refcount == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1135 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */ |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1136 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1137 | |
| 1138 | enum dsi_pll_power_state { |
| 1139 | DSI_PLL_POWER_OFF = 0x0, |
| 1140 | DSI_PLL_POWER_ON_HSCLK = 0x1, |
| 1141 | DSI_PLL_POWER_ON_ALL = 0x2, |
| 1142 | DSI_PLL_POWER_ON_DIV = 0x3, |
| 1143 | }; |
| 1144 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1145 | static int dsi_pll_power(struct platform_device *dsidev, |
| 1146 | enum dsi_pll_power_state state) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1147 | { |
| 1148 | int t = 0; |
| 1149 | |
Tomi Valkeinen | c94dfe05 | 2011-04-15 10:42:59 +0300 | [diff] [blame] | 1150 | /* DSI-PLL power command 0x3 is not working */ |
| 1151 | if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) && |
| 1152 | state == DSI_PLL_POWER_ON_DIV) |
| 1153 | state = DSI_PLL_POWER_ON_ALL; |
| 1154 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1155 | /* PLL_PWR_CMD */ |
| 1156 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1157 | |
| 1158 | /* PLL_PWR_STATUS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1159 | while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1160 | if (++t > 1000) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1161 | DSSERR("Failed to set DSI PLL power mode to %d\n", |
| 1162 | state); |
| 1163 | return -ENODEV; |
| 1164 | } |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1165 | udelay(1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1166 | } |
| 1167 | |
| 1168 | return 0; |
| 1169 | } |
| 1170 | |
| 1171 | /* calculate clock rates using dividers in cinfo */ |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 1172 | static int dsi_calc_clock_rates(struct omap_dss_device *dssdev, |
| 1173 | struct dsi_clock_info *cinfo) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1174 | { |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1175 | if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1176 | return -EINVAL; |
| 1177 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1178 | if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1179 | return -EINVAL; |
| 1180 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1181 | if (cinfo->regm_dispc > dsi.regm_dispc_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1182 | return -EINVAL; |
| 1183 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1184 | if (cinfo->regm_dsi > dsi.regm_dsi_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1185 | return -EINVAL; |
| 1186 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1187 | if (cinfo->use_sys_clk) { |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 1188 | cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1189 | /* XXX it is unclear if highfreq should be used |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1190 | * with DSS_SYS_CLK source also */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1191 | cinfo->highfreq = 0; |
| 1192 | } else { |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 1193 | cinfo->clkin = dispc_pclk_rate(dssdev->manager->id); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1194 | |
| 1195 | if (cinfo->clkin < 32000000) |
| 1196 | cinfo->highfreq = 0; |
| 1197 | else |
| 1198 | cinfo->highfreq = 1; |
| 1199 | } |
| 1200 | |
| 1201 | cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1)); |
| 1202 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1203 | if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1204 | return -EINVAL; |
| 1205 | |
| 1206 | cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint; |
| 1207 | |
| 1208 | if (cinfo->clkin4ddr > 1800 * 1000 * 1000) |
| 1209 | return -EINVAL; |
| 1210 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1211 | if (cinfo->regm_dispc > 0) |
| 1212 | cinfo->dsi_pll_hsdiv_dispc_clk = |
| 1213 | cinfo->clkin4ddr / cinfo->regm_dispc; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1214 | else |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1215 | cinfo->dsi_pll_hsdiv_dispc_clk = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1216 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1217 | if (cinfo->regm_dsi > 0) |
| 1218 | cinfo->dsi_pll_hsdiv_dsi_clk = |
| 1219 | cinfo->clkin4ddr / cinfo->regm_dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1220 | else |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1221 | cinfo->dsi_pll_hsdiv_dsi_clk = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1222 | |
| 1223 | return 0; |
| 1224 | } |
| 1225 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1226 | int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft, |
| 1227 | unsigned long req_pck, struct dsi_clock_info *dsi_cinfo, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1228 | struct dispc_clock_info *dispc_cinfo) |
| 1229 | { |
| 1230 | struct dsi_clock_info cur, best; |
| 1231 | struct dispc_clock_info best_dispc; |
| 1232 | int min_fck_per_pck; |
| 1233 | int match = 0; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1234 | unsigned long dss_sys_clk, max_dss_fck; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1235 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1236 | dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1237 | |
Taneja, Archit | 31ef823 | 2011-03-14 23:28:22 -0500 | [diff] [blame] | 1238 | max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 1239 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1240 | if (req_pck == dsi.cache_req_pck && |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1241 | dsi.cache_cinfo.clkin == dss_sys_clk) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1242 | DSSDBG("DSI clock info found from cache\n"); |
| 1243 | *dsi_cinfo = dsi.cache_cinfo; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1244 | dispc_find_clk_divs(is_tft, req_pck, |
| 1245 | dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1246 | return 0; |
| 1247 | } |
| 1248 | |
| 1249 | min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK; |
| 1250 | |
| 1251 | if (min_fck_per_pck && |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 1252 | req_pck * min_fck_per_pck > max_dss_fck) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1253 | DSSERR("Requested pixel clock not possible with the current " |
| 1254 | "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning " |
| 1255 | "the constraint off.\n"); |
| 1256 | min_fck_per_pck = 0; |
| 1257 | } |
| 1258 | |
| 1259 | DSSDBG("dsi_pll_calc\n"); |
| 1260 | |
| 1261 | retry: |
| 1262 | memset(&best, 0, sizeof(best)); |
| 1263 | memset(&best_dispc, 0, sizeof(best_dispc)); |
| 1264 | |
| 1265 | memset(&cur, 0, sizeof(cur)); |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1266 | cur.clkin = dss_sys_clk; |
| 1267 | cur.use_sys_clk = 1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1268 | cur.highfreq = 0; |
| 1269 | |
| 1270 | /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */ |
| 1271 | /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */ |
| 1272 | /* To reduce PLL lock time, keep Fint high (around 2 MHz) */ |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1273 | for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1274 | if (cur.highfreq == 0) |
| 1275 | cur.fint = cur.clkin / cur.regn; |
| 1276 | else |
| 1277 | cur.fint = cur.clkin / (2 * cur.regn); |
| 1278 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1279 | if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1280 | continue; |
| 1281 | |
| 1282 | /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */ |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1283 | for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1284 | unsigned long a, b; |
| 1285 | |
| 1286 | a = 2 * cur.regm * (cur.clkin/1000); |
| 1287 | b = cur.regn * (cur.highfreq + 1); |
| 1288 | cur.clkin4ddr = a / b * 1000; |
| 1289 | |
| 1290 | if (cur.clkin4ddr > 1800 * 1000 * 1000) |
| 1291 | break; |
| 1292 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1293 | /* dsi_pll_hsdiv_dispc_clk(MHz) = |
| 1294 | * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */ |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1295 | for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1296 | ++cur.regm_dispc) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1297 | struct dispc_clock_info cur_dispc; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1298 | cur.dsi_pll_hsdiv_dispc_clk = |
| 1299 | cur.clkin4ddr / cur.regm_dispc; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1300 | |
| 1301 | /* this will narrow down the search a bit, |
| 1302 | * but still give pixclocks below what was |
| 1303 | * requested */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1304 | if (cur.dsi_pll_hsdiv_dispc_clk < req_pck) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1305 | break; |
| 1306 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1307 | if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1308 | continue; |
| 1309 | |
| 1310 | if (min_fck_per_pck && |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1311 | cur.dsi_pll_hsdiv_dispc_clk < |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1312 | req_pck * min_fck_per_pck) |
| 1313 | continue; |
| 1314 | |
| 1315 | match = 1; |
| 1316 | |
| 1317 | dispc_find_clk_divs(is_tft, req_pck, |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1318 | cur.dsi_pll_hsdiv_dispc_clk, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1319 | &cur_dispc); |
| 1320 | |
| 1321 | if (abs(cur_dispc.pck - req_pck) < |
| 1322 | abs(best_dispc.pck - req_pck)) { |
| 1323 | best = cur; |
| 1324 | best_dispc = cur_dispc; |
| 1325 | |
| 1326 | if (cur_dispc.pck == req_pck) |
| 1327 | goto found; |
| 1328 | } |
| 1329 | } |
| 1330 | } |
| 1331 | } |
| 1332 | found: |
| 1333 | if (!match) { |
| 1334 | if (min_fck_per_pck) { |
| 1335 | DSSERR("Could not find suitable clock settings.\n" |
| 1336 | "Turning FCK/PCK constraint off and" |
| 1337 | "trying again.\n"); |
| 1338 | min_fck_per_pck = 0; |
| 1339 | goto retry; |
| 1340 | } |
| 1341 | |
| 1342 | DSSERR("Could not find suitable clock settings.\n"); |
| 1343 | |
| 1344 | return -EINVAL; |
| 1345 | } |
| 1346 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1347 | /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */ |
| 1348 | best.regm_dsi = 0; |
| 1349 | best.dsi_pll_hsdiv_dsi_clk = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1350 | |
| 1351 | if (dsi_cinfo) |
| 1352 | *dsi_cinfo = best; |
| 1353 | if (dispc_cinfo) |
| 1354 | *dispc_cinfo = best_dispc; |
| 1355 | |
| 1356 | dsi.cache_req_pck = req_pck; |
| 1357 | dsi.cache_clk_freq = 0; |
| 1358 | dsi.cache_cinfo = best; |
| 1359 | |
| 1360 | return 0; |
| 1361 | } |
| 1362 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1363 | int dsi_pll_set_clock_div(struct platform_device *dsidev, |
| 1364 | struct dsi_clock_info *cinfo) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1365 | { |
| 1366 | int r = 0; |
| 1367 | u32 l; |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 1368 | int f = 0; |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1369 | u8 regn_start, regn_end, regm_start, regm_end; |
| 1370 | u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1371 | |
| 1372 | DSSDBGF(); |
| 1373 | |
Tomi Valkeinen | b276509 | 2011-04-07 15:28:47 +0300 | [diff] [blame] | 1374 | dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk; |
| 1375 | dsi.current_cinfo.highfreq = cinfo->highfreq; |
| 1376 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1377 | dsi.current_cinfo.fint = cinfo->fint; |
| 1378 | dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1379 | dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk = |
| 1380 | cinfo->dsi_pll_hsdiv_dispc_clk; |
| 1381 | dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk = |
| 1382 | cinfo->dsi_pll_hsdiv_dsi_clk; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1383 | |
| 1384 | dsi.current_cinfo.regn = cinfo->regn; |
| 1385 | dsi.current_cinfo.regm = cinfo->regm; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1386 | dsi.current_cinfo.regm_dispc = cinfo->regm_dispc; |
| 1387 | dsi.current_cinfo.regm_dsi = cinfo->regm_dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1388 | |
| 1389 | DSSDBG("DSI Fint %ld\n", cinfo->fint); |
| 1390 | |
| 1391 | DSSDBG("clkin (%s) rate %ld, highfreq %d\n", |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1392 | cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1393 | cinfo->clkin, |
| 1394 | cinfo->highfreq); |
| 1395 | |
| 1396 | /* DSIPHY == CLKIN4DDR */ |
| 1397 | DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n", |
| 1398 | cinfo->regm, |
| 1399 | cinfo->regn, |
| 1400 | cinfo->clkin, |
| 1401 | cinfo->highfreq + 1, |
| 1402 | cinfo->clkin4ddr); |
| 1403 | |
| 1404 | DSSDBG("Data rate on 1 DSI lane %ld Mbps\n", |
| 1405 | cinfo->clkin4ddr / 1000 / 1000 / 2); |
| 1406 | |
| 1407 | DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4); |
| 1408 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1409 | DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1410 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC), |
| 1411 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1412 | cinfo->dsi_pll_hsdiv_dispc_clk); |
| 1413 | DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1414 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI), |
| 1415 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1416 | cinfo->dsi_pll_hsdiv_dsi_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1417 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1418 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, ®n_start, ®n_end); |
| 1419 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, ®m_start, ®m_end); |
| 1420 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, ®m_dispc_start, |
| 1421 | ®m_dispc_end); |
| 1422 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, ®m_dsi_start, |
| 1423 | ®m_dsi_end); |
| 1424 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1425 | /* DSI_PLL_AUTOMODE = manual */ |
| 1426 | REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1427 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1428 | l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1429 | l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */ |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1430 | /* DSI_PLL_REGN */ |
| 1431 | l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end); |
| 1432 | /* DSI_PLL_REGM */ |
| 1433 | l = FLD_MOD(l, cinfo->regm, regm_start, regm_end); |
| 1434 | /* DSI_CLOCK_DIV */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1435 | l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0, |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1436 | regm_dispc_start, regm_dispc_end); |
| 1437 | /* DSIPROTO_CLOCK_DIV */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1438 | l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0, |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1439 | regm_dsi_start, regm_dsi_end); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1440 | dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1441 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1442 | BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 1443 | |
| 1444 | if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) { |
| 1445 | f = cinfo->fint < 1000000 ? 0x3 : |
| 1446 | cinfo->fint < 1250000 ? 0x4 : |
| 1447 | cinfo->fint < 1500000 ? 0x5 : |
| 1448 | cinfo->fint < 1750000 ? 0x6 : |
| 1449 | 0x7; |
| 1450 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1451 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1452 | l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 1453 | |
| 1454 | if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) |
| 1455 | l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1456 | l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1457 | 11, 11); /* DSI_PLL_CLKSEL */ |
| 1458 | l = FLD_MOD(l, cinfo->highfreq, |
| 1459 | 12, 12); /* DSI_PLL_HIGHFREQ */ |
| 1460 | l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */ |
| 1461 | l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */ |
| 1462 | l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1463 | dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1464 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1465 | REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1466 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1467 | if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1468 | DSSERR("dsi pll go bit not going down.\n"); |
| 1469 | r = -EIO; |
| 1470 | goto err; |
| 1471 | } |
| 1472 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1473 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1474 | DSSERR("cannot lock PLL\n"); |
| 1475 | r = -EIO; |
| 1476 | goto err; |
| 1477 | } |
| 1478 | |
| 1479 | dsi.pll_locked = 1; |
| 1480 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1481 | l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1482 | l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */ |
| 1483 | l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */ |
| 1484 | l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */ |
| 1485 | l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */ |
| 1486 | l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */ |
| 1487 | l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */ |
| 1488 | l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */ |
| 1489 | l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */ |
| 1490 | l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */ |
| 1491 | l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */ |
| 1492 | l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */ |
| 1493 | l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */ |
| 1494 | l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */ |
| 1495 | l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1496 | dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1497 | |
| 1498 | DSSDBG("PLL config done\n"); |
| 1499 | err: |
| 1500 | return r; |
| 1501 | } |
| 1502 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1503 | int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk, |
| 1504 | bool enable_hsdiv) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1505 | { |
| 1506 | int r = 0; |
| 1507 | enum dsi_pll_power_state pwstate; |
| 1508 | |
| 1509 | DSSDBG("PLL init\n"); |
| 1510 | |
Tomi Valkeinen | f2988ab | 2011-03-02 10:06:48 +0200 | [diff] [blame] | 1511 | if (dsi.vdds_dsi_reg == NULL) { |
| 1512 | struct regulator *vdds_dsi; |
| 1513 | |
| 1514 | vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi"); |
| 1515 | |
| 1516 | if (IS_ERR(vdds_dsi)) { |
| 1517 | DSSERR("can't get VDDS_DSI regulator\n"); |
| 1518 | return PTR_ERR(vdds_dsi); |
| 1519 | } |
| 1520 | |
| 1521 | dsi.vdds_dsi_reg = vdds_dsi; |
| 1522 | } |
Tomi Valkeinen | f2988ab | 2011-03-02 10:06:48 +0200 | [diff] [blame] | 1523 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1524 | enable_clocks(1); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1525 | dsi_enable_pll_clock(dsidev, 1); |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1526 | /* |
| 1527 | * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4. |
| 1528 | */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1529 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1530 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1531 | if (!dsi.vdds_dsi_enabled) { |
| 1532 | r = regulator_enable(dsi.vdds_dsi_reg); |
| 1533 | if (r) |
| 1534 | goto err0; |
| 1535 | dsi.vdds_dsi_enabled = true; |
| 1536 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1537 | |
| 1538 | /* XXX PLL does not come out of reset without this... */ |
| 1539 | dispc_pck_free_enable(1); |
| 1540 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1541 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1542 | DSSERR("PLL not coming out of reset.\n"); |
| 1543 | r = -ENODEV; |
Ville Syrjälä | 481dfa0 | 2010-04-22 22:50:04 +0200 | [diff] [blame] | 1544 | dispc_pck_free_enable(0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1545 | goto err1; |
| 1546 | } |
| 1547 | |
| 1548 | /* XXX ... but if left on, we get problems when planes do not |
| 1549 | * fill the whole display. No idea about this */ |
| 1550 | dispc_pck_free_enable(0); |
| 1551 | |
| 1552 | if (enable_hsclk && enable_hsdiv) |
| 1553 | pwstate = DSI_PLL_POWER_ON_ALL; |
| 1554 | else if (enable_hsclk) |
| 1555 | pwstate = DSI_PLL_POWER_ON_HSCLK; |
| 1556 | else if (enable_hsdiv) |
| 1557 | pwstate = DSI_PLL_POWER_ON_DIV; |
| 1558 | else |
| 1559 | pwstate = DSI_PLL_POWER_OFF; |
| 1560 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1561 | r = dsi_pll_power(dsidev, pwstate); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1562 | |
| 1563 | if (r) |
| 1564 | goto err1; |
| 1565 | |
| 1566 | DSSDBG("PLL init done\n"); |
| 1567 | |
| 1568 | return 0; |
| 1569 | err1: |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1570 | if (dsi.vdds_dsi_enabled) { |
| 1571 | regulator_disable(dsi.vdds_dsi_reg); |
| 1572 | dsi.vdds_dsi_enabled = false; |
| 1573 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1574 | err0: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1575 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1576 | enable_clocks(0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1577 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1578 | return r; |
| 1579 | } |
| 1580 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1581 | void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1582 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1583 | dsi.pll_locked = 0; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1584 | dsi_pll_power(dsidev, DSI_PLL_POWER_OFF); |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1585 | if (disconnect_lanes) { |
| 1586 | WARN_ON(!dsi.vdds_dsi_enabled); |
| 1587 | regulator_disable(dsi.vdds_dsi_reg); |
| 1588 | dsi.vdds_dsi_enabled = false; |
| 1589 | } |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1590 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1591 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1592 | enable_clocks(0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1593 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1594 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1595 | DSSDBG("PLL uninit done\n"); |
| 1596 | } |
| 1597 | |
| 1598 | void dsi_dump_clocks(struct seq_file *s) |
| 1599 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1600 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1601 | struct dsi_clock_info *cinfo = &dsi.current_cinfo; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1602 | enum omap_dss_clk_source dispc_clk_src, dsi_clk_src; |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1603 | |
| 1604 | dispc_clk_src = dss_get_dispc_clk_source(); |
| 1605 | dsi_clk_src = dss_get_dsi_clk_source(); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1606 | |
| 1607 | enable_clocks(1); |
| 1608 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1609 | seq_printf(s, "- DSI PLL -\n"); |
| 1610 | |
| 1611 | seq_printf(s, "dsi pll source = %s\n", |
Tomi Valkeinen | a9a6500 | 2011-04-04 10:02:53 +0300 | [diff] [blame] | 1612 | cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1613 | |
| 1614 | seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn); |
| 1615 | |
| 1616 | seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n", |
| 1617 | cinfo->clkin4ddr, cinfo->regm); |
| 1618 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1619 | seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1620 | dss_get_generic_clk_source_name(dispc_clk_src), |
| 1621 | dss_feat_get_clk_source_name(dispc_clk_src), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1622 | cinfo->dsi_pll_hsdiv_dispc_clk, |
| 1623 | cinfo->regm_dispc, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1624 | dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ? |
Tomi Valkeinen | 63cf28a | 2010-02-23 17:40:00 +0200 | [diff] [blame] | 1625 | "off" : "on"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1626 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1627 | seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1628 | dss_get_generic_clk_source_name(dsi_clk_src), |
| 1629 | dss_feat_get_clk_source_name(dsi_clk_src), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1630 | cinfo->dsi_pll_hsdiv_dsi_clk, |
| 1631 | cinfo->regm_dsi, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1632 | dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ? |
Tomi Valkeinen | 63cf28a | 2010-02-23 17:40:00 +0200 | [diff] [blame] | 1633 | "off" : "on"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1634 | |
| 1635 | seq_printf(s, "- DSI -\n"); |
| 1636 | |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1637 | seq_printf(s, "dsi fclk source = %s (%s)\n", |
| 1638 | dss_get_generic_clk_source_name(dsi_clk_src), |
| 1639 | dss_feat_get_clk_source_name(dsi_clk_src)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1640 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1641 | seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1642 | |
| 1643 | seq_printf(s, "DDR_CLK\t\t%lu\n", |
| 1644 | cinfo->clkin4ddr / 4); |
| 1645 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1646 | seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1647 | |
| 1648 | seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk); |
| 1649 | |
| 1650 | seq_printf(s, "VP_CLK\t\t%lu\n" |
| 1651 | "VP_PCLK\t\t%lu\n", |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 1652 | dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), |
| 1653 | dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1654 | |
| 1655 | enable_clocks(0); |
| 1656 | } |
| 1657 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1658 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 1659 | void dsi_dump_irqs(struct seq_file *s) |
| 1660 | { |
| 1661 | unsigned long flags; |
| 1662 | struct dsi_irq_stats stats; |
| 1663 | |
| 1664 | spin_lock_irqsave(&dsi.irq_stats_lock, flags); |
| 1665 | |
| 1666 | stats = dsi.irq_stats; |
| 1667 | memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats)); |
| 1668 | dsi.irq_stats.last_reset = jiffies; |
| 1669 | |
| 1670 | spin_unlock_irqrestore(&dsi.irq_stats_lock, flags); |
| 1671 | |
| 1672 | seq_printf(s, "period %u ms\n", |
| 1673 | jiffies_to_msecs(jiffies - stats.last_reset)); |
| 1674 | |
| 1675 | seq_printf(s, "irqs %d\n", stats.irq_count); |
| 1676 | #define PIS(x) \ |
| 1677 | seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]); |
| 1678 | |
| 1679 | seq_printf(s, "-- DSI interrupts --\n"); |
| 1680 | PIS(VC0); |
| 1681 | PIS(VC1); |
| 1682 | PIS(VC2); |
| 1683 | PIS(VC3); |
| 1684 | PIS(WAKEUP); |
| 1685 | PIS(RESYNC); |
| 1686 | PIS(PLL_LOCK); |
| 1687 | PIS(PLL_UNLOCK); |
| 1688 | PIS(PLL_RECALL); |
| 1689 | PIS(COMPLEXIO_ERR); |
| 1690 | PIS(HS_TX_TIMEOUT); |
| 1691 | PIS(LP_RX_TIMEOUT); |
| 1692 | PIS(TE_TRIGGER); |
| 1693 | PIS(ACK_TRIGGER); |
| 1694 | PIS(SYNC_LOST); |
| 1695 | PIS(LDO_POWER_GOOD); |
| 1696 | PIS(TA_TIMEOUT); |
| 1697 | #undef PIS |
| 1698 | |
| 1699 | #define PIS(x) \ |
| 1700 | seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \ |
| 1701 | stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1702 | stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1703 | stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1704 | stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]); |
| 1705 | |
| 1706 | seq_printf(s, "-- VC interrupts --\n"); |
| 1707 | PIS(CS); |
| 1708 | PIS(ECC_CORR); |
| 1709 | PIS(PACKET_SENT); |
| 1710 | PIS(FIFO_TX_OVF); |
| 1711 | PIS(FIFO_RX_OVF); |
| 1712 | PIS(BTA); |
| 1713 | PIS(ECC_NO_CORR); |
| 1714 | PIS(FIFO_TX_UDF); |
| 1715 | PIS(PP_BUSY_CHANGE); |
| 1716 | #undef PIS |
| 1717 | |
| 1718 | #define PIS(x) \ |
| 1719 | seq_printf(s, "%-20s %10d\n", #x, \ |
| 1720 | stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]); |
| 1721 | |
| 1722 | seq_printf(s, "-- CIO interrupts --\n"); |
| 1723 | PIS(ERRSYNCESC1); |
| 1724 | PIS(ERRSYNCESC2); |
| 1725 | PIS(ERRSYNCESC3); |
| 1726 | PIS(ERRESC1); |
| 1727 | PIS(ERRESC2); |
| 1728 | PIS(ERRESC3); |
| 1729 | PIS(ERRCONTROL1); |
| 1730 | PIS(ERRCONTROL2); |
| 1731 | PIS(ERRCONTROL3); |
| 1732 | PIS(STATEULPS1); |
| 1733 | PIS(STATEULPS2); |
| 1734 | PIS(STATEULPS3); |
| 1735 | PIS(ERRCONTENTIONLP0_1); |
| 1736 | PIS(ERRCONTENTIONLP1_1); |
| 1737 | PIS(ERRCONTENTIONLP0_2); |
| 1738 | PIS(ERRCONTENTIONLP1_2); |
| 1739 | PIS(ERRCONTENTIONLP0_3); |
| 1740 | PIS(ERRCONTENTIONLP1_3); |
| 1741 | PIS(ULPSACTIVENOT_ALL0); |
| 1742 | PIS(ULPSACTIVENOT_ALL1); |
| 1743 | #undef PIS |
| 1744 | } |
| 1745 | #endif |
| 1746 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1747 | void dsi_dump_regs(struct seq_file *s) |
| 1748 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1749 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
| 1750 | |
| 1751 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r)) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1752 | |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 1753 | dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1754 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1755 | |
| 1756 | DUMPREG(DSI_REVISION); |
| 1757 | DUMPREG(DSI_SYSCONFIG); |
| 1758 | DUMPREG(DSI_SYSSTATUS); |
| 1759 | DUMPREG(DSI_IRQSTATUS); |
| 1760 | DUMPREG(DSI_IRQENABLE); |
| 1761 | DUMPREG(DSI_CTRL); |
| 1762 | DUMPREG(DSI_COMPLEXIO_CFG1); |
| 1763 | DUMPREG(DSI_COMPLEXIO_IRQ_STATUS); |
| 1764 | DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE); |
| 1765 | DUMPREG(DSI_CLK_CTRL); |
| 1766 | DUMPREG(DSI_TIMING1); |
| 1767 | DUMPREG(DSI_TIMING2); |
| 1768 | DUMPREG(DSI_VM_TIMING1); |
| 1769 | DUMPREG(DSI_VM_TIMING2); |
| 1770 | DUMPREG(DSI_VM_TIMING3); |
| 1771 | DUMPREG(DSI_CLK_TIMING); |
| 1772 | DUMPREG(DSI_TX_FIFO_VC_SIZE); |
| 1773 | DUMPREG(DSI_RX_FIFO_VC_SIZE); |
| 1774 | DUMPREG(DSI_COMPLEXIO_CFG2); |
| 1775 | DUMPREG(DSI_RX_FIFO_VC_FULLNESS); |
| 1776 | DUMPREG(DSI_VM_TIMING4); |
| 1777 | DUMPREG(DSI_TX_FIFO_VC_EMPTINESS); |
| 1778 | DUMPREG(DSI_VM_TIMING5); |
| 1779 | DUMPREG(DSI_VM_TIMING6); |
| 1780 | DUMPREG(DSI_VM_TIMING7); |
| 1781 | DUMPREG(DSI_STOPCLK_TIMING); |
| 1782 | |
| 1783 | DUMPREG(DSI_VC_CTRL(0)); |
| 1784 | DUMPREG(DSI_VC_TE(0)); |
| 1785 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(0)); |
| 1786 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0)); |
| 1787 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0)); |
| 1788 | DUMPREG(DSI_VC_IRQSTATUS(0)); |
| 1789 | DUMPREG(DSI_VC_IRQENABLE(0)); |
| 1790 | |
| 1791 | DUMPREG(DSI_VC_CTRL(1)); |
| 1792 | DUMPREG(DSI_VC_TE(1)); |
| 1793 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(1)); |
| 1794 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1)); |
| 1795 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1)); |
| 1796 | DUMPREG(DSI_VC_IRQSTATUS(1)); |
| 1797 | DUMPREG(DSI_VC_IRQENABLE(1)); |
| 1798 | |
| 1799 | DUMPREG(DSI_VC_CTRL(2)); |
| 1800 | DUMPREG(DSI_VC_TE(2)); |
| 1801 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(2)); |
| 1802 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2)); |
| 1803 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2)); |
| 1804 | DUMPREG(DSI_VC_IRQSTATUS(2)); |
| 1805 | DUMPREG(DSI_VC_IRQENABLE(2)); |
| 1806 | |
| 1807 | DUMPREG(DSI_VC_CTRL(3)); |
| 1808 | DUMPREG(DSI_VC_TE(3)); |
| 1809 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(3)); |
| 1810 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3)); |
| 1811 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3)); |
| 1812 | DUMPREG(DSI_VC_IRQSTATUS(3)); |
| 1813 | DUMPREG(DSI_VC_IRQENABLE(3)); |
| 1814 | |
| 1815 | DUMPREG(DSI_DSIPHY_CFG0); |
| 1816 | DUMPREG(DSI_DSIPHY_CFG1); |
| 1817 | DUMPREG(DSI_DSIPHY_CFG2); |
| 1818 | DUMPREG(DSI_DSIPHY_CFG5); |
| 1819 | |
| 1820 | DUMPREG(DSI_PLL_CONTROL); |
| 1821 | DUMPREG(DSI_PLL_STATUS); |
| 1822 | DUMPREG(DSI_PLL_GO); |
| 1823 | DUMPREG(DSI_PLL_CONFIGURATION1); |
| 1824 | DUMPREG(DSI_PLL_CONFIGURATION2); |
| 1825 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1826 | dsi_disable_scp_clk(dsidev); |
Archit Taneja | 6af9cd1 | 2011-01-31 16:27:44 +0000 | [diff] [blame] | 1827 | dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1828 | #undef DUMPREG |
| 1829 | } |
| 1830 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 1831 | enum dsi_cio_power_state { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1832 | DSI_COMPLEXIO_POWER_OFF = 0x0, |
| 1833 | DSI_COMPLEXIO_POWER_ON = 0x1, |
| 1834 | DSI_COMPLEXIO_POWER_ULPS = 0x2, |
| 1835 | }; |
| 1836 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1837 | static int dsi_cio_power(struct platform_device *dsidev, |
| 1838 | enum dsi_cio_power_state state) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1839 | { |
| 1840 | int t = 0; |
| 1841 | |
| 1842 | /* PWR_CMD */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1843 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1844 | |
| 1845 | /* PWR_STATUS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1846 | while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1), |
| 1847 | 26, 25) != state) { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1848 | if (++t > 1000) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1849 | DSSERR("failed to set complexio power state to " |
| 1850 | "%d\n", state); |
| 1851 | return -ENODEV; |
| 1852 | } |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1853 | udelay(1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1854 | } |
| 1855 | |
| 1856 | return 0; |
| 1857 | } |
| 1858 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 1859 | static void dsi_set_lane_config(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1860 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1861 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1862 | u32 r; |
| 1863 | |
| 1864 | int clk_lane = dssdev->phy.dsi.clk_lane; |
| 1865 | int data1_lane = dssdev->phy.dsi.data1_lane; |
| 1866 | int data2_lane = dssdev->phy.dsi.data2_lane; |
| 1867 | int clk_pol = dssdev->phy.dsi.clk_pol; |
| 1868 | int data1_pol = dssdev->phy.dsi.data1_pol; |
| 1869 | int data2_pol = dssdev->phy.dsi.data2_pol; |
| 1870 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1871 | r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1872 | r = FLD_MOD(r, clk_lane, 2, 0); |
| 1873 | r = FLD_MOD(r, clk_pol, 3, 3); |
| 1874 | r = FLD_MOD(r, data1_lane, 6, 4); |
| 1875 | r = FLD_MOD(r, data1_pol, 7, 7); |
| 1876 | r = FLD_MOD(r, data2_lane, 10, 8); |
| 1877 | r = FLD_MOD(r, data2_pol, 11, 11); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1878 | dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1879 | |
| 1880 | /* The configuration of the DSI complex I/O (number of data lanes, |
| 1881 | position, differential order) should not be changed while |
| 1882 | DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for |
| 1883 | the hardware to take into account a new configuration of the complex |
| 1884 | I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to |
| 1885 | follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1, |
| 1886 | then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set |
| 1887 | DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the |
| 1888 | DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the |
| 1889 | DSI complex I/O configuration is unknown. */ |
| 1890 | |
| 1891 | /* |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1892 | REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0); |
| 1893 | REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0); |
| 1894 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); |
| 1895 | REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1896 | */ |
| 1897 | } |
| 1898 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1899 | static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1900 | { |
| 1901 | /* convert time in ns to ddr ticks, rounding up */ |
| 1902 | unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4; |
| 1903 | return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000; |
| 1904 | } |
| 1905 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1906 | static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1907 | { |
| 1908 | unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4; |
| 1909 | return ddr * 1000 * 1000 / (ddr_clk / 1000); |
| 1910 | } |
| 1911 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1912 | static void dsi_cio_timings(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1913 | { |
| 1914 | u32 r; |
| 1915 | u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit; |
| 1916 | u32 tlpx_half, tclk_trail, tclk_zero; |
| 1917 | u32 tclk_prepare; |
| 1918 | |
| 1919 | /* calculate timings */ |
| 1920 | |
| 1921 | /* 1 * DDR_CLK = 2 * UI */ |
| 1922 | |
| 1923 | /* min 40ns + 4*UI max 85ns + 6*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1924 | ths_prepare = ns2ddr(dsidev, 70) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1925 | |
| 1926 | /* min 145ns + 10*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1927 | ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1928 | |
| 1929 | /* min max(8*UI, 60ns+4*UI) */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1930 | ths_trail = ns2ddr(dsidev, 60) + 5; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1931 | |
| 1932 | /* min 100ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1933 | ths_exit = ns2ddr(dsidev, 145); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1934 | |
| 1935 | /* tlpx min 50n */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1936 | tlpx_half = ns2ddr(dsidev, 25); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1937 | |
| 1938 | /* min 60ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1939 | tclk_trail = ns2ddr(dsidev, 60) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1940 | |
| 1941 | /* min 38ns, max 95ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1942 | tclk_prepare = ns2ddr(dsidev, 65); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1943 | |
| 1944 | /* min tclk-prepare + tclk-zero = 300ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1945 | tclk_zero = ns2ddr(dsidev, 260); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1946 | |
| 1947 | DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1948 | ths_prepare, ddr2ns(dsidev, ths_prepare), |
| 1949 | ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1950 | DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1951 | ths_trail, ddr2ns(dsidev, ths_trail), |
| 1952 | ths_exit, ddr2ns(dsidev, ths_exit)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1953 | |
| 1954 | DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), " |
| 1955 | "tclk_zero %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1956 | tlpx_half, ddr2ns(dsidev, tlpx_half), |
| 1957 | tclk_trail, ddr2ns(dsidev, tclk_trail), |
| 1958 | tclk_zero, ddr2ns(dsidev, tclk_zero)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1959 | DSSDBG("tclk_prepare %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1960 | tclk_prepare, ddr2ns(dsidev, tclk_prepare)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1961 | |
| 1962 | /* program timings */ |
| 1963 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1964 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1965 | r = FLD_MOD(r, ths_prepare, 31, 24); |
| 1966 | r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16); |
| 1967 | r = FLD_MOD(r, ths_trail, 15, 8); |
| 1968 | r = FLD_MOD(r, ths_exit, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1969 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1970 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1971 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1972 | r = FLD_MOD(r, tlpx_half, 22, 16); |
| 1973 | r = FLD_MOD(r, tclk_trail, 15, 8); |
| 1974 | r = FLD_MOD(r, tclk_zero, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1975 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1976 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1977 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1978 | r = FLD_MOD(r, tclk_prepare, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1979 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1980 | } |
| 1981 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 1982 | static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 1983 | enum dsi_lane lanes) |
| 1984 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 1985 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 1986 | int clk_lane = dssdev->phy.dsi.clk_lane; |
| 1987 | int data1_lane = dssdev->phy.dsi.data1_lane; |
| 1988 | int data2_lane = dssdev->phy.dsi.data2_lane; |
| 1989 | int clk_pol = dssdev->phy.dsi.clk_pol; |
| 1990 | int data1_pol = dssdev->phy.dsi.data1_pol; |
| 1991 | int data2_pol = dssdev->phy.dsi.data2_pol; |
| 1992 | |
| 1993 | u32 l = 0; |
| 1994 | |
| 1995 | if (lanes & DSI_CLK_P) |
| 1996 | l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1)); |
| 1997 | if (lanes & DSI_CLK_N) |
| 1998 | l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0)); |
| 1999 | |
| 2000 | if (lanes & DSI_DATA1_P) |
| 2001 | l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1)); |
| 2002 | if (lanes & DSI_DATA1_N) |
| 2003 | l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0)); |
| 2004 | |
| 2005 | if (lanes & DSI_DATA2_P) |
| 2006 | l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1)); |
| 2007 | if (lanes & DSI_DATA2_N) |
| 2008 | l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0)); |
| 2009 | |
| 2010 | /* |
| 2011 | * Bits in REGLPTXSCPDAT4TO0DXDY: |
| 2012 | * 17: DY0 18: DX0 |
| 2013 | * 19: DY1 20: DX1 |
| 2014 | * 21: DY2 22: DX2 |
| 2015 | */ |
| 2016 | |
| 2017 | /* Set the lane override configuration */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2018 | |
| 2019 | /* REGLPTXSCPDAT4TO0DXDY */ |
| 2020 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, 22, 17); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2021 | |
| 2022 | /* Enable lane override */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2023 | |
| 2024 | /* ENLPTXSCPDAT */ |
| 2025 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2026 | } |
| 2027 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2028 | static void dsi_cio_disable_lane_override(struct platform_device *dsidev) |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2029 | { |
| 2030 | /* Disable lane override */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2031 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */ |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2032 | /* Reset the lane override configuration */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2033 | /* REGLPTXSCPDAT4TO0DXDY */ |
| 2034 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2035 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2036 | |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2037 | static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev) |
| 2038 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2039 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2040 | int t; |
| 2041 | int bits[3]; |
| 2042 | bool in_use[3]; |
| 2043 | |
| 2044 | if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) { |
| 2045 | bits[0] = 28; |
| 2046 | bits[1] = 27; |
| 2047 | bits[2] = 26; |
| 2048 | } else { |
| 2049 | bits[0] = 24; |
| 2050 | bits[1] = 25; |
| 2051 | bits[2] = 26; |
| 2052 | } |
| 2053 | |
| 2054 | in_use[0] = false; |
| 2055 | in_use[1] = false; |
| 2056 | in_use[2] = false; |
| 2057 | |
| 2058 | if (dssdev->phy.dsi.clk_lane != 0) |
| 2059 | in_use[dssdev->phy.dsi.clk_lane - 1] = true; |
| 2060 | if (dssdev->phy.dsi.data1_lane != 0) |
| 2061 | in_use[dssdev->phy.dsi.data1_lane - 1] = true; |
| 2062 | if (dssdev->phy.dsi.data2_lane != 0) |
| 2063 | in_use[dssdev->phy.dsi.data2_lane - 1] = true; |
| 2064 | |
| 2065 | t = 100000; |
| 2066 | while (true) { |
| 2067 | u32 l; |
| 2068 | int i; |
| 2069 | int ok; |
| 2070 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2071 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2072 | |
| 2073 | ok = 0; |
| 2074 | for (i = 0; i < 3; ++i) { |
| 2075 | if (!in_use[i] || (l & (1 << bits[i]))) |
| 2076 | ok++; |
| 2077 | } |
| 2078 | |
| 2079 | if (ok == 3) |
| 2080 | break; |
| 2081 | |
| 2082 | if (--t == 0) { |
| 2083 | for (i = 0; i < 3; ++i) { |
| 2084 | if (!in_use[i] || (l & (1 << bits[i]))) |
| 2085 | continue; |
| 2086 | |
| 2087 | DSSERR("CIO TXCLKESC%d domain not coming " \ |
| 2088 | "out of reset\n", i); |
| 2089 | } |
| 2090 | return -EIO; |
| 2091 | } |
| 2092 | } |
| 2093 | |
| 2094 | return 0; |
| 2095 | } |
| 2096 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2097 | static int dsi_cio_init(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2098 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2099 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2100 | int r; |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2101 | u32 l; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2102 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2103 | DSSDBGF(); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2104 | |
Tomi Valkeinen | d1f5857 | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 2105 | if (dsi.dsi_mux_pads) |
| 2106 | dsi.dsi_mux_pads(true); |
| 2107 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2108 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2109 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2110 | /* A dummy read using the SCP interface to any DSIPHY register is |
| 2111 | * required after DSIPHY reset to complete the reset of the DSI complex |
| 2112 | * I/O. */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2113 | dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2114 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2115 | if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) { |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2116 | DSSERR("CIO SCP Clock domain not coming out of reset.\n"); |
| 2117 | r = -EIO; |
| 2118 | goto err_scp_clk_dom; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2119 | } |
| 2120 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2121 | dsi_set_lane_config(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2122 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2123 | /* set TX STOP MODE timer to maximum for this operation */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2124 | l = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2125 | l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
| 2126 | l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */ |
| 2127 | l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */ |
| 2128 | l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2129 | dsi_write_reg(dsidev, DSI_TIMING1, l); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2130 | |
| 2131 | if (dsi.ulps_enabled) { |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2132 | DSSDBG("manual ulps exit\n"); |
| 2133 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2134 | /* ULPS is exited by Mark-1 state for 1ms, followed by |
| 2135 | * stop state. DSS HW cannot do this via the normal |
| 2136 | * ULPS exit sequence, as after reset the DSS HW thinks |
| 2137 | * that we are not in ULPS mode, and refuses to send the |
| 2138 | * sequence. So we need to send the ULPS exit sequence |
| 2139 | * manually. |
| 2140 | */ |
| 2141 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2142 | dsi_cio_enable_lane_override(dssdev, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2143 | DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P); |
| 2144 | } |
| 2145 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2146 | r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2147 | if (r) |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2148 | goto err_cio_pwr; |
| 2149 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2150 | if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) { |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2151 | DSSERR("CIO PWR clock domain not coming out of reset.\n"); |
| 2152 | r = -ENODEV; |
| 2153 | goto err_cio_pwr_dom; |
| 2154 | } |
| 2155 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2156 | dsi_if_enable(dsidev, true); |
| 2157 | dsi_if_enable(dsidev, false); |
| 2158 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2159 | |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2160 | r = dsi_cio_wait_tx_clk_esc_reset(dssdev); |
| 2161 | if (r) |
| 2162 | goto err_tx_clk_esc_rst; |
| 2163 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2164 | if (dsi.ulps_enabled) { |
| 2165 | /* Keep Mark-1 state for 1ms (as per DSI spec) */ |
| 2166 | ktime_t wait = ns_to_ktime(1000 * 1000); |
| 2167 | set_current_state(TASK_UNINTERRUPTIBLE); |
| 2168 | schedule_hrtimeout(&wait, HRTIMER_MODE_REL); |
| 2169 | |
| 2170 | /* Disable the override. The lanes should be set to Mark-11 |
| 2171 | * state by the HW */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2172 | dsi_cio_disable_lane_override(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2173 | } |
| 2174 | |
| 2175 | /* FORCE_TX_STOP_MODE_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2176 | REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2177 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2178 | dsi_cio_timings(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2179 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2180 | dsi.ulps_enabled = false; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2181 | |
| 2182 | DSSDBG("CIO init done\n"); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2183 | |
| 2184 | return 0; |
| 2185 | |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2186 | err_tx_clk_esc_rst: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2187 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */ |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2188 | err_cio_pwr_dom: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2189 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2190 | err_cio_pwr: |
| 2191 | if (dsi.ulps_enabled) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2192 | dsi_cio_disable_lane_override(dsidev); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2193 | err_scp_clk_dom: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2194 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | d1f5857 | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 2195 | if (dsi.dsi_mux_pads) |
| 2196 | dsi.dsi_mux_pads(false); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2197 | return r; |
| 2198 | } |
| 2199 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2200 | static void dsi_cio_uninit(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2201 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2202 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF); |
| 2203 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | d1f5857 | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 2204 | if (dsi.dsi_mux_pads) |
| 2205 | dsi.dsi_mux_pads(false); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2206 | } |
| 2207 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2208 | static int _dsi_wait_reset(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2209 | { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 2210 | int t = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2211 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2212 | while (REG_GET(dsidev, DSI_SYSSTATUS, 0, 0) == 0) { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 2213 | if (++t > 5) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2214 | DSSERR("soft reset failed\n"); |
| 2215 | return -ENODEV; |
| 2216 | } |
| 2217 | udelay(1); |
| 2218 | } |
| 2219 | |
| 2220 | return 0; |
| 2221 | } |
| 2222 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2223 | static int _dsi_reset(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2224 | { |
| 2225 | /* Soft reset */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2226 | REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 1, 1); |
| 2227 | return _dsi_wait_reset(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2228 | } |
| 2229 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2230 | static void dsi_config_tx_fifo(struct platform_device *dsidev, |
| 2231 | enum fifo_size size1, enum fifo_size size2, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2232 | enum fifo_size size3, enum fifo_size size4) |
| 2233 | { |
| 2234 | u32 r = 0; |
| 2235 | int add = 0; |
| 2236 | int i; |
| 2237 | |
| 2238 | dsi.vc[0].fifo_size = size1; |
| 2239 | dsi.vc[1].fifo_size = size2; |
| 2240 | dsi.vc[2].fifo_size = size3; |
| 2241 | dsi.vc[3].fifo_size = size4; |
| 2242 | |
| 2243 | for (i = 0; i < 4; i++) { |
| 2244 | u8 v; |
| 2245 | int size = dsi.vc[i].fifo_size; |
| 2246 | |
| 2247 | if (add + size > 4) { |
| 2248 | DSSERR("Illegal FIFO configuration\n"); |
| 2249 | BUG(); |
| 2250 | } |
| 2251 | |
| 2252 | v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); |
| 2253 | r |= v << (8 * i); |
| 2254 | /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */ |
| 2255 | add += size; |
| 2256 | } |
| 2257 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2258 | dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2259 | } |
| 2260 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2261 | static void dsi_config_rx_fifo(struct platform_device *dsidev, |
| 2262 | enum fifo_size size1, enum fifo_size size2, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2263 | enum fifo_size size3, enum fifo_size size4) |
| 2264 | { |
| 2265 | u32 r = 0; |
| 2266 | int add = 0; |
| 2267 | int i; |
| 2268 | |
| 2269 | dsi.vc[0].fifo_size = size1; |
| 2270 | dsi.vc[1].fifo_size = size2; |
| 2271 | dsi.vc[2].fifo_size = size3; |
| 2272 | dsi.vc[3].fifo_size = size4; |
| 2273 | |
| 2274 | for (i = 0; i < 4; i++) { |
| 2275 | u8 v; |
| 2276 | int size = dsi.vc[i].fifo_size; |
| 2277 | |
| 2278 | if (add + size > 4) { |
| 2279 | DSSERR("Illegal FIFO configuration\n"); |
| 2280 | BUG(); |
| 2281 | } |
| 2282 | |
| 2283 | v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); |
| 2284 | r |= v << (8 * i); |
| 2285 | /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */ |
| 2286 | add += size; |
| 2287 | } |
| 2288 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2289 | dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2290 | } |
| 2291 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2292 | static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2293 | { |
| 2294 | u32 r; |
| 2295 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2296 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2297 | r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2298 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2299 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2300 | if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2301 | DSSERR("TX_STOP bit not going down\n"); |
| 2302 | return -EIO; |
| 2303 | } |
| 2304 | |
| 2305 | return 0; |
| 2306 | } |
| 2307 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2308 | static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2309 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2310 | return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2311 | } |
| 2312 | |
| 2313 | static void dsi_packet_sent_handler_vp(void *data, u32 mask) |
| 2314 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2315 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2316 | const int channel = dsi.update_channel; |
| 2317 | u8 bit = dsi.te_enabled ? 30 : 31; |
| 2318 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2319 | if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit) == 0) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2320 | complete((struct completion *)data); |
| 2321 | } |
| 2322 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2323 | static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2324 | { |
| 2325 | int r = 0; |
| 2326 | u8 bit; |
| 2327 | |
| 2328 | DECLARE_COMPLETION_ONSTACK(completion); |
| 2329 | |
| 2330 | bit = dsi.te_enabled ? 30 : 31; |
| 2331 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2332 | r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2333 | &completion, DSI_VC_IRQ_PACKET_SENT); |
| 2334 | if (r) |
| 2335 | goto err0; |
| 2336 | |
| 2337 | /* Wait for completion only if TE_EN/TE_START is still set */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2338 | if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) { |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2339 | if (wait_for_completion_timeout(&completion, |
| 2340 | msecs_to_jiffies(10)) == 0) { |
| 2341 | DSSERR("Failed to complete previous frame transfer\n"); |
| 2342 | r = -EIO; |
| 2343 | goto err1; |
| 2344 | } |
| 2345 | } |
| 2346 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2347 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2348 | &completion, DSI_VC_IRQ_PACKET_SENT); |
| 2349 | |
| 2350 | return 0; |
| 2351 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2352 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
| 2353 | &completion, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2354 | err0: |
| 2355 | return r; |
| 2356 | } |
| 2357 | |
| 2358 | static void dsi_packet_sent_handler_l4(void *data, u32 mask) |
| 2359 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2360 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2361 | const int channel = dsi.update_channel; |
| 2362 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2363 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5) == 0) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2364 | complete((struct completion *)data); |
| 2365 | } |
| 2366 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2367 | static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2368 | { |
| 2369 | int r = 0; |
| 2370 | |
| 2371 | DECLARE_COMPLETION_ONSTACK(completion); |
| 2372 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2373 | r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2374 | &completion, DSI_VC_IRQ_PACKET_SENT); |
| 2375 | if (r) |
| 2376 | goto err0; |
| 2377 | |
| 2378 | /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2379 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) { |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2380 | if (wait_for_completion_timeout(&completion, |
| 2381 | msecs_to_jiffies(10)) == 0) { |
| 2382 | DSSERR("Failed to complete previous l4 transfer\n"); |
| 2383 | r = -EIO; |
| 2384 | goto err1; |
| 2385 | } |
| 2386 | } |
| 2387 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2388 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2389 | &completion, DSI_VC_IRQ_PACKET_SENT); |
| 2390 | |
| 2391 | return 0; |
| 2392 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2393 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2394 | &completion, DSI_VC_IRQ_PACKET_SENT); |
| 2395 | err0: |
| 2396 | return r; |
| 2397 | } |
| 2398 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2399 | static int dsi_sync_vc(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2400 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2401 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2402 | |
| 2403 | WARN_ON(in_interrupt()); |
| 2404 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2405 | if (!dsi_vc_is_enabled(dsidev, channel)) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2406 | return 0; |
| 2407 | |
| 2408 | switch (dsi.vc[channel].mode) { |
| 2409 | case DSI_VC_MODE_VP: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2410 | return dsi_sync_vc_vp(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2411 | case DSI_VC_MODE_L4: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2412 | return dsi_sync_vc_l4(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2413 | default: |
| 2414 | BUG(); |
| 2415 | } |
| 2416 | } |
| 2417 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2418 | static int dsi_vc_enable(struct platform_device *dsidev, int channel, |
| 2419 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2420 | { |
Tomi Valkeinen | 446f7bf | 2010-01-11 16:12:31 +0200 | [diff] [blame] | 2421 | DSSDBG("dsi_vc_enable channel %d, enable %d\n", |
| 2422 | channel, enable); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2423 | |
| 2424 | enable = enable ? 1 : 0; |
| 2425 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2426 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2427 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2428 | if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), |
| 2429 | 0, enable) != enable) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2430 | DSSERR("Failed to set dsi_vc_enable to %d\n", enable); |
| 2431 | return -EIO; |
| 2432 | } |
| 2433 | |
| 2434 | return 0; |
| 2435 | } |
| 2436 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2437 | static void dsi_vc_initial_config(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2438 | { |
| 2439 | u32 r; |
| 2440 | |
| 2441 | DSSDBGF("%d", channel); |
| 2442 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2443 | r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2444 | |
| 2445 | if (FLD_GET(r, 15, 15)) /* VC_BUSY */ |
| 2446 | DSSERR("VC(%d) busy when trying to configure it!\n", |
| 2447 | channel); |
| 2448 | |
| 2449 | r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */ |
| 2450 | r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */ |
| 2451 | r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */ |
| 2452 | r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */ |
| 2453 | r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */ |
| 2454 | r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */ |
| 2455 | r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */ |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2456 | if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH)) |
| 2457 | r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2458 | |
| 2459 | r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */ |
| 2460 | r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */ |
| 2461 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2462 | dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2463 | } |
| 2464 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2465 | static int dsi_vc_config_l4(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2466 | { |
| 2467 | if (dsi.vc[channel].mode == DSI_VC_MODE_L4) |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2468 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2469 | |
| 2470 | DSSDBGF("%d", channel); |
| 2471 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2472 | dsi_sync_vc(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2473 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2474 | dsi_vc_enable(dsidev, channel, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2475 | |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2476 | /* VC_BUSY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2477 | if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2478 | DSSERR("vc(%d) busy when trying to config for L4\n", channel); |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2479 | return -EIO; |
| 2480 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2481 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2482 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2483 | |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2484 | /* DCS_CMD_ENABLE */ |
| 2485 | if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2486 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2487 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2488 | dsi_vc_enable(dsidev, channel, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2489 | |
| 2490 | dsi.vc[channel].mode = DSI_VC_MODE_L4; |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2491 | |
| 2492 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2493 | } |
| 2494 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2495 | static int dsi_vc_config_vp(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2496 | { |
| 2497 | if (dsi.vc[channel].mode == DSI_VC_MODE_VP) |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2498 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2499 | |
| 2500 | DSSDBGF("%d", channel); |
| 2501 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2502 | dsi_sync_vc(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2503 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2504 | dsi_vc_enable(dsidev, channel, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2505 | |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2506 | /* VC_BUSY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2507 | if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2508 | DSSERR("vc(%d) busy when trying to config for VP\n", channel); |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2509 | return -EIO; |
| 2510 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2511 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2512 | /* SOURCE, 1 = video port */ |
| 2513 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2514 | |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2515 | /* DCS_CMD_ENABLE */ |
| 2516 | if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2517 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2518 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2519 | dsi_vc_enable(dsidev, channel, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2520 | |
| 2521 | dsi.vc[channel].mode = DSI_VC_MODE_VP; |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2522 | |
| 2523 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2524 | } |
| 2525 | |
| 2526 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2527 | void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel, |
| 2528 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2529 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2530 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 2531 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2532 | DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable); |
| 2533 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2534 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 61140c9 | 2010-01-12 16:00:30 +0200 | [diff] [blame] | 2535 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2536 | dsi_vc_enable(dsidev, channel, 0); |
| 2537 | dsi_if_enable(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2538 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2539 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2540 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2541 | dsi_vc_enable(dsidev, channel, 1); |
| 2542 | dsi_if_enable(dsidev, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2543 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2544 | dsi_force_tx_stop_mode_io(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2545 | } |
Tomi Valkeinen | 61140c9 | 2010-01-12 16:00:30 +0200 | [diff] [blame] | 2546 | EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2547 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2548 | static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2549 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2550 | while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2551 | u32 val; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2552 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2553 | DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n", |
| 2554 | (val >> 0) & 0xff, |
| 2555 | (val >> 8) & 0xff, |
| 2556 | (val >> 16) & 0xff, |
| 2557 | (val >> 24) & 0xff); |
| 2558 | } |
| 2559 | } |
| 2560 | |
| 2561 | static void dsi_show_rx_ack_with_err(u16 err) |
| 2562 | { |
| 2563 | DSSERR("\tACK with ERROR (%#x):\n", err); |
| 2564 | if (err & (1 << 0)) |
| 2565 | DSSERR("\t\tSoT Error\n"); |
| 2566 | if (err & (1 << 1)) |
| 2567 | DSSERR("\t\tSoT Sync Error\n"); |
| 2568 | if (err & (1 << 2)) |
| 2569 | DSSERR("\t\tEoT Sync Error\n"); |
| 2570 | if (err & (1 << 3)) |
| 2571 | DSSERR("\t\tEscape Mode Entry Command Error\n"); |
| 2572 | if (err & (1 << 4)) |
| 2573 | DSSERR("\t\tLP Transmit Sync Error\n"); |
| 2574 | if (err & (1 << 5)) |
| 2575 | DSSERR("\t\tHS Receive Timeout Error\n"); |
| 2576 | if (err & (1 << 6)) |
| 2577 | DSSERR("\t\tFalse Control Error\n"); |
| 2578 | if (err & (1 << 7)) |
| 2579 | DSSERR("\t\t(reserved7)\n"); |
| 2580 | if (err & (1 << 8)) |
| 2581 | DSSERR("\t\tECC Error, single-bit (corrected)\n"); |
| 2582 | if (err & (1 << 9)) |
| 2583 | DSSERR("\t\tECC Error, multi-bit (not corrected)\n"); |
| 2584 | if (err & (1 << 10)) |
| 2585 | DSSERR("\t\tChecksum Error\n"); |
| 2586 | if (err & (1 << 11)) |
| 2587 | DSSERR("\t\tData type not recognized\n"); |
| 2588 | if (err & (1 << 12)) |
| 2589 | DSSERR("\t\tInvalid VC ID\n"); |
| 2590 | if (err & (1 << 13)) |
| 2591 | DSSERR("\t\tInvalid Transmission Length\n"); |
| 2592 | if (err & (1 << 14)) |
| 2593 | DSSERR("\t\t(reserved14)\n"); |
| 2594 | if (err & (1 << 15)) |
| 2595 | DSSERR("\t\tDSI Protocol Violation\n"); |
| 2596 | } |
| 2597 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2598 | static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev, |
| 2599 | int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2600 | { |
| 2601 | /* RX_FIFO_NOT_EMPTY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2602 | while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2603 | u32 val; |
| 2604 | u8 dt; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2605 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2606 | DSSERR("\trawval %#08x\n", val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2607 | dt = FLD_GET(val, 5, 0); |
| 2608 | if (dt == DSI_DT_RX_ACK_WITH_ERR) { |
| 2609 | u16 err = FLD_GET(val, 23, 8); |
| 2610 | dsi_show_rx_ack_with_err(err); |
| 2611 | } else if (dt == DSI_DT_RX_SHORT_READ_1) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2612 | DSSERR("\tDCS short response, 1 byte: %#x\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2613 | FLD_GET(val, 23, 8)); |
| 2614 | } else if (dt == DSI_DT_RX_SHORT_READ_2) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2615 | DSSERR("\tDCS short response, 2 byte: %#x\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2616 | FLD_GET(val, 23, 8)); |
| 2617 | } else if (dt == DSI_DT_RX_DCS_LONG_READ) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2618 | DSSERR("\tDCS long response, len %d\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2619 | FLD_GET(val, 23, 8)); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2620 | dsi_vc_flush_long_data(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2621 | } else { |
| 2622 | DSSERR("\tunknown datatype 0x%02x\n", dt); |
| 2623 | } |
| 2624 | } |
| 2625 | return 0; |
| 2626 | } |
| 2627 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2628 | static int dsi_vc_send_bta(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2629 | { |
Tomi Valkeinen | 446f7bf | 2010-01-11 16:12:31 +0200 | [diff] [blame] | 2630 | if (dsi.debug_write || dsi.debug_read) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2631 | DSSDBG("dsi_vc_send_bta %d\n", channel); |
| 2632 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2633 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2634 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2635 | /* RX_FIFO_NOT_EMPTY */ |
| 2636 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2637 | DSSERR("rx fifo not empty when sending BTA, dumping data:\n"); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2638 | dsi_vc_flush_receive_data(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2639 | } |
| 2640 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2641 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2642 | |
| 2643 | return 0; |
| 2644 | } |
| 2645 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2646 | int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2647 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2648 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2649 | DECLARE_COMPLETION_ONSTACK(completion); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2650 | int r = 0; |
| 2651 | u32 err; |
| 2652 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2653 | r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler, |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2654 | &completion, DSI_VC_IRQ_BTA); |
| 2655 | if (r) |
| 2656 | goto err0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2657 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2658 | r = dsi_register_isr(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2659 | DSI_IRQ_ERROR_MASK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2660 | if (r) |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2661 | goto err1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2662 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2663 | r = dsi_vc_send_bta(dsidev, channel); |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2664 | if (r) |
| 2665 | goto err2; |
| 2666 | |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2667 | if (wait_for_completion_timeout(&completion, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2668 | msecs_to_jiffies(500)) == 0) { |
| 2669 | DSSERR("Failed to receive BTA\n"); |
| 2670 | r = -EIO; |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2671 | goto err2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2672 | } |
| 2673 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2674 | err = dsi_get_errors(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2675 | if (err) { |
| 2676 | DSSERR("Error while sending BTA: %x\n", err); |
| 2677 | r = -EIO; |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2678 | goto err2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2679 | } |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2680 | err2: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2681 | dsi_unregister_isr(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2682 | DSI_IRQ_ERROR_MASK); |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2683 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2684 | dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler, |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2685 | &completion, DSI_VC_IRQ_BTA); |
| 2686 | err0: |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2687 | return r; |
| 2688 | } |
| 2689 | EXPORT_SYMBOL(dsi_vc_send_bta_sync); |
| 2690 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2691 | static inline void dsi_vc_write_long_header(struct platform_device *dsidev, |
| 2692 | int channel, u8 data_type, u16 len, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2693 | { |
| 2694 | u32 val; |
| 2695 | u8 data_id; |
| 2696 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2697 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2698 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 2699 | data_id = data_type | dsi.vc[channel].vc_id << 6; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2700 | |
| 2701 | val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) | |
| 2702 | FLD_VAL(ecc, 31, 24); |
| 2703 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2704 | dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2705 | } |
| 2706 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2707 | static inline void dsi_vc_write_long_payload(struct platform_device *dsidev, |
| 2708 | int channel, u8 b1, u8 b2, u8 b3, u8 b4) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2709 | { |
| 2710 | u32 val; |
| 2711 | |
| 2712 | val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0; |
| 2713 | |
| 2714 | /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n", |
| 2715 | b1, b2, b3, b4, val); */ |
| 2716 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2717 | dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2718 | } |
| 2719 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2720 | static int dsi_vc_send_long(struct platform_device *dsidev, int channel, |
| 2721 | u8 data_type, u8 *data, u16 len, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2722 | { |
| 2723 | /*u32 val; */ |
| 2724 | int i; |
| 2725 | u8 *p; |
| 2726 | int r = 0; |
| 2727 | u8 b1, b2, b3, b4; |
| 2728 | |
| 2729 | if (dsi.debug_write) |
| 2730 | DSSDBG("dsi_vc_send_long, %d bytes\n", len); |
| 2731 | |
| 2732 | /* len + header */ |
| 2733 | if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) { |
| 2734 | DSSERR("unable to send long packet: packet too long.\n"); |
| 2735 | return -EINVAL; |
| 2736 | } |
| 2737 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2738 | dsi_vc_config_l4(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2739 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2740 | dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2741 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2742 | p = data; |
| 2743 | for (i = 0; i < len >> 2; i++) { |
| 2744 | if (dsi.debug_write) |
| 2745 | DSSDBG("\tsending full packet %d\n", i); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2746 | |
| 2747 | b1 = *p++; |
| 2748 | b2 = *p++; |
| 2749 | b3 = *p++; |
| 2750 | b4 = *p++; |
| 2751 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2752 | dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2753 | } |
| 2754 | |
| 2755 | i = len % 4; |
| 2756 | if (i) { |
| 2757 | b1 = 0; b2 = 0; b3 = 0; |
| 2758 | |
| 2759 | if (dsi.debug_write) |
| 2760 | DSSDBG("\tsending remainder bytes %d\n", i); |
| 2761 | |
| 2762 | switch (i) { |
| 2763 | case 3: |
| 2764 | b1 = *p++; |
| 2765 | b2 = *p++; |
| 2766 | b3 = *p++; |
| 2767 | break; |
| 2768 | case 2: |
| 2769 | b1 = *p++; |
| 2770 | b2 = *p++; |
| 2771 | break; |
| 2772 | case 1: |
| 2773 | b1 = *p++; |
| 2774 | break; |
| 2775 | } |
| 2776 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2777 | dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2778 | } |
| 2779 | |
| 2780 | return r; |
| 2781 | } |
| 2782 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2783 | static int dsi_vc_send_short(struct platform_device *dsidev, int channel, |
| 2784 | u8 data_type, u16 data, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2785 | { |
| 2786 | u32 r; |
| 2787 | u8 data_id; |
| 2788 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2789 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2790 | |
| 2791 | if (dsi.debug_write) |
| 2792 | DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n", |
| 2793 | channel, |
| 2794 | data_type, data & 0xff, (data >> 8) & 0xff); |
| 2795 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2796 | dsi_vc_config_l4(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2797 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2798 | if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2799 | DSSERR("ERROR FIFO FULL, aborting transfer\n"); |
| 2800 | return -EINVAL; |
| 2801 | } |
| 2802 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 2803 | data_id = data_type | dsi.vc[channel].vc_id << 6; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2804 | |
| 2805 | r = (data_id << 0) | (data << 8) | (ecc << 24); |
| 2806 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2807 | dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2808 | |
| 2809 | return 0; |
| 2810 | } |
| 2811 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2812 | int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2813 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2814 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2815 | u8 nullpkg[] = {0, 0, 0, 0}; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2816 | |
| 2817 | return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg, |
| 2818 | 4, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2819 | } |
| 2820 | EXPORT_SYMBOL(dsi_vc_send_null); |
| 2821 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2822 | int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel, |
| 2823 | u8 *data, int len) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2824 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2825 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2826 | int r; |
| 2827 | |
| 2828 | BUG_ON(len == 0); |
| 2829 | |
| 2830 | if (len == 1) { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2831 | r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2832 | data[0], 0); |
| 2833 | } else if (len == 2) { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2834 | r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2835 | data[0] | (data[1] << 8), 0); |
| 2836 | } else { |
| 2837 | /* 0x39 = DCS Long Write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2838 | r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2839 | data, len, 0); |
| 2840 | } |
| 2841 | |
| 2842 | return r; |
| 2843 | } |
| 2844 | EXPORT_SYMBOL(dsi_vc_dcs_write_nosync); |
| 2845 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2846 | int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data, |
| 2847 | int len) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2848 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2849 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2850 | int r; |
| 2851 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2852 | r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2853 | if (r) |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2854 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2855 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2856 | r = dsi_vc_send_bta_sync(dssdev, channel); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2857 | if (r) |
| 2858 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2859 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2860 | /* RX_FIFO_NOT_EMPTY */ |
| 2861 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | b63ac1e | 2010-04-09 13:20:57 +0300 | [diff] [blame] | 2862 | DSSERR("rx fifo not empty after write, dumping data:\n"); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2863 | dsi_vc_flush_receive_data(dsidev, channel); |
Tomi Valkeinen | b63ac1e | 2010-04-09 13:20:57 +0300 | [diff] [blame] | 2864 | r = -EIO; |
| 2865 | goto err; |
| 2866 | } |
| 2867 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2868 | return 0; |
| 2869 | err: |
| 2870 | DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n", |
| 2871 | channel, data[0], len); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2872 | return r; |
| 2873 | } |
| 2874 | EXPORT_SYMBOL(dsi_vc_dcs_write); |
| 2875 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2876 | int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd) |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 2877 | { |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2878 | return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1); |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 2879 | } |
| 2880 | EXPORT_SYMBOL(dsi_vc_dcs_write_0); |
| 2881 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2882 | int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, |
| 2883 | u8 param) |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 2884 | { |
| 2885 | u8 buf[2]; |
| 2886 | buf[0] = dcs_cmd; |
| 2887 | buf[1] = param; |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2888 | return dsi_vc_dcs_write(dssdev, channel, buf, 2); |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 2889 | } |
| 2890 | EXPORT_SYMBOL(dsi_vc_dcs_write_1); |
| 2891 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2892 | int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, |
| 2893 | u8 *buf, int buflen) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2894 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2895 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2896 | u32 val; |
| 2897 | u8 dt; |
| 2898 | int r; |
| 2899 | |
| 2900 | if (dsi.debug_read) |
Tomi Valkeinen | ff90a34 | 2009-12-03 13:38:04 +0200 | [diff] [blame] | 2901 | DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2902 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2903 | r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2904 | if (r) |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2905 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2906 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2907 | r = dsi_vc_send_bta_sync(dssdev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2908 | if (r) |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2909 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2910 | |
| 2911 | /* RX_FIFO_NOT_EMPTY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2912 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2913 | DSSERR("RX fifo empty when trying to read.\n"); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2914 | r = -EIO; |
| 2915 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2916 | } |
| 2917 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2918 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2919 | if (dsi.debug_read) |
| 2920 | DSSDBG("\theader: %08x\n", val); |
| 2921 | dt = FLD_GET(val, 5, 0); |
| 2922 | if (dt == DSI_DT_RX_ACK_WITH_ERR) { |
| 2923 | u16 err = FLD_GET(val, 23, 8); |
| 2924 | dsi_show_rx_ack_with_err(err); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2925 | r = -EIO; |
| 2926 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2927 | |
| 2928 | } else if (dt == DSI_DT_RX_SHORT_READ_1) { |
| 2929 | u8 data = FLD_GET(val, 15, 8); |
| 2930 | if (dsi.debug_read) |
| 2931 | DSSDBG("\tDCS short response, 1 byte: %02x\n", data); |
| 2932 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2933 | if (buflen < 1) { |
| 2934 | r = -EIO; |
| 2935 | goto err; |
| 2936 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2937 | |
| 2938 | buf[0] = data; |
| 2939 | |
| 2940 | return 1; |
| 2941 | } else if (dt == DSI_DT_RX_SHORT_READ_2) { |
| 2942 | u16 data = FLD_GET(val, 23, 8); |
| 2943 | if (dsi.debug_read) |
| 2944 | DSSDBG("\tDCS short response, 2 byte: %04x\n", data); |
| 2945 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2946 | if (buflen < 2) { |
| 2947 | r = -EIO; |
| 2948 | goto err; |
| 2949 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2950 | |
| 2951 | buf[0] = data & 0xff; |
| 2952 | buf[1] = (data >> 8) & 0xff; |
| 2953 | |
| 2954 | return 2; |
| 2955 | } else if (dt == DSI_DT_RX_DCS_LONG_READ) { |
| 2956 | int w; |
| 2957 | int len = FLD_GET(val, 23, 8); |
| 2958 | if (dsi.debug_read) |
| 2959 | DSSDBG("\tDCS long response, len %d\n", len); |
| 2960 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2961 | if (len > buflen) { |
| 2962 | r = -EIO; |
| 2963 | goto err; |
| 2964 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2965 | |
| 2966 | /* two byte checksum ends the packet, not included in len */ |
| 2967 | for (w = 0; w < len + 2;) { |
| 2968 | int b; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 2969 | val = dsi_read_reg(dsidev, |
| 2970 | DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2971 | if (dsi.debug_read) |
| 2972 | DSSDBG("\t\t%02x %02x %02x %02x\n", |
| 2973 | (val >> 0) & 0xff, |
| 2974 | (val >> 8) & 0xff, |
| 2975 | (val >> 16) & 0xff, |
| 2976 | (val >> 24) & 0xff); |
| 2977 | |
| 2978 | for (b = 0; b < 4; ++b) { |
| 2979 | if (w < len) |
| 2980 | buf[w] = (val >> (b * 8)) & 0xff; |
| 2981 | /* we discard the 2 byte checksum */ |
| 2982 | ++w; |
| 2983 | } |
| 2984 | } |
| 2985 | |
| 2986 | return len; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2987 | } else { |
| 2988 | DSSERR("\tunknown datatype 0x%02x\n", dt); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2989 | r = -EIO; |
| 2990 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2991 | } |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2992 | |
| 2993 | BUG(); |
| 2994 | err: |
| 2995 | DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", |
| 2996 | channel, dcs_cmd); |
| 2997 | return r; |
| 2998 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2999 | } |
| 3000 | EXPORT_SYMBOL(dsi_vc_dcs_read); |
| 3001 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3002 | int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, |
| 3003 | u8 *data) |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 3004 | { |
| 3005 | int r; |
| 3006 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3007 | r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1); |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 3008 | |
| 3009 | if (r < 0) |
| 3010 | return r; |
| 3011 | |
| 3012 | if (r != 1) |
| 3013 | return -EIO; |
| 3014 | |
| 3015 | return 0; |
| 3016 | } |
| 3017 | EXPORT_SYMBOL(dsi_vc_dcs_read_1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3018 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3019 | int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, |
| 3020 | u8 *data1, u8 *data2) |
Tomi Valkeinen | 53055aa | 2010-02-25 11:38:13 +0200 | [diff] [blame] | 3021 | { |
Tomi Valkeinen | 0c244f7 | 2010-06-09 15:19:29 +0300 | [diff] [blame] | 3022 | u8 buf[2]; |
Tomi Valkeinen | 53055aa | 2010-02-25 11:38:13 +0200 | [diff] [blame] | 3023 | int r; |
| 3024 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3025 | r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2); |
Tomi Valkeinen | 53055aa | 2010-02-25 11:38:13 +0200 | [diff] [blame] | 3026 | |
| 3027 | if (r < 0) |
| 3028 | return r; |
| 3029 | |
| 3030 | if (r != 2) |
| 3031 | return -EIO; |
| 3032 | |
Tomi Valkeinen | 0c244f7 | 2010-06-09 15:19:29 +0300 | [diff] [blame] | 3033 | *data1 = buf[0]; |
| 3034 | *data2 = buf[1]; |
| 3035 | |
Tomi Valkeinen | 53055aa | 2010-02-25 11:38:13 +0200 | [diff] [blame] | 3036 | return 0; |
| 3037 | } |
| 3038 | EXPORT_SYMBOL(dsi_vc_dcs_read_2); |
| 3039 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3040 | int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel, |
| 3041 | u16 len) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3042 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3043 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3044 | |
| 3045 | return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3046 | len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3047 | } |
| 3048 | EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size); |
| 3049 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3050 | static int dsi_enter_ulps(struct platform_device *dsidev) |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3051 | { |
| 3052 | DECLARE_COMPLETION_ONSTACK(completion); |
| 3053 | int r; |
| 3054 | |
| 3055 | DSSDBGF(); |
| 3056 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3057 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3058 | |
| 3059 | WARN_ON(dsi.ulps_enabled); |
| 3060 | |
| 3061 | if (dsi.ulps_enabled) |
| 3062 | return 0; |
| 3063 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3064 | if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) { |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3065 | DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n"); |
| 3066 | return -EIO; |
| 3067 | } |
| 3068 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3069 | dsi_sync_vc(dsidev, 0); |
| 3070 | dsi_sync_vc(dsidev, 1); |
| 3071 | dsi_sync_vc(dsidev, 2); |
| 3072 | dsi_sync_vc(dsidev, 3); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3073 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3074 | dsi_force_tx_stop_mode_io(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3075 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3076 | dsi_vc_enable(dsidev, 0, false); |
| 3077 | dsi_vc_enable(dsidev, 1, false); |
| 3078 | dsi_vc_enable(dsidev, 2, false); |
| 3079 | dsi_vc_enable(dsidev, 3, false); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3080 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3081 | if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */ |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3082 | DSSERR("HS busy when enabling ULPS\n"); |
| 3083 | return -EIO; |
| 3084 | } |
| 3085 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3086 | if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */ |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3087 | DSSERR("LP busy when enabling ULPS\n"); |
| 3088 | return -EIO; |
| 3089 | } |
| 3090 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3091 | r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3092 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3093 | if (r) |
| 3094 | return r; |
| 3095 | |
| 3096 | /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */ |
| 3097 | /* LANEx_ULPS_SIG2 */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3098 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), |
| 3099 | 7, 5); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3100 | |
| 3101 | if (wait_for_completion_timeout(&completion, |
| 3102 | msecs_to_jiffies(1000)) == 0) { |
| 3103 | DSSERR("ULPS enable timeout\n"); |
| 3104 | r = -EIO; |
| 3105 | goto err; |
| 3106 | } |
| 3107 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3108 | dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3109 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3110 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3111 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3112 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3113 | dsi_if_enable(dsidev, false); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3114 | |
| 3115 | dsi.ulps_enabled = true; |
| 3116 | |
| 3117 | return 0; |
| 3118 | |
| 3119 | err: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3120 | dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3121 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3122 | return r; |
| 3123 | } |
| 3124 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3125 | static void dsi_set_lp_rx_timeout(struct platform_device *dsidev, |
| 3126 | unsigned ticks, bool x4, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3127 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3128 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3129 | unsigned long total_ticks; |
| 3130 | u32 r; |
| 3131 | |
| 3132 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3133 | |
| 3134 | /* ticks in DSI_FCK */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3135 | fck = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3136 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3137 | r = dsi_read_reg(dsidev, DSI_TIMING2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3138 | r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3139 | r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */ |
| 3140 | r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3141 | r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3142 | dsi_write_reg(dsidev, DSI_TIMING2, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3143 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3144 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3145 | |
| 3146 | DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3147 | total_ticks, |
| 3148 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3149 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3150 | } |
| 3151 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3152 | static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks, |
| 3153 | bool x8, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3154 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3155 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3156 | unsigned long total_ticks; |
| 3157 | u32 r; |
| 3158 | |
| 3159 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3160 | |
| 3161 | /* ticks in DSI_FCK */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3162 | fck = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3163 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3164 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3165 | r = FLD_MOD(r, 1, 31, 31); /* TA_TO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3166 | r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */ |
| 3167 | r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3168 | r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3169 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3170 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3171 | total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1); |
| 3172 | |
| 3173 | DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3174 | total_ticks, |
| 3175 | ticks, x8 ? " x8" : "", x16 ? " x16" : "", |
| 3176 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3177 | } |
| 3178 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3179 | static void dsi_set_stop_state_counter(struct platform_device *dsidev, |
| 3180 | unsigned ticks, bool x4, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3181 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3182 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3183 | unsigned long total_ticks; |
| 3184 | u32 r; |
| 3185 | |
| 3186 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3187 | |
| 3188 | /* ticks in DSI_FCK */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3189 | fck = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3190 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3191 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3192 | r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3193 | r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */ |
| 3194 | r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3195 | r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3196 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3197 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3198 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3199 | |
| 3200 | DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n", |
| 3201 | total_ticks, |
| 3202 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3203 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3204 | } |
| 3205 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3206 | static void dsi_set_hs_tx_timeout(struct platform_device *dsidev, |
| 3207 | unsigned ticks, bool x4, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3208 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3209 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3210 | unsigned long total_ticks; |
| 3211 | u32 r; |
| 3212 | |
| 3213 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3214 | |
| 3215 | /* ticks in TxByteClkHS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3216 | fck = dsi_get_txbyteclkhs(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3217 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3218 | r = dsi_read_reg(dsidev, DSI_TIMING2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3219 | r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3220 | r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */ |
| 3221 | r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3222 | r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3223 | dsi_write_reg(dsidev, DSI_TIMING2, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3224 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3225 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3226 | |
| 3227 | DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3228 | total_ticks, |
| 3229 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3230 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3231 | } |
| 3232 | static int dsi_proto_config(struct omap_dss_device *dssdev) |
| 3233 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3234 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3235 | u32 r; |
| 3236 | int buswidth = 0; |
| 3237 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3238 | dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32, |
Tomi Valkeinen | dd8079d | 2009-12-16 16:49:03 +0200 | [diff] [blame] | 3239 | DSI_FIFO_SIZE_32, |
| 3240 | DSI_FIFO_SIZE_32, |
| 3241 | DSI_FIFO_SIZE_32); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3242 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3243 | dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32, |
Tomi Valkeinen | dd8079d | 2009-12-16 16:49:03 +0200 | [diff] [blame] | 3244 | DSI_FIFO_SIZE_32, |
| 3245 | DSI_FIFO_SIZE_32, |
| 3246 | DSI_FIFO_SIZE_32); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3247 | |
| 3248 | /* XXX what values for the timeouts? */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3249 | dsi_set_stop_state_counter(dsidev, 0x1000, false, false); |
| 3250 | dsi_set_ta_timeout(dsidev, 0x1fff, true, true); |
| 3251 | dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true); |
| 3252 | dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3253 | |
| 3254 | switch (dssdev->ctrl.pixel_size) { |
| 3255 | case 16: |
| 3256 | buswidth = 0; |
| 3257 | break; |
| 3258 | case 18: |
| 3259 | buswidth = 1; |
| 3260 | break; |
| 3261 | case 24: |
| 3262 | buswidth = 2; |
| 3263 | break; |
| 3264 | default: |
| 3265 | BUG(); |
| 3266 | } |
| 3267 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3268 | r = dsi_read_reg(dsidev, DSI_CTRL); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3269 | r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */ |
| 3270 | r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */ |
| 3271 | r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */ |
| 3272 | r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/ |
| 3273 | r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */ |
| 3274 | r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */ |
| 3275 | r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */ |
| 3276 | r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */ |
| 3277 | r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */ |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 3278 | if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) { |
| 3279 | r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */ |
| 3280 | /* DCS_CMD_CODE, 1=start, 0=continue */ |
| 3281 | r = FLD_MOD(r, 0, 25, 25); |
| 3282 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3283 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3284 | dsi_write_reg(dsidev, DSI_CTRL, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3285 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3286 | dsi_vc_initial_config(dsidev, 0); |
| 3287 | dsi_vc_initial_config(dsidev, 1); |
| 3288 | dsi_vc_initial_config(dsidev, 2); |
| 3289 | dsi_vc_initial_config(dsidev, 3); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3290 | |
| 3291 | return 0; |
| 3292 | } |
| 3293 | |
| 3294 | static void dsi_proto_timings(struct omap_dss_device *dssdev) |
| 3295 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3296 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3297 | unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail; |
| 3298 | unsigned tclk_pre, tclk_post; |
| 3299 | unsigned ths_prepare, ths_prepare_ths_zero, ths_zero; |
| 3300 | unsigned ths_trail, ths_exit; |
| 3301 | unsigned ddr_clk_pre, ddr_clk_post; |
| 3302 | unsigned enter_hs_mode_lat, exit_hs_mode_lat; |
| 3303 | unsigned ths_eot; |
| 3304 | u32 r; |
| 3305 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3306 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3307 | ths_prepare = FLD_GET(r, 31, 24); |
| 3308 | ths_prepare_ths_zero = FLD_GET(r, 23, 16); |
| 3309 | ths_zero = ths_prepare_ths_zero - ths_prepare; |
| 3310 | ths_trail = FLD_GET(r, 15, 8); |
| 3311 | ths_exit = FLD_GET(r, 7, 0); |
| 3312 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3313 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3314 | tlpx = FLD_GET(r, 22, 16) * 2; |
| 3315 | tclk_trail = FLD_GET(r, 15, 8); |
| 3316 | tclk_zero = FLD_GET(r, 7, 0); |
| 3317 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3318 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3319 | tclk_prepare = FLD_GET(r, 7, 0); |
| 3320 | |
| 3321 | /* min 8*UI */ |
| 3322 | tclk_pre = 20; |
| 3323 | /* min 60ns + 52*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3324 | tclk_post = ns2ddr(dsidev, 60) + 26; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3325 | |
| 3326 | /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */ |
| 3327 | if (dssdev->phy.dsi.data1_lane != 0 && |
| 3328 | dssdev->phy.dsi.data2_lane != 0) |
| 3329 | ths_eot = 2; |
| 3330 | else |
| 3331 | ths_eot = 4; |
| 3332 | |
| 3333 | ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare, |
| 3334 | 4); |
| 3335 | ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot; |
| 3336 | |
| 3337 | BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255); |
| 3338 | BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255); |
| 3339 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3340 | r = dsi_read_reg(dsidev, DSI_CLK_TIMING); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3341 | r = FLD_MOD(r, ddr_clk_pre, 15, 8); |
| 3342 | r = FLD_MOD(r, ddr_clk_post, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3343 | dsi_write_reg(dsidev, DSI_CLK_TIMING, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3344 | |
| 3345 | DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n", |
| 3346 | ddr_clk_pre, |
| 3347 | ddr_clk_post); |
| 3348 | |
| 3349 | enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) + |
| 3350 | DIV_ROUND_UP(ths_prepare, 4) + |
| 3351 | DIV_ROUND_UP(ths_zero + 3, 4); |
| 3352 | |
| 3353 | exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot; |
| 3354 | |
| 3355 | r = FLD_VAL(enter_hs_mode_lat, 31, 16) | |
| 3356 | FLD_VAL(exit_hs_mode_lat, 15, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3357 | dsi_write_reg(dsidev, DSI_VM_TIMING7, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3358 | |
| 3359 | DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n", |
| 3360 | enter_hs_mode_lat, exit_hs_mode_lat); |
| 3361 | } |
| 3362 | |
| 3363 | |
| 3364 | #define DSI_DECL_VARS \ |
| 3365 | int __dsi_cb = 0; u32 __dsi_cv = 0; |
| 3366 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3367 | #define DSI_FLUSH(dsidev, ch) \ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3368 | if (__dsi_cb > 0) { \ |
| 3369 | /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3370 | dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3371 | __dsi_cb = __dsi_cv = 0; \ |
| 3372 | } |
| 3373 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3374 | #define DSI_PUSH(dsidev, ch, data) \ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3375 | do { \ |
| 3376 | __dsi_cv |= (data) << (__dsi_cb * 8); \ |
| 3377 | /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \ |
| 3378 | if (++__dsi_cb > 3) \ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3379 | DSI_FLUSH(dsidev, ch); \ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3380 | } while (0) |
| 3381 | |
| 3382 | static int dsi_update_screen_l4(struct omap_dss_device *dssdev, |
| 3383 | int x, int y, int w, int h) |
| 3384 | { |
| 3385 | /* Note: supports only 24bit colors in 32bit container */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3386 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3387 | int first = 1; |
| 3388 | int fifo_stalls = 0; |
| 3389 | int max_dsi_packet_size; |
| 3390 | int max_data_per_packet; |
| 3391 | int max_pixels_per_packet; |
| 3392 | int pixels_left; |
| 3393 | int bytespp = dssdev->ctrl.pixel_size / 8; |
| 3394 | int scr_width; |
| 3395 | u32 __iomem *data; |
| 3396 | int start_offset; |
| 3397 | int horiz_inc; |
| 3398 | int current_x; |
| 3399 | struct omap_overlay *ovl; |
| 3400 | |
| 3401 | debug_irq = 0; |
| 3402 | |
| 3403 | DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n", |
| 3404 | x, y, w, h); |
| 3405 | |
| 3406 | ovl = dssdev->manager->overlays[0]; |
| 3407 | |
| 3408 | if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U) |
| 3409 | return -EINVAL; |
| 3410 | |
| 3411 | if (dssdev->ctrl.pixel_size != 24) |
| 3412 | return -EINVAL; |
| 3413 | |
| 3414 | scr_width = ovl->info.screen_width; |
| 3415 | data = ovl->info.vaddr; |
| 3416 | |
| 3417 | start_offset = scr_width * y + x; |
| 3418 | horiz_inc = scr_width - w; |
| 3419 | current_x = x; |
| 3420 | |
| 3421 | /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes |
| 3422 | * in fifo */ |
| 3423 | |
| 3424 | /* When using CPU, max long packet size is TX buffer size */ |
| 3425 | max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4; |
| 3426 | |
| 3427 | /* we seem to get better perf if we divide the tx fifo to half, |
| 3428 | and while the other half is being sent, we fill the other half |
| 3429 | max_dsi_packet_size /= 2; */ |
| 3430 | |
| 3431 | max_data_per_packet = max_dsi_packet_size - 4 - 1; |
| 3432 | |
| 3433 | max_pixels_per_packet = max_data_per_packet / bytespp; |
| 3434 | |
| 3435 | DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet); |
| 3436 | |
| 3437 | pixels_left = w * h; |
| 3438 | |
| 3439 | DSSDBG("total pixels %d\n", pixels_left); |
| 3440 | |
| 3441 | data += start_offset; |
| 3442 | |
| 3443 | while (pixels_left > 0) { |
| 3444 | /* 0x2c = write_memory_start */ |
| 3445 | /* 0x3c = write_memory_continue */ |
| 3446 | u8 dcs_cmd = first ? 0x2c : 0x3c; |
| 3447 | int pixels; |
| 3448 | DSI_DECL_VARS; |
| 3449 | first = 0; |
| 3450 | |
| 3451 | #if 1 |
| 3452 | /* using fifo not empty */ |
| 3453 | /* TX_FIFO_NOT_EMPTY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3454 | while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3455 | fifo_stalls++; |
| 3456 | if (fifo_stalls > 0xfffff) { |
| 3457 | DSSERR("fifo stalls overflow, pixels left %d\n", |
| 3458 | pixels_left); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3459 | dsi_if_enable(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3460 | return -EIO; |
| 3461 | } |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 3462 | udelay(1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3463 | } |
| 3464 | #elif 1 |
| 3465 | /* using fifo emptiness */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3466 | while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 < |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3467 | max_dsi_packet_size) { |
| 3468 | fifo_stalls++; |
| 3469 | if (fifo_stalls > 0xfffff) { |
| 3470 | DSSERR("fifo stalls overflow, pixels left %d\n", |
| 3471 | pixels_left); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3472 | dsi_if_enable(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3473 | return -EIO; |
| 3474 | } |
| 3475 | } |
| 3476 | #else |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3477 | while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, |
| 3478 | 7, 0) + 1) * 4 == 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3479 | fifo_stalls++; |
| 3480 | if (fifo_stalls > 0xfffff) { |
| 3481 | DSSERR("fifo stalls overflow, pixels left %d\n", |
| 3482 | pixels_left); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3483 | dsi_if_enable(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3484 | return -EIO; |
| 3485 | } |
| 3486 | } |
| 3487 | #endif |
| 3488 | pixels = min(max_pixels_per_packet, pixels_left); |
| 3489 | |
| 3490 | pixels_left -= pixels; |
| 3491 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3492 | dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3493 | 1 + pixels * bytespp, 0); |
| 3494 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3495 | DSI_PUSH(dsidev, 0, dcs_cmd); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3496 | |
| 3497 | while (pixels-- > 0) { |
| 3498 | u32 pix = __raw_readl(data++); |
| 3499 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3500 | DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff); |
| 3501 | DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff); |
| 3502 | DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3503 | |
| 3504 | current_x++; |
| 3505 | if (current_x == x+w) { |
| 3506 | current_x = x; |
| 3507 | data += horiz_inc; |
| 3508 | } |
| 3509 | } |
| 3510 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3511 | DSI_FLUSH(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3512 | } |
| 3513 | |
| 3514 | return 0; |
| 3515 | } |
| 3516 | |
| 3517 | static void dsi_update_screen_dispc(struct omap_dss_device *dssdev, |
| 3518 | u16 x, u16 y, u16 w, u16 h) |
| 3519 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3520 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3521 | unsigned bytespp; |
| 3522 | unsigned bytespl; |
| 3523 | unsigned bytespf; |
| 3524 | unsigned total_len; |
| 3525 | unsigned packet_payload; |
| 3526 | unsigned packet_len; |
| 3527 | u32 l; |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 3528 | int r; |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3529 | const unsigned channel = dsi.update_channel; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3530 | /* line buffer is 1024 x 24bits */ |
| 3531 | /* XXX: for some reason using full buffer size causes considerable TX |
| 3532 | * slowdown with update sizes that fill the whole buffer */ |
| 3533 | const unsigned line_buf_size = 1023 * 3; |
| 3534 | |
Tomi Valkeinen | 446f7bf | 2010-01-11 16:12:31 +0200 | [diff] [blame] | 3535 | DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n", |
| 3536 | x, y, w, h); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3537 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3538 | dsi_vc_config_vp(dsidev, channel); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3539 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3540 | bytespp = dssdev->ctrl.pixel_size / 8; |
| 3541 | bytespl = w * bytespp; |
| 3542 | bytespf = bytespl * h; |
| 3543 | |
| 3544 | /* NOTE: packet_payload has to be equal to N * bytespl, where N is |
| 3545 | * number of lines in a packet. See errata about VP_CLK_RATIO */ |
| 3546 | |
| 3547 | if (bytespf < line_buf_size) |
| 3548 | packet_payload = bytespf; |
| 3549 | else |
| 3550 | packet_payload = (line_buf_size) / bytespl * bytespl; |
| 3551 | |
| 3552 | packet_len = packet_payload + 1; /* 1 byte for DCS cmd */ |
| 3553 | total_len = (bytespf / packet_payload) * packet_len; |
| 3554 | |
| 3555 | if (bytespf % packet_payload) |
| 3556 | total_len += (bytespf % packet_payload) + 1; |
| 3557 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3558 | l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3559 | dsi_write_reg(dsidev, DSI_VC_TE(channel), l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3560 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3561 | dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE, |
| 3562 | packet_len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3563 | |
Tomi Valkeinen | 942a91a | 2010-02-10 17:27:39 +0200 | [diff] [blame] | 3564 | if (dsi.te_enabled) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3565 | l = FLD_MOD(l, 1, 30, 30); /* TE_EN */ |
| 3566 | else |
| 3567 | l = FLD_MOD(l, 1, 31, 31); /* TE_START */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3568 | dsi_write_reg(dsidev, DSI_VC_TE(channel), l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3569 | |
| 3570 | /* We put SIDLEMODE to no-idle for the duration of the transfer, |
| 3571 | * because DSS interrupts are not capable of waking up the CPU and the |
| 3572 | * framedone interrupt could be delayed for quite a long time. I think |
| 3573 | * the same goes for any DSS interrupts, but for some reason I have not |
| 3574 | * seen the problem anywhere else than here. |
| 3575 | */ |
| 3576 | dispc_disable_sidle(); |
| 3577 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3578 | dsi_perf_mark_start(dsidev); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3579 | |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 3580 | r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work, |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3581 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 3582 | BUG_ON(r == 0); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3583 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3584 | dss_start_update(dssdev); |
| 3585 | |
Tomi Valkeinen | 942a91a | 2010-02-10 17:27:39 +0200 | [diff] [blame] | 3586 | if (dsi.te_enabled) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3587 | /* disable LP_RX_TO, so that we can receive TE. Time to wait |
| 3588 | * for TE is longer than the timer allows */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3589 | REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3590 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3591 | dsi_vc_send_bta(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3592 | |
| 3593 | #ifdef DSI_CATCH_MISSING_TE |
| 3594 | mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250)); |
| 3595 | #endif |
| 3596 | } |
| 3597 | } |
| 3598 | |
| 3599 | #ifdef DSI_CATCH_MISSING_TE |
| 3600 | static void dsi_te_timeout(unsigned long arg) |
| 3601 | { |
| 3602 | DSSERR("TE not received for 250ms!\n"); |
| 3603 | } |
| 3604 | #endif |
| 3605 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3606 | static void dsi_handle_framedone(struct platform_device *dsidev, int error) |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3607 | { |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3608 | /* SIDLEMODE back to smart-idle */ |
| 3609 | dispc_enable_sidle(); |
| 3610 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3611 | if (dsi.te_enabled) { |
| 3612 | /* enable LP_RX_TO again after the TE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3613 | REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3614 | } |
| 3615 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3616 | dsi.framedone_callback(error, dsi.framedone_data); |
| 3617 | |
| 3618 | if (!error) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3619 | dsi_perf_show(dsidev, "DISPC"); |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3620 | } |
| 3621 | |
| 3622 | static void dsi_framedone_timeout_work_callback(struct work_struct *work) |
| 3623 | { |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 3624 | /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after |
| 3625 | * 250ms which would conflict with this timeout work. What should be |
| 3626 | * done is first cancel the transfer on the HW, and then cancel the |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3627 | * possibly scheduled framedone work. However, cancelling the transfer |
| 3628 | * on the HW is buggy, and would probably require resetting the whole |
| 3629 | * DSI */ |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 3630 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3631 | DSSERR("Framedone not received for 250ms!\n"); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3632 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3633 | dsi_handle_framedone(dsi.pdev, -ETIMEDOUT); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3634 | } |
| 3635 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3636 | static void dsi_framedone_irq_callback(void *data, u32 mask) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3637 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3638 | struct omap_dss_device *dssdev = (struct omap_dss_device *) data; |
| 3639 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3640 | /* Note: We get FRAMEDONE when DISPC has finished sending pixels and |
| 3641 | * turns itself off. However, DSI still has the pixels in its buffers, |
| 3642 | * and is sending the data. |
| 3643 | */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3644 | |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 3645 | __cancel_delayed_work(&dsi.framedone_timeout_work); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3646 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3647 | dsi_handle_framedone(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3648 | |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 3649 | #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC |
| 3650 | dispc_fake_vsync_irq(); |
| 3651 | #endif |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3652 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3653 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3654 | int omap_dsi_prepare_update(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 26a8c25 | 2010-06-09 15:31:34 +0300 | [diff] [blame] | 3655 | u16 *x, u16 *y, u16 *w, u16 *h, |
| 3656 | bool enlarge_update_area) |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3657 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3658 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3659 | u16 dw, dh; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3660 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3661 | dssdev->driver->get_resolution(dssdev, &dw, &dh); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3662 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3663 | if (*x > dw || *y > dh) |
| 3664 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3665 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3666 | if (*x + *w > dw) |
| 3667 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3668 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3669 | if (*y + *h > dh) |
| 3670 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3671 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3672 | if (*w == 1) |
| 3673 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3674 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3675 | if (*w == 0 || *h == 0) |
| 3676 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3677 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3678 | dsi_perf_mark_setup(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3679 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3680 | if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) { |
Tomi Valkeinen | 26a8c25 | 2010-06-09 15:31:34 +0300 | [diff] [blame] | 3681 | dss_setup_partial_planes(dssdev, x, y, w, h, |
| 3682 | enlarge_update_area); |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 3683 | dispc_set_lcd_size(dssdev->manager->id, *w, *h); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3684 | } |
| 3685 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3686 | return 0; |
| 3687 | } |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3688 | EXPORT_SYMBOL(omap_dsi_prepare_update); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3689 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3690 | int omap_dsi_update(struct omap_dss_device *dssdev, |
| 3691 | int channel, |
| 3692 | u16 x, u16 y, u16 w, u16 h, |
| 3693 | void (*callback)(int, void *), void *data) |
| 3694 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3695 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3696 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3697 | dsi.update_channel = channel; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3698 | |
Tomi Valkeinen | a602771 | 2010-05-25 17:01:28 +0300 | [diff] [blame] | 3699 | /* OMAP DSS cannot send updates of odd widths. |
| 3700 | * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON |
| 3701 | * here to make sure we catch erroneous updates. Otherwise we'll only |
| 3702 | * see rather obscure HW error happening, as DSS halts. */ |
| 3703 | BUG_ON(x % 2 == 1); |
| 3704 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3705 | if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) { |
| 3706 | dsi.framedone_callback = callback; |
| 3707 | dsi.framedone_data = data; |
| 3708 | |
| 3709 | dsi.update_region.x = x; |
| 3710 | dsi.update_region.y = y; |
| 3711 | dsi.update_region.w = w; |
| 3712 | dsi.update_region.h = h; |
| 3713 | dsi.update_region.device = dssdev; |
| 3714 | |
| 3715 | dsi_update_screen_dispc(dssdev, x, y, w, h); |
| 3716 | } else { |
Archit Taneja | e9c31af | 2010-07-14 14:11:50 +0200 | [diff] [blame] | 3717 | int r; |
| 3718 | |
| 3719 | r = dsi_update_screen_l4(dssdev, x, y, w, h); |
| 3720 | if (r) |
| 3721 | return r; |
| 3722 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3723 | dsi_perf_show(dsidev, "L4"); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 3724 | callback(0, data); |
| 3725 | } |
| 3726 | |
| 3727 | return 0; |
| 3728 | } |
| 3729 | EXPORT_SYMBOL(omap_dsi_update); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3730 | |
| 3731 | /* Display funcs */ |
| 3732 | |
| 3733 | static int dsi_display_init_dispc(struct omap_dss_device *dssdev) |
| 3734 | { |
| 3735 | int r; |
| 3736 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3737 | r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3738 | DISPC_IRQ_FRAMEDONE); |
| 3739 | if (r) { |
| 3740 | DSSERR("can't get FRAMEDONE irq\n"); |
| 3741 | return r; |
| 3742 | } |
| 3743 | |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 3744 | dispc_set_lcd_display_type(dssdev->manager->id, |
| 3745 | OMAP_DSS_LCD_DISPLAY_TFT); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3746 | |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 3747 | dispc_set_parallel_interface_mode(dssdev->manager->id, |
| 3748 | OMAP_DSS_PARALLELMODE_DSI); |
| 3749 | dispc_enable_fifohandcheck(dssdev->manager->id, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3750 | |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 3751 | dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3752 | |
| 3753 | { |
| 3754 | struct omap_video_timings timings = { |
| 3755 | .hsw = 1, |
| 3756 | .hfp = 1, |
| 3757 | .hbp = 1, |
| 3758 | .vsw = 1, |
| 3759 | .vfp = 0, |
| 3760 | .vbp = 0, |
| 3761 | }; |
| 3762 | |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 3763 | dispc_set_lcd_timings(dssdev->manager->id, &timings); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3764 | } |
| 3765 | |
| 3766 | return 0; |
| 3767 | } |
| 3768 | |
| 3769 | static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev) |
| 3770 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3771 | omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3772 | DISPC_IRQ_FRAMEDONE); |
| 3773 | } |
| 3774 | |
| 3775 | static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev) |
| 3776 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3777 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3778 | struct dsi_clock_info cinfo; |
| 3779 | int r; |
| 3780 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 3781 | /* we always use DSS_CLK_SYSCK as input clock */ |
| 3782 | cinfo.use_sys_clk = true; |
Tomi Valkeinen | c6940a3 | 2011-02-22 13:36:10 +0200 | [diff] [blame] | 3783 | cinfo.regn = dssdev->clocks.dsi.regn; |
| 3784 | cinfo.regm = dssdev->clocks.dsi.regm; |
| 3785 | cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc; |
| 3786 | cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi; |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 3787 | r = dsi_calc_clock_rates(dssdev, &cinfo); |
Ville Syrjälä | ebf0a3f | 2010-04-22 22:50:05 +0200 | [diff] [blame] | 3788 | if (r) { |
| 3789 | DSSERR("Failed to calc dsi clocks\n"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3790 | return r; |
Ville Syrjälä | ebf0a3f | 2010-04-22 22:50:05 +0200 | [diff] [blame] | 3791 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3792 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3793 | r = dsi_pll_set_clock_div(dsidev, &cinfo); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3794 | if (r) { |
| 3795 | DSSERR("Failed to set dsi clocks\n"); |
| 3796 | return r; |
| 3797 | } |
| 3798 | |
| 3799 | return 0; |
| 3800 | } |
| 3801 | |
| 3802 | static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev) |
| 3803 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3804 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3805 | struct dispc_clock_info dispc_cinfo; |
| 3806 | int r; |
| 3807 | unsigned long long fck; |
| 3808 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3809 | fck = dsi_get_pll_hsdiv_dispc_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3810 | |
Archit Taneja | e888166 | 2011-04-12 13:52:24 +0530 | [diff] [blame] | 3811 | dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div; |
| 3812 | dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3813 | |
| 3814 | r = dispc_calc_clock_rates(fck, &dispc_cinfo); |
| 3815 | if (r) { |
| 3816 | DSSERR("Failed to calc dispc clocks\n"); |
| 3817 | return r; |
| 3818 | } |
| 3819 | |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 3820 | r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3821 | if (r) { |
| 3822 | DSSERR("Failed to set dispc clocks\n"); |
| 3823 | return r; |
| 3824 | } |
| 3825 | |
| 3826 | return 0; |
| 3827 | } |
| 3828 | |
| 3829 | static int dsi_display_init_dsi(struct omap_dss_device *dssdev) |
| 3830 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3831 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3832 | int r; |
| 3833 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3834 | r = dsi_pll_init(dsidev, true, true); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3835 | if (r) |
| 3836 | goto err0; |
| 3837 | |
| 3838 | r = dsi_configure_dsi_clocks(dssdev); |
| 3839 | if (r) |
| 3840 | goto err1; |
| 3841 | |
Archit Taneja | e888166 | 2011-04-12 13:52:24 +0530 | [diff] [blame] | 3842 | dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src); |
| 3843 | dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 3844 | dss_select_lcd_clk_source(dssdev->manager->id, |
Archit Taneja | e888166 | 2011-04-12 13:52:24 +0530 | [diff] [blame] | 3845 | dssdev->clocks.dispc.channel.lcd_clk_src); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3846 | |
| 3847 | DSSDBG("PLL OK\n"); |
| 3848 | |
| 3849 | r = dsi_configure_dispc_clocks(dssdev); |
| 3850 | if (r) |
| 3851 | goto err2; |
| 3852 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 3853 | r = dsi_cio_init(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3854 | if (r) |
| 3855 | goto err2; |
| 3856 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3857 | _dsi_print_reset_status(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3858 | |
| 3859 | dsi_proto_timings(dssdev); |
| 3860 | dsi_set_lp_clk_divisor(dssdev); |
| 3861 | |
| 3862 | if (1) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3863 | _dsi_print_reset_status(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3864 | |
| 3865 | r = dsi_proto_config(dssdev); |
| 3866 | if (r) |
| 3867 | goto err3; |
| 3868 | |
| 3869 | /* enable interface */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3870 | dsi_vc_enable(dsidev, 0, 1); |
| 3871 | dsi_vc_enable(dsidev, 1, 1); |
| 3872 | dsi_vc_enable(dsidev, 2, 1); |
| 3873 | dsi_vc_enable(dsidev, 3, 1); |
| 3874 | dsi_if_enable(dsidev, 1); |
| 3875 | dsi_force_tx_stop_mode_io(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3876 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3877 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3878 | err3: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3879 | dsi_cio_uninit(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3880 | err2: |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 3881 | dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK); |
| 3882 | dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3883 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3884 | dsi_pll_uninit(dsidev, true); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3885 | err0: |
| 3886 | return r; |
| 3887 | } |
| 3888 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 3889 | static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 3890 | bool disconnect_lanes, bool enter_ulps) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3891 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3892 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3893 | |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 3894 | if (enter_ulps && !dsi.ulps_enabled) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3895 | dsi_enter_ulps(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3896 | |
Ville Syrjälä | d737010 | 2010-04-22 22:50:09 +0200 | [diff] [blame] | 3897 | /* disable interface */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3898 | dsi_if_enable(dsidev, 0); |
| 3899 | dsi_vc_enable(dsidev, 0, 0); |
| 3900 | dsi_vc_enable(dsidev, 1, 0); |
| 3901 | dsi_vc_enable(dsidev, 2, 0); |
| 3902 | dsi_vc_enable(dsidev, 3, 0); |
Ville Syrjälä | d737010 | 2010-04-22 22:50:09 +0200 | [diff] [blame] | 3903 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 3904 | dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK); |
| 3905 | dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3906 | dsi_cio_uninit(dsidev); |
| 3907 | dsi_pll_uninit(dsidev, disconnect_lanes); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3908 | } |
| 3909 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3910 | static int dsi_core_init(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3911 | { |
| 3912 | /* Autoidle */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3913 | REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3914 | |
| 3915 | /* ENWAKEUP */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3916 | REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 2, 2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3917 | |
| 3918 | /* SIDLEMODE smart-idle */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3919 | REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 2, 4, 3); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3920 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3921 | _dsi_initialize_irq(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3922 | |
| 3923 | return 0; |
| 3924 | } |
| 3925 | |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3926 | int omapdss_dsi_display_enable(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3927 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3928 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3929 | int r = 0; |
| 3930 | |
| 3931 | DSSDBG("dsi_display_enable\n"); |
| 3932 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3933 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3934 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3935 | mutex_lock(&dsi.lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3936 | |
| 3937 | r = omap_dss_start_device(dssdev); |
| 3938 | if (r) { |
| 3939 | DSSERR("failed to start device\n"); |
| 3940 | goto err0; |
| 3941 | } |
| 3942 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3943 | enable_clocks(1); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3944 | dsi_enable_pll_clock(dsidev, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3945 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3946 | r = _dsi_reset(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3947 | if (r) |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3948 | goto err1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3949 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3950 | dsi_core_init(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3951 | |
| 3952 | r = dsi_display_init_dispc(dssdev); |
| 3953 | if (r) |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3954 | goto err1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3955 | |
| 3956 | r = dsi_display_init_dsi(dssdev); |
| 3957 | if (r) |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3958 | goto err2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3959 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3960 | mutex_unlock(&dsi.lock); |
| 3961 | |
| 3962 | return 0; |
| 3963 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3964 | err2: |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3965 | dsi_display_uninit_dispc(dssdev); |
| 3966 | err1: |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3967 | enable_clocks(0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3968 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3969 | omap_dss_stop_device(dssdev); |
| 3970 | err0: |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3971 | mutex_unlock(&dsi.lock); |
| 3972 | DSSDBG("dsi_display_enable FAILED\n"); |
| 3973 | return r; |
| 3974 | } |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3975 | EXPORT_SYMBOL(omapdss_dsi_display_enable); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3976 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 3977 | void omapdss_dsi_display_disable(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 3978 | bool disconnect_lanes, bool enter_ulps) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3979 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3980 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3981 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3982 | DSSDBG("dsi_display_disable\n"); |
| 3983 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3984 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3985 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3986 | mutex_lock(&dsi.lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3987 | |
| 3988 | dsi_display_uninit_dispc(dssdev); |
| 3989 | |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 3990 | dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3991 | |
| 3992 | enable_clocks(0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 3993 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3994 | |
| 3995 | omap_dss_stop_device(dssdev); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3996 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3997 | mutex_unlock(&dsi.lock); |
| 3998 | } |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 3999 | EXPORT_SYMBOL(omapdss_dsi_display_disable); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4000 | |
Tomi Valkeinen | 225b650 | 2010-01-11 15:11:01 +0200 | [diff] [blame] | 4001 | int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4002 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4003 | dsi.te_enabled = enable; |
Tomi Valkeinen | 225b650 | 2010-01-11 15:11:01 +0200 | [diff] [blame] | 4004 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4005 | } |
Tomi Valkeinen | 225b650 | 2010-01-11 15:11:01 +0200 | [diff] [blame] | 4006 | EXPORT_SYMBOL(omapdss_dsi_enable_te); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4007 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4008 | void dsi_get_overlay_fifo_thresholds(enum omap_plane plane, |
| 4009 | u32 fifo_size, enum omap_burst_size *burst_size, |
| 4010 | u32 *fifo_low, u32 *fifo_high) |
| 4011 | { |
| 4012 | unsigned burst_size_bytes; |
| 4013 | |
| 4014 | *burst_size = OMAP_DSS_BURST_16x32; |
| 4015 | burst_size_bytes = 16 * 32 / 8; |
| 4016 | |
| 4017 | *fifo_high = fifo_size - burst_size_bytes; |
Tomi Valkeinen | 36194b4 | 2010-05-18 13:35:37 +0300 | [diff] [blame] | 4018 | *fifo_low = fifo_size - burst_size_bytes * 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4019 | } |
| 4020 | |
| 4021 | int dsi_init_display(struct omap_dss_device *dssdev) |
| 4022 | { |
| 4023 | DSSDBG("DSI init\n"); |
| 4024 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4025 | /* XXX these should be figured out dynamically */ |
| 4026 | dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE | |
| 4027 | OMAP_DSS_DISPLAY_CAP_TEAR_ELIM; |
| 4028 | |
Tomi Valkeinen | 5f42f2ce | 2011-02-22 15:53:46 +0200 | [diff] [blame] | 4029 | if (dsi.vdds_dsi_reg == NULL) { |
| 4030 | struct regulator *vdds_dsi; |
| 4031 | |
| 4032 | vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi"); |
| 4033 | |
| 4034 | if (IS_ERR(vdds_dsi)) { |
| 4035 | DSSERR("can't get VDDS_DSI regulator\n"); |
| 4036 | return PTR_ERR(vdds_dsi); |
| 4037 | } |
| 4038 | |
| 4039 | dsi.vdds_dsi_reg = vdds_dsi; |
| 4040 | } |
| 4041 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4042 | return 0; |
| 4043 | } |
| 4044 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4045 | int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel) |
| 4046 | { |
| 4047 | int i; |
| 4048 | |
| 4049 | for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) { |
| 4050 | if (!dsi.vc[i].dssdev) { |
| 4051 | dsi.vc[i].dssdev = dssdev; |
| 4052 | *channel = i; |
| 4053 | return 0; |
| 4054 | } |
| 4055 | } |
| 4056 | |
| 4057 | DSSERR("cannot get VC for display %s", dssdev->name); |
| 4058 | return -ENOSPC; |
| 4059 | } |
| 4060 | EXPORT_SYMBOL(omap_dsi_request_vc); |
| 4061 | |
| 4062 | int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id) |
| 4063 | { |
| 4064 | if (vc_id < 0 || vc_id > 3) { |
| 4065 | DSSERR("VC ID out of range\n"); |
| 4066 | return -EINVAL; |
| 4067 | } |
| 4068 | |
| 4069 | if (channel < 0 || channel > 3) { |
| 4070 | DSSERR("Virtual Channel out of range\n"); |
| 4071 | return -EINVAL; |
| 4072 | } |
| 4073 | |
| 4074 | if (dsi.vc[channel].dssdev != dssdev) { |
| 4075 | DSSERR("Virtual Channel not allocated to display %s\n", |
| 4076 | dssdev->name); |
| 4077 | return -EINVAL; |
| 4078 | } |
| 4079 | |
| 4080 | dsi.vc[channel].vc_id = vc_id; |
| 4081 | |
| 4082 | return 0; |
| 4083 | } |
| 4084 | EXPORT_SYMBOL(omap_dsi_set_vc_id); |
| 4085 | |
| 4086 | void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel) |
| 4087 | { |
| 4088 | if ((channel >= 0 && channel <= 3) && |
| 4089 | dsi.vc[channel].dssdev == dssdev) { |
| 4090 | dsi.vc[channel].dssdev = NULL; |
| 4091 | dsi.vc[channel].vc_id = 0; |
| 4092 | } |
| 4093 | } |
| 4094 | EXPORT_SYMBOL(omap_dsi_release_vc); |
| 4095 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4096 | void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev) |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4097 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4098 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 4099 | DSSERR("%s (%s) not active\n", |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 4100 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC), |
| 4101 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC)); |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4102 | } |
| 4103 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4104 | void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev) |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4105 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4106 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 4107 | DSSERR("%s (%s) not active\n", |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 4108 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI), |
| 4109 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI)); |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4110 | } |
| 4111 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4112 | static void dsi_calc_clock_param_ranges(struct platform_device *dsidev) |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 4113 | { |
| 4114 | dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN); |
| 4115 | dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM); |
| 4116 | dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC); |
| 4117 | dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI); |
| 4118 | dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT); |
| 4119 | dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT); |
| 4120 | dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV); |
| 4121 | } |
| 4122 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4123 | static int dsi_init(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4124 | { |
Tomi Valkeinen | d1f5857 | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 4125 | struct omap_display_platform_data *dss_plat_data; |
| 4126 | struct omap_dss_board_info *board_info; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4127 | u32 rev; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4128 | int r, i; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4129 | struct resource *dsi_mem; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4130 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4131 | dsi_pdev_map[dsidev->id] = dsidev; |
| 4132 | |
| 4133 | dss_plat_data = dsidev->dev.platform_data; |
Tomi Valkeinen | d1f5857 | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 4134 | board_info = dss_plat_data->board_data; |
| 4135 | dsi.dsi_mux_pads = board_info->dsi_mux_pads; |
| 4136 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 4137 | spin_lock_init(&dsi.irq_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4138 | spin_lock_init(&dsi.errors_lock); |
| 4139 | dsi.errors = 0; |
| 4140 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 4141 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 4142 | spin_lock_init(&dsi.irq_stats_lock); |
| 4143 | dsi.irq_stats.last_reset = jiffies; |
| 4144 | #endif |
| 4145 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4146 | mutex_init(&dsi.lock); |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 4147 | sema_init(&dsi.bus_lock, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4148 | |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4149 | dsi.workqueue = create_singlethread_workqueue("dsi"); |
| 4150 | if (dsi.workqueue == NULL) |
| 4151 | return -ENOMEM; |
| 4152 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4153 | INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work, |
| 4154 | dsi_framedone_timeout_work_callback); |
| 4155 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4156 | #ifdef DSI_CATCH_MISSING_TE |
| 4157 | init_timer(&dsi.te_timer); |
| 4158 | dsi.te_timer.function = dsi_te_timeout; |
| 4159 | dsi.te_timer.data = 0; |
| 4160 | #endif |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4161 | dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0); |
| 4162 | if (!dsi_mem) { |
| 4163 | DSSERR("can't get IORESOURCE_MEM DSI\n"); |
| 4164 | r = -EINVAL; |
| 4165 | goto err1; |
| 4166 | } |
| 4167 | dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4168 | if (!dsi.base) { |
| 4169 | DSSERR("can't ioremap DSI\n"); |
| 4170 | r = -ENOMEM; |
| 4171 | goto err1; |
| 4172 | } |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4173 | dsi.irq = platform_get_irq(dsi.pdev, 0); |
| 4174 | if (dsi.irq < 0) { |
| 4175 | DSSERR("platform_get_irq failed\n"); |
| 4176 | r = -ENODEV; |
| 4177 | goto err2; |
| 4178 | } |
| 4179 | |
| 4180 | r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED, |
| 4181 | "OMAP DSI1", dsi.pdev); |
| 4182 | if (r < 0) { |
| 4183 | DSSERR("request_irq failed\n"); |
| 4184 | goto err2; |
| 4185 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4186 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4187 | /* DSI VCs initialization */ |
| 4188 | for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) { |
| 4189 | dsi.vc[i].mode = DSI_VC_MODE_L4; |
| 4190 | dsi.vc[i].dssdev = NULL; |
| 4191 | dsi.vc[i].vc_id = 0; |
| 4192 | } |
| 4193 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4194 | dsi_calc_clock_param_ranges(dsidev); |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 4195 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4196 | enable_clocks(1); |
| 4197 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4198 | rev = dsi_read_reg(dsidev, DSI_REVISION); |
| 4199 | dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4200 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 4201 | |
| 4202 | enable_clocks(0); |
| 4203 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4204 | return 0; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4205 | err2: |
| 4206 | iounmap(dsi.base); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4207 | err1: |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4208 | destroy_workqueue(dsi.workqueue); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4209 | return r; |
| 4210 | } |
| 4211 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4212 | static void dsi_exit(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4213 | { |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4214 | if (dsi.vdds_dsi_reg != NULL) { |
Tomi Valkeinen | 88257b2 | 2010-12-20 16:26:22 +0200 | [diff] [blame] | 4215 | if (dsi.vdds_dsi_enabled) { |
| 4216 | regulator_disable(dsi.vdds_dsi_reg); |
| 4217 | dsi.vdds_dsi_enabled = false; |
| 4218 | } |
| 4219 | |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4220 | regulator_put(dsi.vdds_dsi_reg); |
| 4221 | dsi.vdds_dsi_reg = NULL; |
| 4222 | } |
| 4223 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4224 | free_irq(dsi.irq, dsi.pdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4225 | iounmap(dsi.base); |
| 4226 | |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4227 | destroy_workqueue(dsi.workqueue); |
| 4228 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4229 | DSSDBG("omap_dsi_exit\n"); |
| 4230 | } |
| 4231 | |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4232 | /* DSI1 HW IP initialisation */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4233 | static int omap_dsi1hw_probe(struct platform_device *dsidev) |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4234 | { |
| 4235 | int r; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4236 | dsi.pdev = dsidev; |
| 4237 | r = dsi_init(dsidev); |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4238 | if (r) { |
| 4239 | DSSERR("Failed to initialize DSI\n"); |
| 4240 | goto err_dsi; |
| 4241 | } |
| 4242 | err_dsi: |
| 4243 | return r; |
| 4244 | } |
| 4245 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4246 | static int omap_dsi1hw_remove(struct platform_device *dsidev) |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4247 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame^] | 4248 | dsi_exit(dsidev); |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 4249 | WARN_ON(dsi.scp_clk_refcount > 0); |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4250 | return 0; |
| 4251 | } |
| 4252 | |
| 4253 | static struct platform_driver omap_dsi1hw_driver = { |
| 4254 | .probe = omap_dsi1hw_probe, |
| 4255 | .remove = omap_dsi1hw_remove, |
| 4256 | .driver = { |
| 4257 | .name = "omapdss_dsi1", |
| 4258 | .owner = THIS_MODULE, |
| 4259 | }, |
| 4260 | }; |
| 4261 | |
| 4262 | int dsi_init_platform_driver(void) |
| 4263 | { |
| 4264 | return platform_driver_register(&omap_dsi1hw_driver); |
| 4265 | } |
| 4266 | |
| 4267 | void dsi_uninit_platform_driver(void) |
| 4268 | { |
| 4269 | return platform_driver_unregister(&omap_dsi1hw_driver); |
| 4270 | } |