blob: 52cf97f52172a865679afe2a7ff2ed15d16ad077 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300241enum dsi_lane {
242 DSI_CLK_P = 1 << 0,
243 DSI_CLK_N = 1 << 1,
244 DSI_DATA1_P = 1 << 2,
245 DSI_DATA1_N = 1 << 3,
246 DSI_DATA2_P = 1 << 4,
247 DSI_DATA2_N = 1 << 5,
Archit Taneja75d72472011-05-16 15:17:08 +0530248 DSI_DATA3_P = 1 << 6,
249 DSI_DATA3_N = 1 << 7,
250 DSI_DATA4_P = 1 << 8,
251 DSI_DATA4_N = 1 << 9,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300252};
253
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200254struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200255 u16 x, y, w, h;
256 struct omap_dss_device *device;
257};
258
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200259struct dsi_irq_stats {
260 unsigned long last_reset;
261 unsigned irq_count;
262 unsigned dsi_irqs[32];
263 unsigned vc_irqs[4][32];
264 unsigned cio_irqs[32];
265};
266
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200267struct dsi_isr_tables {
268 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
270 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
271};
272
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530273struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000274 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300276
archit tanejaaffe3602011-02-23 08:41:03 +0000277 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300279 struct clk *dss_clk;
280 struct clk *sys_clk;
281
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300282 int (*enable_pads)(int dsi_id, unsigned lane_mask);
283 void (*disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300284
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200285 struct dsi_clock_info current_cinfo;
286
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300287 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200288 struct regulator *vdds_dsi_reg;
289
290 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530291 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 struct omap_dss_device *dssdev;
293 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530294 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295 } vc[4];
296
297 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200298 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299
300 unsigned pll_locked;
301
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200302 spinlock_t irq_lock;
303 struct dsi_isr_tables isr_tables;
304 /* space for a copy used by the interrupt handler */
305 struct dsi_isr_tables isr_tables_copy;
306
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200307 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200308 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200309
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200310 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300311 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200312
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200313 void (*framedone_callback)(int, void *);
314 void *framedone_data;
315
316 struct delayed_work framedone_timeout_work;
317
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200318#ifdef DSI_CATCH_MISSING_TE
319 struct timer_list te_timer;
320#endif
321
322 unsigned long cache_req_pck;
323 unsigned long cache_clk_freq;
324 struct dsi_clock_info cache_cinfo;
325
326 u32 errors;
327 spinlock_t errors_lock;
328#ifdef DEBUG
329 ktime_t perf_setup_time;
330 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331#endif
332 int debug_read;
333 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200334
335#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
336 spinlock_t irq_stats_lock;
337 struct dsi_irq_stats irq_stats;
338#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500339 /* DSI PLL Parameter Ranges */
340 unsigned long regm_max, regn_max;
341 unsigned long regm_dispc_max, regm_dsi_max;
342 unsigned long fint_min, fint_max;
343 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300344
Tomi Valkeinend9820852011-10-12 15:05:59 +0300345 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530346
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300347 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
348 unsigned num_lanes_used;
349
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300350 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530351};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352
Archit Taneja2e868db2011-05-12 17:26:28 +0530353struct dsi_packet_sent_handler_data {
354 struct platform_device *dsidev;
355 struct completion *completion;
356};
357
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
359
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200360#ifdef DEBUG
361static unsigned int dsi_perf;
362module_param_named(dsi_perf, dsi_perf, bool, 0644);
363#endif
364
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530365static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
366{
367 return dev_get_drvdata(&dsidev->dev);
368}
369
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530370static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
371{
372 return dsi_pdev_map[dssdev->phy.dsi.module];
373}
374
375struct platform_device *dsi_get_dsidev_from_id(int module)
376{
377 return dsi_pdev_map[module];
378}
379
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300380static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530381{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300382 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530383}
384
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530385static inline void dsi_write_reg(struct platform_device *dsidev,
386 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200387{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530393static inline u32 dsi_read_reg(struct platform_device *dsidev,
394 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
397
398 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200399}
400
Archit Taneja1ffefe72011-05-12 17:26:24 +0530401void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407}
408EXPORT_SYMBOL(dsi_bus_lock);
409
Archit Taneja1ffefe72011-05-12 17:26:24 +0530410void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530412 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
414
415 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416}
417EXPORT_SYMBOL(dsi_bus_unlock);
418
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530419static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200420{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530421 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
422
423 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200424}
425
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200426static void dsi_completion_handler(void *data, u32 mask)
427{
428 complete((struct completion *)data);
429}
430
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530431static inline int wait_for_bit_change(struct platform_device *dsidev,
432 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200433{
434 int t = 100000;
435
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200437 if (--t == 0)
438 return !value;
439 }
440
441 return value;
442}
443
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530444u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
445{
446 switch (fmt) {
447 case OMAP_DSS_DSI_FMT_RGB888:
448 case OMAP_DSS_DSI_FMT_RGB666:
449 return 24;
450 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
451 return 18;
452 case OMAP_DSS_DSI_FMT_RGB565:
453 return 16;
454 default:
455 BUG();
456 }
457}
458
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200459#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530460static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
463 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530466static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
469 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470}
471
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530472static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530475 struct omap_dss_device *dssdev = dsi->update_region.device;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476 ktime_t t, setup_time, trans_time;
477 u32 total_bytes;
478 u32 setup_us, trans_us, total_us;
479
480 if (!dsi_perf)
481 return;
482
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483 t = ktime_get();
484
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530485 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200486 setup_us = (u32)ktime_to_us(setup_time);
487 if (setup_us == 0)
488 setup_us = 1;
489
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530490 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491 trans_us = (u32)ktime_to_us(trans_time);
492 if (trans_us == 0)
493 trans_us = 1;
494
495 total_us = setup_us + trans_us;
496
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530497 total_bytes = dsi->update_region.w *
498 dsi->update_region.h *
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530499 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200501 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
502 "%u bytes, %u kbytes/sec\n",
503 name,
504 setup_us,
505 trans_us,
506 total_us,
507 1000*1000 / total_us,
508 total_bytes,
509 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200510}
511#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300512static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_mark_start(struct platform_device *dsidev)
517{
518}
519
520static inline void dsi_perf_show(struct platform_device *dsidev,
521 const char *name)
522{
523}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200524#endif
525
526static void print_irq_status(u32 status)
527{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200528 if (status == 0)
529 return;
530
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200531#ifndef VERBOSE_IRQ
532 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
533 return;
534#endif
535 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
536
537#define PIS(x) \
538 if (status & DSI_IRQ_##x) \
539 printk(#x " ");
540#ifdef VERBOSE_IRQ
541 PIS(VC0);
542 PIS(VC1);
543 PIS(VC2);
544 PIS(VC3);
545#endif
546 PIS(WAKEUP);
547 PIS(RESYNC);
548 PIS(PLL_LOCK);
549 PIS(PLL_UNLOCK);
550 PIS(PLL_RECALL);
551 PIS(COMPLEXIO_ERR);
552 PIS(HS_TX_TIMEOUT);
553 PIS(LP_RX_TIMEOUT);
554 PIS(TE_TRIGGER);
555 PIS(ACK_TRIGGER);
556 PIS(SYNC_LOST);
557 PIS(LDO_POWER_GOOD);
558 PIS(TA_TIMEOUT);
559#undef PIS
560
561 printk("\n");
562}
563
564static void print_irq_status_vc(int channel, u32 status)
565{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200566 if (status == 0)
567 return;
568
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569#ifndef VERBOSE_IRQ
570 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
571 return;
572#endif
573 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
574
575#define PIS(x) \
576 if (status & DSI_VC_IRQ_##x) \
577 printk(#x " ");
578 PIS(CS);
579 PIS(ECC_CORR);
580#ifdef VERBOSE_IRQ
581 PIS(PACKET_SENT);
582#endif
583 PIS(FIFO_TX_OVF);
584 PIS(FIFO_RX_OVF);
585 PIS(BTA);
586 PIS(ECC_NO_CORR);
587 PIS(FIFO_TX_UDF);
588 PIS(PP_BUSY_CHANGE);
589#undef PIS
590 printk("\n");
591}
592
593static void print_irq_status_cio(u32 status)
594{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200595 if (status == 0)
596 return;
597
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200598 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
599
600#define PIS(x) \
601 if (status & DSI_CIO_IRQ_##x) \
602 printk(#x " ");
603 PIS(ERRSYNCESC1);
604 PIS(ERRSYNCESC2);
605 PIS(ERRSYNCESC3);
606 PIS(ERRESC1);
607 PIS(ERRESC2);
608 PIS(ERRESC3);
609 PIS(ERRCONTROL1);
610 PIS(ERRCONTROL2);
611 PIS(ERRCONTROL3);
612 PIS(STATEULPS1);
613 PIS(STATEULPS2);
614 PIS(STATEULPS3);
615 PIS(ERRCONTENTIONLP0_1);
616 PIS(ERRCONTENTIONLP1_1);
617 PIS(ERRCONTENTIONLP0_2);
618 PIS(ERRCONTENTIONLP1_2);
619 PIS(ERRCONTENTIONLP0_3);
620 PIS(ERRCONTENTIONLP1_3);
621 PIS(ULPSACTIVENOT_ALL0);
622 PIS(ULPSACTIVENOT_ALL1);
623#undef PIS
624
625 printk("\n");
626}
627
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200628#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530629static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
630 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200631{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633 int i;
634
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530635 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dsi->irq_stats.irq_count++;
638 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639
640 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530643 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200644
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530645 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646}
647#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530648#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200649#endif
650
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651static int debug_irq;
652
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530653static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
654 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200657 int i;
658
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659 if (irqstatus & DSI_IRQ_ERROR_MASK) {
660 DSSERR("DSI error, irqstatus %x\n", irqstatus);
661 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530662 spin_lock(&dsi->errors_lock);
663 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
664 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200665 } else if (debug_irq) {
666 print_irq_status(irqstatus);
667 }
668
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669 for (i = 0; i < 4; ++i) {
670 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
671 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
672 i, vcstatus[i]);
673 print_irq_status_vc(i, vcstatus[i]);
674 } else if (debug_irq) {
675 print_irq_status_vc(i, vcstatus[i]);
676 }
677 }
678
679 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
680 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
681 print_irq_status_cio(ciostatus);
682 } else if (debug_irq) {
683 print_irq_status_cio(ciostatus);
684 }
685}
686
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200687static void dsi_call_isrs(struct dsi_isr_data *isr_array,
688 unsigned isr_array_size, u32 irqstatus)
689{
690 struct dsi_isr_data *isr_data;
691 int i;
692
693 for (i = 0; i < isr_array_size; i++) {
694 isr_data = &isr_array[i];
695 if (isr_data->isr && isr_data->mask & irqstatus)
696 isr_data->isr(isr_data->arg, irqstatus);
697 }
698}
699
700static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
701 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
702{
703 int i;
704
705 dsi_call_isrs(isr_tables->isr_table,
706 ARRAY_SIZE(isr_tables->isr_table),
707 irqstatus);
708
709 for (i = 0; i < 4; ++i) {
710 if (vcstatus[i] == 0)
711 continue;
712 dsi_call_isrs(isr_tables->isr_table_vc[i],
713 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
714 vcstatus[i]);
715 }
716
717 if (ciostatus != 0)
718 dsi_call_isrs(isr_tables->isr_table_cio,
719 ARRAY_SIZE(isr_tables->isr_table_cio),
720 ciostatus);
721}
722
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
724{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530726 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727 u32 irqstatus, vcstatus[4], ciostatus;
728 int i;
729
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530730 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530735 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736
737 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200738 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530739 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200741 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530743 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746
747 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748 if ((irqstatus & (1 << i)) == 0) {
749 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300751 }
752
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200756 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 }
759
760 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200762
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530763 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766 } else {
767 ciostatus = 0;
768 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200770#ifdef DSI_CATCH_MISSING_TE
771 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530772 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200773#endif
774
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775 /* make a copy and unlock, so that isrs can unregister
776 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530777 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
778 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530780 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200781
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530782 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530784 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200785
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200787
archit tanejaaffe3602011-02-23 08:41:03 +0000788 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200789}
790
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530791/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
793 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 unsigned isr_array_size, u32 default_mask,
795 const struct dsi_reg enable_reg,
796 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798 struct dsi_isr_data *isr_data;
799 u32 mask;
800 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801 int i;
802
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 for (i = 0; i < isr_array_size; i++) {
806 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200807
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808 if (isr_data->isr == NULL)
809 continue;
810
811 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200812 }
813
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530814 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
817 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200818
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530820 dsi_read_reg(dsidev, enable_reg);
821 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822}
823
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530827 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200829#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530832 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
833 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834 DSI_IRQENABLE, DSI_IRQSTATUS);
835}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530838static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
841
842 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
843 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844 DSI_VC_IRQ_ERROR_MASK,
845 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
846}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200847
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530849static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
852
853 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
854 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855 DSI_CIO_IRQ_ERROR_MASK,
856 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
857}
858
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200860{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862 unsigned long flags;
863 int vc;
864
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530865 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530869 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530871 _omap_dsi_set_irqs_vc(dsidev, vc);
872 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875}
876
877static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
878 struct dsi_isr_data *isr_array, unsigned isr_array_size)
879{
880 struct dsi_isr_data *isr_data;
881 int free_idx;
882 int i;
883
884 BUG_ON(isr == NULL);
885
886 /* check for duplicate entry and find a free slot */
887 free_idx = -1;
888 for (i = 0; i < isr_array_size; i++) {
889 isr_data = &isr_array[i];
890
891 if (isr_data->isr == isr && isr_data->arg == arg &&
892 isr_data->mask == mask) {
893 return -EINVAL;
894 }
895
896 if (isr_data->isr == NULL && free_idx == -1)
897 free_idx = i;
898 }
899
900 if (free_idx == -1)
901 return -EBUSY;
902
903 isr_data = &isr_array[free_idx];
904 isr_data->isr = isr;
905 isr_data->arg = arg;
906 isr_data->mask = mask;
907
908 return 0;
909}
910
911static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
912 struct dsi_isr_data *isr_array, unsigned isr_array_size)
913{
914 struct dsi_isr_data *isr_data;
915 int i;
916
917 for (i = 0; i < isr_array_size; i++) {
918 isr_data = &isr_array[i];
919 if (isr_data->isr != isr || isr_data->arg != arg ||
920 isr_data->mask != mask)
921 continue;
922
923 isr_data->isr = NULL;
924 isr_data->arg = NULL;
925 isr_data->mask = 0;
926
927 return 0;
928 }
929
930 return -EINVAL;
931}
932
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530933static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
934 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937 unsigned long flags;
938 int r;
939
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
943 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
945 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530946 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530948 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
950 return r;
951}
952
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530953static int dsi_unregister_isr(struct platform_device *dsidev,
954 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957 unsigned long flags;
958 int r;
959
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530960 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530962 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
963 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
965 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530966 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
970 return r;
971}
972
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
974 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977 unsigned long flags;
978 int r;
979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 dsi->isr_tables.isr_table_vc[channel],
984 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985
986 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530987 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
991 return r;
992}
993
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530994static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
995 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998 unsigned long flags;
999 int r;
1000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 dsi->isr_tables.isr_table_vc[channel],
1005 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
1007 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301008 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
1012 return r;
1013}
1014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301015static int dsi_register_isr_cio(struct platform_device *dsidev,
1016 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019 unsigned long flags;
1020 int r;
1021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1025 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
1027 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301028 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031
1032 return r;
1033}
1034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1036 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039 unsigned long flags;
1040 int r;
1041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1045 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001053}
1054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058 unsigned long flags;
1059 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301060 spin_lock_irqsave(&dsi->errors_lock, flags);
1061 e = dsi->errors;
1062 dsi->errors = 0;
1063 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064 return e;
1065}
1066
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001067int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001069 int r;
1070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1071
1072 DSSDBG("dsi_runtime_get\n");
1073
1074 r = pm_runtime_get_sync(&dsi->pdev->dev);
1075 WARN_ON(r < 0);
1076 return r < 0 ? r : 0;
1077}
1078
1079void dsi_runtime_put(struct platform_device *dsidev)
1080{
1081 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1082 int r;
1083
1084 DSSDBG("dsi_runtime_put\n");
1085
1086 r = pm_runtime_put(&dsi->pdev->dev);
1087 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088}
1089
1090/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1092 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1095
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001097 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001098 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001099 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301101 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301102 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 DSSERR("cannot lock PLL when enabling clocks\n");
1104 }
1105}
1106
1107#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301108static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109{
1110 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001111 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112
1113 if (!dss_debug)
1114 return;
1115
1116 /* A dummy read using the SCP interface to any DSIPHY register is
1117 * required after DSIPHY reset to complete the reset of the DSI complex
1118 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120
1121 printk(KERN_DEBUG "DSI resets: ");
1122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301123 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301126 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001127 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1128
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001129 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1130 b0 = 28;
1131 b1 = 27;
1132 b2 = 26;
1133 } else {
1134 b0 = 24;
1135 b1 = 25;
1136 b2 = 26;
1137 }
1138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301139 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001140 printk("PHY (%x%x%x, %d, %d, %d)\n",
1141 FLD_GET(l, b0, b0),
1142 FLD_GET(l, b1, b1),
1143 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144 FLD_GET(l, 29, 29),
1145 FLD_GET(l, 30, 30),
1146 FLD_GET(l, 31, 31));
1147}
1148#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301149#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150#endif
1151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301152static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153{
1154 DSSDBG("dsi_if_enable(%d)\n", enable);
1155
1156 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1161 return -EIO;
1162 }
1163
1164 return 0;
1165}
1166
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301167unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301169 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1170
1171 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172}
1173
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301174static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301176 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1177
1178 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179}
1180
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301181static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1184
1185 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186}
1187
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301188static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189{
1190 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301191 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001192 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193
Archit Taneja5a8b5722011-05-12 17:26:29 +05301194 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301195 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001196 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301198 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301199 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200 }
1201
1202 return r;
1203}
1204
1205static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1206{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301207 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301208 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209 unsigned long dsi_fclk;
1210 unsigned lp_clk_div;
1211 unsigned long lp_clk;
1212
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001213 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301215 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216 return -EINVAL;
1217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301218 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001219
1220 lp_clk = dsi_fclk / 2 / lp_clk_div;
1221
1222 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301223 dsi->current_cinfo.lp_clk = lp_clk;
1224 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301226 /* LP_CLK_DIVISOR */
1227 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301229 /* LP_RX_SYNCHRO_ENABLE */
1230 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001231
1232 return 0;
1233}
1234
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301235static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001236{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301237 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1238
1239 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301240 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001241}
1242
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301243static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001244{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1246
1247 WARN_ON(dsi->scp_clk_refcount == 0);
1248 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001250}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251
1252enum dsi_pll_power_state {
1253 DSI_PLL_POWER_OFF = 0x0,
1254 DSI_PLL_POWER_ON_HSCLK = 0x1,
1255 DSI_PLL_POWER_ON_ALL = 0x2,
1256 DSI_PLL_POWER_ON_DIV = 0x3,
1257};
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259static int dsi_pll_power(struct platform_device *dsidev,
1260 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261{
1262 int t = 0;
1263
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001264 /* DSI-PLL power command 0x3 is not working */
1265 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1266 state == DSI_PLL_POWER_ON_DIV)
1267 state = DSI_PLL_POWER_ON_ALL;
1268
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 /* PLL_PWR_CMD */
1270 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271
1272 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301273 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001274 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275 DSSERR("Failed to set DSI PLL power mode to %d\n",
1276 state);
1277 return -ENODEV;
1278 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001279 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280 }
1281
1282 return 0;
1283}
1284
1285/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001286static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1287 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301289 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1290 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1291
1292 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 return -EINVAL;
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301298 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299 return -EINVAL;
1300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301301 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 return -EINVAL;
1303
Archit Taneja1bb47832011-02-24 14:17:30 +05301304 if (cinfo->use_sys_clk) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001305 cinfo->clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308 cinfo->highfreq = 0;
1309 } else {
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001310 cinfo->clkin = dispc_mgr_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001311
1312 if (cinfo->clkin < 32000000)
1313 cinfo->highfreq = 0;
1314 else
1315 cinfo->highfreq = 1;
1316 }
1317
1318 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1319
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301320 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321 return -EINVAL;
1322
1323 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1324
1325 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1326 return -EINVAL;
1327
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 if (cinfo->regm_dispc > 0)
1329 cinfo->dsi_pll_hsdiv_dispc_clk =
1330 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301332 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 if (cinfo->regm_dsi > 0)
1335 cinfo->dsi_pll_hsdiv_dsi_clk =
1336 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301338 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339
1340 return 0;
1341}
1342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1344 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345 struct dispc_clock_info *dispc_cinfo)
1346{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301347 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348 struct dsi_clock_info cur, best;
1349 struct dispc_clock_info best_dispc;
1350 int min_fck_per_pck;
1351 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301352 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001354 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355
Taneja, Archit31ef8232011-03-14 23:28:22 -05001356 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301357
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301358 if (req_pck == dsi->cache_req_pck &&
1359 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301361 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301362 dispc_find_clk_divs(is_tft, req_pck,
1363 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001364 return 0;
1365 }
1366
1367 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1368
1369 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301370 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371 DSSERR("Requested pixel clock not possible with the current "
1372 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1373 "the constraint off.\n");
1374 min_fck_per_pck = 0;
1375 }
1376
1377 DSSDBG("dsi_pll_calc\n");
1378
1379retry:
1380 memset(&best, 0, sizeof(best));
1381 memset(&best_dispc, 0, sizeof(best_dispc));
1382
1383 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301384 cur.clkin = dss_sys_clk;
1385 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001386 cur.highfreq = 0;
1387
1388 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1389 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1390 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301391 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 if (cur.highfreq == 0)
1393 cur.fint = cur.clkin / cur.regn;
1394 else
1395 cur.fint = cur.clkin / (2 * cur.regn);
1396
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301397 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 continue;
1399
1400 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301401 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 unsigned long a, b;
1403
1404 a = 2 * cur.regm * (cur.clkin/1000);
1405 b = cur.regn * (cur.highfreq + 1);
1406 cur.clkin4ddr = a / b * 1000;
1407
1408 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1409 break;
1410
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1412 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301413 for (cur.regm_dispc = 1; cur.regm_dispc <
1414 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001415 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301416 cur.dsi_pll_hsdiv_dispc_clk =
1417 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001418
1419 /* this will narrow down the search a bit,
1420 * but still give pixclocks below what was
1421 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301422 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001423 break;
1424
Archit Taneja1bb47832011-02-24 14:17:30 +05301425 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001426 continue;
1427
1428 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301429 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001430 req_pck * min_fck_per_pck)
1431 continue;
1432
1433 match = 1;
1434
1435 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301436 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001437 &cur_dispc);
1438
1439 if (abs(cur_dispc.pck - req_pck) <
1440 abs(best_dispc.pck - req_pck)) {
1441 best = cur;
1442 best_dispc = cur_dispc;
1443
1444 if (cur_dispc.pck == req_pck)
1445 goto found;
1446 }
1447 }
1448 }
1449 }
1450found:
1451 if (!match) {
1452 if (min_fck_per_pck) {
1453 DSSERR("Could not find suitable clock settings.\n"
1454 "Turning FCK/PCK constraint off and"
1455 "trying again.\n");
1456 min_fck_per_pck = 0;
1457 goto retry;
1458 }
1459
1460 DSSERR("Could not find suitable clock settings.\n");
1461
1462 return -EINVAL;
1463 }
1464
Archit Taneja1bb47832011-02-24 14:17:30 +05301465 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1466 best.regm_dsi = 0;
1467 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468
1469 if (dsi_cinfo)
1470 *dsi_cinfo = best;
1471 if (dispc_cinfo)
1472 *dispc_cinfo = best_dispc;
1473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301474 dsi->cache_req_pck = req_pck;
1475 dsi->cache_clk_freq = 0;
1476 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477
1478 return 0;
1479}
1480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301481int dsi_pll_set_clock_div(struct platform_device *dsidev,
1482 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301484 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485 int r = 0;
1486 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001487 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001488 u8 regn_start, regn_end, regm_start, regm_end;
1489 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490
1491 DSSDBGF();
1492
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301493 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1494 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001495
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301496 dsi->current_cinfo.fint = cinfo->fint;
1497 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1498 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301499 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301500 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301501 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001502
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301503 dsi->current_cinfo.regn = cinfo->regn;
1504 dsi->current_cinfo.regm = cinfo->regm;
1505 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1506 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001507
1508 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1509
1510 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301511 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512 cinfo->clkin,
1513 cinfo->highfreq);
1514
1515 /* DSIPHY == CLKIN4DDR */
1516 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1517 cinfo->regm,
1518 cinfo->regn,
1519 cinfo->clkin,
1520 cinfo->highfreq + 1,
1521 cinfo->clkin4ddr);
1522
1523 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1524 cinfo->clkin4ddr / 1000 / 1000 / 2);
1525
1526 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1527
Archit Taneja1bb47832011-02-24 14:17:30 +05301528 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301529 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1530 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301531 cinfo->dsi_pll_hsdiv_dispc_clk);
1532 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301533 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1534 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301535 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536
Taneja, Archit49641112011-03-14 23:28:23 -05001537 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1538 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1539 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1540 &regm_dispc_end);
1541 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1542 &regm_dsi_end);
1543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301544 /* DSI_PLL_AUTOMODE = manual */
1545 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301547 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001549 /* DSI_PLL_REGN */
1550 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1551 /* DSI_PLL_REGM */
1552 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1553 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301554 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001555 regm_dispc_start, regm_dispc_end);
1556 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301557 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001558 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301559 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001560
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301561 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001562
1563 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1564 f = cinfo->fint < 1000000 ? 0x3 :
1565 cinfo->fint < 1250000 ? 0x4 :
1566 cinfo->fint < 1500000 ? 0x5 :
1567 cinfo->fint < 1750000 ? 0x6 :
1568 0x7;
1569 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301571 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001572
1573 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1574 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301575 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576 11, 11); /* DSI_PLL_CLKSEL */
1577 l = FLD_MOD(l, cinfo->highfreq,
1578 12, 12); /* DSI_PLL_HIGHFREQ */
1579 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1580 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1581 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301582 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301584 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301586 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001587 DSSERR("dsi pll go bit not going down.\n");
1588 r = -EIO;
1589 goto err;
1590 }
1591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301592 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001593 DSSERR("cannot lock PLL\n");
1594 r = -EIO;
1595 goto err;
1596 }
1597
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301598 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301600 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001601 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1602 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1603 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1604 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1605 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1606 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1607 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1608 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1609 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1610 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1611 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1612 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1613 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1614 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301615 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616
1617 DSSDBG("PLL config done\n");
1618err:
1619 return r;
1620}
1621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301622int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1623 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301625 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626 int r = 0;
1627 enum dsi_pll_power_state pwstate;
1628
1629 DSSDBG("PLL init\n");
1630
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301631 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001632 struct regulator *vdds_dsi;
1633
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301634 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001635
1636 if (IS_ERR(vdds_dsi)) {
1637 DSSERR("can't get VDDS_DSI regulator\n");
1638 return PTR_ERR(vdds_dsi);
1639 }
1640
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301641 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001642 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301644 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001645 /*
1646 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1647 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301648 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001649
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301650 if (!dsi->vdds_dsi_enabled) {
1651 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001652 if (r)
1653 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301654 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001655 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656
1657 /* XXX PLL does not come out of reset without this... */
1658 dispc_pck_free_enable(1);
1659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301660 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001661 DSSERR("PLL not coming out of reset.\n");
1662 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001663 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001664 goto err1;
1665 }
1666
1667 /* XXX ... but if left on, we get problems when planes do not
1668 * fill the whole display. No idea about this */
1669 dispc_pck_free_enable(0);
1670
1671 if (enable_hsclk && enable_hsdiv)
1672 pwstate = DSI_PLL_POWER_ON_ALL;
1673 else if (enable_hsclk)
1674 pwstate = DSI_PLL_POWER_ON_HSCLK;
1675 else if (enable_hsdiv)
1676 pwstate = DSI_PLL_POWER_ON_DIV;
1677 else
1678 pwstate = DSI_PLL_POWER_OFF;
1679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301680 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001681
1682 if (r)
1683 goto err1;
1684
1685 DSSDBG("PLL init done\n");
1686
1687 return 0;
1688err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301689 if (dsi->vdds_dsi_enabled) {
1690 regulator_disable(dsi->vdds_dsi_reg);
1691 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001692 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301694 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301695 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696 return r;
1697}
1698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301699void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301701 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1702
1703 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301704 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001705 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301706 WARN_ON(!dsi->vdds_dsi_enabled);
1707 regulator_disable(dsi->vdds_dsi_reg);
1708 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001709 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301711 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301712 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001713
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714 DSSDBG("PLL uninit done\n");
1715}
1716
Archit Taneja5a8b5722011-05-12 17:26:29 +05301717static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1718 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301720 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1721 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301722 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301723 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301724
1725 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301726 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001727
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001728 if (dsi_runtime_get(dsidev))
1729 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001730
Archit Taneja5a8b5722011-05-12 17:26:29 +05301731 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001732
1733 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001734 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001735
1736 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1737
1738 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1739 cinfo->clkin4ddr, cinfo->regm);
1740
Archit Taneja1bb47832011-02-24 14:17:30 +05301741 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301742 dss_get_generic_clk_source_name(dispc_clk_src),
1743 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301744 cinfo->dsi_pll_hsdiv_dispc_clk,
1745 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301746 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001747 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748
Archit Taneja1bb47832011-02-24 14:17:30 +05301749 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301750 dss_get_generic_clk_source_name(dsi_clk_src),
1751 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301752 cinfo->dsi_pll_hsdiv_dsi_clk,
1753 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301754 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001755 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001756
Archit Taneja5a8b5722011-05-12 17:26:29 +05301757 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758
Archit Taneja067a57e2011-03-02 11:57:25 +05301759 seq_printf(s, "dsi fclk source = %s (%s)\n",
1760 dss_get_generic_clk_source_name(dsi_clk_src),
1761 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301763 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001764
1765 seq_printf(s, "DDR_CLK\t\t%lu\n",
1766 cinfo->clkin4ddr / 4);
1767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301768 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769
1770 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1771
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001772 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001773}
1774
Archit Taneja5a8b5722011-05-12 17:26:29 +05301775void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001776{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301777 struct platform_device *dsidev;
1778 int i;
1779
1780 for (i = 0; i < MAX_NUM_DSI; i++) {
1781 dsidev = dsi_get_dsidev_from_id(i);
1782 if (dsidev)
1783 dsi_dump_dsidev_clocks(dsidev, s);
1784 }
1785}
1786
1787#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1788static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1789 struct seq_file *s)
1790{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301791 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001792 unsigned long flags;
1793 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301794 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001795
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301796 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001797
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301798 stats = dsi->irq_stats;
1799 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1800 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001801
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301802 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001803
1804 seq_printf(s, "period %u ms\n",
1805 jiffies_to_msecs(jiffies - stats.last_reset));
1806
1807 seq_printf(s, "irqs %d\n", stats.irq_count);
1808#define PIS(x) \
1809 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1810
Archit Taneja5a8b5722011-05-12 17:26:29 +05301811 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001812 PIS(VC0);
1813 PIS(VC1);
1814 PIS(VC2);
1815 PIS(VC3);
1816 PIS(WAKEUP);
1817 PIS(RESYNC);
1818 PIS(PLL_LOCK);
1819 PIS(PLL_UNLOCK);
1820 PIS(PLL_RECALL);
1821 PIS(COMPLEXIO_ERR);
1822 PIS(HS_TX_TIMEOUT);
1823 PIS(LP_RX_TIMEOUT);
1824 PIS(TE_TRIGGER);
1825 PIS(ACK_TRIGGER);
1826 PIS(SYNC_LOST);
1827 PIS(LDO_POWER_GOOD);
1828 PIS(TA_TIMEOUT);
1829#undef PIS
1830
1831#define PIS(x) \
1832 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1833 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1834 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1835 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1836 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1837
1838 seq_printf(s, "-- VC interrupts --\n");
1839 PIS(CS);
1840 PIS(ECC_CORR);
1841 PIS(PACKET_SENT);
1842 PIS(FIFO_TX_OVF);
1843 PIS(FIFO_RX_OVF);
1844 PIS(BTA);
1845 PIS(ECC_NO_CORR);
1846 PIS(FIFO_TX_UDF);
1847 PIS(PP_BUSY_CHANGE);
1848#undef PIS
1849
1850#define PIS(x) \
1851 seq_printf(s, "%-20s %10d\n", #x, \
1852 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1853
1854 seq_printf(s, "-- CIO interrupts --\n");
1855 PIS(ERRSYNCESC1);
1856 PIS(ERRSYNCESC2);
1857 PIS(ERRSYNCESC3);
1858 PIS(ERRESC1);
1859 PIS(ERRESC2);
1860 PIS(ERRESC3);
1861 PIS(ERRCONTROL1);
1862 PIS(ERRCONTROL2);
1863 PIS(ERRCONTROL3);
1864 PIS(STATEULPS1);
1865 PIS(STATEULPS2);
1866 PIS(STATEULPS3);
1867 PIS(ERRCONTENTIONLP0_1);
1868 PIS(ERRCONTENTIONLP1_1);
1869 PIS(ERRCONTENTIONLP0_2);
1870 PIS(ERRCONTENTIONLP1_2);
1871 PIS(ERRCONTENTIONLP0_3);
1872 PIS(ERRCONTENTIONLP1_3);
1873 PIS(ULPSACTIVENOT_ALL0);
1874 PIS(ULPSACTIVENOT_ALL1);
1875#undef PIS
1876}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001877
Archit Taneja5a8b5722011-05-12 17:26:29 +05301878static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001879{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301880 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1881
Archit Taneja5a8b5722011-05-12 17:26:29 +05301882 dsi_dump_dsidev_irqs(dsidev, s);
1883}
1884
1885static void dsi2_dump_irqs(struct seq_file *s)
1886{
1887 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1888
1889 dsi_dump_dsidev_irqs(dsidev, s);
1890}
1891
1892void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1893 const struct file_operations *debug_fops)
1894{
1895 struct platform_device *dsidev;
1896
1897 dsidev = dsi_get_dsidev_from_id(0);
1898 if (dsidev)
1899 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1900 &dsi1_dump_irqs, debug_fops);
1901
1902 dsidev = dsi_get_dsidev_from_id(1);
1903 if (dsidev)
1904 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1905 &dsi2_dump_irqs, debug_fops);
1906}
1907#endif
1908
1909static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1910 struct seq_file *s)
1911{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301912#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001913
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001914 if (dsi_runtime_get(dsidev))
1915 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301916 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001917
1918 DUMPREG(DSI_REVISION);
1919 DUMPREG(DSI_SYSCONFIG);
1920 DUMPREG(DSI_SYSSTATUS);
1921 DUMPREG(DSI_IRQSTATUS);
1922 DUMPREG(DSI_IRQENABLE);
1923 DUMPREG(DSI_CTRL);
1924 DUMPREG(DSI_COMPLEXIO_CFG1);
1925 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1926 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1927 DUMPREG(DSI_CLK_CTRL);
1928 DUMPREG(DSI_TIMING1);
1929 DUMPREG(DSI_TIMING2);
1930 DUMPREG(DSI_VM_TIMING1);
1931 DUMPREG(DSI_VM_TIMING2);
1932 DUMPREG(DSI_VM_TIMING3);
1933 DUMPREG(DSI_CLK_TIMING);
1934 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1935 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1936 DUMPREG(DSI_COMPLEXIO_CFG2);
1937 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1938 DUMPREG(DSI_VM_TIMING4);
1939 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1940 DUMPREG(DSI_VM_TIMING5);
1941 DUMPREG(DSI_VM_TIMING6);
1942 DUMPREG(DSI_VM_TIMING7);
1943 DUMPREG(DSI_STOPCLK_TIMING);
1944
1945 DUMPREG(DSI_VC_CTRL(0));
1946 DUMPREG(DSI_VC_TE(0));
1947 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1948 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1949 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1950 DUMPREG(DSI_VC_IRQSTATUS(0));
1951 DUMPREG(DSI_VC_IRQENABLE(0));
1952
1953 DUMPREG(DSI_VC_CTRL(1));
1954 DUMPREG(DSI_VC_TE(1));
1955 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1956 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1957 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1958 DUMPREG(DSI_VC_IRQSTATUS(1));
1959 DUMPREG(DSI_VC_IRQENABLE(1));
1960
1961 DUMPREG(DSI_VC_CTRL(2));
1962 DUMPREG(DSI_VC_TE(2));
1963 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1964 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1965 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1966 DUMPREG(DSI_VC_IRQSTATUS(2));
1967 DUMPREG(DSI_VC_IRQENABLE(2));
1968
1969 DUMPREG(DSI_VC_CTRL(3));
1970 DUMPREG(DSI_VC_TE(3));
1971 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1972 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1973 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1974 DUMPREG(DSI_VC_IRQSTATUS(3));
1975 DUMPREG(DSI_VC_IRQENABLE(3));
1976
1977 DUMPREG(DSI_DSIPHY_CFG0);
1978 DUMPREG(DSI_DSIPHY_CFG1);
1979 DUMPREG(DSI_DSIPHY_CFG2);
1980 DUMPREG(DSI_DSIPHY_CFG5);
1981
1982 DUMPREG(DSI_PLL_CONTROL);
1983 DUMPREG(DSI_PLL_STATUS);
1984 DUMPREG(DSI_PLL_GO);
1985 DUMPREG(DSI_PLL_CONFIGURATION1);
1986 DUMPREG(DSI_PLL_CONFIGURATION2);
1987
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301988 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001989 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001990#undef DUMPREG
1991}
1992
Archit Taneja5a8b5722011-05-12 17:26:29 +05301993static void dsi1_dump_regs(struct seq_file *s)
1994{
1995 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1996
1997 dsi_dump_dsidev_regs(dsidev, s);
1998}
1999
2000static void dsi2_dump_regs(struct seq_file *s)
2001{
2002 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2003
2004 dsi_dump_dsidev_regs(dsidev, s);
2005}
2006
2007void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
2008 const struct file_operations *debug_fops)
2009{
2010 struct platform_device *dsidev;
2011
2012 dsidev = dsi_get_dsidev_from_id(0);
2013 if (dsidev)
2014 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
2015 &dsi1_dump_regs, debug_fops);
2016
2017 dsidev = dsi_get_dsidev_from_id(1);
2018 if (dsidev)
2019 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
2020 &dsi2_dump_regs, debug_fops);
2021}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002022enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002023 DSI_COMPLEXIO_POWER_OFF = 0x0,
2024 DSI_COMPLEXIO_POWER_ON = 0x1,
2025 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2026};
2027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302028static int dsi_cio_power(struct platform_device *dsidev,
2029 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030{
2031 int t = 0;
2032
2033 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302034 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002035
2036 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302037 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2038 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002039 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002040 DSSERR("failed to set complexio power state to "
2041 "%d\n", state);
2042 return -ENODEV;
2043 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002044 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002045 }
2046
2047 return 0;
2048}
2049
Tomi Valkeinend9820852011-10-12 15:05:59 +03002050/* Number of lanes used by the dss device */
2051static inline int dsi_get_num_lanes_used(struct omap_dss_device *dssdev)
Archit Taneja75d72472011-05-16 15:17:08 +05302052{
2053 int num_data_lanes = 0;
2054
2055 if (dssdev->phy.dsi.data1_lane != 0)
2056 num_data_lanes++;
2057 if (dssdev->phy.dsi.data2_lane != 0)
2058 num_data_lanes++;
2059 if (dssdev->phy.dsi.data3_lane != 0)
2060 num_data_lanes++;
2061 if (dssdev->phy.dsi.data4_lane != 0)
2062 num_data_lanes++;
2063
Tomi Valkeinend9820852011-10-12 15:05:59 +03002064 return num_data_lanes + 1;
Archit Taneja75d72472011-05-16 15:17:08 +05302065}
2066
Archit Taneja0c65622b2011-05-16 15:17:09 +05302067static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2068{
2069 int val;
2070
2071 /* line buffer on OMAP3 is 1024 x 24bits */
2072 /* XXX: for some reason using full buffer size causes
2073 * considerable TX slowdown with update sizes that fill the
2074 * whole buffer */
2075 if (!dss_has_feature(FEAT_DSI_GNQ))
2076 return 1023 * 3;
2077
2078 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2079
2080 switch (val) {
2081 case 1:
2082 return 512 * 3; /* 512x24 bits */
2083 case 2:
2084 return 682 * 3; /* 682x24 bits */
2085 case 3:
2086 return 853 * 3; /* 853x24 bits */
2087 case 4:
2088 return 1024 * 3; /* 1024x24 bits */
2089 case 5:
2090 return 1194 * 3; /* 1194x24 bits */
2091 case 6:
2092 return 1365 * 3; /* 1365x24 bits */
2093 default:
2094 BUG();
2095 }
2096}
2097
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03002098static int dsi_parse_lane_config(struct omap_dss_device *dssdev)
2099{
2100 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2101 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2102 u8 lanes[DSI_MAX_NR_LANES];
2103 u8 polarities[DSI_MAX_NR_LANES];
2104 int num_lanes, i;
2105
2106 static const enum dsi_lane_function functions[] = {
2107 DSI_LANE_CLK,
2108 DSI_LANE_DATA1,
2109 DSI_LANE_DATA2,
2110 DSI_LANE_DATA3,
2111 DSI_LANE_DATA4,
2112 };
2113
2114 lanes[0] = dssdev->phy.dsi.clk_lane;
2115 lanes[1] = dssdev->phy.dsi.data1_lane;
2116 lanes[2] = dssdev->phy.dsi.data2_lane;
2117 lanes[3] = dssdev->phy.dsi.data3_lane;
2118 lanes[4] = dssdev->phy.dsi.data4_lane;
2119 polarities[0] = dssdev->phy.dsi.clk_pol;
2120 polarities[1] = dssdev->phy.dsi.data1_pol;
2121 polarities[2] = dssdev->phy.dsi.data2_pol;
2122 polarities[3] = dssdev->phy.dsi.data3_pol;
2123 polarities[4] = dssdev->phy.dsi.data4_pol;
2124
2125 num_lanes = 0;
2126
2127 for (i = 0; i < dsi->num_lanes_supported; ++i)
2128 dsi->lanes[i].function = DSI_LANE_UNUSED;
2129
2130 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2131 int num;
2132
2133 if (lanes[i] == DSI_LANE_UNUSED)
2134 break;
2135
2136 num = lanes[i] - 1;
2137
2138 if (num >= dsi->num_lanes_supported)
2139 return -EINVAL;
2140
2141 if (dsi->lanes[num].function != DSI_LANE_UNUSED)
2142 return -EINVAL;
2143
2144 dsi->lanes[num].function = functions[i];
2145 dsi->lanes[num].polarity = polarities[i];
2146 num_lanes++;
2147 }
2148
2149 if (num_lanes < 2 || num_lanes > dsi->num_lanes_supported)
2150 return -EINVAL;
2151
2152 dsi->num_lanes_used = num_lanes;
2153
2154 return 0;
2155}
2156
Tomi Valkeinen48368392011-10-13 11:22:39 +03002157static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2161 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2162 static const enum dsi_lane_function functions[] = {
2163 DSI_LANE_CLK,
2164 DSI_LANE_DATA1,
2165 DSI_LANE_DATA2,
2166 DSI_LANE_DATA3,
2167 DSI_LANE_DATA4,
2168 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002170 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302173
Tomi Valkeinen48368392011-10-13 11:22:39 +03002174 for (i = 0; i < dsi->num_lanes_used; ++i) {
2175 unsigned offset = offsets[i];
2176 unsigned polarity, lane_number;
2177 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302178
Tomi Valkeinen48368392011-10-13 11:22:39 +03002179 for (t = 0; t < dsi->num_lanes_supported; ++t)
2180 if (dsi->lanes[t].function == functions[i])
2181 break;
2182
2183 if (t == dsi->num_lanes_supported)
2184 return -EINVAL;
2185
2186 lane_number = t;
2187 polarity = dsi->lanes[t].polarity;
2188
2189 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2190 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302191 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002192
2193 /* clear the unused lanes */
2194 for (; i < dsi->num_lanes_supported; ++i) {
2195 unsigned offset = offsets[i];
2196
2197 r = FLD_MOD(r, 0, offset + 2, offset);
2198 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2199 }
2200
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302201 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002202
Tomi Valkeinen48368392011-10-13 11:22:39 +03002203 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002204}
2205
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002207{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302208 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2209
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302211 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002212 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2213}
2214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302215static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002216{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302217 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2218
2219 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002220 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2221}
2222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302223static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002224{
2225 u32 r;
2226 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2227 u32 tlpx_half, tclk_trail, tclk_zero;
2228 u32 tclk_prepare;
2229
2230 /* calculate timings */
2231
2232 /* 1 * DDR_CLK = 2 * UI */
2233
2234 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302235 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236
2237 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239
2240 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302241 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002242
2243 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302244 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002245
2246 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248
2249 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302250 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002251
2252 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254
2255 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302256 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002257
2258 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 ths_prepare, ddr2ns(dsidev, ths_prepare),
2260 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002261 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 ths_trail, ddr2ns(dsidev, ths_trail),
2263 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264
2265 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2266 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 tlpx_half, ddr2ns(dsidev, tlpx_half),
2268 tclk_trail, ddr2ns(dsidev, tclk_trail),
2269 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002270 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
2273 /* program timings */
2274
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302275 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276 r = FLD_MOD(r, ths_prepare, 31, 24);
2277 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2278 r = FLD_MOD(r, ths_trail, 15, 8);
2279 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002283 r = FLD_MOD(r, tlpx_half, 22, 16);
2284 r = FLD_MOD(r, tclk_trail, 15, 8);
2285 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002289 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302290 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002291}
2292
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002293static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002294 enum dsi_lane lanes)
2295{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002298 int clk_lane = dssdev->phy.dsi.clk_lane;
2299 int data1_lane = dssdev->phy.dsi.data1_lane;
2300 int data2_lane = dssdev->phy.dsi.data2_lane;
Archit Taneja75d72472011-05-16 15:17:08 +05302301 int data3_lane = dssdev->phy.dsi.data3_lane;
2302 int data4_lane = dssdev->phy.dsi.data4_lane;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002303 int clk_pol = dssdev->phy.dsi.clk_pol;
2304 int data1_pol = dssdev->phy.dsi.data1_pol;
2305 int data2_pol = dssdev->phy.dsi.data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +05302306 int data3_pol = dssdev->phy.dsi.data3_pol;
2307 int data4_pol = dssdev->phy.dsi.data4_pol;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002308
2309 u32 l = 0;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002310 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002311
2312 if (lanes & DSI_CLK_P)
2313 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2314 if (lanes & DSI_CLK_N)
2315 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2316
2317 if (lanes & DSI_DATA1_P)
2318 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2319 if (lanes & DSI_DATA1_N)
2320 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2321
2322 if (lanes & DSI_DATA2_P)
2323 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2324 if (lanes & DSI_DATA2_N)
2325 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2326
Archit Taneja75d72472011-05-16 15:17:08 +05302327 if (lanes & DSI_DATA3_P)
2328 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 0 : 1));
2329 if (lanes & DSI_DATA3_N)
2330 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 1 : 0));
2331
2332 if (lanes & DSI_DATA4_P)
2333 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 0 : 1));
2334 if (lanes & DSI_DATA4_N)
2335 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 1 : 0));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002336 /*
2337 * Bits in REGLPTXSCPDAT4TO0DXDY:
2338 * 17: DY0 18: DX0
2339 * 19: DY1 20: DX1
2340 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302341 * 23: DY3 24: DX3
2342 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002343 */
2344
2345 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302346
2347 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302348 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002349
2350 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351
2352 /* ENLPTXSCPDAT */
2353 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002354}
2355
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302356static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002357{
2358 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002360 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 /* REGLPTXSCPDAT4TO0DXDY */
2362 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002363}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002364
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002365static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2366{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002368 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2369 int t, i;
2370 bool in_use[DSI_MAX_NR_LANES];
2371 static const u8 offsets_old[] = { 28, 27, 26 };
2372 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2373 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002374
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002375 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2376 offsets = offsets_old;
2377 else
2378 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002379
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002380 for (i = 0; i < dsi->num_lanes_supported; ++i)
2381 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002382
2383 t = 100000;
2384 while (true) {
2385 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002386 int ok;
2387
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302388 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002389
2390 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002391 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2392 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002393 ok++;
2394 }
2395
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002396 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002397 break;
2398
2399 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002400 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2401 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002402 continue;
2403
2404 DSSERR("CIO TXCLKESC%d domain not coming " \
2405 "out of reset\n", i);
2406 }
2407 return -EIO;
2408 }
2409 }
2410
2411 return 0;
2412}
2413
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002414/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002415static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2416{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002417 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2418 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2419 unsigned mask = 0;
2420 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002421
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002422 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2423 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2424 mask |= 1 << i;
2425 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002426
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002427 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002428}
2429
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002430static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302433 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002434 int r;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002435 int num_lanes_used = dsi_get_num_lanes_used(dssdev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002436 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002437
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002438 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002440 r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
2441 if (r)
2442 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002443
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302444 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002445
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002446 /* A dummy read using the SCP interface to any DSIPHY register is
2447 * required after DSIPHY reset to complete the reset of the DSI complex
2448 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302451 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002452 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2453 r = -EIO;
2454 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455 }
2456
Tomi Valkeinen48368392011-10-13 11:22:39 +03002457 r = dsi_set_lane_config(dssdev);
2458 if (r)
2459 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002461 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002463 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2464 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2465 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2466 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002468
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302469 if (dsi->ulps_enabled) {
Archit Taneja75d72472011-05-16 15:17:08 +05302470 u32 lane_mask = DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P;
2471
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002472 DSSDBG("manual ulps exit\n");
2473
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002474 /* ULPS is exited by Mark-1 state for 1ms, followed by
2475 * stop state. DSS HW cannot do this via the normal
2476 * ULPS exit sequence, as after reset the DSS HW thinks
2477 * that we are not in ULPS mode, and refuses to send the
2478 * sequence. So we need to send the ULPS exit sequence
2479 * manually.
2480 */
2481
Tomi Valkeinend9820852011-10-12 15:05:59 +03002482 if (num_lanes_used > 3)
Archit Taneja75d72472011-05-16 15:17:08 +05302483 lane_mask |= DSI_DATA3_P;
2484
Tomi Valkeinend9820852011-10-12 15:05:59 +03002485 if (num_lanes_used > 4)
Archit Taneja75d72472011-05-16 15:17:08 +05302486 lane_mask |= DSI_DATA4_P;
2487
2488 dsi_cio_enable_lane_override(dssdev, lane_mask);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002489 }
2490
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302491 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002492 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002493 goto err_cio_pwr;
2494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002496 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2497 r = -ENODEV;
2498 goto err_cio_pwr_dom;
2499 }
2500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501 dsi_if_enable(dsidev, true);
2502 dsi_if_enable(dsidev, false);
2503 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002505 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2506 if (r)
2507 goto err_tx_clk_esc_rst;
2508
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302509 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002510 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2511 ktime_t wait = ns_to_ktime(1000 * 1000);
2512 set_current_state(TASK_UNINTERRUPTIBLE);
2513 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2514
2515 /* Disable the override. The lanes should be set to Mark-11
2516 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002518 }
2519
2520 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302521 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002522
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302523 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002524
Archit Taneja8af6ff02011-09-05 16:48:27 +05302525 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2526 /* DDR_CLK_ALWAYS_ON */
2527 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2528 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2529 }
2530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302531 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532
2533 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002534
2535 return 0;
2536
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002537err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002539err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302540 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002541err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302542 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302543 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002544err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002546 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002547 return r;
2548}
2549
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002550static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002551{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002552 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302553 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2554
Archit Taneja8af6ff02011-09-05 16:48:27 +05302555 /* DDR_CLK_ALWAYS_ON */
2556 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302558 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2559 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002560 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002561}
2562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563static void dsi_config_tx_fifo(struct platform_device *dsidev,
2564 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002565 enum fifo_size size3, enum fifo_size size4)
2566{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302567 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568 u32 r = 0;
2569 int add = 0;
2570 int i;
2571
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302572 dsi->vc[0].fifo_size = size1;
2573 dsi->vc[1].fifo_size = size2;
2574 dsi->vc[2].fifo_size = size3;
2575 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002576
2577 for (i = 0; i < 4; i++) {
2578 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302579 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002580
2581 if (add + size > 4) {
2582 DSSERR("Illegal FIFO configuration\n");
2583 BUG();
2584 }
2585
2586 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2587 r |= v << (8 * i);
2588 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2589 add += size;
2590 }
2591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302592 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593}
2594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595static void dsi_config_rx_fifo(struct platform_device *dsidev,
2596 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002597 enum fifo_size size3, enum fifo_size size4)
2598{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302599 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002600 u32 r = 0;
2601 int add = 0;
2602 int i;
2603
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302604 dsi->vc[0].fifo_size = size1;
2605 dsi->vc[1].fifo_size = size2;
2606 dsi->vc[2].fifo_size = size3;
2607 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608
2609 for (i = 0; i < 4; i++) {
2610 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302611 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002612
2613 if (add + size > 4) {
2614 DSSERR("Illegal FIFO configuration\n");
2615 BUG();
2616 }
2617
2618 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2619 r |= v << (8 * i);
2620 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2621 add += size;
2622 }
2623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002625}
2626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302627static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002628{
2629 u32 r;
2630
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302631 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002632 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302635 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002636 DSSERR("TX_STOP bit not going down\n");
2637 return -EIO;
2638 }
2639
2640 return 0;
2641}
2642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002644{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002646}
2647
2648static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2649{
Archit Taneja2e868db2011-05-12 17:26:28 +05302650 struct dsi_packet_sent_handler_data *vp_data =
2651 (struct dsi_packet_sent_handler_data *) data;
2652 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302653 const int channel = dsi->update_channel;
2654 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002655
Archit Taneja2e868db2011-05-12 17:26:28 +05302656 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2657 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002658}
2659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302662 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302663 DECLARE_COMPLETION_ONSTACK(completion);
2664 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002665 int r = 0;
2666 u8 bit;
2667
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302668 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302670 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302671 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672 if (r)
2673 goto err0;
2674
2675 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002677 if (wait_for_completion_timeout(&completion,
2678 msecs_to_jiffies(10)) == 0) {
2679 DSSERR("Failed to complete previous frame transfer\n");
2680 r = -EIO;
2681 goto err1;
2682 }
2683 }
2684
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302685 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302686 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687
2688 return 0;
2689err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302690 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302691 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002692err0:
2693 return r;
2694}
2695
2696static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2697{
Archit Taneja2e868db2011-05-12 17:26:28 +05302698 struct dsi_packet_sent_handler_data *l4_data =
2699 (struct dsi_packet_sent_handler_data *) data;
2700 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302701 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002702
Archit Taneja2e868db2011-05-12 17:26:28 +05302703 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2704 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002705}
2706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302707static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002708{
Archit Taneja2e868db2011-05-12 17:26:28 +05302709 DECLARE_COMPLETION_ONSTACK(completion);
2710 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002711 int r = 0;
2712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302714 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002715 if (r)
2716 goto err0;
2717
2718 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302719 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002720 if (wait_for_completion_timeout(&completion,
2721 msecs_to_jiffies(10)) == 0) {
2722 DSSERR("Failed to complete previous l4 transfer\n");
2723 r = -EIO;
2724 goto err1;
2725 }
2726 }
2727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302728 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302729 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002730
2731 return 0;
2732err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302734 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002735err0:
2736 return r;
2737}
2738
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302739static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002740{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302741 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002744
2745 WARN_ON(in_interrupt());
2746
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302747 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002748 return 0;
2749
Archit Tanejad6049142011-08-22 11:58:08 +05302750 switch (dsi->vc[channel].source) {
2751 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302753 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002755 default:
2756 BUG();
2757 }
2758}
2759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2761 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002762{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002763 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2764 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002765
2766 enable = enable ? 1 : 0;
2767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2771 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2773 return -EIO;
2774 }
2775
2776 return 0;
2777}
2778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302779static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780{
2781 u32 r;
2782
2783 DSSDBGF("%d", channel);
2784
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302785 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786
2787 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2788 DSSERR("VC(%d) busy when trying to configure it!\n",
2789 channel);
2790
2791 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2792 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2793 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2794 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2795 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2796 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2797 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002798 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2799 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002800
2801 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2802 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2803
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302804 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805}
2806
Archit Tanejad6049142011-08-22 11:58:08 +05302807static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2808 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002809{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302810 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2811
Archit Tanejad6049142011-08-22 11:58:08 +05302812 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002813 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814
2815 DSSDBGF("%d", channel);
2816
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302817 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302819 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002821 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002823 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002824 return -EIO;
2825 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826
Archit Tanejad6049142011-08-22 11:58:08 +05302827 /* SOURCE, 0 = L4, 1 = video port */
2828 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829
Archit Taneja9613c022011-03-22 06:33:36 -05002830 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302831 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2832 bool enable = source == DSI_VC_SOURCE_VP;
2833 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2834 }
Archit Taneja9613c022011-03-22 06:33:36 -05002835
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302836 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837
Archit Tanejad6049142011-08-22 11:58:08 +05302838 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002839
2840 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841}
2842
Archit Taneja1ffefe72011-05-12 17:26:24 +05302843void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2844 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302846 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2847
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2849
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 dsi_vc_enable(dsidev, channel, 0);
2853 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 dsi_vc_enable(dsidev, channel, 1);
2858 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302861
2862 /* start the DDR clock by sending a NULL packet */
2863 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2864 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002866EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2874 (val >> 0) & 0xff,
2875 (val >> 8) & 0xff,
2876 (val >> 16) & 0xff,
2877 (val >> 24) & 0xff);
2878 }
2879}
2880
2881static void dsi_show_rx_ack_with_err(u16 err)
2882{
2883 DSSERR("\tACK with ERROR (%#x):\n", err);
2884 if (err & (1 << 0))
2885 DSSERR("\t\tSoT Error\n");
2886 if (err & (1 << 1))
2887 DSSERR("\t\tSoT Sync Error\n");
2888 if (err & (1 << 2))
2889 DSSERR("\t\tEoT Sync Error\n");
2890 if (err & (1 << 3))
2891 DSSERR("\t\tEscape Mode Entry Command Error\n");
2892 if (err & (1 << 4))
2893 DSSERR("\t\tLP Transmit Sync Error\n");
2894 if (err & (1 << 5))
2895 DSSERR("\t\tHS Receive Timeout Error\n");
2896 if (err & (1 << 6))
2897 DSSERR("\t\tFalse Control Error\n");
2898 if (err & (1 << 7))
2899 DSSERR("\t\t(reserved7)\n");
2900 if (err & (1 << 8))
2901 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2902 if (err & (1 << 9))
2903 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2904 if (err & (1 << 10))
2905 DSSERR("\t\tChecksum Error\n");
2906 if (err & (1 << 11))
2907 DSSERR("\t\tData type not recognized\n");
2908 if (err & (1 << 12))
2909 DSSERR("\t\tInvalid VC ID\n");
2910 if (err & (1 << 13))
2911 DSSERR("\t\tInvalid Transmission Length\n");
2912 if (err & (1 << 14))
2913 DSSERR("\t\t(reserved14)\n");
2914 if (err & (1 << 15))
2915 DSSERR("\t\tDSI Protocol Violation\n");
2916}
2917
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302918static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2919 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920{
2921 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302922 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923 u32 val;
2924 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302925 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002926 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302928 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 u16 err = FLD_GET(val, 23, 8);
2930 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302931 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002932 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302934 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002935 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302937 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002938 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302940 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941 } else {
2942 DSSERR("\tunknown datatype 0x%02x\n", dt);
2943 }
2944 }
2945 return 0;
2946}
2947
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302948static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302950 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2951
2952 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 DSSDBG("dsi_vc_send_bta %d\n", channel);
2954
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302955 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302957 /* RX_FIFO_NOT_EMPTY */
2958 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 }
2962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002965 /* flush posted write */
2966 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2967
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002968 return 0;
2969}
2970
Archit Taneja1ffefe72011-05-12 17:26:24 +05302971int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002972{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302973 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002974 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975 int r = 0;
2976 u32 err;
2977
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302978 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002979 &completion, DSI_VC_IRQ_BTA);
2980 if (r)
2981 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302983 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002984 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002986 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302988 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002989 if (r)
2990 goto err2;
2991
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002992 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993 msecs_to_jiffies(500)) == 0) {
2994 DSSERR("Failed to receive BTA\n");
2995 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002996 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997 }
2998
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302999 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000 if (err) {
3001 DSSERR("Error while sending BTA: %x\n", err);
3002 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003003 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003005err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303006 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003007 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003008err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303009 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003010 &completion, DSI_VC_IRQ_BTA);
3011err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 return r;
3013}
3014EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3015
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303016static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3017 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303019 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020 u32 val;
3021 u8 data_id;
3022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303023 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303025 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026
3027 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3028 FLD_VAL(ecc, 31, 24);
3029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303030 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031}
3032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3034 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035{
3036 u32 val;
3037
3038 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3039
3040/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3041 b1, b2, b3, b4, val); */
3042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044}
3045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303046static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3047 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048{
3049 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303050 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003051 int i;
3052 u8 *p;
3053 int r = 0;
3054 u8 b1, b2, b3, b4;
3055
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303056 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003057 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3058
3059 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303060 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061 DSSERR("unable to send long packet: packet too long.\n");
3062 return -EINVAL;
3063 }
3064
Archit Tanejad6049142011-08-22 11:58:08 +05303065 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303067 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069 p = data;
3070 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303071 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073
3074 b1 = *p++;
3075 b2 = *p++;
3076 b3 = *p++;
3077 b4 = *p++;
3078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303079 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080 }
3081
3082 i = len % 4;
3083 if (i) {
3084 b1 = 0; b2 = 0; b3 = 0;
3085
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303086 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003087 DSSDBG("\tsending remainder bytes %d\n", i);
3088
3089 switch (i) {
3090 case 3:
3091 b1 = *p++;
3092 b2 = *p++;
3093 b3 = *p++;
3094 break;
3095 case 2:
3096 b1 = *p++;
3097 b2 = *p++;
3098 break;
3099 case 1:
3100 b1 = *p++;
3101 break;
3102 }
3103
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303104 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003105 }
3106
3107 return r;
3108}
3109
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303110static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3111 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303113 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114 u32 r;
3115 u8 data_id;
3116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303117 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303119 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003120 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3121 channel,
3122 data_type, data & 0xff, (data >> 8) & 0xff);
3123
Archit Tanejad6049142011-08-22 11:58:08 +05303124 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303126 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3128 return -EINVAL;
3129 }
3130
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303131 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003132
3133 r = (data_id << 0) | (data << 8) | (ecc << 24);
3134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303135 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136
3137 return 0;
3138}
3139
Archit Taneja1ffefe72011-05-12 17:26:24 +05303140int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003141{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303142 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303143
Archit Taneja18b7d092011-09-05 17:01:08 +05303144 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3145 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003146}
3147EXPORT_SYMBOL(dsi_vc_send_null);
3148
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303149static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3150 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003151{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303152 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153 int r;
3154
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303155 if (len == 0) {
3156 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303157 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303158 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3159 } else if (len == 1) {
3160 r = dsi_vc_send_short(dsidev, channel,
3161 type == DSS_DSI_CONTENT_GENERIC ?
3162 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303163 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003164 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303165 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303166 type == DSS_DSI_CONTENT_GENERIC ?
3167 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303168 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003169 data[0] | (data[1] << 8), 0);
3170 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303171 r = dsi_vc_send_long(dsidev, channel,
3172 type == DSS_DSI_CONTENT_GENERIC ?
3173 MIPI_DSI_GENERIC_LONG_WRITE :
3174 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003175 }
3176
3177 return r;
3178}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303179
3180int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3181 u8 *data, int len)
3182{
3183 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3184 DSS_DSI_CONTENT_DCS);
3185}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3187
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303188int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3189 u8 *data, int len)
3190{
3191 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3192 DSS_DSI_CONTENT_GENERIC);
3193}
3194EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3195
3196static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3197 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003198{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303199 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003200 int r;
3201
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303202 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003203 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003204 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003205
Archit Taneja1ffefe72011-05-12 17:26:24 +05303206 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003207 if (r)
3208 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303210 /* RX_FIFO_NOT_EMPTY */
3211 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003212 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303213 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003214 r = -EIO;
3215 goto err;
3216 }
3217
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003218 return 0;
3219err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303220 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003221 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222 return r;
3223}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303224
3225int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3226 int len)
3227{
3228 return dsi_vc_write_common(dssdev, channel, data, len,
3229 DSS_DSI_CONTENT_DCS);
3230}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003231EXPORT_SYMBOL(dsi_vc_dcs_write);
3232
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303233int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3234 int len)
3235{
3236 return dsi_vc_write_common(dssdev, channel, data, len,
3237 DSS_DSI_CONTENT_GENERIC);
3238}
3239EXPORT_SYMBOL(dsi_vc_generic_write);
3240
Archit Taneja1ffefe72011-05-12 17:26:24 +05303241int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003242{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303243 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003244}
3245EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3246
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303247int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3248{
3249 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3250}
3251EXPORT_SYMBOL(dsi_vc_generic_write_0);
3252
Archit Taneja1ffefe72011-05-12 17:26:24 +05303253int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3254 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003255{
3256 u8 buf[2];
3257 buf[0] = dcs_cmd;
3258 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303259 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003260}
3261EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3262
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303263int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3264 u8 param)
3265{
3266 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3267}
3268EXPORT_SYMBOL(dsi_vc_generic_write_1);
3269
3270int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3271 u8 param1, u8 param2)
3272{
3273 u8 buf[2];
3274 buf[0] = param1;
3275 buf[1] = param2;
3276 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3277}
3278EXPORT_SYMBOL(dsi_vc_generic_write_2);
3279
Archit Tanejab8509752011-08-30 15:48:23 +05303280static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3281 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003282{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303283 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303284 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303285 int r;
3286
3287 if (dsi->debug_read)
3288 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3289 channel, dcs_cmd);
3290
3291 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3292 if (r) {
3293 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3294 " failed\n", channel, dcs_cmd);
3295 return r;
3296 }
3297
3298 return 0;
3299}
3300
Archit Tanejab3b89c02011-08-30 16:07:39 +05303301static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3302 int channel, u8 *reqdata, int reqlen)
3303{
3304 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3305 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3306 u16 data;
3307 u8 data_type;
3308 int r;
3309
3310 if (dsi->debug_read)
3311 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3312 channel, reqlen);
3313
3314 if (reqlen == 0) {
3315 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3316 data = 0;
3317 } else if (reqlen == 1) {
3318 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3319 data = reqdata[0];
3320 } else if (reqlen == 2) {
3321 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3322 data = reqdata[0] | (reqdata[1] << 8);
3323 } else {
3324 BUG();
3325 }
3326
3327 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3328 if (r) {
3329 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3330 " failed\n", channel, reqlen);
3331 return r;
3332 }
3333
3334 return 0;
3335}
3336
3337static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3338 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303339{
3340 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003341 u32 val;
3342 u8 dt;
3343 int r;
3344
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003345 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303346 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003347 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003348 r = -EIO;
3349 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 }
3351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303352 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303353 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003354 DSSDBG("\theader: %08x\n", val);
3355 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303356 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003357 u16 err = FLD_GET(val, 23, 8);
3358 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003359 r = -EIO;
3360 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361
Archit Tanejab3b89c02011-08-30 16:07:39 +05303362 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3363 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3364 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003365 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303366 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303367 DSSDBG("\t%s short response, 1 byte: %02x\n",
3368 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3369 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003370
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003371 if (buflen < 1) {
3372 r = -EIO;
3373 goto err;
3374 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375
3376 buf[0] = data;
3377
3378 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303379 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3380 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3381 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003382 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303383 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303384 DSSDBG("\t%s short response, 2 byte: %04x\n",
3385 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3386 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003387
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003388 if (buflen < 2) {
3389 r = -EIO;
3390 goto err;
3391 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392
3393 buf[0] = data & 0xff;
3394 buf[1] = (data >> 8) & 0xff;
3395
3396 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303397 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3398 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3399 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003400 int w;
3401 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303402 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303403 DSSDBG("\t%s long response, len %d\n",
3404 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3405 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003406
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003407 if (len > buflen) {
3408 r = -EIO;
3409 goto err;
3410 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003411
3412 /* two byte checksum ends the packet, not included in len */
3413 for (w = 0; w < len + 2;) {
3414 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303415 val = dsi_read_reg(dsidev,
3416 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303417 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003418 DSSDBG("\t\t%02x %02x %02x %02x\n",
3419 (val >> 0) & 0xff,
3420 (val >> 8) & 0xff,
3421 (val >> 16) & 0xff,
3422 (val >> 24) & 0xff);
3423
3424 for (b = 0; b < 4; ++b) {
3425 if (w < len)
3426 buf[w] = (val >> (b * 8)) & 0xff;
3427 /* we discard the 2 byte checksum */
3428 ++w;
3429 }
3430 }
3431
3432 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003433 } else {
3434 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003435 r = -EIO;
3436 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003437 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003438
3439 BUG();
3440err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303441 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3442 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003443
Archit Tanejab8509752011-08-30 15:48:23 +05303444 return r;
3445}
3446
3447int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3448 u8 *buf, int buflen)
3449{
3450 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3451 int r;
3452
3453 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3454 if (r)
3455 goto err;
3456
3457 r = dsi_vc_send_bta_sync(dssdev, channel);
3458 if (r)
3459 goto err;
3460
Archit Tanejab3b89c02011-08-30 16:07:39 +05303461 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3462 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303463 if (r < 0)
3464 goto err;
3465
3466 if (r != buflen) {
3467 r = -EIO;
3468 goto err;
3469 }
3470
3471 return 0;
3472err:
3473 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3474 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003475}
3476EXPORT_SYMBOL(dsi_vc_dcs_read);
3477
Archit Tanejab3b89c02011-08-30 16:07:39 +05303478static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3479 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3480{
3481 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3482 int r;
3483
3484 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3485 if (r)
3486 return r;
3487
3488 r = dsi_vc_send_bta_sync(dssdev, channel);
3489 if (r)
3490 return r;
3491
3492 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3493 DSS_DSI_CONTENT_GENERIC);
3494 if (r < 0)
3495 return r;
3496
3497 if (r != buflen) {
3498 r = -EIO;
3499 return r;
3500 }
3501
3502 return 0;
3503}
3504
3505int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3506 int buflen)
3507{
3508 int r;
3509
3510 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3511 if (r) {
3512 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3513 return r;
3514 }
3515
3516 return 0;
3517}
3518EXPORT_SYMBOL(dsi_vc_generic_read_0);
3519
3520int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3521 u8 *buf, int buflen)
3522{
3523 int r;
3524
3525 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3526 if (r) {
3527 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3528 return r;
3529 }
3530
3531 return 0;
3532}
3533EXPORT_SYMBOL(dsi_vc_generic_read_1);
3534
3535int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3536 u8 param1, u8 param2, u8 *buf, int buflen)
3537{
3538 int r;
3539 u8 reqdata[2];
3540
3541 reqdata[0] = param1;
3542 reqdata[1] = param2;
3543
3544 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3545 if (r) {
3546 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3547 return r;
3548 }
3549
3550 return 0;
3551}
3552EXPORT_SYMBOL(dsi_vc_generic_read_2);
3553
Archit Taneja1ffefe72011-05-12 17:26:24 +05303554int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3555 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003556{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303557 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3558
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303559 return dsi_vc_send_short(dsidev, channel,
3560 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561}
3562EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3563
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303564static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003565{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003567 DECLARE_COMPLETION_ONSTACK(completion);
3568 int r;
3569
3570 DSSDBGF();
3571
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303572 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003573
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303574 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003575
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303576 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003577 return 0;
3578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003580 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3581 return -EIO;
3582 }
3583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303584 dsi_sync_vc(dsidev, 0);
3585 dsi_sync_vc(dsidev, 1);
3586 dsi_sync_vc(dsidev, 2);
3587 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003588
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591 dsi_vc_enable(dsidev, 0, false);
3592 dsi_vc_enable(dsidev, 1, false);
3593 dsi_vc_enable(dsidev, 2, false);
3594 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003597 DSSERR("HS busy when enabling ULPS\n");
3598 return -EIO;
3599 }
3600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303601 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003602 DSSERR("LP busy when enabling ULPS\n");
3603 return -EIO;
3604 }
3605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303606 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003607 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3608 if (r)
3609 return r;
3610
3611 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3612 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3614 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003615
Tomi Valkeinena702c852011-10-12 10:10:21 +03003616 /* flush posted write and wait for SCP interface to finish the write */
3617 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3618
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003619 if (wait_for_completion_timeout(&completion,
3620 msecs_to_jiffies(1000)) == 0) {
3621 DSSERR("ULPS enable timeout\n");
3622 r = -EIO;
3623 goto err;
3624 }
3625
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303626 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003627 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3628
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003629 /* Reset LANEx_ULPS_SIG2 */
3630 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (0 << 0) | (0 << 1) | (0 << 2),
3631 7, 5);
3632
Tomi Valkeinena702c852011-10-12 10:10:21 +03003633 /* flush posted write and wait for SCP interface to finish the write */
3634 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303636 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303638 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003639
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303640 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003641
3642 return 0;
3643
3644err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303645 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003646 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3647 return r;
3648}
3649
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303650static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3651 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003652{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003653 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003654 unsigned long total_ticks;
3655 u32 r;
3656
3657 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003658
3659 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303660 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303662 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003663 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003664 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3665 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003666 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003669 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3670
3671 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3672 total_ticks,
3673 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3674 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675}
3676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303677static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3678 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003680 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003681 unsigned long total_ticks;
3682 u32 r;
3683
3684 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685
3686 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303687 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303689 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003690 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003691 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3692 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303694 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003695
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003696 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3697
3698 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3699 total_ticks,
3700 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3701 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702}
3703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303704static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3705 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003706{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003708 unsigned long total_ticks;
3709 u32 r;
3710
3711 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003712
3713 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303714 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303716 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003717 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003718 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3719 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003720 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303721 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003722
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003723 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3724
3725 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3726 total_ticks,
3727 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3728 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003729}
3730
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303731static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3732 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003733{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003734 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003735 unsigned long total_ticks;
3736 u32 r;
3737
3738 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739
3740 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303741 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303743 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003744 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003745 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3746 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003747 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303748 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003749
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003750 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3751
3752 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3753 total_ticks,
3754 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3755 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303757
3758static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3759{
3760 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3761 int num_line_buffers;
3762
3763 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3764 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3765 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3766 struct omap_video_timings *timings = &dssdev->panel.timings;
3767 /*
3768 * Don't use line buffers if width is greater than the video
3769 * port's line buffer size
3770 */
3771 if (line_buf_size <= timings->x_res * bpp / 8)
3772 num_line_buffers = 0;
3773 else
3774 num_line_buffers = 2;
3775 } else {
3776 /* Use maximum number of line buffers in command mode */
3777 num_line_buffers = 2;
3778 }
3779
3780 /* LINE_BUFFER */
3781 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3782}
3783
3784static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3785{
3786 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3787 int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
3788 int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
3789 int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
3790 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3791 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3792 u32 r;
3793
3794 r = dsi_read_reg(dsidev, DSI_CTRL);
3795 r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
3796 r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
3797 r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
3798 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3799 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3800 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3801 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3802 dsi_write_reg(dsidev, DSI_CTRL, r);
3803}
3804
3805static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3806{
3807 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3808 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3809 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3810 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3811 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3812 u32 r;
3813
3814 /*
3815 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3816 * 1 = Long blanking packets are sent in corresponding blanking periods
3817 */
3818 r = dsi_read_reg(dsidev, DSI_CTRL);
3819 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3820 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3821 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3822 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3823 dsi_write_reg(dsidev, DSI_CTRL, r);
3824}
3825
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003826static int dsi_proto_config(struct omap_dss_device *dssdev)
3827{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303828 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003829 u32 r;
3830 int buswidth = 0;
3831
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303832 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003833 DSI_FIFO_SIZE_32,
3834 DSI_FIFO_SIZE_32,
3835 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003836
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303837 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003838 DSI_FIFO_SIZE_32,
3839 DSI_FIFO_SIZE_32,
3840 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003841
3842 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303843 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3844 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3845 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3846 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303848 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849 case 16:
3850 buswidth = 0;
3851 break;
3852 case 18:
3853 buswidth = 1;
3854 break;
3855 case 24:
3856 buswidth = 2;
3857 break;
3858 default:
3859 BUG();
3860 }
3861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303862 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003863 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3864 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3865 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3866 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3867 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3868 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3870 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003871 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3872 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3873 /* DCS_CMD_CODE, 1=start, 0=continue */
3874 r = FLD_MOD(r, 0, 25, 25);
3875 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303877 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003878
Archit Taneja8af6ff02011-09-05 16:48:27 +05303879 dsi_config_vp_num_line_buffers(dssdev);
3880
3881 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3882 dsi_config_vp_sync_events(dssdev);
3883 dsi_config_blanking_modes(dssdev);
3884 }
3885
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303886 dsi_vc_initial_config(dsidev, 0);
3887 dsi_vc_initial_config(dsidev, 1);
3888 dsi_vc_initial_config(dsidev, 2);
3889 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003890
3891 return 0;
3892}
3893
3894static void dsi_proto_timings(struct omap_dss_device *dssdev)
3895{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303896 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003897 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3898 unsigned tclk_pre, tclk_post;
3899 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3900 unsigned ths_trail, ths_exit;
3901 unsigned ddr_clk_pre, ddr_clk_post;
3902 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3903 unsigned ths_eot;
Tomi Valkeinend9820852011-10-12 15:05:59 +03003904 int ndl = dsi_get_num_lanes_used(dssdev) - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003905 u32 r;
3906
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303907 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003908 ths_prepare = FLD_GET(r, 31, 24);
3909 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3910 ths_zero = ths_prepare_ths_zero - ths_prepare;
3911 ths_trail = FLD_GET(r, 15, 8);
3912 ths_exit = FLD_GET(r, 7, 0);
3913
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303914 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003915 tlpx = FLD_GET(r, 22, 16) * 2;
3916 tclk_trail = FLD_GET(r, 15, 8);
3917 tclk_zero = FLD_GET(r, 7, 0);
3918
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303919 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003920 tclk_prepare = FLD_GET(r, 7, 0);
3921
3922 /* min 8*UI */
3923 tclk_pre = 20;
3924 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303925 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003926
Archit Taneja8af6ff02011-09-05 16:48:27 +05303927 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928
3929 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3930 4);
3931 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3932
3933 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3934 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3935
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303936 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003937 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3938 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303939 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003940
3941 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3942 ddr_clk_pre,
3943 ddr_clk_post);
3944
3945 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3946 DIV_ROUND_UP(ths_prepare, 4) +
3947 DIV_ROUND_UP(ths_zero + 3, 4);
3948
3949 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3950
3951 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3952 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303953 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003954
3955 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3956 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303957
3958 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3959 /* TODO: Implement a video mode check_timings function */
3960 int hsa = dssdev->panel.dsi_vm_data.hsa;
3961 int hfp = dssdev->panel.dsi_vm_data.hfp;
3962 int hbp = dssdev->panel.dsi_vm_data.hbp;
3963 int vsa = dssdev->panel.dsi_vm_data.vsa;
3964 int vfp = dssdev->panel.dsi_vm_data.vfp;
3965 int vbp = dssdev->panel.dsi_vm_data.vbp;
3966 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3967 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3968 struct omap_video_timings *timings = &dssdev->panel.timings;
3969 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3970 int tl, t_he, width_bytes;
3971
3972 t_he = hsync_end ?
3973 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3974
3975 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3976
3977 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3978 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3979 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3980
3981 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3982 hfp, hsync_end ? hsa : 0, tl);
3983 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3984 vsa, timings->y_res);
3985
3986 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3987 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3988 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3989 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3990 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3991
3992 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3993 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3994 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3995 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3996 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3997 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3998
3999 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4000 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4001 r = FLD_MOD(r, tl, 31, 16); /* TL */
4002 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4003 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004004}
4005
Archit Taneja8af6ff02011-09-05 16:48:27 +05304006int dsi_video_mode_enable(struct omap_dss_device *dssdev, int channel)
4007{
4008 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4009 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4010 u8 data_type;
4011 u16 word_count;
4012
4013 switch (dssdev->panel.dsi_pix_fmt) {
4014 case OMAP_DSS_DSI_FMT_RGB888:
4015 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4016 break;
4017 case OMAP_DSS_DSI_FMT_RGB666:
4018 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4019 break;
4020 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4021 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4022 break;
4023 case OMAP_DSS_DSI_FMT_RGB565:
4024 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4025 break;
4026 default:
4027 BUG();
4028 };
4029
4030 dsi_if_enable(dsidev, false);
4031 dsi_vc_enable(dsidev, channel, false);
4032
4033 /* MODE, 1 = video mode */
4034 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
4035
4036 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
4037
4038 dsi_vc_write_long_header(dsidev, channel, data_type, word_count, 0);
4039
4040 dsi_vc_enable(dsidev, channel, true);
4041 dsi_if_enable(dsidev, true);
4042
4043 dssdev->manager->enable(dssdev->manager);
4044
4045 return 0;
4046}
4047EXPORT_SYMBOL(dsi_video_mode_enable);
4048
4049void dsi_video_mode_disable(struct omap_dss_device *dssdev, int channel)
4050{
4051 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4052
4053 dsi_if_enable(dsidev, false);
4054 dsi_vc_enable(dsidev, channel, false);
4055
4056 /* MODE, 0 = command mode */
4057 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4058
4059 dsi_vc_enable(dsidev, channel, true);
4060 dsi_if_enable(dsidev, true);
4061
4062 dssdev->manager->disable(dssdev->manager);
4063}
4064EXPORT_SYMBOL(dsi_video_mode_disable);
4065
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
4067 u16 x, u16 y, u16 w, u16 h)
4068{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304069 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004071 unsigned bytespp;
4072 unsigned bytespl;
4073 unsigned bytespf;
4074 unsigned total_len;
4075 unsigned packet_payload;
4076 unsigned packet_len;
4077 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004078 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304079 const unsigned channel = dsi->update_channel;
Archit Taneja0c65622b2011-05-16 15:17:09 +05304080 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004081
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02004082 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
4083 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004084
Archit Tanejad6049142011-08-22 11:58:08 +05304085 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004086
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304087 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088 bytespl = w * bytespp;
4089 bytespf = bytespl * h;
4090
4091 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4092 * number of lines in a packet. See errata about VP_CLK_RATIO */
4093
4094 if (bytespf < line_buf_size)
4095 packet_payload = bytespf;
4096 else
4097 packet_payload = (line_buf_size) / bytespl * bytespl;
4098
4099 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4100 total_len = (bytespf / packet_payload) * packet_len;
4101
4102 if (bytespf % packet_payload)
4103 total_len += (bytespf % packet_payload) + 1;
4104
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004105 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304106 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304108 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304109 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004110
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304111 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004112 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4113 else
4114 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304115 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004116
4117 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4118 * because DSS interrupts are not capable of waking up the CPU and the
4119 * framedone interrupt could be delayed for quite a long time. I think
4120 * the same goes for any DSS interrupts, but for some reason I have not
4121 * seen the problem anywhere else than here.
4122 */
4123 dispc_disable_sidle();
4124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304125 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004126
Archit Taneja49dbf582011-05-16 15:17:07 +05304127 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4128 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004129 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004130
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004131 dss_start_update(dssdev);
4132
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304133 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004134 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4135 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304136 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304138 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139
4140#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304141 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004142#endif
4143 }
4144}
4145
4146#ifdef DSI_CATCH_MISSING_TE
4147static void dsi_te_timeout(unsigned long arg)
4148{
4149 DSSERR("TE not received for 250ms!\n");
4150}
4151#endif
4152
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304153static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004154{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304155 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4156
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004157 /* SIDLEMODE back to smart-idle */
4158 dispc_enable_sidle();
4159
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304160 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004161 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304162 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004163 }
4164
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304165 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004166
4167 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304168 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004169}
4170
4171static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304173 struct dsi_data *dsi = container_of(work, struct dsi_data,
4174 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004175 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4176 * 250ms which would conflict with this timeout work. What should be
4177 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004178 * possibly scheduled framedone work. However, cancelling the transfer
4179 * on the HW is buggy, and would probably require resetting the whole
4180 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004181
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004182 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004183
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304184 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004185}
4186
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004187static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004188{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304189 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4190 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4192
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004193 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4194 * turns itself off. However, DSI still has the pixels in its buffers,
4195 * and is sending the data.
4196 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304198 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304200 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004201
Archit Tanejacf398fb2011-03-23 09:59:34 +00004202#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
4203 dispc_fake_vsync_irq();
4204#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004205}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004207int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03004208 u16 *x, u16 *y, u16 *w, u16 *h,
4209 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004210{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304211 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004212 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004214 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004216 if (*x > dw || *y > dh)
4217 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004218
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004219 if (*x + *w > dw)
4220 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004222 if (*y + *h > dh)
4223 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004224
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004225 if (*w == 1)
4226 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004227
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004228 if (*w == 0 || *h == 0)
4229 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304231 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004233 dss_setup_partial_planes(dssdev, x, y, w, h,
4234 enlarge_update_area);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004235 dispc_mgr_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004237 return 0;
4238}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004239EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004240
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004241int omap_dsi_update(struct omap_dss_device *dssdev,
4242 int channel,
4243 u16 x, u16 y, u16 w, u16 h,
4244 void (*callback)(int, void *), void *data)
4245{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304246 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304249 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250
Tomi Valkeinena6027712010-05-25 17:01:28 +03004251 /* OMAP DSS cannot send updates of odd widths.
4252 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
4253 * here to make sure we catch erroneous updates. Otherwise we'll only
4254 * see rather obscure HW error happening, as DSS halts. */
4255 BUG_ON(x % 2 == 1);
4256
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004257 dsi->framedone_callback = callback;
4258 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004259
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004260 dsi->update_region.x = x;
4261 dsi->update_region.y = y;
4262 dsi->update_region.w = w;
4263 dsi->update_region.h = h;
4264 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004265
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004266 dsi_update_screen_dispc(dssdev, x, y, w, h);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004267
4268 return 0;
4269}
4270EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004271
4272/* Display funcs */
4273
4274static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4275{
4276 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304277
Archit Taneja8af6ff02011-09-05 16:48:27 +05304278 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4279 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004280 struct omap_video_timings timings = {
4281 .hsw = 1,
4282 .hfp = 1,
4283 .hbp = 1,
4284 .vsw = 1,
4285 .vfp = 0,
4286 .vbp = 0,
4287 };
4288
Archit Taneja8af6ff02011-09-05 16:48:27 +05304289 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4290 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4291
4292 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4293 (void *) dssdev, irq);
4294 if (r) {
4295 DSSERR("can't get FRAMEDONE irq\n");
4296 return r;
4297 }
4298
4299 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4300 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
4301
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004302 dispc_mgr_set_lcd_timings(dssdev->manager->id, &timings);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304303 } else {
4304 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4305 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
4306
4307 dispc_mgr_set_lcd_timings(dssdev->manager->id,
4308 &dssdev->panel.timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004309 }
4310
Archit Taneja8af6ff02011-09-05 16:48:27 +05304311 dispc_mgr_set_lcd_display_type(dssdev->manager->id,
4312 OMAP_DSS_LCD_DISPLAY_TFT);
4313 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4314 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004315 return 0;
4316}
4317
4318static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4319{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304320 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4321 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304322
Archit Taneja8af6ff02011-09-05 16:48:27 +05304323 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4324 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304325
Archit Taneja8af6ff02011-09-05 16:48:27 +05304326 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4327 (void *) dssdev, irq);
4328 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004329}
4330
4331static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4332{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304333 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004334 struct dsi_clock_info cinfo;
4335 int r;
4336
Archit Taneja1bb47832011-02-24 14:17:30 +05304337 /* we always use DSS_CLK_SYSCK as input clock */
4338 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004339 cinfo.regn = dssdev->clocks.dsi.regn;
4340 cinfo.regm = dssdev->clocks.dsi.regm;
4341 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4342 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004343 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004344 if (r) {
4345 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004346 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004347 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004348
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304349 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004350 if (r) {
4351 DSSERR("Failed to set dsi clocks\n");
4352 return r;
4353 }
4354
4355 return 0;
4356}
4357
4358static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4359{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304360 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004361 struct dispc_clock_info dispc_cinfo;
4362 int r;
4363 unsigned long long fck;
4364
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304365 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004366
Archit Tanejae8881662011-04-12 13:52:24 +05304367 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4368 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004369
4370 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4371 if (r) {
4372 DSSERR("Failed to calc dispc clocks\n");
4373 return r;
4374 }
4375
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004376 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004377 if (r) {
4378 DSSERR("Failed to set dispc clocks\n");
4379 return r;
4380 }
4381
4382 return 0;
4383}
4384
4385static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4386{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304387 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304388 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004389 int r;
4390
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03004391 r = dsi_parse_lane_config(dssdev);
4392 if (r) {
4393 DSSERR("illegal lane config");
4394 goto err0;
4395 }
4396
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304397 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004398 if (r)
4399 goto err0;
4400
4401 r = dsi_configure_dsi_clocks(dssdev);
4402 if (r)
4403 goto err1;
4404
Archit Tanejae8881662011-04-12 13:52:24 +05304405 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304406 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004407 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304408 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004409
4410 DSSDBG("PLL OK\n");
4411
4412 r = dsi_configure_dispc_clocks(dssdev);
4413 if (r)
4414 goto err2;
4415
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004416 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004417 if (r)
4418 goto err2;
4419
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304420 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421
4422 dsi_proto_timings(dssdev);
4423 dsi_set_lp_clk_divisor(dssdev);
4424
4425 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304426 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004427
4428 r = dsi_proto_config(dssdev);
4429 if (r)
4430 goto err3;
4431
4432 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304433 dsi_vc_enable(dsidev, 0, 1);
4434 dsi_vc_enable(dsidev, 1, 1);
4435 dsi_vc_enable(dsidev, 2, 1);
4436 dsi_vc_enable(dsidev, 3, 1);
4437 dsi_if_enable(dsidev, 1);
4438 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004440 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004442 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004443err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304444 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304445 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004446 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4447
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304449 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004450err0:
4451 return r;
4452}
4453
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004454static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004455 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004456{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304457 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304458 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304459 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304460
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304461 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304462 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004463
Ville Syrjäläd7370102010-04-22 22:50:09 +02004464 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304465 dsi_if_enable(dsidev, 0);
4466 dsi_vc_enable(dsidev, 0, 0);
4467 dsi_vc_enable(dsidev, 1, 0);
4468 dsi_vc_enable(dsidev, 2, 0);
4469 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004470
Archit Taneja89a35e52011-04-12 13:52:23 +05304471 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304472 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004473 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004474 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304475 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004476}
4477
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004478int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004479{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304480 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304481 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482 int r = 0;
4483
4484 DSSDBG("dsi_display_enable\n");
4485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304486 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004487
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304488 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004490 if (dssdev->manager == NULL) {
4491 DSSERR("failed to enable display: no manager\n");
4492 r = -ENODEV;
4493 goto err_start_dev;
4494 }
4495
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496 r = omap_dss_start_device(dssdev);
4497 if (r) {
4498 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004499 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500 }
4501
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004502 r = dsi_runtime_get(dsidev);
4503 if (r)
4504 goto err_get_dsi;
4505
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304506 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004507
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004508 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004509
4510 r = dsi_display_init_dispc(dssdev);
4511 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004512 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004513
4514 r = dsi_display_init_dsi(dssdev);
4515 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004516 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304518 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004519
4520 return 0;
4521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004522err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004523 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004524err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304525 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004526 dsi_runtime_put(dsidev);
4527err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004528 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004529err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304530 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004531 DSSDBG("dsi_display_enable FAILED\n");
4532 return r;
4533}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004534EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004536void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004537 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004538{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304539 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304540 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304541
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004542 DSSDBG("dsi_display_disable\n");
4543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304544 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004545
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304546 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004547
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004548 dsi_sync_vc(dsidev, 0);
4549 dsi_sync_vc(dsidev, 1);
4550 dsi_sync_vc(dsidev, 2);
4551 dsi_sync_vc(dsidev, 3);
4552
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553 dsi_display_uninit_dispc(dssdev);
4554
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004555 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004556
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004557 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304558 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004559
4560 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004561
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304562 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004563}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004564EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004566int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004567{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304568 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4569 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4570
4571 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004572 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004573}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004574EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004577 u32 fifo_size, u32 burst_size,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004578 u32 *fifo_low, u32 *fifo_high)
4579{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004580 *fifo_high = fifo_size - burst_size;
4581 *fifo_low = fifo_size - burst_size * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004582}
4583
4584int dsi_init_display(struct omap_dss_device *dssdev)
4585{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304586 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4587 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja75d72472011-05-16 15:17:08 +05304588 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304589
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590 DSSDBG("DSI init\n");
4591
Archit Taneja7e951ee2011-07-22 12:45:04 +05304592 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4593 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4594 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4595 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004596
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304597 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004598 struct regulator *vdds_dsi;
4599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304600 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004601
4602 if (IS_ERR(vdds_dsi)) {
4603 DSSERR("can't get VDDS_DSI regulator\n");
4604 return PTR_ERR(vdds_dsi);
4605 }
4606
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304607 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004608 }
4609
Tomi Valkeinend9820852011-10-12 15:05:59 +03004610 if (dsi_get_num_lanes_used(dssdev) > dsi->num_lanes_supported) {
4611 DSSERR("DSI%d can't support more than %d lanes\n",
4612 dsi_module + 1, dsi->num_lanes_supported);
Archit Taneja75d72472011-05-16 15:17:08 +05304613 return -EINVAL;
4614 }
4615
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004616 return 0;
4617}
4618
Archit Taneja5ee3c142011-03-02 12:35:53 +05304619int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4620{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304621 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4622 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304623 int i;
4624
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304625 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4626 if (!dsi->vc[i].dssdev) {
4627 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304628 *channel = i;
4629 return 0;
4630 }
4631 }
4632
4633 DSSERR("cannot get VC for display %s", dssdev->name);
4634 return -ENOSPC;
4635}
4636EXPORT_SYMBOL(omap_dsi_request_vc);
4637
4638int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4639{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304640 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4641 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4642
Archit Taneja5ee3c142011-03-02 12:35:53 +05304643 if (vc_id < 0 || vc_id > 3) {
4644 DSSERR("VC ID out of range\n");
4645 return -EINVAL;
4646 }
4647
4648 if (channel < 0 || channel > 3) {
4649 DSSERR("Virtual Channel out of range\n");
4650 return -EINVAL;
4651 }
4652
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304653 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304654 DSSERR("Virtual Channel not allocated to display %s\n",
4655 dssdev->name);
4656 return -EINVAL;
4657 }
4658
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304659 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304660
4661 return 0;
4662}
4663EXPORT_SYMBOL(omap_dsi_set_vc_id);
4664
4665void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4666{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304667 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4668 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4669
Archit Taneja5ee3c142011-03-02 12:35:53 +05304670 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304671 dsi->vc[channel].dssdev == dssdev) {
4672 dsi->vc[channel].dssdev = NULL;
4673 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304674 }
4675}
4676EXPORT_SYMBOL(omap_dsi_release_vc);
4677
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304678void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004679{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304680 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304681 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304682 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4683 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004684}
4685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304686void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004687{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304688 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304689 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304690 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4691 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004692}
4693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304694static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004695{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304696 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4697
4698 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4699 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4700 dsi->regm_dispc_max =
4701 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4702 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4703 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4704 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4705 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004706}
4707
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004708static int dsi_get_clocks(struct platform_device *dsidev)
4709{
4710 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4711 struct clk *clk;
4712
4713 clk = clk_get(&dsidev->dev, "fck");
4714 if (IS_ERR(clk)) {
4715 DSSERR("can't get fck\n");
4716 return PTR_ERR(clk);
4717 }
4718
4719 dsi->dss_clk = clk;
4720
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004721 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004722 if (IS_ERR(clk)) {
4723 DSSERR("can't get sys_clk\n");
4724 clk_put(dsi->dss_clk);
4725 dsi->dss_clk = NULL;
4726 return PTR_ERR(clk);
4727 }
4728
4729 dsi->sys_clk = clk;
4730
4731 return 0;
4732}
4733
4734static void dsi_put_clocks(struct platform_device *dsidev)
4735{
4736 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4737
4738 if (dsi->dss_clk)
4739 clk_put(dsi->dss_clk);
4740 if (dsi->sys_clk)
4741 clk_put(dsi->sys_clk);
4742}
4743
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004744/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004745static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004746{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004747 struct omap_display_platform_data *dss_plat_data;
4748 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004749 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304750 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004751 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304752 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304754 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4755 if (!dsi) {
4756 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004757 goto err_alloc;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304758 }
4759
4760 dsi->pdev = dsidev;
4761 dsi_pdev_map[dsi_module] = dsidev;
4762 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304763
4764 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004765 board_info = dss_plat_data->board_data;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004766 dsi->enable_pads = board_info->dsi_enable_pads;
4767 dsi->disable_pads = board_info->dsi_disable_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004768
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304769 spin_lock_init(&dsi->irq_lock);
4770 spin_lock_init(&dsi->errors_lock);
4771 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004772
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004773#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304774 spin_lock_init(&dsi->irq_stats_lock);
4775 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004776#endif
4777
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304778 mutex_init(&dsi->lock);
4779 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004780
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004781 r = dsi_get_clocks(dsidev);
4782 if (r)
4783 goto err_get_clk;
4784
4785 pm_runtime_enable(&dsidev->dev);
4786
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304787 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4788 dsi_framedone_timeout_work_callback);
4789
4790#ifdef DSI_CATCH_MISSING_TE
4791 init_timer(&dsi->te_timer);
4792 dsi->te_timer.function = dsi_te_timeout;
4793 dsi->te_timer.data = 0;
4794#endif
4795 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4796 if (!dsi_mem) {
4797 DSSERR("can't get IORESOURCE_MEM DSI\n");
4798 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004799 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00004800 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304801 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4802 if (!dsi->base) {
4803 DSSERR("can't ioremap DSI\n");
4804 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004805 goto err_ioremap;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304806 }
4807 dsi->irq = platform_get_irq(dsi->pdev, 0);
4808 if (dsi->irq < 0) {
4809 DSSERR("platform_get_irq failed\n");
4810 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004811 goto err_get_irq;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304812 }
archit tanejaaffe3602011-02-23 08:41:03 +00004813
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304814 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4815 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004816 if (r < 0) {
4817 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004818 goto err_get_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00004819 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004820
Archit Taneja5ee3c142011-03-02 12:35:53 +05304821 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304822 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304823 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304824 dsi->vc[i].dssdev = NULL;
4825 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304826 }
4827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304828 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004829
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004830 r = dsi_runtime_get(dsidev);
4831 if (r)
4832 goto err_get_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004833
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304834 rev = dsi_read_reg(dsidev, DSI_REVISION);
4835 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004836 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4837
Tomi Valkeinend9820852011-10-12 15:05:59 +03004838 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4839 * of data to 3 by default */
4840 if (dss_has_feature(FEAT_DSI_GNQ))
4841 /* NB_DATA_LANES */
4842 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4843 else
4844 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304845
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004846 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004847
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004848 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004849
4850err_get_dsi:
4851 free_irq(dsi->irq, dsi->pdev);
4852err_get_irq:
Archit Taneja49dbf582011-05-16 15:17:07 +05304853 iounmap(dsi->base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004854err_ioremap:
4855 pm_runtime_disable(&dsidev->dev);
4856err_get_clk:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304857 kfree(dsi);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004858err_alloc:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004859 return r;
4860}
4861
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004862static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004863{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304864 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4865
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004866 WARN_ON(dsi->scp_clk_refcount > 0);
4867
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004868 pm_runtime_disable(&dsidev->dev);
4869
4870 dsi_put_clocks(dsidev);
4871
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304872 if (dsi->vdds_dsi_reg != NULL) {
4873 if (dsi->vdds_dsi_enabled) {
4874 regulator_disable(dsi->vdds_dsi_reg);
4875 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004876 }
4877
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304878 regulator_put(dsi->vdds_dsi_reg);
4879 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004880 }
4881
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304882 free_irq(dsi->irq, dsi->pdev);
4883 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004884
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304885 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004886
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004887 return 0;
4888}
4889
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004890static int dsi_runtime_suspend(struct device *dev)
4891{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004892 dispc_runtime_put();
4893 dss_runtime_put();
4894
4895 return 0;
4896}
4897
4898static int dsi_runtime_resume(struct device *dev)
4899{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004900 int r;
4901
4902 r = dss_runtime_get();
4903 if (r)
4904 goto err_get_dss;
4905
4906 r = dispc_runtime_get();
4907 if (r)
4908 goto err_get_dispc;
4909
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004910 return 0;
4911
4912err_get_dispc:
4913 dss_runtime_put();
4914err_get_dss:
4915 return r;
4916}
4917
4918static const struct dev_pm_ops dsi_pm_ops = {
4919 .runtime_suspend = dsi_runtime_suspend,
4920 .runtime_resume = dsi_runtime_resume,
4921};
4922
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004923static struct platform_driver omap_dsihw_driver = {
4924 .probe = omap_dsihw_probe,
4925 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004926 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004927 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004928 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004929 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004930 },
4931};
4932
4933int dsi_init_platform_driver(void)
4934{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004935 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004936}
4937
4938void dsi_uninit_platform_driver(void)
4939{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004940 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004941}