blob: fdb392b27e8109f8b02a1b09b3a3d95cdbd20f14 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/sched.h>
26#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/spinlock.h>
28#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000029#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020030#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010031#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050032#include <linux/kgdb.h>
33#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070034#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000035#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050036#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010037#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080038#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40#include <asm/bootinfo.h>
41#include <asm/branch.h>
42#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000043#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020045#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000046#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000048#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020049#include <asm/idle.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000050#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000051#include <asm/mipsregs.h>
52#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000054#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/pgtable.h>
56#include <asm/ptrace.h>
57#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/tlbdebug.h>
59#include <asm/traps.h>
60#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070061#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090064#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010065#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090067extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090068extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010069extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010070extern u32 handle_tlbl[];
71extern u32 handle_tlbs[];
72extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070073extern asmlinkage void handle_adel(void);
74extern asmlinkage void handle_ades(void);
75extern asmlinkage void handle_ibe(void);
76extern asmlinkage void handle_dbe(void);
77extern asmlinkage void handle_sys(void);
78extern asmlinkage void handle_bp(void);
79extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090080extern asmlinkage void handle_ri_rdhwr_vivt(void);
81extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082extern asmlinkage void handle_cpu(void);
83extern asmlinkage void handle_ov(void);
84extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000085extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000087extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000088extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089extern asmlinkage void handle_mdmx(void);
90extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000091extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000092extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093extern asmlinkage void handle_mcheck(void);
94extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010095extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Linus Torvalds1da177e2005-04-16 15:20:36 -070097void (*board_be_init)(void);
98int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000099void (*board_nmi_handler_setup)(void);
100void (*board_ejtag_handler_setup)(void);
101void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000102void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000103void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200105static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900106{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100107 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900108 unsigned long addr;
109
110 printk("Call Trace:");
111#ifdef CONFIG_KALLSYMS
112 printk("\n");
113#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200114 while (!kstack_end(sp)) {
115 unsigned long __user *p =
116 (unsigned long __user *)(unsigned long)sp++;
117 if (__get_user(addr, p)) {
118 printk(" (Bad stack address)");
119 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100120 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200121 if (__kernel_text_address(addr))
122 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900123 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200124 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900125}
126
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900127#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900128int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900129static int __init set_raw_show_trace(char *str)
130{
131 raw_show_trace = 1;
132 return 1;
133}
134__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900135#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200136
Ralf Baechleeae23f22007-10-14 23:27:21 +0100137static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900138{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200139 unsigned long sp = regs->regs[29];
140 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900141 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142
Vincent Wene909be82012-07-19 09:11:16 +0200143 if (!task)
144 task = current;
145
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200147 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900148 return;
149 }
150 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200151 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200152 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900153 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200154 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900155 printk("\n");
156}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158/*
159 * This routine abuses get_user()/put_user() to reference pointers
160 * with at least a bit of error checking ...
161 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100162static void show_stacktrace(struct task_struct *task,
163 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 const int field = 2 * sizeof(unsigned long);
166 long stackdata;
167 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900168 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 printk("Stack :");
171 i = 0;
172 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
173 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100174 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 if (i > 39) {
176 printk(" ...");
177 break;
178 }
179
180 if (__get_user(stackdata, sp++)) {
181 printk(" (Bad stack address)");
182 break;
183 }
184
185 printk(" %0*lx", field, stackdata);
186 i++;
187 }
188 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200189 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900190}
191
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900192void show_stack(struct task_struct *task, unsigned long *sp)
193{
194 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100195 mm_segment_t old_fs = get_fs();
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900196 if (sp) {
197 regs.regs[29] = (unsigned long)sp;
198 regs.regs[31] = 0;
199 regs.cp0_epc = 0;
200 } else {
201 if (task && task != current) {
202 regs.regs[29] = task->thread.reg29;
203 regs.regs[31] = 0;
204 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500205#ifdef CONFIG_KGDB_KDB
206 } else if (atomic_read(&kgdb_active) != -1 &&
207 kdb_current_regs) {
208 memcpy(&regs, kdb_current_regs, sizeof(regs));
209#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900210 } else {
211 prepare_frametrace(&regs);
212 }
213 }
James Hogan1e778632015-07-27 13:50:22 +0100214 /*
215 * show_stack() deals exclusively with kernel mode, so be sure to access
216 * the stack in the kernel (not user) address space.
217 */
218 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900219 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100220 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221}
222
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900223static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224{
225 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100226 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
228 printk("\nCode:");
229
Ralf Baechle39b8d522008-04-28 17:14:26 +0100230 if ((unsigned long)pc & 1)
231 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 for(i = -3 ; i < 6 ; i++) {
233 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100234 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 printk(" (Bad address in epc)\n");
236 break;
237 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100238 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 }
240}
241
Ralf Baechleeae23f22007-10-14 23:27:21 +0100242static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243{
244 const int field = 2 * sizeof(unsigned long);
245 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700246 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 int i;
248
Tejun Heoa43cb952013-04-30 15:27:17 -0700249 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
251 /*
252 * Saved main processor registers
253 */
254 for (i = 0; i < 32; ) {
255 if ((i % 4) == 0)
256 printk("$%2d :", i);
257 if (i == 0)
258 printk(" %0*lx", field, 0UL);
259 else if (i == 26 || i == 27)
260 printk(" %*s", field, "");
261 else
262 printk(" %0*lx", field, regs->regs[i]);
263
264 i++;
265 if ((i % 4) == 0)
266 printk("\n");
267 }
268
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100269#ifdef CONFIG_CPU_HAS_SMARTMIPS
270 printk("Acx : %0*lx\n", field, regs->acx);
271#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 printk("Hi : %0*lx\n", field, regs->hi);
273 printk("Lo : %0*lx\n", field, regs->lo);
274
275 /*
276 * Saved cp0 registers
277 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100278 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
279 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100280 printk("ra : %0*lx %pS\n", field, regs->regs[31],
281 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Ralf Baechle70342282013-01-22 12:59:30 +0100283 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Ralf Baechle1990e542013-06-26 17:06:34 +0200285 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000286 if (regs->cp0_status & ST0_KUO)
287 printk("KUo ");
288 if (regs->cp0_status & ST0_IEO)
289 printk("IEo ");
290 if (regs->cp0_status & ST0_KUP)
291 printk("KUp ");
292 if (regs->cp0_status & ST0_IEP)
293 printk("IEp ");
294 if (regs->cp0_status & ST0_KUC)
295 printk("KUc ");
296 if (regs->cp0_status & ST0_IEC)
297 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200298 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000299 if (regs->cp0_status & ST0_KX)
300 printk("KX ");
301 if (regs->cp0_status & ST0_SX)
302 printk("SX ");
303 if (regs->cp0_status & ST0_UX)
304 printk("UX ");
305 switch (regs->cp0_status & ST0_KSU) {
306 case KSU_USER:
307 printk("USER ");
308 break;
309 case KSU_SUPERVISOR:
310 printk("SUPERVISOR ");
311 break;
312 case KSU_KERNEL:
313 printk("KERNEL ");
314 break;
315 default:
316 printk("BAD_MODE ");
317 break;
318 }
319 if (regs->cp0_status & ST0_ERL)
320 printk("ERL ");
321 if (regs->cp0_status & ST0_EXL)
322 printk("EXL ");
323 if (regs->cp0_status & ST0_IE)
324 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 printk("\n");
327
Petri Gynther37dd3812015-05-08 15:10:10 -0700328 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
329 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Petri Gynther37dd3812015-05-08 15:10:10 -0700331 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
333
Ralf Baechle9966db252007-10-11 23:46:17 +0100334 printk("PrId : %08x (%s)\n", read_c0_prid(),
335 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336}
337
Ralf Baechleeae23f22007-10-14 23:27:21 +0100338/*
339 * FIXME: really the generic show_regs should take a const pointer argument.
340 */
341void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100343 __show_regs((struct pt_regs *)regs);
344}
345
David Daneyc1bf2072010-08-03 11:22:20 -0700346void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100347{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100348 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100349 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100350
Ralf Baechleeae23f22007-10-14 23:27:21 +0100351 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100353 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
354 current->comm, current->pid, current_thread_info(), current,
355 field, current_thread_info()->tp_value);
356 if (cpu_has_userlocal) {
357 unsigned long tls;
358
359 tls = read_c0_userlocal();
360 if (tls != current_thread_info()->tp_value)
361 printk("*HwTLS: %0*lx\n", field, tls);
362 }
363
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100364 if (!user_mode(regs))
365 /* Necessary for getting the correct stack content */
366 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900367 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900368 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100370 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371}
372
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000373static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
David Daney70dc6f02010-08-03 15:44:43 -0700375void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376{
377 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400378 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Nathan Lynch8742cd22011-09-30 13:49:35 -0500380 oops_enter();
381
Ralf Baechlee3b28832015-07-28 20:37:43 +0200382 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200383 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100384 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000387 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100388 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400389
Ralf Baechle178086c2005-10-13 17:07:54 +0100390 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030392 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000393 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200394
Nathan Lynch8742cd22011-09-30 13:49:35 -0500395 oops_exit();
396
Maxime Bizond4fd1982006-07-20 18:52:02 +0200397 if (in_interrupt())
398 panic("Fatal exception in interrupt");
399
400 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000401 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200402 ssleep(5);
403 panic("Fatal exception");
404 }
405
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200406 if (regs && kexec_should_crash(current))
407 crash_kexec(regs);
408
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400409 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410}
411
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200412extern struct exception_table_entry __start___dbe_table[];
413extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000415__asm__(
416" .section __dbe_table, \"a\"\n"
417" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419/* Given an address, look for it in the exception tables. */
420static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
421{
422 const struct exception_table_entry *e;
423
424 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
425 if (!e)
426 e = search_module_dbetables(addr);
427 return e;
428}
429
430asmlinkage void do_be(struct pt_regs *regs)
431{
432 const int field = 2 * sizeof(unsigned long);
433 const struct exception_table_entry *fixup = NULL;
434 int data = regs->cp0_cause & 4;
435 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200436 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200438 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100439 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 if (data && !user_mode(regs))
441 fixup = search_dbe_tables(exception_epc(regs));
442
443 if (fixup)
444 action = MIPS_BE_FIXUP;
445
446 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900447 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 switch (action) {
450 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200451 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 case MIPS_BE_FIXUP:
453 if (fixup) {
454 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200455 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
457 break;
458 default:
459 break;
460 }
461
462 /*
463 * Assume it would be too dangerous to continue ...
464 */
465 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
466 data ? "Data" : "Instruction",
467 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200468 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200469 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200470 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 die_if_kernel("Oops", regs);
473 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200474
475out:
476 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477}
478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100480 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 */
482
483#define OPCODE 0xfc000000
484#define BASE 0x03e00000
485#define RT 0x001f0000
486#define OFFSET 0x0000ffff
487#define LL 0xc0000000
488#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100489#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000490#define SPEC3 0x7c000000
491#define RD 0x0000f800
492#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100493#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000494#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500496/* microMIPS definitions */
497#define MM_POOL32A_FUNC 0xfc00ffff
498#define MM_RDHWR 0x00006b3c
499#define MM_RS 0x001f0000
500#define MM_RT 0x03e00000
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502/*
503 * The ll_bit is cleared by r*_switch.S
504 */
505
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200506unsigned int ll_bit;
507struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100509static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000511 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
514 /*
515 * analyse the ll instruction that just caused a ri exception
516 * and put the referenced address to addr.
517 */
518
519 /* sign extend offset */
520 offset = opcode & OFFSET;
521 offset <<= 16;
522 offset >>= 16;
523
Ralf Baechlefe00f942005-03-01 19:22:29 +0000524 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000525 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100527 if ((unsigned long)vaddr & 3)
528 return SIGBUS;
529 if (get_user(value, vaddr))
530 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
532 preempt_disable();
533
534 if (ll_task == NULL || ll_task == current) {
535 ll_bit = 1;
536 } else {
537 ll_bit = 0;
538 }
539 ll_task = current;
540
541 preempt_enable();
542
543 regs->regs[(opcode & RT) >> 16] = value;
544
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100545 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546}
547
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100548static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000550 unsigned long __user *vaddr;
551 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
554 /*
555 * analyse the sc instruction that just caused a ri exception
556 * and put the referenced address to addr.
557 */
558
559 /* sign extend offset */
560 offset = opcode & OFFSET;
561 offset <<= 16;
562 offset >>= 16;
563
Ralf Baechlefe00f942005-03-01 19:22:29 +0000564 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000565 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 reg = (opcode & RT) >> 16;
567
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100568 if ((unsigned long)vaddr & 3)
569 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571 preempt_disable();
572
573 if (ll_bit == 0 || ll_task != current) {
574 regs->regs[reg] = 0;
575 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100576 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 }
578
579 preempt_enable();
580
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100581 if (put_user(regs->regs[reg], vaddr))
582 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584 regs->regs[reg] = 1;
585
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100586 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587}
588
589/*
590 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
591 * opcodes are supposed to result in coprocessor unusable exceptions if
592 * executed on ll/sc-less processors. That's the theory. In practice a
593 * few processors such as NEC's VR4100 throw reserved instruction exceptions
594 * instead, so we're doing the emulation thing in both exception handlers.
595 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100596static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800598 if ((opcode & OPCODE) == LL) {
599 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200600 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100601 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800602 }
603 if ((opcode & OPCODE) == SC) {
604 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200605 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100606 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100609 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
Ralf Baechle3c370262005-04-13 17:43:59 +0000612/*
613 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100614 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000615 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500616static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000617{
Al Virodc8f6022006-01-12 01:06:07 -0800618 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000619
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500620 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
621 1, regs, 0);
622 switch (rd) {
623 case 0: /* CPU number */
624 regs->regs[rt] = smp_processor_id();
625 return 0;
626 case 1: /* SYNCI length */
627 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
628 current_cpu_data.icache.linesz);
629 return 0;
630 case 2: /* Read count register */
631 regs->regs[rt] = read_c0_count();
632 return 0;
633 case 3: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200634 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500635 case CPU_20KC:
636 case CPU_25KF:
637 regs->regs[rt] = 1;
638 break;
639 default:
640 regs->regs[rt] = 2;
641 }
642 return 0;
643 case 29:
644 regs->regs[rt] = ti->tp_value;
645 return 0;
646 default:
647 return -1;
648 }
649}
650
651static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
652{
Ralf Baechle3c370262005-04-13 17:43:59 +0000653 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
654 int rd = (opcode & RD) >> 11;
655 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500656
657 simulate_rdhwr(regs, rd, rt);
658 return 0;
659 }
660
661 /* Not ours. */
662 return -1;
663}
664
665static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
666{
667 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
668 int rd = (opcode & MM_RS) >> 16;
669 int rt = (opcode & MM_RT) >> 21;
670 simulate_rdhwr(regs, rd, rt);
671 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000672 }
673
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500674 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100675 return -1;
676}
Ralf Baechlee5679882006-11-30 01:14:47 +0000677
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100678static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
679{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800680 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
681 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200682 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100683 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800684 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100685
686 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000687}
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689asmlinkage void do_ov(struct pt_regs *regs)
690{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200691 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 siginfo_t info;
693
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200694 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000695 die_if_kernel("Integer overflow", regs);
696
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 info.si_code = FPE_INTOVF;
698 info.si_signo = SIGFPE;
699 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000700 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200702 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703}
704
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100705int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700706{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100707 struct siginfo si = { 0 };
Paul Burtonad70c132015-01-30 12:09:35 +0000708
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100709 switch (sig) {
710 case 0:
711 return 0;
712
713 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700714 si.si_addr = fault_addr;
715 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100716 /*
717 * Inexact can happen together with Overflow or Underflow.
718 * Respect the mask to deliver the correct exception.
719 */
720 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
721 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
722 if (fcr31 & FPU_CSR_INV_X)
723 si.si_code = FPE_FLTINV;
724 else if (fcr31 & FPU_CSR_DIV_X)
725 si.si_code = FPE_FLTDIV;
726 else if (fcr31 & FPU_CSR_OVF_X)
727 si.si_code = FPE_FLTOVF;
728 else if (fcr31 & FPU_CSR_UDF_X)
729 si.si_code = FPE_FLTUND;
730 else if (fcr31 & FPU_CSR_INE_X)
731 si.si_code = FPE_FLTRES;
732 else
733 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700734 force_sig_info(sig, &si, current);
735 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100736
737 case SIGBUS:
738 si.si_addr = fault_addr;
739 si.si_signo = sig;
740 si.si_code = BUS_ADRERR;
741 force_sig_info(sig, &si, current);
742 return 1;
743
744 case SIGSEGV:
745 si.si_addr = fault_addr;
746 si.si_signo = sig;
747 down_read(&current->mm->mmap_sem);
748 if (find_vma(current->mm, (unsigned long)fault_addr))
749 si.si_code = SEGV_ACCERR;
750 else
751 si.si_code = SEGV_MAPERR;
752 up_read(&current->mm->mmap_sem);
753 force_sig_info(sig, &si, current);
754 return 1;
755
756 default:
David Daney515b0292010-10-21 16:32:26 -0700757 force_sig(sig, current);
758 return 1;
David Daney515b0292010-10-21 16:32:26 -0700759 }
760}
761
Paul Burton4227a2d2014-09-11 08:30:20 +0100762static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
763 unsigned long old_epc, unsigned long old_ra)
764{
765 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100766 void __user *fault_addr;
767 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100768 int sig;
769
770 /* If it's obviously not an FP instruction, skip it */
771 switch (inst.i_format.opcode) {
772 case cop1_op:
773 case cop1x_op:
774 case lwc1_op:
775 case ldc1_op:
776 case swc1_op:
777 case sdc1_op:
778 break;
779
780 default:
781 return -1;
782 }
783
784 /*
785 * do_ri skipped over the instruction via compute_return_epc, undo
786 * that for the FPU emulator.
787 */
788 regs->cp0_epc = old_epc;
789 regs->regs[31] = old_ra;
790
791 /* Save the FP context to struct thread_struct */
792 lose_fpu(1);
793
794 /* Run the emulator */
795 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
796 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100797 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100798
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100799 /*
800 * We can't allow the emulated instruction to leave any of
801 * the cause bits set in $fcr31.
802 */
803 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Paul Burton4227a2d2014-09-11 08:30:20 +0100804
805 /* Restore the hardware register state */
806 own_fpu(1);
807
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100808 /* Send a signal if required. */
809 process_fpemu_return(sig, fault_addr, fcr31);
810
Paul Burton4227a2d2014-09-11 08:30:20 +0100811 return 0;
812}
813
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814/*
815 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
816 */
817asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
818{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200819 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100820 void __user *fault_addr;
821 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100822
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200823 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200824 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200825 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200826 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000827
828 /* Clear FCSR.Cause before enabling interrupts */
829 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
830 local_irq_enable();
831
Chris Dearman57725f92006-06-30 23:35:28 +0100832 die_if_kernel("FP exception in kernel code", regs);
833
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000836 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 * software emulator on-board, let's use it...
838 *
839 * Force FPU to dump state into task/thread context. We're
840 * moving a lot of data here for what is probably a single
841 * instruction, but the alternative is to pre-decode the FP
842 * register operands before invoking the emulator, which seems
843 * a bit extreme for what should be an infrequent event.
844 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000845 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900846 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
848 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700849 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
850 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100851 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853 /*
854 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100855 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900857 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
859 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100860 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100861 } else {
862 sig = SIGFPE;
863 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100864 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100866 /* Send a signal if required. */
867 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200868
869out:
870 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871}
872
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +0000873void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
Ralf Baechledf270052008-04-20 16:28:54 +0100874 const char *str)
875{
876 siginfo_t info;
877 char b[40];
878
Jason Wessel5dd11d52010-05-20 21:04:26 -0500879#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200880 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
881 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500882 return;
883#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
884
Ralf Baechlee3b28832015-07-28 20:37:43 +0200885 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200886 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500887 return;
888
Ralf Baechledf270052008-04-20 16:28:54 +0100889 /*
890 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
891 * insns, even for trap and break codes that indicate arithmetic
892 * failures. Weird ...
893 * But should we continue the brokenness??? --macro
894 */
895 switch (code) {
896 case BRK_OVERFLOW:
897 case BRK_DIVZERO:
898 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
899 die_if_kernel(b, regs);
900 if (code == BRK_DIVZERO)
901 info.si_code = FPE_INTDIV;
902 else
903 info.si_code = FPE_INTOVF;
904 info.si_signo = SIGFPE;
905 info.si_errno = 0;
906 info.si_addr = (void __user *) regs->cp0_epc;
907 force_sig_info(SIGFPE, &info, current);
908 break;
909 case BRK_BUG:
910 die_if_kernel("Kernel bug detected", regs);
911 force_sig(SIGTRAP, current);
912 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000913 case BRK_MEMU:
914 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100915 * This breakpoint code is used by the FPU emulator to retake
916 * control of the CPU after executing the instruction from the
917 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000918 *
919 * Terminate if exception was recognized as a delay slot return
920 * otherwise handle as normal.
921 */
922 if (do_dsemulret(regs))
923 return;
924
925 die_if_kernel("Math emu break/trap", regs);
926 force_sig(SIGTRAP, current);
927 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100928 default:
929 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
930 die_if_kernel(b, regs);
931 force_sig(SIGTRAP, current);
932 }
933}
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935asmlinkage void do_bp(struct pt_regs *regs)
936{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100937 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200939 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000940 mm_segment_t seg;
941
942 seg = get_fs();
943 if (!user_mode(regs))
944 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200946 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200947 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500948 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100949 u16 instr[2];
950
951 if (__get_user(instr[0], (u16 __user *)epc))
952 goto out_sigsegv;
953
954 if (!cpu_has_mmips) {
955 /* MIPS16e mode */
956 bcode = (instr[0] >> 5) & 0x3f;
957 } else if (mm_insn_16bit(instr[0])) {
958 /* 16-bit microMIPS BREAK */
959 bcode = instr[0] & 0xf;
960 } else {
961 /* 32-bit microMIPS BREAK */
962 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500963 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000964 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100965 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500966 }
967 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100968 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500969 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100970 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500971 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
973 /*
974 * There is the ancient bug in the MIPS assemblers that the break
975 * code starts left to bit 16 instead to bit 6 in the opcode.
976 * Gas is bug-compatible, but not always, grrr...
977 * We handle both cases with a simple heuristics. --macro
978 */
Ralf Baechledf270052008-04-20 16:28:54 +0100979 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100980 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
David Daneyc1bf2072010-08-03 11:22:20 -0700982 /*
983 * notify the kprobe handlers, if instruction is likely to
984 * pertain to them.
985 */
986 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +0200987 case BRK_UPROBE:
988 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
989 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
990 goto out;
991 else
992 break;
993 case BRK_UPROBE_XOL:
994 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
995 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
996 goto out;
997 else
998 break;
David Daneyc1bf2072010-08-03 11:22:20 -0700999 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001000 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001001 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001002 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001003 else
1004 break;
1005 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001006 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001007 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001008 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001009 else
1010 break;
1011 default:
1012 break;
1013 }
1014
Ralf Baechledf270052008-04-20 16:28:54 +01001015 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001016
1017out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001018 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001019 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001020 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001021
1022out_sigsegv:
1023 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001024 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025}
1026
1027asmlinkage void do_tr(struct pt_regs *regs)
1028{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001029 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001030 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001031 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001032 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001033 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001035 seg = get_fs();
1036 if (!user_mode(regs))
1037 set_fs(get_ds());
1038
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001039 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001040 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001041 if (get_isa16_mode(regs->cp0_epc)) {
1042 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1043 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001044 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001045 opcode = (instr[0] << 16) | instr[1];
1046 /* Immediate versions don't provide a code. */
1047 if (!(opcode & OPCODE))
1048 tcode = (opcode >> 12) & ((1 << 4) - 1);
1049 } else {
1050 if (__get_user(opcode, (u32 __user *)epc))
1051 goto out_sigsegv;
1052 /* Immediate versions don't provide a code. */
1053 if (!(opcode & OPCODE))
1054 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001055 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Ralf Baechledf270052008-04-20 16:28:54 +01001057 do_trap_or_bp(regs, tcode, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001058
1059out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001060 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001061 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001062 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001063
1064out_sigsegv:
1065 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001066 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067}
1068
1069asmlinkage void do_ri(struct pt_regs *regs)
1070{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001071 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1072 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001073 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001074 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001075 unsigned int opcode = 0;
1076 int status = -1;
1077
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001078 /*
1079 * Avoid any kernel code. Just emulate the R2 instruction
1080 * as quickly as possible.
1081 */
1082 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001083 likely(user_mode(regs)) &&
1084 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001085 unsigned long fcr31 = 0;
1086
1087 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001088 switch (status) {
1089 case 0:
1090 case SIGEMT:
1091 task_thread_info(current)->r2_emul_return = 1;
1092 return;
1093 case SIGILL:
1094 goto no_r2_instr;
1095 default:
1096 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001097 &current->thread.cp0_baduaddr,
1098 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001099 task_thread_info(current)->r2_emul_return = 1;
1100 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001101 }
1102 }
1103
1104no_r2_instr:
1105
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001106 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001107 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001108
Ralf Baechlee3b28832015-07-28 20:37:43 +02001109 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001110 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001111 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 die_if_kernel("Reserved instruction in kernel code", regs);
1114
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001115 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001116 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001117
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001118 if (get_isa16_mode(regs->cp0_epc)) {
1119 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001120
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001121 if (unlikely(get_user(mmop[0], epc) < 0))
1122 status = SIGSEGV;
1123 if (unlikely(get_user(mmop[1], epc) < 0))
1124 status = SIGSEGV;
1125 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001126
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001127 if (status < 0)
1128 status = simulate_rdhwr_mm(regs, opcode);
1129 } else {
1130 if (unlikely(get_user(opcode, epc) < 0))
1131 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001132
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001133 if (!cpu_has_llsc && status < 0)
1134 status = simulate_llsc(regs, opcode);
1135
1136 if (status < 0)
1137 status = simulate_rdhwr_normal(regs, opcode);
1138
1139 if (status < 0)
1140 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001141
1142 if (status < 0)
1143 status = simulate_fp(regs, opcode, old_epc, old31);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001144 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001145
1146 if (status < 0)
1147 status = SIGILL;
1148
1149 if (unlikely(status > 0)) {
1150 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001151 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001152 force_sig(status, current);
1153 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001154
1155out:
1156 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157}
1158
Ralf Baechled223a862007-07-10 17:33:02 +01001159/*
1160 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1161 * emulated more than some threshold number of instructions, force migration to
1162 * a "CPU" that has FP support.
1163 */
1164static void mt_ase_fp_affinity(void)
1165{
1166#ifdef CONFIG_MIPS_MT_FPAFF
1167 if (mt_fpemul_threshold > 0 &&
1168 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1169 /*
1170 * If there's no FPU present, or if the application has already
1171 * restricted the allowed set to exclude any CPUs with FPUs,
1172 * we'll skip the procedure.
1173 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301174 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001175 cpumask_t tmask;
1176
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001177 current->thread.user_cpus_allowed
1178 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301179 cpumask_and(&tmask, &current->cpus_allowed,
1180 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001181 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001182 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001183 }
1184 }
1185#endif /* CONFIG_MIPS_MT_FPAFF */
1186}
1187
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001188/*
1189 * No lock; only written during early bootup by CPU 0.
1190 */
1191static RAW_NOTIFIER_HEAD(cu2_chain);
1192
1193int __ref register_cu2_notifier(struct notifier_block *nb)
1194{
1195 return raw_notifier_chain_register(&cu2_chain, nb);
1196}
1197
1198int cu2_notifier_call_chain(unsigned long val, void *v)
1199{
1200 return raw_notifier_call_chain(&cu2_chain, val, v);
1201}
1202
1203static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001204 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001205{
1206 struct pt_regs *regs = data;
1207
Jayachandran C83bee792013-06-10 06:30:01 +00001208 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001209 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001210 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001211
1212 return NOTIFY_OK;
1213}
1214
Paul Burton97915542015-01-08 12:17:37 +00001215static int wait_on_fp_mode_switch(atomic_t *p)
1216{
1217 /*
1218 * The FP mode for this task is currently being switched. That may
1219 * involve modifications to the format of this tasks FP context which
1220 * make it unsafe to proceed with execution for the moment. Instead,
1221 * schedule some other task.
1222 */
1223 schedule();
1224 return 0;
1225}
1226
Paul Burton1db1af82014-01-27 15:23:11 +00001227static int enable_restore_fp_context(int msa)
1228{
Paul Burtonc9017752014-07-30 08:53:20 +01001229 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001230
Paul Burton97915542015-01-08 12:17:37 +00001231 /*
1232 * If an FP mode switch is currently underway, wait for it to
1233 * complete before proceeding.
1234 */
1235 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1236 wait_on_fp_mode_switch, TASK_KILLABLE);
1237
Paul Burton1db1af82014-01-27 15:23:11 +00001238 if (!used_math()) {
1239 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001240 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001241 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001242 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001243 enable_msa();
Paul Burtonc9017752014-07-30 08:53:20 +01001244 _init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001245 set_thread_flag(TIF_USEDMSA);
1246 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001247 }
Paul Burton762a1f42014-07-11 16:44:35 +01001248 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001249 if (!err)
1250 set_used_math();
1251 return err;
1252 }
1253
1254 /*
1255 * This task has formerly used the FP context.
1256 *
1257 * If this thread has no live MSA vector context then we can simply
1258 * restore the scalar FP context. If it has live MSA vector context
1259 * (that is, it has or may have used MSA since last performing a
1260 * function call) then we'll need to restore the vector context. This
1261 * applies even if we're currently only executing a scalar FP
1262 * instruction. This is because if we were to later execute an MSA
1263 * instruction then we'd either have to:
1264 *
1265 * - Restore the vector context & clobber any registers modified by
1266 * scalar FP instructions between now & then.
1267 *
1268 * or
1269 *
1270 * - Not restore the vector context & lose the most significant bits
1271 * of all vector registers.
1272 *
1273 * Neither of those options is acceptable. We cannot restore the least
1274 * significant bits of the registers now & only restore the most
1275 * significant bits later because the most significant bits of any
1276 * vector registers whose aliased FP register is modified now will have
1277 * been zeroed. We'd have no way to know that when restoring the vector
1278 * context & thus may load an outdated value for the most significant
1279 * bits of a vector register.
1280 */
1281 if (!msa && !thread_msa_context_live())
1282 return own_fpu(1);
1283
1284 /*
1285 * This task is using or has previously used MSA. Thus we require
1286 * that Status.FR == 1.
1287 */
Paul Burton762a1f42014-07-11 16:44:35 +01001288 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001289 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001290 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001291 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001292 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001293
1294 enable_msa();
1295 write_msa_csr(current->thread.fpu.msacsr);
1296 set_thread_flag(TIF_USEDMSA);
1297
1298 /*
1299 * If this is the first time that the task is using MSA and it has
1300 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001301 * FP context which we shouldn't clobber. We do however need to clear
1302 * the upper 64b of each vector register so that this task has no
1303 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001304 */
Paul Burtonc9017752014-07-30 08:53:20 +01001305 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1306 if (!prior_msa && was_fpu_owner) {
1307 _init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001308
1309 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001310 }
Paul Burton1db1af82014-01-27 15:23:11 +00001311
Paul Burtonc9017752014-07-30 08:53:20 +01001312 if (!prior_msa) {
1313 /*
1314 * Restore the least significant 64b of each vector register
1315 * from the existing scalar FP context.
1316 */
1317 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001318
Paul Burtonc9017752014-07-30 08:53:20 +01001319 /*
1320 * The task has not formerly used MSA, so clear the upper 64b
1321 * of each vector register such that it cannot see data left
1322 * behind by another task.
1323 */
1324 _init_msa_upper();
1325 } else {
1326 /* We need to restore the vector context. */
1327 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001328
Paul Burtonc9017752014-07-30 08:53:20 +01001329 /* Restore the scalar FP control & status register */
1330 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001331 write_32bit_cp1_register(CP1_STATUS,
1332 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001333 }
Paul Burton762a1f42014-07-11 16:44:35 +01001334
1335out:
1336 preempt_enable();
1337
Paul Burton1db1af82014-01-27 15:23:11 +00001338 return 0;
1339}
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341asmlinkage void do_cpu(struct pt_regs *regs)
1342{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001343 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001344 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001345 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001346 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001347 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001348 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001350 int status, err;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001351 unsigned long __maybe_unused flags;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001352 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001354 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1356
Jayachandran C83bee792013-06-10 06:30:01 +00001357 if (cpid != 2)
1358 die_if_kernel("do_cpu invoked from kernel context!", regs);
1359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 switch (cpid) {
1361 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001362 epc = (unsigned int __user *)exception_epc(regs);
1363 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001364 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001365 opcode = 0;
1366 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001368 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001369 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001370
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001371 if (get_isa16_mode(regs->cp0_epc)) {
1372 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001373
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001374 if (unlikely(get_user(mmop[0], epc) < 0))
1375 status = SIGSEGV;
1376 if (unlikely(get_user(mmop[1], epc) < 0))
1377 status = SIGSEGV;
1378 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001379
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001380 if (status < 0)
1381 status = simulate_rdhwr_mm(regs, opcode);
1382 } else {
1383 if (unlikely(get_user(opcode, epc) < 0))
1384 status = SIGSEGV;
1385
1386 if (!cpu_has_llsc && status < 0)
1387 status = simulate_llsc(regs, opcode);
1388
1389 if (status < 0)
1390 status = simulate_rdhwr_normal(regs, opcode);
1391 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001392
1393 if (status < 0)
1394 status = SIGILL;
1395
1396 if (unlikely(status > 0)) {
1397 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001398 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001399 force_sig(status, current);
1400 }
1401
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001402 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001404 case 3:
1405 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001406 * The COP3 opcode space and consequently the CP0.Status.CU3
1407 * bit and the CP0.Cause.CE=3 encoding have been removed as
1408 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1409 * up the space has been reused for COP1X instructions, that
1410 * are enabled by the CP0.Status.CU1 bit and consequently
1411 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1412 * exceptions. Some FPU-less processors that implement one
1413 * of these ISAs however use this code erroneously for COP1X
1414 * instructions. Therefore we redirect this trap to the FP
1415 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001416 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001417 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001418 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001419 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001420 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001421 /* Fall through. */
1422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001424 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001426 if (raw_cpu_has_fpu && !err)
1427 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001429 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1430 &fault_addr);
1431 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001432
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001433 /*
1434 * We can't allow the emulated instruction to leave
1435 * any of the cause bits set in $fcr31.
1436 */
1437 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1438
1439 /* Send a signal if required. */
1440 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1441 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001443 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
1445 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001446 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001447 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 }
1449
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001450 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451}
1452
James Hogan64bedff2014-12-02 13:44:13 +00001453asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001454{
1455 enum ctx_state prev_state;
1456
1457 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001458 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001459 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001460 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001461 goto out;
1462
1463 /* Clear MSACSR.Cause before enabling interrupts */
1464 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1465 local_irq_enable();
1466
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001467 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1468 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001469out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001470 exception_exit(prev_state);
1471}
1472
Paul Burton1db1af82014-01-27 15:23:11 +00001473asmlinkage void do_msa(struct pt_regs *regs)
1474{
1475 enum ctx_state prev_state;
1476 int err;
1477
1478 prev_state = exception_enter();
1479
1480 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1481 force_sig(SIGILL, current);
1482 goto out;
1483 }
1484
1485 die_if_kernel("do_msa invoked from kernel context!", regs);
1486
1487 err = enable_restore_fp_context(1);
1488 if (err)
1489 force_sig(SIGILL, current);
1490out:
1491 exception_exit(prev_state);
1492}
1493
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494asmlinkage void do_mdmx(struct pt_regs *regs)
1495{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001496 enum ctx_state prev_state;
1497
1498 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001500 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501}
1502
David Daney8bc6d052009-01-05 15:29:58 -08001503/*
1504 * Called with interrupts disabled.
1505 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506asmlinkage void do_watch(struct pt_regs *regs)
1507{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001508 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001509 u32 cause;
1510
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001511 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001513 * Clear WP (bit 22) bit of cause register so we don't loop
1514 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 */
David Daneyb67b2b72008-09-23 00:08:45 -07001516 cause = read_c0_cause();
1517 cause &= ~(1 << 22);
1518 write_c0_cause(cause);
1519
1520 /*
1521 * If the current thread has the watch registers loaded, save
1522 * their values and send SIGTRAP. Otherwise another thread
1523 * left the registers set, clear them and continue.
1524 */
1525 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1526 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001527 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001528 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001529 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001530 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001531 local_irq_enable();
1532 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001533 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534}
1535
1536asmlinkage void do_mcheck(struct pt_regs *regs)
1537{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001538 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001539 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001540 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001541
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001542 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001544
1545 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001546 dump_tlb_regs();
1547 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001548 dump_tlb_all();
1549 }
1550
James Hogan55c723e2015-07-27 13:50:21 +01001551 if (!user_mode(regs))
1552 set_fs(KERNEL_DS);
1553
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001554 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001555
James Hogan55c723e2015-07-27 13:50:21 +01001556 set_fs(old_fs);
1557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 /*
1559 * Some chips may have other causes of machine check (e.g. SB1
1560 * graduation timer)
1561 */
1562 panic("Caught Machine Check exception - %scaused by multiple "
1563 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001564 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565}
1566
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001567asmlinkage void do_mt(struct pt_regs *regs)
1568{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001569 int subcode;
1570
Ralf Baechle41c594a2006-04-05 09:45:45 +01001571 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1572 >> VPECONTROL_EXCPT_SHIFT;
1573 switch (subcode) {
1574 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001575 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001576 break;
1577 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001578 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001579 break;
1580 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001581 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001582 break;
1583 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001584 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001585 break;
1586 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001587 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001588 break;
1589 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001590 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001591 break;
1592 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001593 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001594 subcode);
1595 break;
1596 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001597 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1598
1599 force_sig(SIGILL, current);
1600}
1601
1602
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001603asmlinkage void do_dsp(struct pt_regs *regs)
1604{
1605 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001606 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001607
1608 force_sig(SIGILL, current);
1609}
1610
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611asmlinkage void do_reserved(struct pt_regs *regs)
1612{
1613 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001614 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 * caused by a new unknown cpu type or after another deadly
1616 * hard/software error.
1617 */
1618 show_regs(regs);
1619 panic("Caught reserved exception %ld - should not happen.",
1620 (regs->cp0_cause & 0x7f) >> 2);
1621}
1622
Ralf Baechle39b8d522008-04-28 17:14:26 +01001623static int __initdata l1parity = 1;
1624static int __init nol1parity(char *s)
1625{
1626 l1parity = 0;
1627 return 1;
1628}
1629__setup("nol1par", nol1parity);
1630static int __initdata l2parity = 1;
1631static int __init nol2parity(char *s)
1632{
1633 l2parity = 0;
1634 return 1;
1635}
1636__setup("nol2par", nol2parity);
1637
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638/*
1639 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1640 * it different ways.
1641 */
1642static inline void parity_protection_init(void)
1643{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001644 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001646 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001647 case CPU_74K:
1648 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001649 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001650 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001651 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001652 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001653 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001654 case CPU_I6400:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001655 {
1656#define ERRCTL_PE 0x80000000
1657#define ERRCTL_L2P 0x00800000
1658 unsigned long errctl;
1659 unsigned int l1parity_present, l2parity_present;
1660
1661 errctl = read_c0_ecc();
1662 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1663
1664 /* probe L1 parity support */
1665 write_c0_ecc(errctl | ERRCTL_PE);
1666 back_to_back_c0_hazard();
1667 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1668
1669 /* probe L2 parity support */
1670 write_c0_ecc(errctl|ERRCTL_L2P);
1671 back_to_back_c0_hazard();
1672 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1673
1674 if (l1parity_present && l2parity_present) {
1675 if (l1parity)
1676 errctl |= ERRCTL_PE;
1677 if (l1parity ^ l2parity)
1678 errctl |= ERRCTL_L2P;
1679 } else if (l1parity_present) {
1680 if (l1parity)
1681 errctl |= ERRCTL_PE;
1682 } else if (l2parity_present) {
1683 if (l2parity)
1684 errctl |= ERRCTL_L2P;
1685 } else {
1686 /* No parity available */
1687 }
1688
1689 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1690
1691 write_c0_ecc(errctl);
1692 back_to_back_c0_hazard();
1693 errctl = read_c0_ecc();
1694 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1695
1696 if (l1parity_present)
1697 printk(KERN_INFO "Cache parity protection %sabled\n",
1698 (errctl & ERRCTL_PE) ? "en" : "dis");
1699
1700 if (l2parity_present) {
1701 if (l1parity_present && l1parity)
1702 errctl ^= ERRCTL_L2P;
1703 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1704 (errctl & ERRCTL_L2P) ? "en" : "dis");
1705 }
1706 }
1707 break;
1708
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001710 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001711 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001712 write_c0_ecc(0x80000000);
1713 back_to_back_c0_hazard();
1714 /* Set the PE bit (bit 31) in the c0_errctl register. */
1715 printk(KERN_INFO "Cache parity protection %sabled\n",
1716 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 break;
1718 case CPU_20KC:
1719 case CPU_25KF:
1720 /* Clear the DE bit (bit 16) in the c0_status register. */
1721 printk(KERN_INFO "Enable cache parity protection for "
1722 "MIPS 20KC/25KF CPUs.\n");
1723 clear_c0_status(ST0_DE);
1724 break;
1725 default:
1726 break;
1727 }
1728}
1729
1730asmlinkage void cache_parity_error(void)
1731{
1732 const int field = 2 * sizeof(unsigned long);
1733 unsigned int reg_val;
1734
1735 /* For the moment, report the problem and hang. */
1736 printk("Cache error exception:\n");
1737 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1738 reg_val = read_c0_cacheerr();
1739 printk("c0_cacheerr == %08x\n", reg_val);
1740
1741 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1742 reg_val & (1<<30) ? "secondary" : "primary",
1743 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001744 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001745 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001746 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1747 reg_val & (1<<29) ? "ED " : "",
1748 reg_val & (1<<28) ? "ET " : "",
1749 reg_val & (1<<27) ? "ES " : "",
1750 reg_val & (1<<26) ? "EE " : "",
1751 reg_val & (1<<25) ? "EB " : "",
1752 reg_val & (1<<24) ? "EI " : "",
1753 reg_val & (1<<23) ? "E1 " : "",
1754 reg_val & (1<<22) ? "E0 " : "");
1755 } else {
1756 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1757 reg_val & (1<<29) ? "ED " : "",
1758 reg_val & (1<<28) ? "ET " : "",
1759 reg_val & (1<<26) ? "EE " : "",
1760 reg_val & (1<<25) ? "EB " : "",
1761 reg_val & (1<<24) ? "EI " : "",
1762 reg_val & (1<<23) ? "E1 " : "",
1763 reg_val & (1<<22) ? "E0 " : "");
1764 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1766
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001767#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 if (reg_val & (1<<22))
1769 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1770
1771 if (reg_val & (1<<23))
1772 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1773#endif
1774
1775 panic("Can't handle the cache error!");
1776}
1777
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001778asmlinkage void do_ftlb(void)
1779{
1780 const int field = 2 * sizeof(unsigned long);
1781 unsigned int reg_val;
1782
1783 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001784 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001785 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001786 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1787 read_c0_ecc());
1788 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1789 reg_val = read_c0_cacheerr();
1790 pr_err("c0_cacheerr == %08x\n", reg_val);
1791
1792 if ((reg_val & 0xc0000000) == 0xc0000000) {
1793 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1794 } else {
1795 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1796 reg_val & (1<<30) ? "secondary" : "primary",
1797 reg_val & (1<<31) ? "data" : "insn");
1798 }
1799 } else {
1800 pr_err("FTLB error exception\n");
1801 }
1802 /* Just print the cacheerr bits for now */
1803 cache_parity_error();
1804}
1805
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806/*
1807 * SDBBP EJTAG debug exception handler.
1808 * We skip the instruction and return to the next instruction.
1809 */
1810void ejtag_exception_handler(struct pt_regs *regs)
1811{
1812 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001813 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 unsigned int debug;
1815
Chris Dearman70ae6122006-06-30 12:32:37 +01001816 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 depc = read_c0_depc();
1818 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001819 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 if (debug & 0x80000000) {
1821 /*
1822 * In branch delay slot.
1823 * We cheat a little bit here and use EPC to calculate the
1824 * debug return address (DEPC). EPC is restored after the
1825 * calculation.
1826 */
1827 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001828 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001830 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 depc = regs->cp0_epc;
1832 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001833 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 } else
1835 depc += 4;
1836 write_c0_depc(depc);
1837
1838#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001839 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 write_c0_debug(debug | 0x100);
1841#endif
1842}
1843
1844/*
1845 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001846 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001848static RAW_NOTIFIER_HEAD(nmi_chain);
1849
1850int register_nmi_notifier(struct notifier_block *nb)
1851{
1852 return raw_notifier_chain_register(&nmi_chain, nb);
1853}
1854
Joe Perchesff2d8b12012-01-12 17:17:21 -08001855void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001857 char str[100];
1858
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001859 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001860 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001861 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1862 smp_processor_id(), regs->cp0_epc);
1863 regs->cp0_epc = read_c0_errorepc();
1864 die(str, regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865}
1866
Ralf Baechlee01402b2005-07-14 15:57:16 +00001867#define VECTORSPACING 0x100 /* for EI/VI mode */
1868
1869unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001871unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001873void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874{
1875 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001876 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001878#ifdef CONFIG_CPU_MICROMIPS
1879 /*
1880 * Only the TLB handlers are cache aligned with an even
1881 * address. All other handlers are on an odd address and
1882 * require no modification. Otherwise, MIPS32 mode will
1883 * be entered when handling any TLB exceptions. That
1884 * would be bad...since we must stay in microMIPS mode.
1885 */
1886 if (!(handler & 0x1))
1887 handler |= 1;
1888#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001889 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001892#ifdef CONFIG_CPU_MICROMIPS
1893 unsigned long jump_mask = ~((1 << 27) - 1);
1894#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001895 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001896#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001897 u32 *buf = (u32 *)(ebase + 0x200);
1898 unsigned int k0 = 26;
1899 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1900 uasm_i_j(&buf, handler & ~jump_mask);
1901 uasm_i_nop(&buf);
1902 } else {
1903 UASM_i_LA(&buf, k0, handler);
1904 uasm_i_jr(&buf, k0);
1905 uasm_i_nop(&buf);
1906 }
1907 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 }
1909 return (void *)old_handler;
1910}
1911
Ralf Baechle86a17082013-02-08 01:21:34 +01001912static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001913{
1914 show_regs(get_irq_regs());
1915 panic("Caught unexpected vectored interrupt.");
1916}
1917
Ralf Baechleef300e42007-05-06 18:31:18 +01001918static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001919{
1920 unsigned long handler;
1921 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001922 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001923 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001924 unsigned char *b;
1925
Ralf Baechleb72b7092009-03-30 14:49:44 +02001926 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001927
1928 if (addr == NULL) {
1929 handler = (unsigned long) do_default_vi;
1930 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001931 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001932 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001933 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001934
1935 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1936
Ralf Baechlef6771db2007-11-08 18:02:29 +00001937 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001938 panic("Shadow register set %d not supported", srs);
1939
1940 if (cpu_has_veic) {
1941 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001942 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001943 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001944 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001945 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001946 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001947 }
1948
1949 if (srs == 0) {
1950 /*
1951 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001952 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001953 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001954 extern char except_vec_vi, except_vec_vi_lui;
1955 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001956 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001957 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001958 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001959#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1960 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1961 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1962#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001963 const int lui_offset = &except_vec_vi_lui - vec_start;
1964 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001965#endif
1966 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001967
1968 if (handler_len > VECTORSPACING) {
1969 /*
1970 * Sigh... panicing won't help as the console
1971 * is probably not configured :(
1972 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001973 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001974 }
1975
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001976 set_handler(((unsigned long)b - ebase), vec_start,
1977#ifdef CONFIG_CPU_MICROMIPS
1978 (handler_len - 1));
1979#else
1980 handler_len);
1981#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001982 h = (u16 *)(b + lui_offset);
1983 *h = (handler >> 16) & 0xffff;
1984 h = (u16 *)(b + ori_offset);
1985 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001986 local_flush_icache_range((unsigned long)b,
1987 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001988 }
1989 else {
1990 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001991 * In other cases jump directly to the interrupt handler. It
1992 * is the handler's responsibility to save registers if required
1993 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001994 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001995 u32 insn;
1996
1997 h = (u16 *)b;
1998 /* j handler */
1999#ifdef CONFIG_CPU_MICROMIPS
2000 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
2001#else
2002 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
2003#endif
2004 h[0] = (insn >> 16) & 0xffff;
2005 h[1] = insn & 0xffff;
2006 h[2] = 0;
2007 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002008 local_flush_icache_range((unsigned long)b,
2009 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002010 }
2011
2012 return (void *)old_handler;
2013}
2014
Ralf Baechleef300e42007-05-06 18:31:18 +01002015void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002016{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002017 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002018}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002019
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020extern void tlb_init(void);
2021
Ralf Baechle42f77542007-10-18 17:48:11 +01002022/*
2023 * Timer interrupt
2024 */
2025int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002026EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002027int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002028
2029/*
2030 * Performance counter IRQ or -1 if shared with timer
2031 */
2032int cp0_perfcount_irq;
2033EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2034
James Hogan8f7ff022015-01-29 11:14:07 +00002035/*
2036 * Fast debug channel IRQ or -1 if not present
2037 */
2038int cp0_fdc_irq;
2039EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2040
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002041static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002042
2043static int __init ulri_disable(char *s)
2044{
2045 pr_info("Disabling ulri\n");
2046 noulri = 1;
2047
2048 return 1;
2049}
2050__setup("noulri", ulri_disable);
2051
James Hoganae4ce452014-03-04 10:20:43 +00002052/* configure STATUS register */
2053static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 /*
2056 * Disable coprocessors and select 32-bit or 64-bit addressing
2057 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2058 * flag that some firmware may have left set and the TS bit (for
2059 * IP27). Set XX for ISA IV code to work.
2060 */
James Hoganae4ce452014-03-04 10:20:43 +00002061 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002062#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2064#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002065 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002067 if (cpu_has_dsp)
2068 status_set |= ST0_MX;
2069
Ralf Baechleb38c7392006-02-07 01:20:43 +00002070 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002072}
2073
2074/* configure HWRENA register */
2075static void configure_hwrena(void)
2076{
2077 unsigned int hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002079 if (cpu_has_mips_r2_r6)
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002080 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01002081
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002082 if (!noulri && cpu_has_userlocal)
2083 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01002084
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002085 if (hwrena)
2086 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002087}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002088
James Hoganae4ce452014-03-04 10:20:43 +00002089static void configure_exception_vector(void)
2090{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002091 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002092 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002093 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002094 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002095 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002096 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002097 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002098 if (cpu_has_divec) {
2099 if (cpu_has_mipsmt) {
2100 unsigned int vpflags = dvpe();
2101 set_c0_cause(CAUSEF_IV);
2102 evpe(vpflags);
2103 } else
2104 set_c0_cause(CAUSEF_IV);
2105 }
James Hoganae4ce452014-03-04 10:20:43 +00002106}
2107
2108void per_cpu_trap_init(bool is_boot_cpu)
2109{
2110 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002111
2112 configure_status();
2113 configure_hwrena();
2114
James Hoganae4ce452014-03-04 10:20:43 +00002115 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002116
2117 /*
2118 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2119 *
2120 * o read IntCtl.IPTI to determine the timer interrupt
2121 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002122 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002123 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002124 if (cpu_has_mips_r2_r6) {
David VomLehn010c1082009-12-21 17:49:22 -08002125 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2126 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2127 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002128 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2129 if (!cp0_fdc_irq)
2130 cp0_fdc_irq = -1;
2131
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002132 } else {
2133 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002134 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002135 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002136 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002137 }
2138
David Daney48c4ac92013-05-13 13:56:44 -07002139 if (!cpu_data[cpu].asid_cache)
2140 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
2142 atomic_inc(&init_mm.mm_count);
2143 current->active_mm = &init_mm;
2144 BUG_ON(current->mm);
2145 enter_lazy_tlb(&init_mm, current);
2146
Markos Chandras761b4492015-06-24 09:29:20 +01002147 /* Boot CPU's cache setup in setup_arch(). */
2148 if (!is_boot_cpu)
2149 cpu_cache_init();
2150 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002151 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152}
2153
Ralf Baechlee01402b2005-07-14 15:57:16 +00002154/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002155void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002156{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002157#ifdef CONFIG_CPU_MICROMIPS
2158 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2159#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002160 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002161#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002162 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002163}
2164
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002165static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002166 "Trying to set NULL cache error exception handler";
2167
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002168/*
2169 * Install uncached CPU exception handler.
2170 * This is suitable only for the cache error exception which is the only
2171 * exception handler that is being run uncached.
2172 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002173void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002174 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002175{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002176 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002177
Ralf Baechle641e97f2007-10-11 23:46:05 +01002178 if (!addr)
2179 panic(panic_null_cerr);
2180
Ralf Baechlee01402b2005-07-14 15:57:16 +00002181 memcpy((void *)(uncached_ebase + offset), addr, size);
2182}
2183
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002184static int __initdata rdhwr_noopt;
2185static int __init set_rdhwr_noopt(char *str)
2186{
2187 rdhwr_noopt = 1;
2188 return 1;
2189}
2190
2191__setup("rdhwr_noopt", set_rdhwr_noopt);
2192
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193void __init trap_init(void)
2194{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002195 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002197 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002199
2200 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002202 if (cpu_has_veic || cpu_has_vint) {
2203 unsigned long size = 0x200 + VECTORSPACING*64;
2204 ebase = (unsigned long)
2205 __alloc_bootmem(size, 1 << fls(size), 0);
2206 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08002207#ifdef CONFIG_KVM_GUEST
2208#define KVM_GUEST_KSEG0 0x40000000
2209 ebase = KVM_GUEST_KSEG0;
2210#else
2211 ebase = CKSEG0;
2212#endif
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002213 if (cpu_has_mips_r2_r6)
David Daney566f74f2008-10-23 17:56:35 -07002214 ebase += (read_c0_ebase() & 0x3ffff000);
2215 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002216
Steven J. Hillc6213c62013-06-05 21:25:17 +00002217 if (cpu_has_mmips) {
2218 unsigned int config3 = read_c0_config3();
2219
2220 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2221 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2222 else
2223 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2224 }
2225
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002226 if (board_ebase_setup)
2227 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002228 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229
2230 /*
2231 * Copy the generic exception handlers to their final destination.
2232 * This will be overriden later as suitable for a particular
2233 * configuration.
2234 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002235 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236
2237 /*
2238 * Setup default vectors
2239 */
2240 for (i = 0; i <= 31; i++)
2241 set_except_vector(i, handle_reserved);
2242
2243 /*
2244 * Copy the EJTAG debug exception vector handler code to it's final
2245 * destination.
2246 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002247 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002248 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249
2250 /*
2251 * Only some CPUs have the watch exceptions.
2252 */
2253 if (cpu_has_watch)
2254 set_except_vector(23, handle_watch);
2255
2256 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002257 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002259 if (cpu_has_veic || cpu_has_vint) {
2260 int nvec = cpu_has_veic ? 64 : 8;
2261 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002262 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002263 }
2264 else if (cpu_has_divec)
2265 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266
2267 /*
2268 * Some CPUs can enable/disable for cache parity detection, but does
2269 * it different ways.
2270 */
2271 parity_protection_init();
2272
2273 /*
2274 * The Data Bus Errors / Instruction Bus Errors are signaled
2275 * by external hardware. Therefore these two exceptions
2276 * may have board specific handlers.
2277 */
2278 if (board_be_init)
2279 board_be_init();
2280
Ralf Baechlef94d9a82013-05-21 17:30:36 +02002281 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2282 : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 set_except_vector(1, handle_tlbm);
2284 set_except_vector(2, handle_tlbl);
2285 set_except_vector(3, handle_tlbs);
2286
2287 set_except_vector(4, handle_adel);
2288 set_except_vector(5, handle_ades);
2289
2290 set_except_vector(6, handle_ibe);
2291 set_except_vector(7, handle_dbe);
2292
2293 set_except_vector(8, handle_sys);
2294 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002295 set_except_vector(10, rdhwr_noopt ? handle_ri :
2296 (cpu_has_vtag_icache ?
2297 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298 set_except_vector(11, handle_cpu);
2299 set_except_vector(12, handle_ov);
2300 set_except_vector(13, handle_tr);
Paul Burton2bcb3fb2014-01-27 15:23:12 +00002301 set_except_vector(14, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
Ralf Baechle10cc3522007-10-11 23:46:15 +01002303 if (current_cpu_type() == CPU_R6000 ||
2304 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 /*
2306 * The R6000 is the only R-series CPU that features a machine
2307 * check exception (similar to the R4000 cache error) and
2308 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002309 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 * current list of targets for Linux/MIPS.
2311 * (Duh, crap, there is someone with a triple R6k machine)
2312 */
2313 //set_except_vector(14, handle_mc);
2314 //set_except_vector(15, handle_ndc);
2315 }
2316
Ralf Baechlee01402b2005-07-14 15:57:16 +00002317
2318 if (board_nmi_handler_setup)
2319 board_nmi_handler_setup();
2320
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002321 if (cpu_has_fpu && !cpu_has_nofpuex)
2322 set_except_vector(15, handle_fpe);
2323
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00002324 set_except_vector(16, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002325
2326 if (cpu_has_rixiex) {
2327 set_except_vector(19, tlb_do_page_fault_0);
2328 set_except_vector(20, tlb_do_page_fault_0);
2329 }
2330
Paul Burton1db1af82014-01-27 15:23:11 +00002331 set_except_vector(21, handle_msa);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002332 set_except_vector(22, handle_mdmx);
2333
2334 if (cpu_has_mcheck)
2335 set_except_vector(24, handle_mcheck);
2336
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002337 if (cpu_has_mipsmt)
2338 set_except_vector(25, handle_mt);
2339
Chris Dearmanacaec422007-05-24 22:30:18 +01002340 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002341
David Daneyfcbf1df2012-05-15 00:04:46 -07002342 if (board_cache_error_setup)
2343 board_cache_error_setup();
2344
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002345 if (cpu_has_vce)
2346 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002347 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002348 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002349 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002350 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002351 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002352
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002353 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002354
2355 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002356
Ralf Baechle4483b152010-08-05 13:25:59 +01002357 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358}
James Hoganae4ce452014-03-04 10:20:43 +00002359
2360static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2361 void *v)
2362{
2363 switch (cmd) {
2364 case CPU_PM_ENTER_FAILED:
2365 case CPU_PM_EXIT:
2366 configure_status();
2367 configure_hwrena();
2368 configure_exception_vector();
2369
2370 /* Restore register with CPU number for TLB handlers */
2371 TLBMISS_HANDLER_RESTORE();
2372
2373 break;
2374 }
2375
2376 return NOTIFY_OK;
2377}
2378
2379static struct notifier_block trap_pm_notifier_block = {
2380 .notifier_call = trap_pm_notifier,
2381};
2382
2383static int __init trap_pm_init(void)
2384{
2385 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2386}
2387arch_initcall(trap_pm_init);