blob: f9c8746be8d66d78b3ad1fc500d72674d486cdb9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020016#include <linux/context_tracking.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020017#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050019#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050020#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/sched.h>
23#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000026#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020027#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010028#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050029#include <linux/kgdb.h>
30#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070031#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000032#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050033#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010034#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080035#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include <asm/bootinfo.h>
38#include <asm/branch.h>
39#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000040#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020042#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000043#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000045#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020046#include <asm/idle.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000047#include <asm/mipsregs.h>
48#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/module.h>
50#include <asm/pgtable.h>
51#include <asm/ptrace.h>
52#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/tlbdebug.h>
54#include <asm/traps.h>
55#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070056#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090059#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010060#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090062extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090063extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010064extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010065extern u32 handle_tlbl[];
66extern u32 handle_tlbs[];
67extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070068extern asmlinkage void handle_adel(void);
69extern asmlinkage void handle_ades(void);
70extern asmlinkage void handle_ibe(void);
71extern asmlinkage void handle_dbe(void);
72extern asmlinkage void handle_sys(void);
73extern asmlinkage void handle_bp(void);
74extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090075extern asmlinkage void handle_ri_rdhwr_vivt(void);
76extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070077extern asmlinkage void handle_cpu(void);
78extern asmlinkage void handle_ov(void);
79extern asmlinkage void handle_tr(void);
80extern asmlinkage void handle_fpe(void);
81extern asmlinkage void handle_mdmx(void);
82extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000083extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000084extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085extern asmlinkage void handle_mcheck(void);
86extern asmlinkage void handle_reserved(void);
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088void (*board_be_init)(void);
89int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000090void (*board_nmi_handler_setup)(void);
91void (*board_ejtag_handler_setup)(void);
92void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +000093void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +000094void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020096static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090097{
Ralf Baechle39b8d522008-04-28 17:14:26 +010098 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +090099 unsigned long addr;
100
101 printk("Call Trace:");
102#ifdef CONFIG_KALLSYMS
103 printk("\n");
104#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200105 while (!kstack_end(sp)) {
106 unsigned long __user *p =
107 (unsigned long __user *)(unsigned long)sp++;
108 if (__get_user(addr, p)) {
109 printk(" (Bad stack address)");
110 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100111 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200112 if (__kernel_text_address(addr))
113 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900114 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200115 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900116}
117
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900118#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900119int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900120static int __init set_raw_show_trace(char *str)
121{
122 raw_show_trace = 1;
123 return 1;
124}
125__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900126#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200127
Ralf Baechleeae23f22007-10-14 23:27:21 +0100128static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900129{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200130 unsigned long sp = regs->regs[29];
131 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900132 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900133
Vincent Wene909be82012-07-19 09:11:16 +0200134 if (!task)
135 task = current;
136
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900137 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200138 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900139 return;
140 }
141 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200142 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200143 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900144 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200145 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146 printk("\n");
147}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149/*
150 * This routine abuses get_user()/put_user() to reference pointers
151 * with at least a bit of error checking ...
152 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100153static void show_stacktrace(struct task_struct *task,
154 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
156 const int field = 2 * sizeof(unsigned long);
157 long stackdata;
158 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900159 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161 printk("Stack :");
162 i = 0;
163 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
164 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100165 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 if (i > 39) {
167 printk(" ...");
168 break;
169 }
170
171 if (__get_user(stackdata, sp++)) {
172 printk(" (Bad stack address)");
173 break;
174 }
175
176 printk(" %0*lx", field, stackdata);
177 i++;
178 }
179 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200180 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900181}
182
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900183void show_stack(struct task_struct *task, unsigned long *sp)
184{
185 struct pt_regs regs;
186 if (sp) {
187 regs.regs[29] = (unsigned long)sp;
188 regs.regs[31] = 0;
189 regs.cp0_epc = 0;
190 } else {
191 if (task && task != current) {
192 regs.regs[29] = task->thread.reg29;
193 regs.regs[31] = 0;
194 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500195#ifdef CONFIG_KGDB_KDB
196 } else if (atomic_read(&kgdb_active) != -1 &&
197 kdb_current_regs) {
198 memcpy(&regs, kdb_current_regs, sizeof(regs));
199#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900200 } else {
201 prepare_frametrace(&regs);
202 }
203 }
204 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}
206
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900207static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208{
209 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100210 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212 printk("\nCode:");
213
Ralf Baechle39b8d522008-04-28 17:14:26 +0100214 if ((unsigned long)pc & 1)
215 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 for(i = -3 ; i < 6 ; i++) {
217 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100218 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 printk(" (Bad address in epc)\n");
220 break;
221 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100222 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 }
224}
225
Ralf Baechleeae23f22007-10-14 23:27:21 +0100226static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
228 const int field = 2 * sizeof(unsigned long);
229 unsigned int cause = regs->cp0_cause;
230 int i;
231
Tejun Heoa43cb952013-04-30 15:27:17 -0700232 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 /*
235 * Saved main processor registers
236 */
237 for (i = 0; i < 32; ) {
238 if ((i % 4) == 0)
239 printk("$%2d :", i);
240 if (i == 0)
241 printk(" %0*lx", field, 0UL);
242 else if (i == 26 || i == 27)
243 printk(" %*s", field, "");
244 else
245 printk(" %0*lx", field, regs->regs[i]);
246
247 i++;
248 if ((i % 4) == 0)
249 printk("\n");
250 }
251
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100252#ifdef CONFIG_CPU_HAS_SMARTMIPS
253 printk("Acx : %0*lx\n", field, regs->acx);
254#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 printk("Hi : %0*lx\n", field, regs->hi);
256 printk("Lo : %0*lx\n", field, regs->lo);
257
258 /*
259 * Saved cp0 registers
260 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100261 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
262 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100264 printk("ra : %0*lx %pS\n", field, regs->regs[31],
265 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Ralf Baechle70342282013-01-22 12:59:30 +0100267 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Ralf Baechle1990e542013-06-26 17:06:34 +0200269 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000270 if (regs->cp0_status & ST0_KUO)
271 printk("KUo ");
272 if (regs->cp0_status & ST0_IEO)
273 printk("IEo ");
274 if (regs->cp0_status & ST0_KUP)
275 printk("KUp ");
276 if (regs->cp0_status & ST0_IEP)
277 printk("IEp ");
278 if (regs->cp0_status & ST0_KUC)
279 printk("KUc ");
280 if (regs->cp0_status & ST0_IEC)
281 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200282 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000283 if (regs->cp0_status & ST0_KX)
284 printk("KX ");
285 if (regs->cp0_status & ST0_SX)
286 printk("SX ");
287 if (regs->cp0_status & ST0_UX)
288 printk("UX ");
289 switch (regs->cp0_status & ST0_KSU) {
290 case KSU_USER:
291 printk("USER ");
292 break;
293 case KSU_SUPERVISOR:
294 printk("SUPERVISOR ");
295 break;
296 case KSU_KERNEL:
297 printk("KERNEL ");
298 break;
299 default:
300 printk("BAD_MODE ");
301 break;
302 }
303 if (regs->cp0_status & ST0_ERL)
304 printk("ERL ");
305 if (regs->cp0_status & ST0_EXL)
306 printk("EXL ");
307 if (regs->cp0_status & ST0_IE)
308 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 printk("\n");
311
312 printk("Cause : %08x\n", cause);
313
314 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
315 if (1 <= cause && cause <= 5)
316 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
317
Ralf Baechle9966db252007-10-11 23:46:17 +0100318 printk("PrId : %08x (%s)\n", read_c0_prid(),
319 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320}
321
Ralf Baechleeae23f22007-10-14 23:27:21 +0100322/*
323 * FIXME: really the generic show_regs should take a const pointer argument.
324 */
325void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100327 __show_regs((struct pt_regs *)regs);
328}
329
David Daneyc1bf2072010-08-03 11:22:20 -0700330void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100331{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100332 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100333 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100334
Ralf Baechleeae23f22007-10-14 23:27:21 +0100335 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100337 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
338 current->comm, current->pid, current_thread_info(), current,
339 field, current_thread_info()->tp_value);
340 if (cpu_has_userlocal) {
341 unsigned long tls;
342
343 tls = read_c0_userlocal();
344 if (tls != current_thread_info()->tp_value)
345 printk("*HwTLS: %0*lx\n", field, tls);
346 }
347
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100348 if (!user_mode(regs))
349 /* Necessary for getting the correct stack content */
350 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900351 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900352 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100354 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355}
356
David Daney70dc6f02010-08-03 15:44:43 -0700357static int regs_to_trapnr(struct pt_regs *regs)
358{
359 return (regs->cp0_cause >> 2) & 0x1f;
360}
361
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000362static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
David Daney70dc6f02010-08-03 15:44:43 -0700364void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365{
366 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400367 int sig = SIGSEGV;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100368#ifdef CONFIG_MIPS_MT_SMTC
Nathan Lynch8742cd22011-09-30 13:49:35 -0500369 unsigned long dvpret;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100370#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Nathan Lynch8742cd22011-09-30 13:49:35 -0500372 oops_enter();
373
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200374 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
375 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100376 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000379 raw_spin_lock_irq(&die_lock);
Nathan Lynch8742cd22011-09-30 13:49:35 -0500380#ifdef CONFIG_MIPS_MT_SMTC
381 dvpret = dvpe();
382#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100383 bust_spinlocks(1);
384#ifdef CONFIG_MIPS_MT_SMTC
385 mips_mt_regdump(dvpret);
386#endif /* CONFIG_MIPS_MT_SMTC */
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400387
Ralf Baechle178086c2005-10-13 17:07:54 +0100388 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030390 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000391 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200392
Nathan Lynch8742cd22011-09-30 13:49:35 -0500393 oops_exit();
394
Maxime Bizond4fd1982006-07-20 18:52:02 +0200395 if (in_interrupt())
396 panic("Fatal exception in interrupt");
397
398 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000399 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200400 ssleep(5);
401 panic("Fatal exception");
402 }
403
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200404 if (regs && kexec_should_crash(current))
405 crash_kexec(regs);
406
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400407 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200410extern struct exception_table_entry __start___dbe_table[];
411extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000413__asm__(
414" .section __dbe_table, \"a\"\n"
415" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417/* Given an address, look for it in the exception tables. */
418static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
419{
420 const struct exception_table_entry *e;
421
422 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
423 if (!e)
424 e = search_module_dbetables(addr);
425 return e;
426}
427
428asmlinkage void do_be(struct pt_regs *regs)
429{
430 const int field = 2 * sizeof(unsigned long);
431 const struct exception_table_entry *fixup = NULL;
432 int data = regs->cp0_cause & 4;
433 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200434 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200436 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100437 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (data && !user_mode(regs))
439 fixup = search_dbe_tables(exception_epc(regs));
440
441 if (fixup)
442 action = MIPS_BE_FIXUP;
443
444 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900445 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 switch (action) {
448 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200449 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 case MIPS_BE_FIXUP:
451 if (fixup) {
452 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200453 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
455 break;
456 default:
457 break;
458 }
459
460 /*
461 * Assume it would be too dangerous to continue ...
462 */
463 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
464 data ? "Data" : "Instruction",
465 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200466 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
467 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200468 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 die_if_kernel("Oops", regs);
471 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200472
473out:
474 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475}
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100478 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 */
480
481#define OPCODE 0xfc000000
482#define BASE 0x03e00000
483#define RT 0x001f0000
484#define OFFSET 0x0000ffff
485#define LL 0xc0000000
486#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100487#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000488#define SPEC3 0x7c000000
489#define RD 0x0000f800
490#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100491#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000492#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500494/* microMIPS definitions */
495#define MM_POOL32A_FUNC 0xfc00ffff
496#define MM_RDHWR 0x00006b3c
497#define MM_RS 0x001f0000
498#define MM_RT 0x03e00000
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500/*
501 * The ll_bit is cleared by r*_switch.S
502 */
503
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200504unsigned int ll_bit;
505struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100507static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000509 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512 /*
513 * analyse the ll instruction that just caused a ri exception
514 * and put the referenced address to addr.
515 */
516
517 /* sign extend offset */
518 offset = opcode & OFFSET;
519 offset <<= 16;
520 offset >>= 16;
521
Ralf Baechlefe00f942005-03-01 19:22:29 +0000522 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000523 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100525 if ((unsigned long)vaddr & 3)
526 return SIGBUS;
527 if (get_user(value, vaddr))
528 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 preempt_disable();
531
532 if (ll_task == NULL || ll_task == current) {
533 ll_bit = 1;
534 } else {
535 ll_bit = 0;
536 }
537 ll_task = current;
538
539 preempt_enable();
540
541 regs->regs[(opcode & RT) >> 16] = value;
542
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100543 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544}
545
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100546static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000548 unsigned long __user *vaddr;
549 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /*
553 * analyse the sc instruction that just caused a ri exception
554 * and put the referenced address to addr.
555 */
556
557 /* sign extend offset */
558 offset = opcode & OFFSET;
559 offset <<= 16;
560 offset >>= 16;
561
Ralf Baechlefe00f942005-03-01 19:22:29 +0000562 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000563 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 reg = (opcode & RT) >> 16;
565
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100566 if ((unsigned long)vaddr & 3)
567 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
569 preempt_disable();
570
571 if (ll_bit == 0 || ll_task != current) {
572 regs->regs[reg] = 0;
573 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100574 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
576
577 preempt_enable();
578
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 if (put_user(regs->regs[reg], vaddr))
580 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582 regs->regs[reg] = 1;
583
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100584 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
587/*
588 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
589 * opcodes are supposed to result in coprocessor unusable exceptions if
590 * executed on ll/sc-less processors. That's the theory. In practice a
591 * few processors such as NEC's VR4100 throw reserved instruction exceptions
592 * instead, so we're doing the emulation thing in both exception handlers.
593 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100594static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800596 if ((opcode & OPCODE) == LL) {
597 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200598 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100599 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800600 }
601 if ((opcode & OPCODE) == SC) {
602 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200603 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100604 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608}
609
Ralf Baechle3c370262005-04-13 17:43:59 +0000610/*
611 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100612 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000613 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500614static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000615{
Al Virodc8f6022006-01-12 01:06:07 -0800616 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000617
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500618 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
619 1, regs, 0);
620 switch (rd) {
621 case 0: /* CPU number */
622 regs->regs[rt] = smp_processor_id();
623 return 0;
624 case 1: /* SYNCI length */
625 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
626 current_cpu_data.icache.linesz);
627 return 0;
628 case 2: /* Read count register */
629 regs->regs[rt] = read_c0_count();
630 return 0;
631 case 3: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200632 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500633 case CPU_20KC:
634 case CPU_25KF:
635 regs->regs[rt] = 1;
636 break;
637 default:
638 regs->regs[rt] = 2;
639 }
640 return 0;
641 case 29:
642 regs->regs[rt] = ti->tp_value;
643 return 0;
644 default:
645 return -1;
646 }
647}
648
649static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
650{
Ralf Baechle3c370262005-04-13 17:43:59 +0000651 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
652 int rd = (opcode & RD) >> 11;
653 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500654
655 simulate_rdhwr(regs, rd, rt);
656 return 0;
657 }
658
659 /* Not ours. */
660 return -1;
661}
662
663static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
664{
665 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
666 int rd = (opcode & MM_RS) >> 16;
667 int rt = (opcode & MM_RT) >> 21;
668 simulate_rdhwr(regs, rd, rt);
669 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000670 }
671
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500672 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100673 return -1;
674}
Ralf Baechlee5679882006-11-30 01:14:47 +0000675
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100676static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
677{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800678 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
679 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200680 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100681 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800682 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100683
684 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000685}
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687asmlinkage void do_ov(struct pt_regs *regs)
688{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200689 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 siginfo_t info;
691
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200692 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000693 die_if_kernel("Integer overflow", regs);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 info.si_code = FPE_INTOVF;
696 info.si_signo = SIGFPE;
697 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000698 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200700 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500703int process_fpemu_return(int sig, void __user *fault_addr)
David Daney515b0292010-10-21 16:32:26 -0700704{
705 if (sig == SIGSEGV || sig == SIGBUS) {
706 struct siginfo si = {0};
707 si.si_addr = fault_addr;
708 si.si_signo = sig;
709 if (sig == SIGSEGV) {
710 if (find_vma(current->mm, (unsigned long)fault_addr))
711 si.si_code = SEGV_ACCERR;
712 else
713 si.si_code = SEGV_MAPERR;
714 } else {
715 si.si_code = BUS_ADRERR;
716 }
717 force_sig_info(sig, &si, current);
718 return 1;
719 } else if (sig) {
720 force_sig(sig, current);
721 return 1;
722 } else {
723 return 0;
724 }
725}
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727/*
728 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
729 */
730asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
731{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200732 enum ctx_state prev_state;
David Daney515b0292010-10-21 16:32:26 -0700733 siginfo_t info = {0};
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100734
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200735 prev_state = exception_enter();
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200736 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
737 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200738 goto out;
Chris Dearman57725f92006-06-30 23:35:28 +0100739 die_if_kernel("FP exception in kernel code", regs);
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 if (fcr31 & FPU_CSR_UNI_X) {
742 int sig;
David Daney515b0292010-10-21 16:32:26 -0700743 void __user *fault_addr = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000746 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 * software emulator on-board, let's use it...
748 *
749 * Force FPU to dump state into task/thread context. We're
750 * moving a lot of data here for what is probably a single
751 * instruction, but the alternative is to pre-decode the FP
752 * register operands before invoking the emulator, which seems
753 * a bit extreme for what should be an infrequent event.
754 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000755 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900756 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
758 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700759 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
760 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
762 /*
763 * We can't allow the emulated instruction to leave any of
764 * the cause bit set in $fcr31.
765 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900766 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100769 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771 /* If something went wrong, signal */
David Daney515b0292010-10-21 16:32:26 -0700772 process_fpemu_return(sig, fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200774 goto out;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100775 } else if (fcr31 & FPU_CSR_INV_X)
776 info.si_code = FPE_FLTINV;
777 else if (fcr31 & FPU_CSR_DIV_X)
778 info.si_code = FPE_FLTDIV;
779 else if (fcr31 & FPU_CSR_OVF_X)
780 info.si_code = FPE_FLTOVF;
781 else if (fcr31 & FPU_CSR_UDF_X)
782 info.si_code = FPE_FLTUND;
783 else if (fcr31 & FPU_CSR_INE_X)
784 info.si_code = FPE_FLTRES;
785 else
786 info.si_code = __SI_FAULT;
787 info.si_signo = SIGFPE;
788 info.si_errno = 0;
789 info.si_addr = (void __user *) regs->cp0_epc;
790 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200791
792out:
793 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794}
795
Ralf Baechledf270052008-04-20 16:28:54 +0100796static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
797 const char *str)
798{
799 siginfo_t info;
800 char b[40];
801
Jason Wessel5dd11d52010-05-20 21:04:26 -0500802#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700803 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500804 return;
805#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
806
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200807 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
808 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500809 return;
810
Ralf Baechledf270052008-04-20 16:28:54 +0100811 /*
812 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
813 * insns, even for trap and break codes that indicate arithmetic
814 * failures. Weird ...
815 * But should we continue the brokenness??? --macro
816 */
817 switch (code) {
818 case BRK_OVERFLOW:
819 case BRK_DIVZERO:
820 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
821 die_if_kernel(b, regs);
822 if (code == BRK_DIVZERO)
823 info.si_code = FPE_INTDIV;
824 else
825 info.si_code = FPE_INTOVF;
826 info.si_signo = SIGFPE;
827 info.si_errno = 0;
828 info.si_addr = (void __user *) regs->cp0_epc;
829 force_sig_info(SIGFPE, &info, current);
830 break;
831 case BRK_BUG:
832 die_if_kernel("Kernel bug detected", regs);
833 force_sig(SIGTRAP, current);
834 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000835 case BRK_MEMU:
836 /*
837 * Address errors may be deliberately induced by the FPU
838 * emulator to retake control of the CPU after executing the
839 * instruction in the delay slot of an emulated branch.
840 *
841 * Terminate if exception was recognized as a delay slot return
842 * otherwise handle as normal.
843 */
844 if (do_dsemulret(regs))
845 return;
846
847 die_if_kernel("Math emu break/trap", regs);
848 force_sig(SIGTRAP, current);
849 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100850 default:
851 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
852 die_if_kernel(b, regs);
853 force_sig(SIGTRAP, current);
854 }
855}
856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857asmlinkage void do_bp(struct pt_regs *regs)
858{
859 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200860 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500861 unsigned long epc;
862 u16 instr[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200864 prev_state = exception_enter();
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500865 if (get_isa16_mode(regs->cp0_epc)) {
866 /* Calculate EPC. */
867 epc = exception_epc(regs);
868 if (cpu_has_mmips) {
869 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
870 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
871 goto out_sigsegv;
872 opcode = (instr[0] << 16) | instr[1];
873 } else {
874 /* MIPS16e mode */
875 if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
876 goto out_sigsegv;
877 bcode = (instr[0] >> 6) & 0x3f;
878 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200879 goto out;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500880 }
881 } else {
882 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
883 goto out_sigsegv;
884 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
886 /*
887 * There is the ancient bug in the MIPS assemblers that the break
888 * code starts left to bit 16 instead to bit 6 in the opcode.
889 * Gas is bug-compatible, but not always, grrr...
890 * We handle both cases with a simple heuristics. --macro
891 */
892 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100893 if (bcode >= (1 << 10))
894 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
David Daneyc1bf2072010-08-03 11:22:20 -0700896 /*
897 * notify the kprobe handlers, if instruction is likely to
898 * pertain to them.
899 */
900 switch (bcode) {
901 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200902 if (notify_die(DIE_BREAK, "debug", regs, bcode,
903 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200904 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700905 else
906 break;
907 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200908 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
909 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200910 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700911 else
912 break;
913 default:
914 break;
915 }
916
Ralf Baechledf270052008-04-20 16:28:54 +0100917 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200918
919out:
920 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900921 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000922
923out_sigsegv:
924 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200925 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926}
927
928asmlinkage void do_tr(struct pt_regs *regs)
929{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000930 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200931 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500932 u16 instr[2];
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000933 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200935 prev_state = exception_enter();
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000936 if (get_isa16_mode(regs->cp0_epc)) {
937 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
938 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500939 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000940 opcode = (instr[0] << 16) | instr[1];
941 /* Immediate versions don't provide a code. */
942 if (!(opcode & OPCODE))
943 tcode = (opcode >> 12) & ((1 << 4) - 1);
944 } else {
945 if (__get_user(opcode, (u32 __user *)epc))
946 goto out_sigsegv;
947 /* Immediate versions don't provide a code. */
948 if (!(opcode & OPCODE))
949 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500950 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951
Ralf Baechledf270052008-04-20 16:28:54 +0100952 do_trap_or_bp(regs, tcode, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200953
954out:
955 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900956 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000957
958out_sigsegv:
959 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200960 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961}
962
963asmlinkage void do_ri(struct pt_regs *regs)
964{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100965 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
966 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500967 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200968 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100969 unsigned int opcode = 0;
970 int status = -1;
971
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200972 prev_state = exception_enter();
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200973 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
974 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200975 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 die_if_kernel("Reserved instruction in kernel code", regs);
978
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100979 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200980 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +0000981
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500982 if (get_isa16_mode(regs->cp0_epc)) {
983 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100984
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500985 if (unlikely(get_user(mmop[0], epc) < 0))
986 status = SIGSEGV;
987 if (unlikely(get_user(mmop[1], epc) < 0))
988 status = SIGSEGV;
989 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100990
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500991 if (status < 0)
992 status = simulate_rdhwr_mm(regs, opcode);
993 } else {
994 if (unlikely(get_user(opcode, epc) < 0))
995 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100996
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500997 if (!cpu_has_llsc && status < 0)
998 status = simulate_llsc(regs, opcode);
999
1000 if (status < 0)
1001 status = simulate_rdhwr_normal(regs, opcode);
1002
1003 if (status < 0)
1004 status = simulate_sync(regs, opcode);
1005 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001006
1007 if (status < 0)
1008 status = SIGILL;
1009
1010 if (unlikely(status > 0)) {
1011 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001012 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001013 force_sig(status, current);
1014 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001015
1016out:
1017 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018}
1019
Ralf Baechled223a862007-07-10 17:33:02 +01001020/*
1021 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1022 * emulated more than some threshold number of instructions, force migration to
1023 * a "CPU" that has FP support.
1024 */
1025static void mt_ase_fp_affinity(void)
1026{
1027#ifdef CONFIG_MIPS_MT_FPAFF
1028 if (mt_fpemul_threshold > 0 &&
1029 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1030 /*
1031 * If there's no FPU present, or if the application has already
1032 * restricted the allowed set to exclude any CPUs with FPUs,
1033 * we'll skip the procedure.
1034 */
1035 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1036 cpumask_t tmask;
1037
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001038 current->thread.user_cpus_allowed
1039 = current->cpus_allowed;
1040 cpus_and(tmask, current->cpus_allowed,
1041 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001042 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001043 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001044 }
1045 }
1046#endif /* CONFIG_MIPS_MT_FPAFF */
1047}
1048
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001049/*
1050 * No lock; only written during early bootup by CPU 0.
1051 */
1052static RAW_NOTIFIER_HEAD(cu2_chain);
1053
1054int __ref register_cu2_notifier(struct notifier_block *nb)
1055{
1056 return raw_notifier_chain_register(&cu2_chain, nb);
1057}
1058
1059int cu2_notifier_call_chain(unsigned long val, void *v)
1060{
1061 return raw_notifier_call_chain(&cu2_chain, val, v);
1062}
1063
1064static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001065 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001066{
1067 struct pt_regs *regs = data;
1068
Jayachandran C83bee792013-06-10 06:30:01 +00001069 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001070 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001071 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001072
1073 return NOTIFY_OK;
1074}
1075
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076asmlinkage void do_cpu(struct pt_regs *regs)
1077{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001078 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001079 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001080 unsigned long old_epc, old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001081 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001083 int status;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001084 unsigned long __maybe_unused flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001086 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1088
Jayachandran C83bee792013-06-10 06:30:01 +00001089 if (cpid != 2)
1090 die_if_kernel("do_cpu invoked from kernel context!", regs);
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 switch (cpid) {
1093 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001094 epc = (unsigned int __user *)exception_epc(regs);
1095 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001096 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001097 opcode = 0;
1098 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001100 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001101 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001102
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001103 if (get_isa16_mode(regs->cp0_epc)) {
1104 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001105
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001106 if (unlikely(get_user(mmop[0], epc) < 0))
1107 status = SIGSEGV;
1108 if (unlikely(get_user(mmop[1], epc) < 0))
1109 status = SIGSEGV;
1110 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001111
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001112 if (status < 0)
1113 status = simulate_rdhwr_mm(regs, opcode);
1114 } else {
1115 if (unlikely(get_user(opcode, epc) < 0))
1116 status = SIGSEGV;
1117
1118 if (!cpu_has_llsc && status < 0)
1119 status = simulate_llsc(regs, opcode);
1120
1121 if (status < 0)
1122 status = simulate_rdhwr_normal(regs, opcode);
1123 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001124
1125 if (status < 0)
1126 status = SIGILL;
1127
1128 if (unlikely(status > 0)) {
1129 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001130 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001131 force_sig(status, current);
1132 }
1133
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001134 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001136 case 3:
1137 /*
1138 * Old (MIPS I and MIPS II) processors will set this code
1139 * for COP1X opcode instructions that replaced the original
Ralf Baechle70342282013-01-22 12:59:30 +01001140 * COP3 space. We don't limit COP1 space instructions in
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001141 * the emulator according to the CPU ISA, so we want to
1142 * treat COP1X instructions consistently regardless of which
Ralf Baechle70342282013-01-22 12:59:30 +01001143 * code the CPU chose. Therefore we redirect this trap to
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001144 * the FP emulator too.
1145 *
1146 * Then some newer FPU-less processors use this code
1147 * erroneously too, so they are covered by this choice
1148 * as well.
1149 */
1150 if (raw_cpu_has_fpu)
1151 break;
1152 /* Fall through. */
1153
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 case 1:
Ralf Baechle70342282013-01-22 12:59:30 +01001155 if (used_math()) /* Using the FPU again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001156 own_fpu(1);
Ralf Baechle70342282013-01-22 12:59:30 +01001157 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 init_fpu();
1159 set_used_math();
1160 }
1161
Atsushi Nemoto53231802007-04-14 02:37:26 +09001162 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001163 int sig;
David Daney515b0292010-10-21 16:32:26 -07001164 void __user *fault_addr = NULL;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001165 sig = fpu_emulator_cop1Handler(regs,
David Daney515b0292010-10-21 16:32:26 -07001166 &current->thread.fpu,
1167 0, &fault_addr);
1168 if (!process_fpemu_return(sig, fault_addr))
Ralf Baechled223a862007-07-10 17:33:02 +01001169 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 }
1171
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001172 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
1174 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001175 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001176 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 }
1178
1179 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001180
1181out:
1182 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183}
1184
1185asmlinkage void do_mdmx(struct pt_regs *regs)
1186{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001187 enum ctx_state prev_state;
1188
1189 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001191 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192}
1193
David Daney8bc6d052009-01-05 15:29:58 -08001194/*
1195 * Called with interrupts disabled.
1196 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197asmlinkage void do_watch(struct pt_regs *regs)
1198{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001199 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001200 u32 cause;
1201
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001202 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001204 * Clear WP (bit 22) bit of cause register so we don't loop
1205 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 */
David Daneyb67b2b72008-09-23 00:08:45 -07001207 cause = read_c0_cause();
1208 cause &= ~(1 << 22);
1209 write_c0_cause(cause);
1210
1211 /*
1212 * If the current thread has the watch registers loaded, save
1213 * their values and send SIGTRAP. Otherwise another thread
1214 * left the registers set, clear them and continue.
1215 */
1216 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1217 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001218 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001219 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001220 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001221 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001222 local_irq_enable();
1223 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001224 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225}
1226
1227asmlinkage void do_mcheck(struct pt_regs *regs)
1228{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001229 const int field = 2 * sizeof(unsigned long);
1230 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001231 enum ctx_state prev_state;
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001232
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001233 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001235
1236 if (multi_match) {
Ralf Baechle70342282013-01-22 12:59:30 +01001237 printk("Index : %0x\n", read_c0_index());
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001238 printk("Pagemask: %0x\n", read_c0_pagemask());
1239 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1240 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1241 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1242 printk("\n");
1243 dump_tlb_all();
1244 }
1245
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001246 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001247
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 /*
1249 * Some chips may have other causes of machine check (e.g. SB1
1250 * graduation timer)
1251 */
1252 panic("Caught Machine Check exception - %scaused by multiple "
1253 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001254 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255}
1256
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001257asmlinkage void do_mt(struct pt_regs *regs)
1258{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001259 int subcode;
1260
Ralf Baechle41c594a2006-04-05 09:45:45 +01001261 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1262 >> VPECONTROL_EXCPT_SHIFT;
1263 switch (subcode) {
1264 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001265 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001266 break;
1267 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001268 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001269 break;
1270 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001271 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001272 break;
1273 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001274 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001275 break;
1276 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001277 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001278 break;
1279 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001280 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001281 break;
1282 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001283 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001284 subcode);
1285 break;
1286 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001287 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1288
1289 force_sig(SIGILL, current);
1290}
1291
1292
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001293asmlinkage void do_dsp(struct pt_regs *regs)
1294{
1295 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001296 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001297
1298 force_sig(SIGILL, current);
1299}
1300
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301asmlinkage void do_reserved(struct pt_regs *regs)
1302{
1303 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001304 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 * caused by a new unknown cpu type or after another deadly
1306 * hard/software error.
1307 */
1308 show_regs(regs);
1309 panic("Caught reserved exception %ld - should not happen.",
1310 (regs->cp0_cause & 0x7f) >> 2);
1311}
1312
Ralf Baechle39b8d522008-04-28 17:14:26 +01001313static int __initdata l1parity = 1;
1314static int __init nol1parity(char *s)
1315{
1316 l1parity = 0;
1317 return 1;
1318}
1319__setup("nol1par", nol1parity);
1320static int __initdata l2parity = 1;
1321static int __init nol2parity(char *s)
1322{
1323 l2parity = 0;
1324 return 1;
1325}
1326__setup("nol2par", nol2parity);
1327
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328/*
1329 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1330 * it different ways.
1331 */
1332static inline void parity_protection_init(void)
1333{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001334 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001336 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001337 case CPU_74K:
1338 case CPU_1004K:
1339 {
1340#define ERRCTL_PE 0x80000000
1341#define ERRCTL_L2P 0x00800000
1342 unsigned long errctl;
1343 unsigned int l1parity_present, l2parity_present;
1344
1345 errctl = read_c0_ecc();
1346 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1347
1348 /* probe L1 parity support */
1349 write_c0_ecc(errctl | ERRCTL_PE);
1350 back_to_back_c0_hazard();
1351 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1352
1353 /* probe L2 parity support */
1354 write_c0_ecc(errctl|ERRCTL_L2P);
1355 back_to_back_c0_hazard();
1356 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1357
1358 if (l1parity_present && l2parity_present) {
1359 if (l1parity)
1360 errctl |= ERRCTL_PE;
1361 if (l1parity ^ l2parity)
1362 errctl |= ERRCTL_L2P;
1363 } else if (l1parity_present) {
1364 if (l1parity)
1365 errctl |= ERRCTL_PE;
1366 } else if (l2parity_present) {
1367 if (l2parity)
1368 errctl |= ERRCTL_L2P;
1369 } else {
1370 /* No parity available */
1371 }
1372
1373 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1374
1375 write_c0_ecc(errctl);
1376 back_to_back_c0_hazard();
1377 errctl = read_c0_ecc();
1378 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1379
1380 if (l1parity_present)
1381 printk(KERN_INFO "Cache parity protection %sabled\n",
1382 (errctl & ERRCTL_PE) ? "en" : "dis");
1383
1384 if (l2parity_present) {
1385 if (l1parity_present && l1parity)
1386 errctl ^= ERRCTL_L2P;
1387 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1388 (errctl & ERRCTL_L2P) ? "en" : "dis");
1389 }
1390 }
1391 break;
1392
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001394 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001395 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001396 write_c0_ecc(0x80000000);
1397 back_to_back_c0_hazard();
1398 /* Set the PE bit (bit 31) in the c0_errctl register. */
1399 printk(KERN_INFO "Cache parity protection %sabled\n",
1400 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 break;
1402 case CPU_20KC:
1403 case CPU_25KF:
1404 /* Clear the DE bit (bit 16) in the c0_status register. */
1405 printk(KERN_INFO "Enable cache parity protection for "
1406 "MIPS 20KC/25KF CPUs.\n");
1407 clear_c0_status(ST0_DE);
1408 break;
1409 default:
1410 break;
1411 }
1412}
1413
1414asmlinkage void cache_parity_error(void)
1415{
1416 const int field = 2 * sizeof(unsigned long);
1417 unsigned int reg_val;
1418
1419 /* For the moment, report the problem and hang. */
1420 printk("Cache error exception:\n");
1421 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1422 reg_val = read_c0_cacheerr();
1423 printk("c0_cacheerr == %08x\n", reg_val);
1424
1425 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1426 reg_val & (1<<30) ? "secondary" : "primary",
1427 reg_val & (1<<31) ? "data" : "insn");
1428 printk("Error bits: %s%s%s%s%s%s%s\n",
1429 reg_val & (1<<29) ? "ED " : "",
1430 reg_val & (1<<28) ? "ET " : "",
1431 reg_val & (1<<26) ? "EE " : "",
1432 reg_val & (1<<25) ? "EB " : "",
1433 reg_val & (1<<24) ? "EI " : "",
1434 reg_val & (1<<23) ? "E1 " : "",
1435 reg_val & (1<<22) ? "E0 " : "");
1436 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1437
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001438#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 if (reg_val & (1<<22))
1440 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1441
1442 if (reg_val & (1<<23))
1443 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1444#endif
1445
1446 panic("Can't handle the cache error!");
1447}
1448
1449/*
1450 * SDBBP EJTAG debug exception handler.
1451 * We skip the instruction and return to the next instruction.
1452 */
1453void ejtag_exception_handler(struct pt_regs *regs)
1454{
1455 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001456 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 unsigned int debug;
1458
Chris Dearman70ae6122006-06-30 12:32:37 +01001459 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 depc = read_c0_depc();
1461 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001462 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 if (debug & 0x80000000) {
1464 /*
1465 * In branch delay slot.
1466 * We cheat a little bit here and use EPC to calculate the
1467 * debug return address (DEPC). EPC is restored after the
1468 * calculation.
1469 */
1470 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001471 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001473 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 depc = regs->cp0_epc;
1475 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001476 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 } else
1478 depc += 4;
1479 write_c0_depc(depc);
1480
1481#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001482 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 write_c0_debug(debug | 0x100);
1484#endif
1485}
1486
1487/*
1488 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001489 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001491static RAW_NOTIFIER_HEAD(nmi_chain);
1492
1493int register_nmi_notifier(struct notifier_block *nb)
1494{
1495 return raw_notifier_chain_register(&nmi_chain, nb);
1496}
1497
Joe Perchesff2d8b12012-01-12 17:17:21 -08001498void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001500 char str[100];
1501
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001502 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001503 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001504 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1505 smp_processor_id(), regs->cp0_epc);
1506 regs->cp0_epc = read_c0_errorepc();
1507 die(str, regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508}
1509
Ralf Baechlee01402b2005-07-14 15:57:16 +00001510#define VECTORSPACING 0x100 /* for EI/VI mode */
1511
1512unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001514unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001516void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517{
1518 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001519 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001521#ifdef CONFIG_CPU_MICROMIPS
1522 /*
1523 * Only the TLB handlers are cache aligned with an even
1524 * address. All other handlers are on an odd address and
1525 * require no modification. Otherwise, MIPS32 mode will
1526 * be entered when handling any TLB exceptions. That
1527 * would be bad...since we must stay in microMIPS mode.
1528 */
1529 if (!(handler & 0x1))
1530 handler |= 1;
1531#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001532 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001535#ifdef CONFIG_CPU_MICROMIPS
1536 unsigned long jump_mask = ~((1 << 27) - 1);
1537#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001538 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001539#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001540 u32 *buf = (u32 *)(ebase + 0x200);
1541 unsigned int k0 = 26;
1542 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1543 uasm_i_j(&buf, handler & ~jump_mask);
1544 uasm_i_nop(&buf);
1545 } else {
1546 UASM_i_LA(&buf, k0, handler);
1547 uasm_i_jr(&buf, k0);
1548 uasm_i_nop(&buf);
1549 }
1550 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 }
1552 return (void *)old_handler;
1553}
1554
Ralf Baechle86a17082013-02-08 01:21:34 +01001555static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001556{
1557 show_regs(get_irq_regs());
1558 panic("Caught unexpected vectored interrupt.");
1559}
1560
Ralf Baechleef300e42007-05-06 18:31:18 +01001561static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001562{
1563 unsigned long handler;
1564 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001565 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001566 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001567 unsigned char *b;
1568
Ralf Baechleb72b7092009-03-30 14:49:44 +02001569 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001570
1571 if (addr == NULL) {
1572 handler = (unsigned long) do_default_vi;
1573 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001574 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001575 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001576 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001577
1578 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1579
Ralf Baechlef6771db2007-11-08 18:02:29 +00001580 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001581 panic("Shadow register set %d not supported", srs);
1582
1583 if (cpu_has_veic) {
1584 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001585 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001586 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001587 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001588 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001589 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001590 }
1591
1592 if (srs == 0) {
1593 /*
1594 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001595 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001596 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001597 extern char except_vec_vi, except_vec_vi_lui;
1598 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001599 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001600 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001601 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001602#ifdef CONFIG_MIPS_MT_SMTC
1603 /*
1604 * We need to provide the SMTC vectored interrupt handler
1605 * not only with the address of the handler, but with the
1606 * Status.IM bit to be masked before going there.
1607 */
1608 extern char except_vec_vi_mori;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001609#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1610 const int mori_offset = &except_vec_vi_mori - vec_start + 2;
1611#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001612 const int mori_offset = &except_vec_vi_mori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001613#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001614#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001615#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1616 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1617 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1618#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001619 const int lui_offset = &except_vec_vi_lui - vec_start;
1620 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001621#endif
1622 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001623
1624 if (handler_len > VECTORSPACING) {
1625 /*
1626 * Sigh... panicing won't help as the console
1627 * is probably not configured :(
1628 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001629 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001630 }
1631
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001632 set_handler(((unsigned long)b - ebase), vec_start,
1633#ifdef CONFIG_CPU_MICROMIPS
1634 (handler_len - 1));
1635#else
1636 handler_len);
1637#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001638#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001639 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1640
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001641 h = (u16 *)(b + mori_offset);
1642 *h = (0x100 << n);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001643#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001644 h = (u16 *)(b + lui_offset);
1645 *h = (handler >> 16) & 0xffff;
1646 h = (u16 *)(b + ori_offset);
1647 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001648 local_flush_icache_range((unsigned long)b,
1649 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001650 }
1651 else {
1652 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001653 * In other cases jump directly to the interrupt handler. It
1654 * is the handler's responsibility to save registers if required
1655 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001656 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001657 u32 insn;
1658
1659 h = (u16 *)b;
1660 /* j handler */
1661#ifdef CONFIG_CPU_MICROMIPS
1662 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1663#else
1664 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1665#endif
1666 h[0] = (insn >> 16) & 0xffff;
1667 h[1] = insn & 0xffff;
1668 h[2] = 0;
1669 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001670 local_flush_icache_range((unsigned long)b,
1671 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001672 }
1673
1674 return (void *)old_handler;
1675}
1676
Ralf Baechleef300e42007-05-06 18:31:18 +01001677void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001678{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001679 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001680}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001681
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682extern void tlb_init(void);
1683
Ralf Baechle42f77542007-10-18 17:48:11 +01001684/*
1685 * Timer interrupt
1686 */
1687int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02001688EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08001689int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01001690
1691/*
1692 * Performance counter IRQ or -1 if shared with timer
1693 */
1694int cp0_perfcount_irq;
1695EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1696
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001697static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001698
1699static int __init ulri_disable(char *s)
1700{
1701 pr_info("Disabling ulri\n");
1702 noulri = 1;
1703
1704 return 1;
1705}
1706__setup("noulri", ulri_disable);
1707
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001708void per_cpu_trap_init(bool is_boot_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709{
1710 unsigned int cpu = smp_processor_id();
1711 unsigned int status_set = ST0_CU0;
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001712 unsigned int hwrena = cpu_hwrena_impl_bits;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001713#ifdef CONFIG_MIPS_MT_SMTC
1714 int secondaryTC = 0;
1715 int bootTC = (cpu == 0);
1716
1717 /*
1718 * Only do per_cpu_trap_init() for first TC of Each VPE.
1719 * Note that this hack assumes that the SMTC init code
1720 * assigns TCs consecutively and in ascending order.
1721 */
1722
1723 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1724 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1725 secondaryTC = 1;
1726#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
1728 /*
1729 * Disable coprocessors and select 32-bit or 64-bit addressing
1730 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1731 * flag that some firmware may have left set and the TS bit (for
1732 * IP27). Set XX for ISA IV code to work.
1733 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001734#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1736#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001737 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001739 if (cpu_has_dsp)
1740 status_set |= ST0_MX;
1741
Ralf Baechleb38c7392006-02-07 01:20:43 +00001742 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 status_set);
1744
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001745 if (cpu_has_mips_r2)
1746 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01001747
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001748 if (!noulri && cpu_has_userlocal)
1749 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01001750
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001751 if (hwrena)
1752 write_c0_hwrena(hwrena);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001753
Ralf Baechle41c594a2006-04-05 09:45:45 +01001754#ifdef CONFIG_MIPS_MT_SMTC
1755 if (!secondaryTC) {
1756#endif /* CONFIG_MIPS_MT_SMTC */
1757
Ralf Baechlee01402b2005-07-14 15:57:16 +00001758 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001759 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001760 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001761 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001762 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001763 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001764 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001765 if (cpu_has_divec) {
1766 if (cpu_has_mipsmt) {
1767 unsigned int vpflags = dvpe();
1768 set_c0_cause(CAUSEF_IV);
1769 evpe(vpflags);
1770 } else
1771 set_c0_cause(CAUSEF_IV);
1772 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001773
1774 /*
1775 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1776 *
1777 * o read IntCtl.IPTI to determine the timer interrupt
1778 * o read IntCtl.IPPCI to determine the performance counter interrupt
1779 */
1780 if (cpu_has_mips_r2) {
David VomLehn010c1082009-12-21 17:49:22 -08001781 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1782 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1783 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001784 if (cp0_perfcount_irq == cp0_compare_irq)
1785 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001786 } else {
1787 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02001788 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001789 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001790 }
1791
Ralf Baechle41c594a2006-04-05 09:45:45 +01001792#ifdef CONFIG_MIPS_MT_SMTC
1793 }
1794#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795
David Daney48c4ac92013-05-13 13:56:44 -07001796 if (!cpu_data[cpu].asid_cache)
1797 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
1799 atomic_inc(&init_mm.mm_count);
1800 current->active_mm = &init_mm;
1801 BUG_ON(current->mm);
1802 enter_lazy_tlb(&init_mm, current);
1803
Ralf Baechle41c594a2006-04-05 09:45:45 +01001804#ifdef CONFIG_MIPS_MT_SMTC
1805 if (bootTC) {
1806#endif /* CONFIG_MIPS_MT_SMTC */
David Daney6650df32012-05-15 00:04:50 -07001807 /* Boot CPU's cache setup in setup_arch(). */
1808 if (!is_boot_cpu)
1809 cpu_cache_init();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001810 tlb_init();
1811#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001812 } else if (!secondaryTC) {
1813 /*
1814 * First TC in non-boot VPE must do subset of tlb_init()
1815 * for MMU countrol registers.
1816 */
1817 write_c0_pagemask(PM_DEFAULT_MASK);
1818 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001819 }
1820#endif /* CONFIG_MIPS_MT_SMTC */
David Daney3d8bfdd2010-12-21 14:19:11 -08001821 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822}
1823
Ralf Baechlee01402b2005-07-14 15:57:16 +00001824/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001825void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001826{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001827#ifdef CONFIG_CPU_MICROMIPS
1828 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
1829#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001830 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001831#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001832 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001833}
1834
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001835static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001836 "Trying to set NULL cache error exception handler";
1837
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00001838/*
1839 * Install uncached CPU exception handler.
1840 * This is suitable only for the cache error exception which is the only
1841 * exception handler that is being run uncached.
1842 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001843void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00001844 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001845{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02001846 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001847
Ralf Baechle641e97f2007-10-11 23:46:05 +01001848 if (!addr)
1849 panic(panic_null_cerr);
1850
Ralf Baechlee01402b2005-07-14 15:57:16 +00001851 memcpy((void *)(uncached_ebase + offset), addr, size);
1852}
1853
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001854static int __initdata rdhwr_noopt;
1855static int __init set_rdhwr_noopt(char *str)
1856{
1857 rdhwr_noopt = 1;
1858 return 1;
1859}
1860
1861__setup("rdhwr_noopt", set_rdhwr_noopt);
1862
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863void __init trap_init(void)
1864{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001865 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001867 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001869
1870 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Jason Wessel88547002008-07-29 15:58:53 -05001872#if defined(CONFIG_KGDB)
1873 if (kgdb_early_setup)
Ralf Baechle70342282013-01-22 12:59:30 +01001874 return; /* Already done */
Jason Wessel88547002008-07-29 15:58:53 -05001875#endif
1876
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001877 if (cpu_has_veic || cpu_has_vint) {
1878 unsigned long size = 0x200 + VECTORSPACING*64;
1879 ebase = (unsigned long)
1880 __alloc_bootmem(size, 1 << fls(size), 0);
1881 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08001882#ifdef CONFIG_KVM_GUEST
1883#define KVM_GUEST_KSEG0 0x40000000
1884 ebase = KVM_GUEST_KSEG0;
1885#else
1886 ebase = CKSEG0;
1887#endif
David Daney566f74f2008-10-23 17:56:35 -07001888 if (cpu_has_mips_r2)
1889 ebase += (read_c0_ebase() & 0x3ffff000);
1890 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001891
Steven J. Hillc6213c62013-06-05 21:25:17 +00001892 if (cpu_has_mmips) {
1893 unsigned int config3 = read_c0_config3();
1894
1895 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
1896 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
1897 else
1898 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
1899 }
1900
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00001901 if (board_ebase_setup)
1902 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07001903 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
1905 /*
1906 * Copy the generic exception handlers to their final destination.
1907 * This will be overriden later as suitable for a particular
1908 * configuration.
1909 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001910 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911
1912 /*
1913 * Setup default vectors
1914 */
1915 for (i = 0; i <= 31; i++)
1916 set_except_vector(i, handle_reserved);
1917
1918 /*
1919 * Copy the EJTAG debug exception vector handler code to it's final
1920 * destination.
1921 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001922 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001923 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
1925 /*
1926 * Only some CPUs have the watch exceptions.
1927 */
1928 if (cpu_has_watch)
1929 set_except_vector(23, handle_watch);
1930
1931 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001932 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001934 if (cpu_has_veic || cpu_has_vint) {
1935 int nvec = cpu_has_veic ? 64 : 8;
1936 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001937 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001938 }
1939 else if (cpu_has_divec)
1940 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
1942 /*
1943 * Some CPUs can enable/disable for cache parity detection, but does
1944 * it different ways.
1945 */
1946 parity_protection_init();
1947
1948 /*
1949 * The Data Bus Errors / Instruction Bus Errors are signaled
1950 * by external hardware. Therefore these two exceptions
1951 * may have board specific handlers.
1952 */
1953 if (board_be_init)
1954 board_be_init();
1955
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001956 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
1957 : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 set_except_vector(1, handle_tlbm);
1959 set_except_vector(2, handle_tlbl);
1960 set_except_vector(3, handle_tlbs);
1961
1962 set_except_vector(4, handle_adel);
1963 set_except_vector(5, handle_ades);
1964
1965 set_except_vector(6, handle_ibe);
1966 set_except_vector(7, handle_dbe);
1967
1968 set_except_vector(8, handle_sys);
1969 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001970 set_except_vector(10, rdhwr_noopt ? handle_ri :
1971 (cpu_has_vtag_icache ?
1972 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 set_except_vector(11, handle_cpu);
1974 set_except_vector(12, handle_ov);
1975 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976
Ralf Baechle10cc3522007-10-11 23:46:15 +01001977 if (current_cpu_type() == CPU_R6000 ||
1978 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 /*
1980 * The R6000 is the only R-series CPU that features a machine
1981 * check exception (similar to the R4000 cache error) and
1982 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01001983 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 * current list of targets for Linux/MIPS.
1985 * (Duh, crap, there is someone with a triple R6k machine)
1986 */
1987 //set_except_vector(14, handle_mc);
1988 //set_except_vector(15, handle_ndc);
1989 }
1990
Ralf Baechlee01402b2005-07-14 15:57:16 +00001991
1992 if (board_nmi_handler_setup)
1993 board_nmi_handler_setup();
1994
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001995 if (cpu_has_fpu && !cpu_has_nofpuex)
1996 set_except_vector(15, handle_fpe);
1997
1998 set_except_vector(22, handle_mdmx);
1999
2000 if (cpu_has_mcheck)
2001 set_except_vector(24, handle_mcheck);
2002
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002003 if (cpu_has_mipsmt)
2004 set_except_vector(25, handle_mt);
2005
Chris Dearmanacaec422007-05-24 22:30:18 +01002006 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002007
David Daneyfcbf1df2012-05-15 00:04:46 -07002008 if (board_cache_error_setup)
2009 board_cache_error_setup();
2010
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002011 if (cpu_has_vce)
2012 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002013 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002014 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002015 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002016 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002017 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002018
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002019 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002020
2021 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002022
Ralf Baechle4483b152010-08-05 13:25:59 +01002023 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024}