blob: 02484d17fb6f343d733364ede94f0bcc3387e8e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/sched.h>
26#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/spinlock.h>
28#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000029#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020030#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010031#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050032#include <linux/kgdb.h>
33#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070034#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000035#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050036#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010037#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080038#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40#include <asm/bootinfo.h>
41#include <asm/branch.h>
42#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000043#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020045#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000046#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000048#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020049#include <asm/idle.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000050#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000051#include <asm/mipsregs.h>
52#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000054#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/pgtable.h>
56#include <asm/ptrace.h>
57#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/tlbdebug.h>
59#include <asm/traps.h>
60#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070061#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090064#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010065#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090067extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090068extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010069extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010070extern u32 handle_tlbl[];
71extern u32 handle_tlbs[];
72extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070073extern asmlinkage void handle_adel(void);
74extern asmlinkage void handle_ades(void);
75extern asmlinkage void handle_ibe(void);
76extern asmlinkage void handle_dbe(void);
77extern asmlinkage void handle_sys(void);
78extern asmlinkage void handle_bp(void);
79extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090080extern asmlinkage void handle_ri_rdhwr_vivt(void);
81extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082extern asmlinkage void handle_cpu(void);
83extern asmlinkage void handle_ov(void);
84extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000085extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000087extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000088extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089extern asmlinkage void handle_mdmx(void);
90extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000091extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000092extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093extern asmlinkage void handle_mcheck(void);
94extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010095extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Linus Torvalds1da177e2005-04-16 15:20:36 -070097void (*board_be_init)(void);
98int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000099void (*board_nmi_handler_setup)(void);
100void (*board_ejtag_handler_setup)(void);
101void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000102void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000103void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200105static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900106{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100107 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900108 unsigned long addr;
109
110 printk("Call Trace:");
111#ifdef CONFIG_KALLSYMS
112 printk("\n");
113#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200114 while (!kstack_end(sp)) {
115 unsigned long __user *p =
116 (unsigned long __user *)(unsigned long)sp++;
117 if (__get_user(addr, p)) {
118 printk(" (Bad stack address)");
119 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100120 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200121 if (__kernel_text_address(addr))
122 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900123 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200124 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900125}
126
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900127#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900128int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900129static int __init set_raw_show_trace(char *str)
130{
131 raw_show_trace = 1;
132 return 1;
133}
134__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900135#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200136
Ralf Baechleeae23f22007-10-14 23:27:21 +0100137static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900138{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200139 unsigned long sp = regs->regs[29];
140 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900141 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142
Vincent Wene909be82012-07-19 09:11:16 +0200143 if (!task)
144 task = current;
145
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200147 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900148 return;
149 }
150 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200151 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200152 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900153 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200154 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900155 printk("\n");
156}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158/*
159 * This routine abuses get_user()/put_user() to reference pointers
160 * with at least a bit of error checking ...
161 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100162static void show_stacktrace(struct task_struct *task,
163 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 const int field = 2 * sizeof(unsigned long);
166 long stackdata;
167 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900168 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 printk("Stack :");
171 i = 0;
172 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
173 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100174 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 if (i > 39) {
176 printk(" ...");
177 break;
178 }
179
180 if (__get_user(stackdata, sp++)) {
181 printk(" (Bad stack address)");
182 break;
183 }
184
185 printk(" %0*lx", field, stackdata);
186 i++;
187 }
188 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200189 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900190}
191
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900192void show_stack(struct task_struct *task, unsigned long *sp)
193{
194 struct pt_regs regs;
195 if (sp) {
196 regs.regs[29] = (unsigned long)sp;
197 regs.regs[31] = 0;
198 regs.cp0_epc = 0;
199 } else {
200 if (task && task != current) {
201 regs.regs[29] = task->thread.reg29;
202 regs.regs[31] = 0;
203 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500204#ifdef CONFIG_KGDB_KDB
205 } else if (atomic_read(&kgdb_active) != -1 &&
206 kdb_current_regs) {
207 memcpy(&regs, kdb_current_regs, sizeof(regs));
208#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900209 } else {
210 prepare_frametrace(&regs);
211 }
212 }
213 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214}
215
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900216static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217{
218 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100219 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 printk("\nCode:");
222
Ralf Baechle39b8d522008-04-28 17:14:26 +0100223 if ((unsigned long)pc & 1)
224 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 for(i = -3 ; i < 6 ; i++) {
226 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100227 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 printk(" (Bad address in epc)\n");
229 break;
230 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100231 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 }
233}
234
Ralf Baechleeae23f22007-10-14 23:27:21 +0100235static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
237 const int field = 2 * sizeof(unsigned long);
238 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700239 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 int i;
241
Tejun Heoa43cb952013-04-30 15:27:17 -0700242 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
244 /*
245 * Saved main processor registers
246 */
247 for (i = 0; i < 32; ) {
248 if ((i % 4) == 0)
249 printk("$%2d :", i);
250 if (i == 0)
251 printk(" %0*lx", field, 0UL);
252 else if (i == 26 || i == 27)
253 printk(" %*s", field, "");
254 else
255 printk(" %0*lx", field, regs->regs[i]);
256
257 i++;
258 if ((i % 4) == 0)
259 printk("\n");
260 }
261
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100262#ifdef CONFIG_CPU_HAS_SMARTMIPS
263 printk("Acx : %0*lx\n", field, regs->acx);
264#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 printk("Hi : %0*lx\n", field, regs->hi);
266 printk("Lo : %0*lx\n", field, regs->lo);
267
268 /*
269 * Saved cp0 registers
270 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100271 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
272 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100273 printk("ra : %0*lx %pS\n", field, regs->regs[31],
274 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Ralf Baechle70342282013-01-22 12:59:30 +0100276 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Ralf Baechle1990e542013-06-26 17:06:34 +0200278 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000279 if (regs->cp0_status & ST0_KUO)
280 printk("KUo ");
281 if (regs->cp0_status & ST0_IEO)
282 printk("IEo ");
283 if (regs->cp0_status & ST0_KUP)
284 printk("KUp ");
285 if (regs->cp0_status & ST0_IEP)
286 printk("IEp ");
287 if (regs->cp0_status & ST0_KUC)
288 printk("KUc ");
289 if (regs->cp0_status & ST0_IEC)
290 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200291 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000292 if (regs->cp0_status & ST0_KX)
293 printk("KX ");
294 if (regs->cp0_status & ST0_SX)
295 printk("SX ");
296 if (regs->cp0_status & ST0_UX)
297 printk("UX ");
298 switch (regs->cp0_status & ST0_KSU) {
299 case KSU_USER:
300 printk("USER ");
301 break;
302 case KSU_SUPERVISOR:
303 printk("SUPERVISOR ");
304 break;
305 case KSU_KERNEL:
306 printk("KERNEL ");
307 break;
308 default:
309 printk("BAD_MODE ");
310 break;
311 }
312 if (regs->cp0_status & ST0_ERL)
313 printk("ERL ");
314 if (regs->cp0_status & ST0_EXL)
315 printk("EXL ");
316 if (regs->cp0_status & ST0_IE)
317 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 printk("\n");
320
Petri Gynther37dd3812015-05-08 15:10:10 -0700321 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
322 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Petri Gynther37dd3812015-05-08 15:10:10 -0700324 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
326
Ralf Baechle9966db252007-10-11 23:46:17 +0100327 printk("PrId : %08x (%s)\n", read_c0_prid(),
328 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329}
330
Ralf Baechleeae23f22007-10-14 23:27:21 +0100331/*
332 * FIXME: really the generic show_regs should take a const pointer argument.
333 */
334void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100336 __show_regs((struct pt_regs *)regs);
337}
338
David Daneyc1bf2072010-08-03 11:22:20 -0700339void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100340{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100341 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100342 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100343
Ralf Baechleeae23f22007-10-14 23:27:21 +0100344 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100346 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
347 current->comm, current->pid, current_thread_info(), current,
348 field, current_thread_info()->tp_value);
349 if (cpu_has_userlocal) {
350 unsigned long tls;
351
352 tls = read_c0_userlocal();
353 if (tls != current_thread_info()->tp_value)
354 printk("*HwTLS: %0*lx\n", field, tls);
355 }
356
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100357 if (!user_mode(regs))
358 /* Necessary for getting the correct stack content */
359 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900360 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900361 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100363 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364}
365
David Daney70dc6f02010-08-03 15:44:43 -0700366static int regs_to_trapnr(struct pt_regs *regs)
367{
368 return (regs->cp0_cause >> 2) & 0x1f;
369}
370
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000371static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
David Daney70dc6f02010-08-03 15:44:43 -0700373void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
375 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400376 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Nathan Lynch8742cd22011-09-30 13:49:35 -0500378 oops_enter();
379
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200380 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
381 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100382 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000385 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100386 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400387
Ralf Baechle178086c2005-10-13 17:07:54 +0100388 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030390 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000391 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200392
Nathan Lynch8742cd22011-09-30 13:49:35 -0500393 oops_exit();
394
Maxime Bizond4fd1982006-07-20 18:52:02 +0200395 if (in_interrupt())
396 panic("Fatal exception in interrupt");
397
398 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000399 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200400 ssleep(5);
401 panic("Fatal exception");
402 }
403
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200404 if (regs && kexec_should_crash(current))
405 crash_kexec(regs);
406
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400407 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200410extern struct exception_table_entry __start___dbe_table[];
411extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000413__asm__(
414" .section __dbe_table, \"a\"\n"
415" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417/* Given an address, look for it in the exception tables. */
418static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
419{
420 const struct exception_table_entry *e;
421
422 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
423 if (!e)
424 e = search_module_dbetables(addr);
425 return e;
426}
427
428asmlinkage void do_be(struct pt_regs *regs)
429{
430 const int field = 2 * sizeof(unsigned long);
431 const struct exception_table_entry *fixup = NULL;
432 int data = regs->cp0_cause & 4;
433 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200434 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200436 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100437 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (data && !user_mode(regs))
439 fixup = search_dbe_tables(exception_epc(regs));
440
441 if (fixup)
442 action = MIPS_BE_FIXUP;
443
444 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900445 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 switch (action) {
448 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200449 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 case MIPS_BE_FIXUP:
451 if (fixup) {
452 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200453 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
455 break;
456 default:
457 break;
458 }
459
460 /*
461 * Assume it would be too dangerous to continue ...
462 */
463 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
464 data ? "Data" : "Instruction",
465 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200466 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
467 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200468 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 die_if_kernel("Oops", regs);
471 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200472
473out:
474 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475}
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100478 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 */
480
481#define OPCODE 0xfc000000
482#define BASE 0x03e00000
483#define RT 0x001f0000
484#define OFFSET 0x0000ffff
485#define LL 0xc0000000
486#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100487#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000488#define SPEC3 0x7c000000
489#define RD 0x0000f800
490#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100491#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000492#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500494/* microMIPS definitions */
495#define MM_POOL32A_FUNC 0xfc00ffff
496#define MM_RDHWR 0x00006b3c
497#define MM_RS 0x001f0000
498#define MM_RT 0x03e00000
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500/*
501 * The ll_bit is cleared by r*_switch.S
502 */
503
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200504unsigned int ll_bit;
505struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100507static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000509 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512 /*
513 * analyse the ll instruction that just caused a ri exception
514 * and put the referenced address to addr.
515 */
516
517 /* sign extend offset */
518 offset = opcode & OFFSET;
519 offset <<= 16;
520 offset >>= 16;
521
Ralf Baechlefe00f942005-03-01 19:22:29 +0000522 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000523 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100525 if ((unsigned long)vaddr & 3)
526 return SIGBUS;
527 if (get_user(value, vaddr))
528 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 preempt_disable();
531
532 if (ll_task == NULL || ll_task == current) {
533 ll_bit = 1;
534 } else {
535 ll_bit = 0;
536 }
537 ll_task = current;
538
539 preempt_enable();
540
541 regs->regs[(opcode & RT) >> 16] = value;
542
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100543 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544}
545
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100546static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000548 unsigned long __user *vaddr;
549 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /*
553 * analyse the sc instruction that just caused a ri exception
554 * and put the referenced address to addr.
555 */
556
557 /* sign extend offset */
558 offset = opcode & OFFSET;
559 offset <<= 16;
560 offset >>= 16;
561
Ralf Baechlefe00f942005-03-01 19:22:29 +0000562 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000563 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 reg = (opcode & RT) >> 16;
565
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100566 if ((unsigned long)vaddr & 3)
567 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
569 preempt_disable();
570
571 if (ll_bit == 0 || ll_task != current) {
572 regs->regs[reg] = 0;
573 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100574 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
576
577 preempt_enable();
578
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 if (put_user(regs->regs[reg], vaddr))
580 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582 regs->regs[reg] = 1;
583
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100584 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
587/*
588 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
589 * opcodes are supposed to result in coprocessor unusable exceptions if
590 * executed on ll/sc-less processors. That's the theory. In practice a
591 * few processors such as NEC's VR4100 throw reserved instruction exceptions
592 * instead, so we're doing the emulation thing in both exception handlers.
593 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100594static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800596 if ((opcode & OPCODE) == LL) {
597 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200598 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100599 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800600 }
601 if ((opcode & OPCODE) == SC) {
602 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200603 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100604 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608}
609
Ralf Baechle3c370262005-04-13 17:43:59 +0000610/*
611 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100612 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000613 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500614static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000615{
Al Virodc8f6022006-01-12 01:06:07 -0800616 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000617
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500618 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
619 1, regs, 0);
620 switch (rd) {
621 case 0: /* CPU number */
622 regs->regs[rt] = smp_processor_id();
623 return 0;
624 case 1: /* SYNCI length */
625 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
626 current_cpu_data.icache.linesz);
627 return 0;
628 case 2: /* Read count register */
629 regs->regs[rt] = read_c0_count();
630 return 0;
631 case 3: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200632 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500633 case CPU_20KC:
634 case CPU_25KF:
635 regs->regs[rt] = 1;
636 break;
637 default:
638 regs->regs[rt] = 2;
639 }
640 return 0;
641 case 29:
642 regs->regs[rt] = ti->tp_value;
643 return 0;
644 default:
645 return -1;
646 }
647}
648
649static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
650{
Ralf Baechle3c370262005-04-13 17:43:59 +0000651 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
652 int rd = (opcode & RD) >> 11;
653 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500654
655 simulate_rdhwr(regs, rd, rt);
656 return 0;
657 }
658
659 /* Not ours. */
660 return -1;
661}
662
663static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
664{
665 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
666 int rd = (opcode & MM_RS) >> 16;
667 int rt = (opcode & MM_RT) >> 21;
668 simulate_rdhwr(regs, rd, rt);
669 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000670 }
671
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500672 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100673 return -1;
674}
Ralf Baechlee5679882006-11-30 01:14:47 +0000675
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100676static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
677{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800678 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
679 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200680 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100681 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800682 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100683
684 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000685}
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687asmlinkage void do_ov(struct pt_regs *regs)
688{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200689 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 siginfo_t info;
691
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200692 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000693 die_if_kernel("Integer overflow", regs);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 info.si_code = FPE_INTOVF;
696 info.si_signo = SIGFPE;
697 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000698 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200700 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100703int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700704{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100705 struct siginfo si = { 0 };
Paul Burtonad70c132015-01-30 12:09:35 +0000706
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100707 switch (sig) {
708 case 0:
709 return 0;
710
711 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700712 si.si_addr = fault_addr;
713 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100714 /*
715 * Inexact can happen together with Overflow or Underflow.
716 * Respect the mask to deliver the correct exception.
717 */
718 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
719 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
720 if (fcr31 & FPU_CSR_INV_X)
721 si.si_code = FPE_FLTINV;
722 else if (fcr31 & FPU_CSR_DIV_X)
723 si.si_code = FPE_FLTDIV;
724 else if (fcr31 & FPU_CSR_OVF_X)
725 si.si_code = FPE_FLTOVF;
726 else if (fcr31 & FPU_CSR_UDF_X)
727 si.si_code = FPE_FLTUND;
728 else if (fcr31 & FPU_CSR_INE_X)
729 si.si_code = FPE_FLTRES;
730 else
731 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700732 force_sig_info(sig, &si, current);
733 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100734
735 case SIGBUS:
736 si.si_addr = fault_addr;
737 si.si_signo = sig;
738 si.si_code = BUS_ADRERR;
739 force_sig_info(sig, &si, current);
740 return 1;
741
742 case SIGSEGV:
743 si.si_addr = fault_addr;
744 si.si_signo = sig;
745 down_read(&current->mm->mmap_sem);
746 if (find_vma(current->mm, (unsigned long)fault_addr))
747 si.si_code = SEGV_ACCERR;
748 else
749 si.si_code = SEGV_MAPERR;
750 up_read(&current->mm->mmap_sem);
751 force_sig_info(sig, &si, current);
752 return 1;
753
754 default:
David Daney515b0292010-10-21 16:32:26 -0700755 force_sig(sig, current);
756 return 1;
David Daney515b0292010-10-21 16:32:26 -0700757 }
758}
759
Paul Burton4227a2d2014-09-11 08:30:20 +0100760static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
761 unsigned long old_epc, unsigned long old_ra)
762{
763 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100764 void __user *fault_addr;
765 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100766 int sig;
767
768 /* If it's obviously not an FP instruction, skip it */
769 switch (inst.i_format.opcode) {
770 case cop1_op:
771 case cop1x_op:
772 case lwc1_op:
773 case ldc1_op:
774 case swc1_op:
775 case sdc1_op:
776 break;
777
778 default:
779 return -1;
780 }
781
782 /*
783 * do_ri skipped over the instruction via compute_return_epc, undo
784 * that for the FPU emulator.
785 */
786 regs->cp0_epc = old_epc;
787 regs->regs[31] = old_ra;
788
789 /* Save the FP context to struct thread_struct */
790 lose_fpu(1);
791
792 /* Run the emulator */
793 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
794 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100795 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100796
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100797 /*
798 * We can't allow the emulated instruction to leave any of
799 * the cause bits set in $fcr31.
800 */
801 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Paul Burton4227a2d2014-09-11 08:30:20 +0100802
803 /* Restore the hardware register state */
804 own_fpu(1);
805
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100806 /* Send a signal if required. */
807 process_fpemu_return(sig, fault_addr, fcr31);
808
Paul Burton4227a2d2014-09-11 08:30:20 +0100809 return 0;
810}
811
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812/*
813 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
814 */
815asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
816{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200817 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100818 void __user *fault_addr;
819 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100820
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200821 prev_state = exception_enter();
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200822 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
823 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200824 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000825
826 /* Clear FCSR.Cause before enabling interrupts */
827 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
828 local_irq_enable();
829
Chris Dearman57725f92006-06-30 23:35:28 +0100830 die_if_kernel("FP exception in kernel code", regs);
831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000834 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 * software emulator on-board, let's use it...
836 *
837 * Force FPU to dump state into task/thread context. We're
838 * moving a lot of data here for what is probably a single
839 * instruction, but the alternative is to pre-decode the FP
840 * register operands before invoking the emulator, which seems
841 * a bit extreme for what should be an infrequent event.
842 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000843 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900844 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
846 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700847 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
848 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100849 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 /*
852 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100853 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900855 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
857 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100858 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100859 } else {
860 sig = SIGFPE;
861 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100864 /* Send a signal if required. */
865 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200866
867out:
868 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869}
870
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +0000871void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
Ralf Baechledf270052008-04-20 16:28:54 +0100872 const char *str)
873{
874 siginfo_t info;
875 char b[40];
876
Jason Wessel5dd11d52010-05-20 21:04:26 -0500877#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700878 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500879 return;
880#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
881
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200882 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
883 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500884 return;
885
Ralf Baechledf270052008-04-20 16:28:54 +0100886 /*
887 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
888 * insns, even for trap and break codes that indicate arithmetic
889 * failures. Weird ...
890 * But should we continue the brokenness??? --macro
891 */
892 switch (code) {
893 case BRK_OVERFLOW:
894 case BRK_DIVZERO:
895 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
896 die_if_kernel(b, regs);
897 if (code == BRK_DIVZERO)
898 info.si_code = FPE_INTDIV;
899 else
900 info.si_code = FPE_INTOVF;
901 info.si_signo = SIGFPE;
902 info.si_errno = 0;
903 info.si_addr = (void __user *) regs->cp0_epc;
904 force_sig_info(SIGFPE, &info, current);
905 break;
906 case BRK_BUG:
907 die_if_kernel("Kernel bug detected", regs);
908 force_sig(SIGTRAP, current);
909 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000910 case BRK_MEMU:
911 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100912 * This breakpoint code is used by the FPU emulator to retake
913 * control of the CPU after executing the instruction from the
914 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000915 *
916 * Terminate if exception was recognized as a delay slot return
917 * otherwise handle as normal.
918 */
919 if (do_dsemulret(regs))
920 return;
921
922 die_if_kernel("Math emu break/trap", regs);
923 force_sig(SIGTRAP, current);
924 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100925 default:
926 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
927 die_if_kernel(b, regs);
928 force_sig(SIGTRAP, current);
929 }
930}
931
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932asmlinkage void do_bp(struct pt_regs *regs)
933{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100934 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200936 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000937 mm_segment_t seg;
938
939 seg = get_fs();
940 if (!user_mode(regs))
941 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200943 prev_state = exception_enter();
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500944 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100945 u16 instr[2];
946
947 if (__get_user(instr[0], (u16 __user *)epc))
948 goto out_sigsegv;
949
950 if (!cpu_has_mmips) {
951 /* MIPS16e mode */
952 bcode = (instr[0] >> 5) & 0x3f;
953 } else if (mm_insn_16bit(instr[0])) {
954 /* 16-bit microMIPS BREAK */
955 bcode = instr[0] & 0xf;
956 } else {
957 /* 32-bit microMIPS BREAK */
958 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500959 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000960 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100961 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500962 }
963 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100964 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500965 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100966 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500967 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
969 /*
970 * There is the ancient bug in the MIPS assemblers that the break
971 * code starts left to bit 16 instead to bit 6 in the opcode.
972 * Gas is bug-compatible, but not always, grrr...
973 * We handle both cases with a simple heuristics. --macro
974 */
Ralf Baechledf270052008-04-20 16:28:54 +0100975 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100976 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
David Daneyc1bf2072010-08-03 11:22:20 -0700978 /*
979 * notify the kprobe handlers, if instruction is likely to
980 * pertain to them.
981 */
982 switch (bcode) {
983 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200984 if (notify_die(DIE_BREAK, "debug", regs, bcode,
985 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200986 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700987 else
988 break;
989 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200990 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
991 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200992 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700993 else
994 break;
995 default:
996 break;
997 }
998
Ralf Baechledf270052008-04-20 16:28:54 +0100999 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001000
1001out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001002 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001003 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001004 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001005
1006out_sigsegv:
1007 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001008 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009}
1010
1011asmlinkage void do_tr(struct pt_regs *regs)
1012{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001013 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001014 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001015 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001016 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001017 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001019 seg = get_fs();
1020 if (!user_mode(regs))
1021 set_fs(get_ds());
1022
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001023 prev_state = exception_enter();
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001024 if (get_isa16_mode(regs->cp0_epc)) {
1025 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1026 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001027 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001028 opcode = (instr[0] << 16) | instr[1];
1029 /* Immediate versions don't provide a code. */
1030 if (!(opcode & OPCODE))
1031 tcode = (opcode >> 12) & ((1 << 4) - 1);
1032 } else {
1033 if (__get_user(opcode, (u32 __user *)epc))
1034 goto out_sigsegv;
1035 /* Immediate versions don't provide a code. */
1036 if (!(opcode & OPCODE))
1037 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001038 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Ralf Baechledf270052008-04-20 16:28:54 +01001040 do_trap_or_bp(regs, tcode, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001041
1042out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001043 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001044 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001045 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001046
1047out_sigsegv:
1048 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001049 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050}
1051
1052asmlinkage void do_ri(struct pt_regs *regs)
1053{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001054 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1055 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001056 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001057 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001058 unsigned int opcode = 0;
1059 int status = -1;
1060
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001061 /*
1062 * Avoid any kernel code. Just emulate the R2 instruction
1063 * as quickly as possible.
1064 */
1065 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001066 likely(user_mode(regs)) &&
1067 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001068 unsigned long fcr31 = 0;
1069
1070 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001071 switch (status) {
1072 case 0:
1073 case SIGEMT:
1074 task_thread_info(current)->r2_emul_return = 1;
1075 return;
1076 case SIGILL:
1077 goto no_r2_instr;
1078 default:
1079 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001080 &current->thread.cp0_baduaddr,
1081 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001082 task_thread_info(current)->r2_emul_return = 1;
1083 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001084 }
1085 }
1086
1087no_r2_instr:
1088
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001089 prev_state = exception_enter();
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001090
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001091 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
1092 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001093 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 die_if_kernel("Reserved instruction in kernel code", regs);
1096
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001097 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001098 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001099
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001100 if (get_isa16_mode(regs->cp0_epc)) {
1101 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001102
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001103 if (unlikely(get_user(mmop[0], epc) < 0))
1104 status = SIGSEGV;
1105 if (unlikely(get_user(mmop[1], epc) < 0))
1106 status = SIGSEGV;
1107 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001108
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001109 if (status < 0)
1110 status = simulate_rdhwr_mm(regs, opcode);
1111 } else {
1112 if (unlikely(get_user(opcode, epc) < 0))
1113 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001114
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001115 if (!cpu_has_llsc && status < 0)
1116 status = simulate_llsc(regs, opcode);
1117
1118 if (status < 0)
1119 status = simulate_rdhwr_normal(regs, opcode);
1120
1121 if (status < 0)
1122 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001123
1124 if (status < 0)
1125 status = simulate_fp(regs, opcode, old_epc, old31);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001126 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001127
1128 if (status < 0)
1129 status = SIGILL;
1130
1131 if (unlikely(status > 0)) {
1132 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001133 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001134 force_sig(status, current);
1135 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001136
1137out:
1138 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139}
1140
Ralf Baechled223a862007-07-10 17:33:02 +01001141/*
1142 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1143 * emulated more than some threshold number of instructions, force migration to
1144 * a "CPU" that has FP support.
1145 */
1146static void mt_ase_fp_affinity(void)
1147{
1148#ifdef CONFIG_MIPS_MT_FPAFF
1149 if (mt_fpemul_threshold > 0 &&
1150 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1151 /*
1152 * If there's no FPU present, or if the application has already
1153 * restricted the allowed set to exclude any CPUs with FPUs,
1154 * we'll skip the procedure.
1155 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301156 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001157 cpumask_t tmask;
1158
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001159 current->thread.user_cpus_allowed
1160 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301161 cpumask_and(&tmask, &current->cpus_allowed,
1162 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001163 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001164 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001165 }
1166 }
1167#endif /* CONFIG_MIPS_MT_FPAFF */
1168}
1169
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001170/*
1171 * No lock; only written during early bootup by CPU 0.
1172 */
1173static RAW_NOTIFIER_HEAD(cu2_chain);
1174
1175int __ref register_cu2_notifier(struct notifier_block *nb)
1176{
1177 return raw_notifier_chain_register(&cu2_chain, nb);
1178}
1179
1180int cu2_notifier_call_chain(unsigned long val, void *v)
1181{
1182 return raw_notifier_call_chain(&cu2_chain, val, v);
1183}
1184
1185static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001186 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001187{
1188 struct pt_regs *regs = data;
1189
Jayachandran C83bee792013-06-10 06:30:01 +00001190 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001191 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001192 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001193
1194 return NOTIFY_OK;
1195}
1196
Paul Burton97915542015-01-08 12:17:37 +00001197static int wait_on_fp_mode_switch(atomic_t *p)
1198{
1199 /*
1200 * The FP mode for this task is currently being switched. That may
1201 * involve modifications to the format of this tasks FP context which
1202 * make it unsafe to proceed with execution for the moment. Instead,
1203 * schedule some other task.
1204 */
1205 schedule();
1206 return 0;
1207}
1208
Paul Burton1db1af82014-01-27 15:23:11 +00001209static int enable_restore_fp_context(int msa)
1210{
Paul Burtonc9017752014-07-30 08:53:20 +01001211 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001212
Paul Burton97915542015-01-08 12:17:37 +00001213 /*
1214 * If an FP mode switch is currently underway, wait for it to
1215 * complete before proceeding.
1216 */
1217 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1218 wait_on_fp_mode_switch, TASK_KILLABLE);
1219
Paul Burton1db1af82014-01-27 15:23:11 +00001220 if (!used_math()) {
1221 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001222 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001223 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001224 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001225 enable_msa();
Paul Burtonc9017752014-07-30 08:53:20 +01001226 _init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001227 set_thread_flag(TIF_USEDMSA);
1228 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001229 }
Paul Burton762a1f42014-07-11 16:44:35 +01001230 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001231 if (!err)
1232 set_used_math();
1233 return err;
1234 }
1235
1236 /*
1237 * This task has formerly used the FP context.
1238 *
1239 * If this thread has no live MSA vector context then we can simply
1240 * restore the scalar FP context. If it has live MSA vector context
1241 * (that is, it has or may have used MSA since last performing a
1242 * function call) then we'll need to restore the vector context. This
1243 * applies even if we're currently only executing a scalar FP
1244 * instruction. This is because if we were to later execute an MSA
1245 * instruction then we'd either have to:
1246 *
1247 * - Restore the vector context & clobber any registers modified by
1248 * scalar FP instructions between now & then.
1249 *
1250 * or
1251 *
1252 * - Not restore the vector context & lose the most significant bits
1253 * of all vector registers.
1254 *
1255 * Neither of those options is acceptable. We cannot restore the least
1256 * significant bits of the registers now & only restore the most
1257 * significant bits later because the most significant bits of any
1258 * vector registers whose aliased FP register is modified now will have
1259 * been zeroed. We'd have no way to know that when restoring the vector
1260 * context & thus may load an outdated value for the most significant
1261 * bits of a vector register.
1262 */
1263 if (!msa && !thread_msa_context_live())
1264 return own_fpu(1);
1265
1266 /*
1267 * This task is using or has previously used MSA. Thus we require
1268 * that Status.FR == 1.
1269 */
Paul Burton762a1f42014-07-11 16:44:35 +01001270 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001271 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001272 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001273 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001274 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001275
1276 enable_msa();
1277 write_msa_csr(current->thread.fpu.msacsr);
1278 set_thread_flag(TIF_USEDMSA);
1279
1280 /*
1281 * If this is the first time that the task is using MSA and it has
1282 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001283 * FP context which we shouldn't clobber. We do however need to clear
1284 * the upper 64b of each vector register so that this task has no
1285 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001286 */
Paul Burtonc9017752014-07-30 08:53:20 +01001287 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1288 if (!prior_msa && was_fpu_owner) {
1289 _init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001290
1291 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001292 }
Paul Burton1db1af82014-01-27 15:23:11 +00001293
Paul Burtonc9017752014-07-30 08:53:20 +01001294 if (!prior_msa) {
1295 /*
1296 * Restore the least significant 64b of each vector register
1297 * from the existing scalar FP context.
1298 */
1299 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001300
Paul Burtonc9017752014-07-30 08:53:20 +01001301 /*
1302 * The task has not formerly used MSA, so clear the upper 64b
1303 * of each vector register such that it cannot see data left
1304 * behind by another task.
1305 */
1306 _init_msa_upper();
1307 } else {
1308 /* We need to restore the vector context. */
1309 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001310
Paul Burtonc9017752014-07-30 08:53:20 +01001311 /* Restore the scalar FP control & status register */
1312 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001313 write_32bit_cp1_register(CP1_STATUS,
1314 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001315 }
Paul Burton762a1f42014-07-11 16:44:35 +01001316
1317out:
1318 preempt_enable();
1319
Paul Burton1db1af82014-01-27 15:23:11 +00001320 return 0;
1321}
1322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323asmlinkage void do_cpu(struct pt_regs *regs)
1324{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001325 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001326 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001327 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001328 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001329 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001330 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001332 int status, err;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001333 unsigned long __maybe_unused flags;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001334 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001336 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1338
Jayachandran C83bee792013-06-10 06:30:01 +00001339 if (cpid != 2)
1340 die_if_kernel("do_cpu invoked from kernel context!", regs);
1341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 switch (cpid) {
1343 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001344 epc = (unsigned int __user *)exception_epc(regs);
1345 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001346 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001347 opcode = 0;
1348 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001350 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001351 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001352
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001353 if (get_isa16_mode(regs->cp0_epc)) {
1354 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001355
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001356 if (unlikely(get_user(mmop[0], epc) < 0))
1357 status = SIGSEGV;
1358 if (unlikely(get_user(mmop[1], epc) < 0))
1359 status = SIGSEGV;
1360 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001361
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001362 if (status < 0)
1363 status = simulate_rdhwr_mm(regs, opcode);
1364 } else {
1365 if (unlikely(get_user(opcode, epc) < 0))
1366 status = SIGSEGV;
1367
1368 if (!cpu_has_llsc && status < 0)
1369 status = simulate_llsc(regs, opcode);
1370
1371 if (status < 0)
1372 status = simulate_rdhwr_normal(regs, opcode);
1373 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001374
1375 if (status < 0)
1376 status = SIGILL;
1377
1378 if (unlikely(status > 0)) {
1379 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001380 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001381 force_sig(status, current);
1382 }
1383
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001384 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001386 case 3:
1387 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001388 * The COP3 opcode space and consequently the CP0.Status.CU3
1389 * bit and the CP0.Cause.CE=3 encoding have been removed as
1390 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1391 * up the space has been reused for COP1X instructions, that
1392 * are enabled by the CP0.Status.CU1 bit and consequently
1393 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1394 * exceptions. Some FPU-less processors that implement one
1395 * of these ISAs however use this code erroneously for COP1X
1396 * instructions. Therefore we redirect this trap to the FP
1397 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001398 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001399 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001400 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001401 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001402 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001403 /* Fall through. */
1404
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001406 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001408 if (raw_cpu_has_fpu && !err)
1409 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001411 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1412 &fault_addr);
1413 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001414
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001415 /*
1416 * We can't allow the emulated instruction to leave
1417 * any of the cause bits set in $fcr31.
1418 */
1419 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1420
1421 /* Send a signal if required. */
1422 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1423 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001425 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
1427 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001428 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001429 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 }
1431
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001432 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433}
1434
James Hogan64bedff2014-12-02 13:44:13 +00001435asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001436{
1437 enum ctx_state prev_state;
1438
1439 prev_state = exception_enter();
James Hogan64bedff2014-12-02 13:44:13 +00001440 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
1441 regs_to_trapnr(regs), SIGFPE) == NOTIFY_STOP)
1442 goto out;
1443
1444 /* Clear MSACSR.Cause before enabling interrupts */
1445 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1446 local_irq_enable();
1447
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001448 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1449 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001450out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001451 exception_exit(prev_state);
1452}
1453
Paul Burton1db1af82014-01-27 15:23:11 +00001454asmlinkage void do_msa(struct pt_regs *regs)
1455{
1456 enum ctx_state prev_state;
1457 int err;
1458
1459 prev_state = exception_enter();
1460
1461 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1462 force_sig(SIGILL, current);
1463 goto out;
1464 }
1465
1466 die_if_kernel("do_msa invoked from kernel context!", regs);
1467
1468 err = enable_restore_fp_context(1);
1469 if (err)
1470 force_sig(SIGILL, current);
1471out:
1472 exception_exit(prev_state);
1473}
1474
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475asmlinkage void do_mdmx(struct pt_regs *regs)
1476{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001477 enum ctx_state prev_state;
1478
1479 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001481 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482}
1483
David Daney8bc6d052009-01-05 15:29:58 -08001484/*
1485 * Called with interrupts disabled.
1486 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487asmlinkage void do_watch(struct pt_regs *regs)
1488{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001489 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001490 u32 cause;
1491
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001492 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001494 * Clear WP (bit 22) bit of cause register so we don't loop
1495 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 */
David Daneyb67b2b72008-09-23 00:08:45 -07001497 cause = read_c0_cause();
1498 cause &= ~(1 << 22);
1499 write_c0_cause(cause);
1500
1501 /*
1502 * If the current thread has the watch registers loaded, save
1503 * their values and send SIGTRAP. Otherwise another thread
1504 * left the registers set, clear them and continue.
1505 */
1506 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1507 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001508 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001509 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001510 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001511 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001512 local_irq_enable();
1513 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001514 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515}
1516
1517asmlinkage void do_mcheck(struct pt_regs *regs)
1518{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001519 const int field = 2 * sizeof(unsigned long);
1520 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001521 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001522 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001523
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001524 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001526
1527 if (multi_match) {
Markos Chandras314727f2014-11-12 09:22:15 +00001528 pr_err("Index : %0x\n", read_c0_index());
1529 pr_err("Pagemask: %0x\n", read_c0_pagemask());
1530 pr_err("EntryHi : %0*lx\n", field, read_c0_entryhi());
1531 pr_err("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1532 pr_err("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
Markos Chandras26b40ef2014-11-12 09:23:11 +00001533 pr_err("Wired : %0x\n", read_c0_wired());
1534 pr_err("Pagegrain: %0x\n", read_c0_pagegrain());
Markos Chandras31ec86b2014-11-12 09:22:42 +00001535 if (cpu_has_htw) {
1536 pr_err("PWField : %0*lx\n", field, read_c0_pwfield());
1537 pr_err("PWSize : %0*lx\n", field, read_c0_pwsize());
1538 pr_err("PWCtl : %0x\n", read_c0_pwctl());
1539 }
Markos Chandras314727f2014-11-12 09:22:15 +00001540 pr_err("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001541 dump_tlb_all();
1542 }
1543
James Hogan55c723e2015-07-27 13:50:21 +01001544 if (!user_mode(regs))
1545 set_fs(KERNEL_DS);
1546
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001547 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001548
James Hogan55c723e2015-07-27 13:50:21 +01001549 set_fs(old_fs);
1550
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 /*
1552 * Some chips may have other causes of machine check (e.g. SB1
1553 * graduation timer)
1554 */
1555 panic("Caught Machine Check exception - %scaused by multiple "
1556 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001557 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558}
1559
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001560asmlinkage void do_mt(struct pt_regs *regs)
1561{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001562 int subcode;
1563
Ralf Baechle41c594a2006-04-05 09:45:45 +01001564 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1565 >> VPECONTROL_EXCPT_SHIFT;
1566 switch (subcode) {
1567 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001568 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001569 break;
1570 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001571 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001572 break;
1573 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001574 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001575 break;
1576 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001577 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001578 break;
1579 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001580 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001581 break;
1582 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001583 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001584 break;
1585 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001586 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001587 subcode);
1588 break;
1589 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001590 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1591
1592 force_sig(SIGILL, current);
1593}
1594
1595
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001596asmlinkage void do_dsp(struct pt_regs *regs)
1597{
1598 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001599 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001600
1601 force_sig(SIGILL, current);
1602}
1603
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604asmlinkage void do_reserved(struct pt_regs *regs)
1605{
1606 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001607 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 * caused by a new unknown cpu type or after another deadly
1609 * hard/software error.
1610 */
1611 show_regs(regs);
1612 panic("Caught reserved exception %ld - should not happen.",
1613 (regs->cp0_cause & 0x7f) >> 2);
1614}
1615
Ralf Baechle39b8d522008-04-28 17:14:26 +01001616static int __initdata l1parity = 1;
1617static int __init nol1parity(char *s)
1618{
1619 l1parity = 0;
1620 return 1;
1621}
1622__setup("nol1par", nol1parity);
1623static int __initdata l2parity = 1;
1624static int __init nol2parity(char *s)
1625{
1626 l2parity = 0;
1627 return 1;
1628}
1629__setup("nol2par", nol2parity);
1630
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631/*
1632 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1633 * it different ways.
1634 */
1635static inline void parity_protection_init(void)
1636{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001637 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001639 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001640 case CPU_74K:
1641 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001642 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001643 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001644 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001645 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001646 case CPU_QEMU_GENERIC:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001647 {
1648#define ERRCTL_PE 0x80000000
1649#define ERRCTL_L2P 0x00800000
1650 unsigned long errctl;
1651 unsigned int l1parity_present, l2parity_present;
1652
1653 errctl = read_c0_ecc();
1654 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1655
1656 /* probe L1 parity support */
1657 write_c0_ecc(errctl | ERRCTL_PE);
1658 back_to_back_c0_hazard();
1659 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1660
1661 /* probe L2 parity support */
1662 write_c0_ecc(errctl|ERRCTL_L2P);
1663 back_to_back_c0_hazard();
1664 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1665
1666 if (l1parity_present && l2parity_present) {
1667 if (l1parity)
1668 errctl |= ERRCTL_PE;
1669 if (l1parity ^ l2parity)
1670 errctl |= ERRCTL_L2P;
1671 } else if (l1parity_present) {
1672 if (l1parity)
1673 errctl |= ERRCTL_PE;
1674 } else if (l2parity_present) {
1675 if (l2parity)
1676 errctl |= ERRCTL_L2P;
1677 } else {
1678 /* No parity available */
1679 }
1680
1681 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1682
1683 write_c0_ecc(errctl);
1684 back_to_back_c0_hazard();
1685 errctl = read_c0_ecc();
1686 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1687
1688 if (l1parity_present)
1689 printk(KERN_INFO "Cache parity protection %sabled\n",
1690 (errctl & ERRCTL_PE) ? "en" : "dis");
1691
1692 if (l2parity_present) {
1693 if (l1parity_present && l1parity)
1694 errctl ^= ERRCTL_L2P;
1695 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1696 (errctl & ERRCTL_L2P) ? "en" : "dis");
1697 }
1698 }
1699 break;
1700
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001702 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001703 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001704 write_c0_ecc(0x80000000);
1705 back_to_back_c0_hazard();
1706 /* Set the PE bit (bit 31) in the c0_errctl register. */
1707 printk(KERN_INFO "Cache parity protection %sabled\n",
1708 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 break;
1710 case CPU_20KC:
1711 case CPU_25KF:
1712 /* Clear the DE bit (bit 16) in the c0_status register. */
1713 printk(KERN_INFO "Enable cache parity protection for "
1714 "MIPS 20KC/25KF CPUs.\n");
1715 clear_c0_status(ST0_DE);
1716 break;
1717 default:
1718 break;
1719 }
1720}
1721
1722asmlinkage void cache_parity_error(void)
1723{
1724 const int field = 2 * sizeof(unsigned long);
1725 unsigned int reg_val;
1726
1727 /* For the moment, report the problem and hang. */
1728 printk("Cache error exception:\n");
1729 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1730 reg_val = read_c0_cacheerr();
1731 printk("c0_cacheerr == %08x\n", reg_val);
1732
1733 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1734 reg_val & (1<<30) ? "secondary" : "primary",
1735 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001736 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001737 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001738 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1739 reg_val & (1<<29) ? "ED " : "",
1740 reg_val & (1<<28) ? "ET " : "",
1741 reg_val & (1<<27) ? "ES " : "",
1742 reg_val & (1<<26) ? "EE " : "",
1743 reg_val & (1<<25) ? "EB " : "",
1744 reg_val & (1<<24) ? "EI " : "",
1745 reg_val & (1<<23) ? "E1 " : "",
1746 reg_val & (1<<22) ? "E0 " : "");
1747 } else {
1748 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1749 reg_val & (1<<29) ? "ED " : "",
1750 reg_val & (1<<28) ? "ET " : "",
1751 reg_val & (1<<26) ? "EE " : "",
1752 reg_val & (1<<25) ? "EB " : "",
1753 reg_val & (1<<24) ? "EI " : "",
1754 reg_val & (1<<23) ? "E1 " : "",
1755 reg_val & (1<<22) ? "E0 " : "");
1756 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1758
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001759#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 if (reg_val & (1<<22))
1761 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1762
1763 if (reg_val & (1<<23))
1764 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1765#endif
1766
1767 panic("Can't handle the cache error!");
1768}
1769
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001770asmlinkage void do_ftlb(void)
1771{
1772 const int field = 2 * sizeof(unsigned long);
1773 unsigned int reg_val;
1774
1775 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001776 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001777 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001778 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1779 read_c0_ecc());
1780 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1781 reg_val = read_c0_cacheerr();
1782 pr_err("c0_cacheerr == %08x\n", reg_val);
1783
1784 if ((reg_val & 0xc0000000) == 0xc0000000) {
1785 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1786 } else {
1787 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1788 reg_val & (1<<30) ? "secondary" : "primary",
1789 reg_val & (1<<31) ? "data" : "insn");
1790 }
1791 } else {
1792 pr_err("FTLB error exception\n");
1793 }
1794 /* Just print the cacheerr bits for now */
1795 cache_parity_error();
1796}
1797
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798/*
1799 * SDBBP EJTAG debug exception handler.
1800 * We skip the instruction and return to the next instruction.
1801 */
1802void ejtag_exception_handler(struct pt_regs *regs)
1803{
1804 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001805 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 unsigned int debug;
1807
Chris Dearman70ae6122006-06-30 12:32:37 +01001808 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 depc = read_c0_depc();
1810 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001811 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 if (debug & 0x80000000) {
1813 /*
1814 * In branch delay slot.
1815 * We cheat a little bit here and use EPC to calculate the
1816 * debug return address (DEPC). EPC is restored after the
1817 * calculation.
1818 */
1819 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001820 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001822 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 depc = regs->cp0_epc;
1824 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001825 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 } else
1827 depc += 4;
1828 write_c0_depc(depc);
1829
1830#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001831 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 write_c0_debug(debug | 0x100);
1833#endif
1834}
1835
1836/*
1837 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001838 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001840static RAW_NOTIFIER_HEAD(nmi_chain);
1841
1842int register_nmi_notifier(struct notifier_block *nb)
1843{
1844 return raw_notifier_chain_register(&nmi_chain, nb);
1845}
1846
Joe Perchesff2d8b12012-01-12 17:17:21 -08001847void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001849 char str[100];
1850
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001851 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001852 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001853 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1854 smp_processor_id(), regs->cp0_epc);
1855 regs->cp0_epc = read_c0_errorepc();
1856 die(str, regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857}
1858
Ralf Baechlee01402b2005-07-14 15:57:16 +00001859#define VECTORSPACING 0x100 /* for EI/VI mode */
1860
1861unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001863unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001865void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866{
1867 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001868 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001870#ifdef CONFIG_CPU_MICROMIPS
1871 /*
1872 * Only the TLB handlers are cache aligned with an even
1873 * address. All other handlers are on an odd address and
1874 * require no modification. Otherwise, MIPS32 mode will
1875 * be entered when handling any TLB exceptions. That
1876 * would be bad...since we must stay in microMIPS mode.
1877 */
1878 if (!(handler & 0x1))
1879 handler |= 1;
1880#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001881 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001884#ifdef CONFIG_CPU_MICROMIPS
1885 unsigned long jump_mask = ~((1 << 27) - 1);
1886#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001887 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001888#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001889 u32 *buf = (u32 *)(ebase + 0x200);
1890 unsigned int k0 = 26;
1891 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1892 uasm_i_j(&buf, handler & ~jump_mask);
1893 uasm_i_nop(&buf);
1894 } else {
1895 UASM_i_LA(&buf, k0, handler);
1896 uasm_i_jr(&buf, k0);
1897 uasm_i_nop(&buf);
1898 }
1899 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 }
1901 return (void *)old_handler;
1902}
1903
Ralf Baechle86a17082013-02-08 01:21:34 +01001904static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001905{
1906 show_regs(get_irq_regs());
1907 panic("Caught unexpected vectored interrupt.");
1908}
1909
Ralf Baechleef300e42007-05-06 18:31:18 +01001910static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001911{
1912 unsigned long handler;
1913 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001914 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001915 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001916 unsigned char *b;
1917
Ralf Baechleb72b7092009-03-30 14:49:44 +02001918 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001919
1920 if (addr == NULL) {
1921 handler = (unsigned long) do_default_vi;
1922 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001923 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001924 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001925 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001926
1927 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1928
Ralf Baechlef6771db2007-11-08 18:02:29 +00001929 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001930 panic("Shadow register set %d not supported", srs);
1931
1932 if (cpu_has_veic) {
1933 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001934 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001935 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001936 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001937 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001938 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001939 }
1940
1941 if (srs == 0) {
1942 /*
1943 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001944 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001945 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001946 extern char except_vec_vi, except_vec_vi_lui;
1947 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001948 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001949 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001950 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001951#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1952 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1953 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1954#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001955 const int lui_offset = &except_vec_vi_lui - vec_start;
1956 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001957#endif
1958 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001959
1960 if (handler_len > VECTORSPACING) {
1961 /*
1962 * Sigh... panicing won't help as the console
1963 * is probably not configured :(
1964 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001965 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001966 }
1967
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001968 set_handler(((unsigned long)b - ebase), vec_start,
1969#ifdef CONFIG_CPU_MICROMIPS
1970 (handler_len - 1));
1971#else
1972 handler_len);
1973#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001974 h = (u16 *)(b + lui_offset);
1975 *h = (handler >> 16) & 0xffff;
1976 h = (u16 *)(b + ori_offset);
1977 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001978 local_flush_icache_range((unsigned long)b,
1979 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001980 }
1981 else {
1982 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001983 * In other cases jump directly to the interrupt handler. It
1984 * is the handler's responsibility to save registers if required
1985 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001986 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001987 u32 insn;
1988
1989 h = (u16 *)b;
1990 /* j handler */
1991#ifdef CONFIG_CPU_MICROMIPS
1992 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1993#else
1994 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1995#endif
1996 h[0] = (insn >> 16) & 0xffff;
1997 h[1] = insn & 0xffff;
1998 h[2] = 0;
1999 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002000 local_flush_icache_range((unsigned long)b,
2001 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002002 }
2003
2004 return (void *)old_handler;
2005}
2006
Ralf Baechleef300e42007-05-06 18:31:18 +01002007void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002008{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002009 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002010}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012extern void tlb_init(void);
2013
Ralf Baechle42f77542007-10-18 17:48:11 +01002014/*
2015 * Timer interrupt
2016 */
2017int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002018EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002019int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002020
2021/*
2022 * Performance counter IRQ or -1 if shared with timer
2023 */
2024int cp0_perfcount_irq;
2025EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2026
James Hogan8f7ff022015-01-29 11:14:07 +00002027/*
2028 * Fast debug channel IRQ or -1 if not present
2029 */
2030int cp0_fdc_irq;
2031EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2032
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002033static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002034
2035static int __init ulri_disable(char *s)
2036{
2037 pr_info("Disabling ulri\n");
2038 noulri = 1;
2039
2040 return 1;
2041}
2042__setup("noulri", ulri_disable);
2043
James Hoganae4ce452014-03-04 10:20:43 +00002044/* configure STATUS register */
2045static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 /*
2048 * Disable coprocessors and select 32-bit or 64-bit addressing
2049 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2050 * flag that some firmware may have left set and the TS bit (for
2051 * IP27). Set XX for ISA IV code to work.
2052 */
James Hoganae4ce452014-03-04 10:20:43 +00002053 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002054#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2056#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002057 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002059 if (cpu_has_dsp)
2060 status_set |= ST0_MX;
2061
Ralf Baechleb38c7392006-02-07 01:20:43 +00002062 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002064}
2065
2066/* configure HWRENA register */
2067static void configure_hwrena(void)
2068{
2069 unsigned int hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002071 if (cpu_has_mips_r2_r6)
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002072 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01002073
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002074 if (!noulri && cpu_has_userlocal)
2075 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01002076
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002077 if (hwrena)
2078 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002079}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002080
James Hoganae4ce452014-03-04 10:20:43 +00002081static void configure_exception_vector(void)
2082{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002083 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002084 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002085 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002086 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002087 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002088 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002089 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002090 if (cpu_has_divec) {
2091 if (cpu_has_mipsmt) {
2092 unsigned int vpflags = dvpe();
2093 set_c0_cause(CAUSEF_IV);
2094 evpe(vpflags);
2095 } else
2096 set_c0_cause(CAUSEF_IV);
2097 }
James Hoganae4ce452014-03-04 10:20:43 +00002098}
2099
2100void per_cpu_trap_init(bool is_boot_cpu)
2101{
2102 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002103
2104 configure_status();
2105 configure_hwrena();
2106
James Hoganae4ce452014-03-04 10:20:43 +00002107 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002108
2109 /*
2110 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2111 *
2112 * o read IntCtl.IPTI to determine the timer interrupt
2113 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002114 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002115 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002116 if (cpu_has_mips_r2_r6) {
David VomLehn010c1082009-12-21 17:49:22 -08002117 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2118 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2119 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002120 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2121 if (!cp0_fdc_irq)
2122 cp0_fdc_irq = -1;
2123
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002124 } else {
2125 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002126 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002127 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002128 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002129 }
2130
David Daney48c4ac92013-05-13 13:56:44 -07002131 if (!cpu_data[cpu].asid_cache)
2132 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
2134 atomic_inc(&init_mm.mm_count);
2135 current->active_mm = &init_mm;
2136 BUG_ON(current->mm);
2137 enter_lazy_tlb(&init_mm, current);
2138
Markos Chandras761b4492015-06-24 09:29:20 +01002139 /* Boot CPU's cache setup in setup_arch(). */
2140 if (!is_boot_cpu)
2141 cpu_cache_init();
2142 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002143 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144}
2145
Ralf Baechlee01402b2005-07-14 15:57:16 +00002146/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002147void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002148{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002149#ifdef CONFIG_CPU_MICROMIPS
2150 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2151#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002152 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002153#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002154 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002155}
2156
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002157static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002158 "Trying to set NULL cache error exception handler";
2159
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002160/*
2161 * Install uncached CPU exception handler.
2162 * This is suitable only for the cache error exception which is the only
2163 * exception handler that is being run uncached.
2164 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002165void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002166 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002167{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002168 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002169
Ralf Baechle641e97f2007-10-11 23:46:05 +01002170 if (!addr)
2171 panic(panic_null_cerr);
2172
Ralf Baechlee01402b2005-07-14 15:57:16 +00002173 memcpy((void *)(uncached_ebase + offset), addr, size);
2174}
2175
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002176static int __initdata rdhwr_noopt;
2177static int __init set_rdhwr_noopt(char *str)
2178{
2179 rdhwr_noopt = 1;
2180 return 1;
2181}
2182
2183__setup("rdhwr_noopt", set_rdhwr_noopt);
2184
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185void __init trap_init(void)
2186{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002187 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002189 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002191
2192 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002194 if (cpu_has_veic || cpu_has_vint) {
2195 unsigned long size = 0x200 + VECTORSPACING*64;
2196 ebase = (unsigned long)
2197 __alloc_bootmem(size, 1 << fls(size), 0);
2198 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08002199#ifdef CONFIG_KVM_GUEST
2200#define KVM_GUEST_KSEG0 0x40000000
2201 ebase = KVM_GUEST_KSEG0;
2202#else
2203 ebase = CKSEG0;
2204#endif
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002205 if (cpu_has_mips_r2_r6)
David Daney566f74f2008-10-23 17:56:35 -07002206 ebase += (read_c0_ebase() & 0x3ffff000);
2207 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002208
Steven J. Hillc6213c62013-06-05 21:25:17 +00002209 if (cpu_has_mmips) {
2210 unsigned int config3 = read_c0_config3();
2211
2212 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2213 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2214 else
2215 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2216 }
2217
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002218 if (board_ebase_setup)
2219 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002220 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
2222 /*
2223 * Copy the generic exception handlers to their final destination.
2224 * This will be overriden later as suitable for a particular
2225 * configuration.
2226 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002227 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
2229 /*
2230 * Setup default vectors
2231 */
2232 for (i = 0; i <= 31; i++)
2233 set_except_vector(i, handle_reserved);
2234
2235 /*
2236 * Copy the EJTAG debug exception vector handler code to it's final
2237 * destination.
2238 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002239 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002240 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
2242 /*
2243 * Only some CPUs have the watch exceptions.
2244 */
2245 if (cpu_has_watch)
2246 set_except_vector(23, handle_watch);
2247
2248 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002249 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002251 if (cpu_has_veic || cpu_has_vint) {
2252 int nvec = cpu_has_veic ? 64 : 8;
2253 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002254 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002255 }
2256 else if (cpu_has_divec)
2257 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
2259 /*
2260 * Some CPUs can enable/disable for cache parity detection, but does
2261 * it different ways.
2262 */
2263 parity_protection_init();
2264
2265 /*
2266 * The Data Bus Errors / Instruction Bus Errors are signaled
2267 * by external hardware. Therefore these two exceptions
2268 * may have board specific handlers.
2269 */
2270 if (board_be_init)
2271 board_be_init();
2272
Ralf Baechlef94d9a82013-05-21 17:30:36 +02002273 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2274 : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 set_except_vector(1, handle_tlbm);
2276 set_except_vector(2, handle_tlbl);
2277 set_except_vector(3, handle_tlbs);
2278
2279 set_except_vector(4, handle_adel);
2280 set_except_vector(5, handle_ades);
2281
2282 set_except_vector(6, handle_ibe);
2283 set_except_vector(7, handle_dbe);
2284
2285 set_except_vector(8, handle_sys);
2286 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002287 set_except_vector(10, rdhwr_noopt ? handle_ri :
2288 (cpu_has_vtag_icache ?
2289 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290 set_except_vector(11, handle_cpu);
2291 set_except_vector(12, handle_ov);
2292 set_except_vector(13, handle_tr);
Paul Burton2bcb3fb2014-01-27 15:23:12 +00002293 set_except_vector(14, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294
Ralf Baechle10cc3522007-10-11 23:46:15 +01002295 if (current_cpu_type() == CPU_R6000 ||
2296 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297 /*
2298 * The R6000 is the only R-series CPU that features a machine
2299 * check exception (similar to the R4000 cache error) and
2300 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002301 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 * current list of targets for Linux/MIPS.
2303 * (Duh, crap, there is someone with a triple R6k machine)
2304 */
2305 //set_except_vector(14, handle_mc);
2306 //set_except_vector(15, handle_ndc);
2307 }
2308
Ralf Baechlee01402b2005-07-14 15:57:16 +00002309
2310 if (board_nmi_handler_setup)
2311 board_nmi_handler_setup();
2312
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002313 if (cpu_has_fpu && !cpu_has_nofpuex)
2314 set_except_vector(15, handle_fpe);
2315
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00002316 set_except_vector(16, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002317
2318 if (cpu_has_rixiex) {
2319 set_except_vector(19, tlb_do_page_fault_0);
2320 set_except_vector(20, tlb_do_page_fault_0);
2321 }
2322
Paul Burton1db1af82014-01-27 15:23:11 +00002323 set_except_vector(21, handle_msa);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002324 set_except_vector(22, handle_mdmx);
2325
2326 if (cpu_has_mcheck)
2327 set_except_vector(24, handle_mcheck);
2328
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002329 if (cpu_has_mipsmt)
2330 set_except_vector(25, handle_mt);
2331
Chris Dearmanacaec422007-05-24 22:30:18 +01002332 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002333
David Daneyfcbf1df2012-05-15 00:04:46 -07002334 if (board_cache_error_setup)
2335 board_cache_error_setup();
2336
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002337 if (cpu_has_vce)
2338 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002339 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002340 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002341 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002342 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002343 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002344
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002345 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002346
2347 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002348
Ralf Baechle4483b152010-08-05 13:25:59 +01002349 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350}
James Hoganae4ce452014-03-04 10:20:43 +00002351
2352static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2353 void *v)
2354{
2355 switch (cmd) {
2356 case CPU_PM_ENTER_FAILED:
2357 case CPU_PM_EXIT:
2358 configure_status();
2359 configure_hwrena();
2360 configure_exception_vector();
2361
2362 /* Restore register with CPU number for TLB handlers */
2363 TLBMISS_HANDLER_RESTORE();
2364
2365 break;
2366 }
2367
2368 return NOTIFY_OK;
2369}
2370
2371static struct notifier_block trap_pm_notifier_block = {
2372 .notifier_call = trap_pm_notifier,
2373};
2374
2375static int __init trap_pm_init(void)
2376{
2377 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2378}
2379arch_initcall(trap_pm_init);